1 #ifndef _TOOLS_LINUX_ASM_X86_BARRIER_H
2 #define _TOOLS_LINUX_ASM_X86_BARRIER_H
5 * Copied from the Linux kernel sources, and also moving code
6 * out from tools/perf/perf-sys.h so as to make it be located
7 * in a place similar as in the kernel sources.
9 * Force strict CPU ordering.
10 * And yes, this is required on UP too when we're talking
16 * Some non-Intel clones support out of order store. wmb() ceases to be a
19 #define mb() asm volatile("lock; addl $0,0(%%esp)" ::: "memory")
20 #define rmb() asm volatile("lock; addl $0,0(%%esp)" ::: "memory")
21 #define wmb() asm volatile("lock; addl $0,0(%%esp)" ::: "memory")
22 #elif defined(__x86_64__)
23 #define mb() asm volatile("mfence":::"memory")
24 #define rmb() asm volatile("lfence":::"memory")
25 #define wmb() asm volatile("sfence" ::: "memory")
28 #endif /* _TOOLS_LINUX_ASM_X86_BARRIER_H */