1 // SPDX-License-Identifier: GPL-2.0-only
3 * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
5 * Copyright (C) 2008 Nokia Corporation
7 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
8 * Peter Ujfalusi <peter.ujfalusi@ti.com>
11 #include <linux/init.h>
12 #include <linux/module.h>
13 #include <linux/device.h>
14 #include <linux/pm_runtime.h>
16 #include <linux/of_device.h>
17 #include <sound/core.h>
18 #include <sound/pcm.h>
19 #include <sound/pcm_params.h>
20 #include <sound/initval.h>
21 #include <sound/soc.h>
22 #include <sound/dmaengine_pcm.h>
24 #include "omap-mcbsp-priv.h"
25 #include "omap-mcbsp.h"
28 #define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_8000_96000)
31 OMAP_MCBSP_WORD_8 = 0,
39 static void omap_mcbsp_dump_reg(struct omap_mcbsp *mcbsp)
41 dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
42 dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n", MCBSP_READ(mcbsp, DRR2));
43 dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n", MCBSP_READ(mcbsp, DRR1));
44 dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n", MCBSP_READ(mcbsp, DXR2));
45 dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n", MCBSP_READ(mcbsp, DXR1));
46 dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n", MCBSP_READ(mcbsp, SPCR2));
47 dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n", MCBSP_READ(mcbsp, SPCR1));
48 dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n", MCBSP_READ(mcbsp, RCR2));
49 dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n", MCBSP_READ(mcbsp, RCR1));
50 dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n", MCBSP_READ(mcbsp, XCR2));
51 dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n", MCBSP_READ(mcbsp, XCR1));
52 dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n", MCBSP_READ(mcbsp, SRGR2));
53 dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n", MCBSP_READ(mcbsp, SRGR1));
54 dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n", MCBSP_READ(mcbsp, PCR0));
55 dev_dbg(mcbsp->dev, "***********************\n");
58 static int omap2_mcbsp_set_clks_src(struct omap_mcbsp *mcbsp, u8 fck_src_id)
64 if (fck_src_id == MCBSP_CLKS_PAD_SRC)
66 else if (fck_src_id == MCBSP_CLKS_PRCM_SRC)
71 fck_src = clk_get(mcbsp->dev, src);
72 if (IS_ERR(fck_src)) {
73 dev_err(mcbsp->dev, "CLKS: could not clk_get() %s\n", src);
77 pm_runtime_put_sync(mcbsp->dev);
79 r = clk_set_parent(mcbsp->fclk, fck_src);
81 dev_err(mcbsp->dev, "CLKS: could not clk_set_parent() to %s\n",
84 pm_runtime_get_sync(mcbsp->dev);
91 static irqreturn_t omap_mcbsp_irq_handler(int irq, void *data)
93 struct omap_mcbsp *mcbsp = data;
96 irqst = MCBSP_READ(mcbsp, IRQST);
97 dev_dbg(mcbsp->dev, "IRQ callback : 0x%x\n", irqst);
99 if (irqst & RSYNCERREN)
100 dev_err(mcbsp->dev, "RX Frame Sync Error!\n");
102 dev_dbg(mcbsp->dev, "RX Frame Sync\n");
104 dev_dbg(mcbsp->dev, "RX End Of Frame\n");
106 dev_dbg(mcbsp->dev, "RX Buffer Threshold Reached\n");
107 if (irqst & RUNDFLEN)
108 dev_err(mcbsp->dev, "RX Buffer Underflow!\n");
110 dev_err(mcbsp->dev, "RX Buffer Overflow!\n");
112 if (irqst & XSYNCERREN)
113 dev_err(mcbsp->dev, "TX Frame Sync Error!\n");
115 dev_dbg(mcbsp->dev, "TX Frame Sync\n");
117 dev_dbg(mcbsp->dev, "TX End Of Frame\n");
119 dev_dbg(mcbsp->dev, "TX Buffer threshold Reached\n");
120 if (irqst & XUNDFLEN)
121 dev_err(mcbsp->dev, "TX Buffer Underflow!\n");
123 dev_err(mcbsp->dev, "TX Buffer Overflow!\n");
124 if (irqst & XEMPTYEOFEN)
125 dev_dbg(mcbsp->dev, "TX Buffer empty at end of frame\n");
127 MCBSP_WRITE(mcbsp, IRQST, irqst);
132 static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *data)
134 struct omap_mcbsp *mcbsp = data;
137 irqst_spcr2 = MCBSP_READ(mcbsp, SPCR2);
138 dev_dbg(mcbsp->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
140 if (irqst_spcr2 & XSYNC_ERR) {
141 dev_err(mcbsp->dev, "TX Frame Sync Error! : 0x%x\n",
143 /* Writing zero to XSYNC_ERR clears the IRQ */
144 MCBSP_WRITE(mcbsp, SPCR2, MCBSP_READ_CACHE(mcbsp, SPCR2));
150 static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *data)
152 struct omap_mcbsp *mcbsp = data;
155 irqst_spcr1 = MCBSP_READ(mcbsp, SPCR1);
156 dev_dbg(mcbsp->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
158 if (irqst_spcr1 & RSYNC_ERR) {
159 dev_err(mcbsp->dev, "RX Frame Sync Error! : 0x%x\n",
161 /* Writing zero to RSYNC_ERR clears the IRQ */
162 MCBSP_WRITE(mcbsp, SPCR1, MCBSP_READ_CACHE(mcbsp, SPCR1));
169 * omap_mcbsp_config simply write a config to the
171 * You either call this function or set the McBSP registers
172 * by yourself before calling omap_mcbsp_start().
174 static void omap_mcbsp_config(struct omap_mcbsp *mcbsp,
175 const struct omap_mcbsp_reg_cfg *config)
177 dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
178 mcbsp->id, mcbsp->phys_base);
180 /* We write the given config */
181 MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
182 MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
183 MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
184 MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
185 MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
186 MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
187 MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
188 MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
189 MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
190 MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
191 MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
192 if (mcbsp->pdata->has_ccr) {
193 MCBSP_WRITE(mcbsp, XCCR, config->xccr);
194 MCBSP_WRITE(mcbsp, RCCR, config->rccr);
196 /* Enable wakeup behavior */
197 if (mcbsp->pdata->has_wakeup)
198 MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
200 /* Enable TX/RX sync error interrupts by default */
202 MCBSP_WRITE(mcbsp, IRQEN, RSYNCERREN | XSYNCERREN |
203 RUNDFLEN | ROVFLEN | XUNDFLEN | XOVFLEN);
207 * omap_mcbsp_dma_reg_params - returns the address of mcbsp data register
208 * @mcbsp: omap_mcbsp struct for the McBSP instance
209 * @stream: Stream direction (playback/capture)
211 * Returns the address of mcbsp data transmit register or data receive register
212 * to be used by DMA for transferring/receiving data
214 static int omap_mcbsp_dma_reg_params(struct omap_mcbsp *mcbsp,
219 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
220 if (mcbsp->pdata->reg_size == 2)
221 data_reg = OMAP_MCBSP_REG_DXR1;
223 data_reg = OMAP_MCBSP_REG_DXR;
225 if (mcbsp->pdata->reg_size == 2)
226 data_reg = OMAP_MCBSP_REG_DRR1;
228 data_reg = OMAP_MCBSP_REG_DRR;
231 return mcbsp->phys_dma_base + data_reg * mcbsp->pdata->reg_step;
235 * omap_mcbsp_set_rx_threshold configures the transmit threshold in words.
236 * The threshold parameter is 1 based, and it is converted (threshold - 1)
237 * for the THRSH2 register.
239 static void omap_mcbsp_set_tx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
241 if (threshold && threshold <= mcbsp->max_tx_thres)
242 MCBSP_WRITE(mcbsp, THRSH2, threshold - 1);
246 * omap_mcbsp_set_rx_threshold configures the receive threshold in words.
247 * The threshold parameter is 1 based, and it is converted (threshold - 1)
248 * for the THRSH1 register.
250 static void omap_mcbsp_set_rx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
252 if (threshold && threshold <= mcbsp->max_rx_thres)
253 MCBSP_WRITE(mcbsp, THRSH1, threshold - 1);
257 * omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO
259 static u16 omap_mcbsp_get_tx_delay(struct omap_mcbsp *mcbsp)
263 /* Returns the number of free locations in the buffer */
264 buffstat = MCBSP_READ(mcbsp, XBUFFSTAT);
266 /* Number of slots are different in McBSP ports */
267 return mcbsp->pdata->buffer_size - buffstat;
271 * omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO
272 * to reach the threshold value (when the DMA will be triggered to read it)
274 static u16 omap_mcbsp_get_rx_delay(struct omap_mcbsp *mcbsp)
276 u16 buffstat, threshold;
278 /* Returns the number of used locations in the buffer */
279 buffstat = MCBSP_READ(mcbsp, RBUFFSTAT);
281 threshold = MCBSP_READ(mcbsp, THRSH1);
283 /* Return the number of location till we reach the threshold limit */
284 if (threshold <= buffstat)
287 return threshold - buffstat;
290 static int omap_mcbsp_request(struct omap_mcbsp *mcbsp)
295 reg_cache = kzalloc(mcbsp->reg_cache_size, GFP_KERNEL);
299 spin_lock(&mcbsp->lock);
301 dev_err(mcbsp->dev, "McBSP%d is currently in use\n", mcbsp->id);
307 mcbsp->reg_cache = reg_cache;
308 spin_unlock(&mcbsp->lock);
310 if(mcbsp->pdata->ops && mcbsp->pdata->ops->request)
311 mcbsp->pdata->ops->request(mcbsp->id - 1);
314 * Make sure that transmitter, receiver and sample-rate generator are
315 * not running before activating IRQs.
317 MCBSP_WRITE(mcbsp, SPCR1, 0);
318 MCBSP_WRITE(mcbsp, SPCR2, 0);
321 err = request_irq(mcbsp->irq, omap_mcbsp_irq_handler, 0,
322 "McBSP", (void *)mcbsp);
324 dev_err(mcbsp->dev, "Unable to request IRQ\n");
325 goto err_clk_disable;
328 err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler, 0,
329 "McBSP TX", (void *)mcbsp);
331 dev_err(mcbsp->dev, "Unable to request TX IRQ\n");
332 goto err_clk_disable;
335 err = request_irq(mcbsp->rx_irq, omap_mcbsp_rx_irq_handler, 0,
336 "McBSP RX", (void *)mcbsp);
338 dev_err(mcbsp->dev, "Unable to request RX IRQ\n");
345 free_irq(mcbsp->tx_irq, (void *)mcbsp);
347 if(mcbsp->pdata->ops && mcbsp->pdata->ops->free)
348 mcbsp->pdata->ops->free(mcbsp->id - 1);
350 /* Disable wakeup behavior */
351 if (mcbsp->pdata->has_wakeup)
352 MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
354 spin_lock(&mcbsp->lock);
356 mcbsp->reg_cache = NULL;
358 spin_unlock(&mcbsp->lock);
364 static void omap_mcbsp_free(struct omap_mcbsp *mcbsp)
368 if(mcbsp->pdata->ops && mcbsp->pdata->ops->free)
369 mcbsp->pdata->ops->free(mcbsp->id - 1);
371 /* Disable wakeup behavior */
372 if (mcbsp->pdata->has_wakeup)
373 MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
375 /* Disable interrupt requests */
377 MCBSP_WRITE(mcbsp, IRQEN, 0);
379 free_irq(mcbsp->irq, (void *)mcbsp);
381 free_irq(mcbsp->rx_irq, (void *)mcbsp);
382 free_irq(mcbsp->tx_irq, (void *)mcbsp);
385 reg_cache = mcbsp->reg_cache;
388 * Select CLKS source from internal source unconditionally before
389 * marking the McBSP port as free.
390 * If the external clock source via MCBSP_CLKS pin has been selected the
391 * system will refuse to enter idle if the CLKS pin source is not reset
392 * back to internal source.
395 omap2_mcbsp_set_clks_src(mcbsp, MCBSP_CLKS_PRCM_SRC);
397 spin_lock(&mcbsp->lock);
399 dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
402 mcbsp->reg_cache = NULL;
403 spin_unlock(&mcbsp->lock);
409 * Here we start the McBSP, by enabling transmitter, receiver or both.
410 * If no transmitter or receiver is active prior calling, then sample-rate
411 * generator and frame sync are started.
413 static void omap_mcbsp_start(struct omap_mcbsp *mcbsp, int stream)
415 int tx = (stream == SNDRV_PCM_STREAM_PLAYBACK);
421 omap_mcbsp_st_start(mcbsp);
423 /* Only enable SRG, if McBSP is master */
424 w = MCBSP_READ_CACHE(mcbsp, PCR0);
425 if (w & (FSXM | FSRM | CLKXM | CLKRM))
426 enable_srg = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
427 MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
430 /* Start the sample generator */
431 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
432 MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
435 /* Enable transmitter and receiver */
437 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
438 MCBSP_WRITE(mcbsp, SPCR2, w | tx);
441 w = MCBSP_READ_CACHE(mcbsp, SPCR1);
442 MCBSP_WRITE(mcbsp, SPCR1, w | rx);
445 * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
446 * REVISIT: 100us may give enough time for two CLKSRG, however
447 * due to some unknown PM related, clock gating etc. reason it
453 /* Start frame sync */
454 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
455 MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
458 if (mcbsp->pdata->has_ccr) {
459 /* Release the transmitter and receiver */
460 w = MCBSP_READ_CACHE(mcbsp, XCCR);
461 w &= ~(tx ? XDISABLE : 0);
462 MCBSP_WRITE(mcbsp, XCCR, w);
463 w = MCBSP_READ_CACHE(mcbsp, RCCR);
464 w &= ~(rx ? RDISABLE : 0);
465 MCBSP_WRITE(mcbsp, RCCR, w);
468 /* Dump McBSP Regs */
469 omap_mcbsp_dump_reg(mcbsp);
472 static void omap_mcbsp_stop(struct omap_mcbsp *mcbsp, int stream)
474 int tx = (stream == SNDRV_PCM_STREAM_PLAYBACK);
479 /* Reset transmitter */
481 if (mcbsp->pdata->has_ccr) {
482 w = MCBSP_READ_CACHE(mcbsp, XCCR);
483 w |= (tx ? XDISABLE : 0);
484 MCBSP_WRITE(mcbsp, XCCR, w);
486 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
487 MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
491 if (mcbsp->pdata->has_ccr) {
492 w = MCBSP_READ_CACHE(mcbsp, RCCR);
493 w |= (rx ? RDISABLE : 0);
494 MCBSP_WRITE(mcbsp, RCCR, w);
496 w = MCBSP_READ_CACHE(mcbsp, SPCR1);
497 MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
499 idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
500 MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
503 /* Reset the sample rate generator */
504 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
505 MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
509 omap_mcbsp_st_stop(mcbsp);
512 #define max_thres(m) (mcbsp->pdata->buffer_size)
513 #define valid_threshold(m, val) ((val) <= max_thres(m))
514 #define THRESHOLD_PROP_BUILDER(prop) \
515 static ssize_t prop##_show(struct device *dev, \
516 struct device_attribute *attr, char *buf) \
518 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
520 return sprintf(buf, "%u\n", mcbsp->prop); \
523 static ssize_t prop##_store(struct device *dev, \
524 struct device_attribute *attr, \
525 const char *buf, size_t size) \
527 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
531 status = kstrtoul(buf, 0, &val); \
535 if (!valid_threshold(mcbsp, val)) \
542 static DEVICE_ATTR_RW(prop)
544 THRESHOLD_PROP_BUILDER(max_tx_thres);
545 THRESHOLD_PROP_BUILDER(max_rx_thres);
547 static const char * const dma_op_modes[] = {
548 "element", "threshold",
551 static ssize_t dma_op_mode_show(struct device *dev,
552 struct device_attribute *attr, char *buf)
554 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
555 int dma_op_mode, i = 0;
557 const char * const *s;
559 dma_op_mode = mcbsp->dma_op_mode;
561 for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
562 if (dma_op_mode == i)
563 len += sprintf(buf + len, "[%s] ", *s);
565 len += sprintf(buf + len, "%s ", *s);
567 len += sprintf(buf + len, "\n");
572 static ssize_t dma_op_mode_store(struct device *dev,
573 struct device_attribute *attr, const char *buf,
576 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
579 i = sysfs_match_string(dma_op_modes, buf);
583 spin_lock_irq(&mcbsp->lock);
588 mcbsp->dma_op_mode = i;
591 spin_unlock_irq(&mcbsp->lock);
596 static DEVICE_ATTR_RW(dma_op_mode);
598 static const struct attribute *additional_attrs[] = {
599 &dev_attr_max_tx_thres.attr,
600 &dev_attr_max_rx_thres.attr,
601 &dev_attr_dma_op_mode.attr,
605 static const struct attribute_group additional_attr_group = {
606 .attrs = (struct attribute **)additional_attrs,
610 * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
611 * 730 has only 2 McBSP, and both of them are MPU peripherals.
613 static int omap_mcbsp_init(struct platform_device *pdev)
615 struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
616 struct resource *res;
619 spin_lock_init(&mcbsp->lock);
622 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
624 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
626 mcbsp->io_base = devm_ioremap_resource(&pdev->dev, res);
627 if (IS_ERR(mcbsp->io_base))
628 return PTR_ERR(mcbsp->io_base);
630 mcbsp->phys_base = res->start;
631 mcbsp->reg_cache_size = resource_size(res);
633 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dma");
635 mcbsp->phys_dma_base = mcbsp->phys_base;
637 mcbsp->phys_dma_base = res->start;
640 * OMAP1, 2 uses two interrupt lines: TX, RX
641 * OMAP2430, OMAP3 SoC have combined IRQ line as well.
642 * OMAP4 and newer SoC only have the combined IRQ line.
643 * Use the combined IRQ if available since it gives better debugging
646 mcbsp->irq = platform_get_irq_byname(pdev, "common");
647 if (mcbsp->irq == -ENXIO) {
648 mcbsp->tx_irq = platform_get_irq_byname(pdev, "tx");
650 if (mcbsp->tx_irq == -ENXIO) {
651 mcbsp->irq = platform_get_irq(pdev, 0);
654 mcbsp->rx_irq = platform_get_irq_byname(pdev, "rx");
659 if (!pdev->dev.of_node) {
660 res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
662 dev_err(&pdev->dev, "invalid tx DMA channel\n");
665 mcbsp->dma_req[0] = res->start;
666 mcbsp->dma_data[0].filter_data = &mcbsp->dma_req[0];
668 res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
670 dev_err(&pdev->dev, "invalid rx DMA channel\n");
673 mcbsp->dma_req[1] = res->start;
674 mcbsp->dma_data[1].filter_data = &mcbsp->dma_req[1];
676 mcbsp->dma_data[0].filter_data = "tx";
677 mcbsp->dma_data[1].filter_data = "rx";
680 mcbsp->dma_data[0].addr = omap_mcbsp_dma_reg_params(mcbsp,
681 SNDRV_PCM_STREAM_PLAYBACK);
682 mcbsp->dma_data[1].addr = omap_mcbsp_dma_reg_params(mcbsp,
683 SNDRV_PCM_STREAM_CAPTURE);
685 mcbsp->fclk = devm_clk_get(&pdev->dev, "fck");
686 if (IS_ERR(mcbsp->fclk)) {
687 ret = PTR_ERR(mcbsp->fclk);
688 dev_err(mcbsp->dev, "unable to get fck: %d\n", ret);
692 mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
693 if (mcbsp->pdata->buffer_size) {
695 * Initially configure the maximum thresholds to a safe value.
696 * The McBSP FIFO usage with these values should not go under
698 * If the whole FIFO without safety buffer is used, than there
699 * is a possibility that the DMA will be not able to push the
700 * new data on time, causing channel shifts in runtime.
702 mcbsp->max_tx_thres = max_thres(mcbsp) - 0x10;
703 mcbsp->max_rx_thres = max_thres(mcbsp) - 0x10;
705 ret = sysfs_create_group(&mcbsp->dev->kobj,
706 &additional_attr_group);
709 "Unable to create additional controls\n");
714 ret = omap_mcbsp_st_init(pdev);
721 if (mcbsp->pdata->buffer_size)
722 sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
727 * Stream DMA parameters. DMA request line and port address are set runtime
728 * since they are different between OMAP1 and later OMAPs
730 static void omap_mcbsp_set_threshold(struct snd_pcm_substream *substream,
731 unsigned int packet_size)
733 struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
734 struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(rtd, 0);
735 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
738 /* No need to proceed further if McBSP does not have FIFO */
739 if (mcbsp->pdata->buffer_size == 0)
743 * Configure McBSP threshold based on either:
744 * packet_size, when the sDMA is in packet mode, or based on the
745 * period size in THRESHOLD mode, otherwise use McBSP threshold = 1
753 /* Configure McBSP internal buffer usage */
754 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
755 omap_mcbsp_set_tx_threshold(mcbsp, words);
757 omap_mcbsp_set_rx_threshold(mcbsp, words);
760 static int omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params *params,
761 struct snd_pcm_hw_rule *rule)
763 struct snd_interval *buffer_size = hw_param_interval(params,
764 SNDRV_PCM_HW_PARAM_BUFFER_SIZE);
765 struct snd_interval *channels = hw_param_interval(params,
766 SNDRV_PCM_HW_PARAM_CHANNELS);
767 struct omap_mcbsp *mcbsp = rule->private;
768 struct snd_interval frames;
771 snd_interval_any(&frames);
772 size = mcbsp->pdata->buffer_size;
774 frames.min = size / channels->min;
776 return snd_interval_refine(buffer_size, &frames);
779 static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
780 struct snd_soc_dai *cpu_dai)
782 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
785 if (!snd_soc_dai_active(cpu_dai))
786 err = omap_mcbsp_request(mcbsp);
789 * OMAP3 McBSP FIFO is word structured.
790 * McBSP2 has 1024 + 256 = 1280 word long buffer,
791 * McBSP1,3,4,5 has 128 word long buffer
792 * This means that the size of the FIFO depends on the sample format.
793 * For example on McBSP3:
794 * 16bit samples: size is 128 * 2 = 256 bytes
795 * 32bit samples: size is 128 * 4 = 512 bytes
796 * It is simpler to place constraint for buffer and period based on
798 * McBSP3 as example again (16 or 32 bit samples):
799 * 1 channel (mono): size is 128 frames (128 words)
800 * 2 channels (stereo): size is 128 / 2 = 64 frames (2 * 64 words)
801 * 4 channels: size is 128 / 4 = 32 frames (4 * 32 words)
803 if (mcbsp->pdata->buffer_size) {
805 * Rule for the buffer size. We should not allow
806 * smaller buffer than the FIFO size to avoid underruns.
807 * This applies only for the playback stream.
809 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
810 snd_pcm_hw_rule_add(substream->runtime, 0,
811 SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
812 omap_mcbsp_hwrule_min_buffersize,
814 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
816 /* Make sure, that the period size is always even */
817 snd_pcm_hw_constraint_step(substream->runtime, 0,
818 SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
824 static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
825 struct snd_soc_dai *cpu_dai)
827 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
828 int tx = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
829 int stream1 = tx ? SNDRV_PCM_STREAM_PLAYBACK : SNDRV_PCM_STREAM_CAPTURE;
830 int stream2 = tx ? SNDRV_PCM_STREAM_CAPTURE : SNDRV_PCM_STREAM_PLAYBACK;
832 if (mcbsp->latency[stream2])
833 cpu_latency_qos_update_request(&mcbsp->pm_qos_req,
834 mcbsp->latency[stream2]);
835 else if (mcbsp->latency[stream1])
836 cpu_latency_qos_remove_request(&mcbsp->pm_qos_req);
838 mcbsp->latency[stream1] = 0;
840 if (!snd_soc_dai_active(cpu_dai)) {
841 omap_mcbsp_free(mcbsp);
842 mcbsp->configured = 0;
846 static int omap_mcbsp_dai_prepare(struct snd_pcm_substream *substream,
847 struct snd_soc_dai *cpu_dai)
849 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
850 struct pm_qos_request *pm_qos_req = &mcbsp->pm_qos_req;
851 int tx = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
852 int stream1 = tx ? SNDRV_PCM_STREAM_PLAYBACK : SNDRV_PCM_STREAM_CAPTURE;
853 int stream2 = tx ? SNDRV_PCM_STREAM_CAPTURE : SNDRV_PCM_STREAM_PLAYBACK;
854 int latency = mcbsp->latency[stream2];
856 /* Prevent omap hardware from hitting off between FIFO fills */
857 if (!latency || mcbsp->latency[stream1] < latency)
858 latency = mcbsp->latency[stream1];
860 if (cpu_latency_qos_request_active(pm_qos_req))
861 cpu_latency_qos_update_request(pm_qos_req, latency);
863 cpu_latency_qos_add_request(pm_qos_req, latency);
868 static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
869 struct snd_soc_dai *cpu_dai)
871 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
874 case SNDRV_PCM_TRIGGER_START:
875 case SNDRV_PCM_TRIGGER_RESUME:
876 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
878 omap_mcbsp_start(mcbsp, substream->stream);
881 case SNDRV_PCM_TRIGGER_STOP:
882 case SNDRV_PCM_TRIGGER_SUSPEND:
883 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
884 omap_mcbsp_stop(mcbsp, substream->stream);
894 static snd_pcm_sframes_t omap_mcbsp_dai_delay(
895 struct snd_pcm_substream *substream,
896 struct snd_soc_dai *dai)
898 struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
899 struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(rtd, 0);
900 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
902 snd_pcm_sframes_t delay;
904 /* No need to proceed further if McBSP does not have FIFO */
905 if (mcbsp->pdata->buffer_size == 0)
908 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
909 fifo_use = omap_mcbsp_get_tx_delay(mcbsp);
911 fifo_use = omap_mcbsp_get_rx_delay(mcbsp);
914 * Divide the used locations with the channel count to get the
915 * FIFO usage in samples (don't care about partial samples in the
918 delay = fifo_use / substream->runtime->channels;
923 static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
924 struct snd_pcm_hw_params *params,
925 struct snd_soc_dai *cpu_dai)
927 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
928 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
929 struct snd_dmaengine_dai_dma_data *dma_data;
930 int wlen, channels, wpf;
932 unsigned int format, div, framesize, master;
933 unsigned int buffer_size = mcbsp->pdata->buffer_size;
935 dma_data = snd_soc_dai_get_dma_data(cpu_dai, substream);
936 channels = params_channels(params);
938 switch (params_format(params)) {
939 case SNDRV_PCM_FORMAT_S16_LE:
942 case SNDRV_PCM_FORMAT_S32_LE:
951 if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
952 int period_words, max_thrsh;
955 period_words = params_period_bytes(params) / (wlen / 8);
956 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
957 max_thrsh = mcbsp->max_tx_thres;
959 max_thrsh = mcbsp->max_rx_thres;
961 * Use sDMA packet mode if McBSP is in threshold mode:
962 * If period words less than the FIFO size the packet
963 * size is set to the number of period words, otherwise
964 * Look for the biggest threshold value which divides
965 * the period size evenly.
967 divider = period_words / max_thrsh;
968 if (period_words % max_thrsh)
970 while (period_words % divider &&
971 divider < period_words)
973 if (divider == period_words)
976 pkt_size = period_words / divider;
977 } else if (channels > 1) {
978 /* Use packet mode for non mono streams */
982 latency = (buffer_size - pkt_size) / channels;
983 latency = latency * USEC_PER_SEC /
984 (params->rate_num / params->rate_den);
985 mcbsp->latency[substream->stream] = latency;
987 omap_mcbsp_set_threshold(substream, pkt_size);
990 dma_data->maxburst = pkt_size;
992 if (mcbsp->configured) {
993 /* McBSP already configured by another stream */
997 regs->rcr2 &= ~(RPHASE | RFRLEN2(0x7f) | RWDLEN2(7));
998 regs->xcr2 &= ~(RPHASE | XFRLEN2(0x7f) | XWDLEN2(7));
999 regs->rcr1 &= ~(RFRLEN1(0x7f) | RWDLEN1(7));
1000 regs->xcr1 &= ~(XFRLEN1(0x7f) | XWDLEN1(7));
1001 format = mcbsp->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
1003 if (channels == 2 && (format == SND_SOC_DAIFMT_I2S ||
1004 format == SND_SOC_DAIFMT_LEFT_J)) {
1005 /* Use dual-phase frames */
1006 regs->rcr2 |= RPHASE;
1007 regs->xcr2 |= XPHASE;
1008 /* Set 1 word per (McBSP) frame for phase1 and phase2 */
1010 regs->rcr2 |= RFRLEN2(wpf - 1);
1011 regs->xcr2 |= XFRLEN2(wpf - 1);
1014 regs->rcr1 |= RFRLEN1(wpf - 1);
1015 regs->xcr1 |= XFRLEN1(wpf - 1);
1017 switch (params_format(params)) {
1018 case SNDRV_PCM_FORMAT_S16_LE:
1019 /* Set word lengths */
1020 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
1021 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
1022 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
1023 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
1025 case SNDRV_PCM_FORMAT_S32_LE:
1026 /* Set word lengths */
1027 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_32);
1028 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_32);
1029 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_32);
1030 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_32);
1033 /* Unsupported PCM format */
1037 /* In McBSP master modes, FRAME (i.e. sample rate) is generated
1038 * by _counting_ BCLKs. Calculate frame size in BCLKs */
1039 master = mcbsp->fmt & SND_SOC_DAIFMT_MASTER_MASK;
1040 if (master == SND_SOC_DAIFMT_CBS_CFS) {
1041 div = mcbsp->clk_div ? mcbsp->clk_div : 1;
1042 framesize = (mcbsp->in_freq / div) / params_rate(params);
1044 if (framesize < wlen * channels) {
1045 printk(KERN_ERR "%s: not enough bandwidth for desired rate and "
1046 "channels\n", __func__);
1050 framesize = wlen * channels;
1052 /* Set FS period and length in terms of bit clock periods */
1053 regs->srgr2 &= ~FPER(0xfff);
1054 regs->srgr1 &= ~FWID(0xff);
1056 case SND_SOC_DAIFMT_I2S:
1057 case SND_SOC_DAIFMT_LEFT_J:
1058 regs->srgr2 |= FPER(framesize - 1);
1059 regs->srgr1 |= FWID((framesize >> 1) - 1);
1061 case SND_SOC_DAIFMT_DSP_A:
1062 case SND_SOC_DAIFMT_DSP_B:
1063 regs->srgr2 |= FPER(framesize - 1);
1064 regs->srgr1 |= FWID(0);
1068 omap_mcbsp_config(mcbsp, &mcbsp->cfg_regs);
1070 mcbsp->configured = 1;
1076 * This must be called before _set_clkdiv and _set_sysclk since McBSP register
1077 * cache is initialized here
1079 static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
1082 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
1083 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
1084 bool inv_fs = false;
1086 if (mcbsp->configured)
1090 memset(regs, 0, sizeof(*regs));
1091 /* Generic McBSP register settings */
1092 regs->spcr2 |= XINTM(3) | FREE;
1093 regs->spcr1 |= RINTM(3);
1094 /* RFIG and XFIG are not defined in 2430 and on OMAP3+ */
1095 if (!mcbsp->pdata->has_ccr) {
1100 /* Configure XCCR/RCCR only for revisions which have ccr registers */
1101 if (mcbsp->pdata->has_ccr) {
1102 regs->xccr = DXENDLY(1) | XDMAEN | XDISABLE;
1103 regs->rccr = RFULL_CYCLE | RDMAEN | RDISABLE;
1106 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1107 case SND_SOC_DAIFMT_I2S:
1108 /* 1-bit data delay */
1109 regs->rcr2 |= RDATDLY(1);
1110 regs->xcr2 |= XDATDLY(1);
1112 case SND_SOC_DAIFMT_LEFT_J:
1113 /* 0-bit data delay */
1114 regs->rcr2 |= RDATDLY(0);
1115 regs->xcr2 |= XDATDLY(0);
1116 regs->spcr1 |= RJUST(2);
1117 /* Invert FS polarity configuration */
1120 case SND_SOC_DAIFMT_DSP_A:
1121 /* 1-bit data delay */
1122 regs->rcr2 |= RDATDLY(1);
1123 regs->xcr2 |= XDATDLY(1);
1124 /* Invert FS polarity configuration */
1127 case SND_SOC_DAIFMT_DSP_B:
1128 /* 0-bit data delay */
1129 regs->rcr2 |= RDATDLY(0);
1130 regs->xcr2 |= XDATDLY(0);
1131 /* Invert FS polarity configuration */
1135 /* Unsupported data format */
1139 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1140 case SND_SOC_DAIFMT_CBS_CFS:
1141 /* McBSP master. Set FS and bit clocks as outputs */
1142 regs->pcr0 |= FSXM | FSRM |
1144 /* Sample rate generator drives the FS */
1145 regs->srgr2 |= FSGM;
1147 case SND_SOC_DAIFMT_CBM_CFS:
1148 /* McBSP slave. FS clock as output */
1149 regs->srgr2 |= FSGM;
1150 regs->pcr0 |= FSXM | FSRM;
1152 case SND_SOC_DAIFMT_CBM_CFM:
1156 /* Unsupported master/slave configuration */
1160 /* Set bit clock (CLKX/CLKR) and FS polarities */
1161 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1162 case SND_SOC_DAIFMT_NB_NF:
1165 * FS active low. TX data driven on falling edge of bit clock
1166 * and RX data sampled on rising edge of bit clock.
1168 regs->pcr0 |= FSXP | FSRP |
1171 case SND_SOC_DAIFMT_NB_IF:
1172 regs->pcr0 |= CLKXP | CLKRP;
1174 case SND_SOC_DAIFMT_IB_NF:
1175 regs->pcr0 |= FSXP | FSRP;
1177 case SND_SOC_DAIFMT_IB_IF:
1183 regs->pcr0 ^= FSXP | FSRP;
1188 static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
1189 int div_id, int div)
1191 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
1192 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
1194 if (div_id != OMAP_MCBSP_CLKGDV)
1197 mcbsp->clk_div = div;
1198 regs->srgr1 &= ~CLKGDV(0xff);
1199 regs->srgr1 |= CLKGDV(div - 1);
1204 static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
1205 int clk_id, unsigned int freq,
1208 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
1209 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
1212 if (mcbsp->active) {
1213 if (freq == mcbsp->in_freq)
1219 mcbsp->in_freq = freq;
1220 regs->srgr2 &= ~CLKSM;
1221 regs->pcr0 &= ~SCLKME;
1224 case OMAP_MCBSP_SYSCLK_CLK:
1225 regs->srgr2 |= CLKSM;
1227 case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
1228 if (mcbsp_omap1()) {
1232 err = omap2_mcbsp_set_clks_src(mcbsp,
1233 MCBSP_CLKS_PRCM_SRC);
1235 case OMAP_MCBSP_SYSCLK_CLKS_EXT:
1236 if (mcbsp_omap1()) {
1240 err = omap2_mcbsp_set_clks_src(mcbsp,
1241 MCBSP_CLKS_PAD_SRC);
1244 case OMAP_MCBSP_SYSCLK_CLKX_EXT:
1245 regs->srgr2 |= CLKSM;
1246 regs->pcr0 |= SCLKME;
1248 * If McBSP is master but yet the CLKX/CLKR pin drives the SRG,
1249 * disable output on those pins. This enables to inject the
1250 * reference clock through CLKX/CLKR. For this to work
1251 * set_dai_sysclk() _needs_ to be called after set_dai_fmt().
1253 regs->pcr0 &= ~CLKXM;
1255 case OMAP_MCBSP_SYSCLK_CLKR_EXT:
1256 regs->pcr0 |= SCLKME;
1257 /* Disable ouput on CLKR pin in master mode */
1258 regs->pcr0 &= ~CLKRM;
1267 static const struct snd_soc_dai_ops mcbsp_dai_ops = {
1268 .startup = omap_mcbsp_dai_startup,
1269 .shutdown = omap_mcbsp_dai_shutdown,
1270 .prepare = omap_mcbsp_dai_prepare,
1271 .trigger = omap_mcbsp_dai_trigger,
1272 .delay = omap_mcbsp_dai_delay,
1273 .hw_params = omap_mcbsp_dai_hw_params,
1274 .set_fmt = omap_mcbsp_dai_set_dai_fmt,
1275 .set_clkdiv = omap_mcbsp_dai_set_clkdiv,
1276 .set_sysclk = omap_mcbsp_dai_set_dai_sysclk,
1279 static int omap_mcbsp_probe(struct snd_soc_dai *dai)
1281 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
1283 pm_runtime_enable(mcbsp->dev);
1285 snd_soc_dai_init_dma_data(dai,
1286 &mcbsp->dma_data[SNDRV_PCM_STREAM_PLAYBACK],
1287 &mcbsp->dma_data[SNDRV_PCM_STREAM_CAPTURE]);
1292 static int omap_mcbsp_remove(struct snd_soc_dai *dai)
1294 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
1296 pm_runtime_disable(mcbsp->dev);
1301 static struct snd_soc_dai_driver omap_mcbsp_dai = {
1302 .probe = omap_mcbsp_probe,
1303 .remove = omap_mcbsp_remove,
1307 .rates = OMAP_MCBSP_RATES,
1308 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
1313 .rates = OMAP_MCBSP_RATES,
1314 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
1316 .ops = &mcbsp_dai_ops,
1319 static const struct snd_soc_component_driver omap_mcbsp_component = {
1320 .name = "omap-mcbsp",
1323 static struct omap_mcbsp_platform_data omap2420_pdata = {
1328 static struct omap_mcbsp_platform_data omap2430_pdata = {
1334 static struct omap_mcbsp_platform_data omap3_pdata = {
1341 static struct omap_mcbsp_platform_data omap4_pdata = {
1348 static const struct of_device_id omap_mcbsp_of_match[] = {
1350 .compatible = "ti,omap2420-mcbsp",
1351 .data = &omap2420_pdata,
1354 .compatible = "ti,omap2430-mcbsp",
1355 .data = &omap2430_pdata,
1358 .compatible = "ti,omap3-mcbsp",
1359 .data = &omap3_pdata,
1362 .compatible = "ti,omap4-mcbsp",
1363 .data = &omap4_pdata,
1367 MODULE_DEVICE_TABLE(of, omap_mcbsp_of_match);
1369 static int asoc_mcbsp_probe(struct platform_device *pdev)
1371 struct omap_mcbsp_platform_data *pdata = dev_get_platdata(&pdev->dev);
1372 struct omap_mcbsp *mcbsp;
1373 const struct of_device_id *match;
1376 match = of_match_device(omap_mcbsp_of_match, &pdev->dev);
1378 struct device_node *node = pdev->dev.of_node;
1379 struct omap_mcbsp_platform_data *pdata_quirk = pdata;
1382 pdata = devm_kzalloc(&pdev->dev,
1383 sizeof(struct omap_mcbsp_platform_data),
1388 memcpy(pdata, match->data, sizeof(*pdata));
1389 if (!of_property_read_u32(node, "ti,buffer-size", &buffer_size))
1390 pdata->buffer_size = buffer_size;
1392 pdata->force_ick_on = pdata_quirk->force_ick_on;
1393 } else if (!pdata) {
1394 dev_err(&pdev->dev, "missing platform data.\n");
1397 mcbsp = devm_kzalloc(&pdev->dev, sizeof(struct omap_mcbsp), GFP_KERNEL);
1401 mcbsp->id = pdev->id;
1402 mcbsp->pdata = pdata;
1403 mcbsp->dev = &pdev->dev;
1404 platform_set_drvdata(pdev, mcbsp);
1406 ret = omap_mcbsp_init(pdev);
1410 if (mcbsp->pdata->reg_size == 2) {
1411 omap_mcbsp_dai.playback.formats = SNDRV_PCM_FMTBIT_S16_LE;
1412 omap_mcbsp_dai.capture.formats = SNDRV_PCM_FMTBIT_S16_LE;
1415 ret = devm_snd_soc_register_component(&pdev->dev,
1416 &omap_mcbsp_component,
1417 &omap_mcbsp_dai, 1);
1421 return sdma_pcm_platform_register(&pdev->dev, "tx", "rx");
1424 static int asoc_mcbsp_remove(struct platform_device *pdev)
1426 struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
1428 if (mcbsp->pdata->ops && mcbsp->pdata->ops->free)
1429 mcbsp->pdata->ops->free(mcbsp->id);
1431 if (cpu_latency_qos_request_active(&mcbsp->pm_qos_req))
1432 cpu_latency_qos_remove_request(&mcbsp->pm_qos_req);
1434 if (mcbsp->pdata->buffer_size)
1435 sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
1437 omap_mcbsp_st_cleanup(pdev);
1442 static struct platform_driver asoc_mcbsp_driver = {
1444 .name = "omap-mcbsp",
1445 .of_match_table = omap_mcbsp_of_match,
1448 .probe = asoc_mcbsp_probe,
1449 .remove = asoc_mcbsp_remove,
1452 module_platform_driver(asoc_mcbsp_driver);
1454 MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@bitmer.com>");
1455 MODULE_DESCRIPTION("OMAP I2S SoC Interface");
1456 MODULE_LICENSE("GPL");
1457 MODULE_ALIAS("platform:omap-mcbsp");