1 /* SPDX-License-Identifier: GPL-2.0 */
6 #define AFE_PORT_MAX 129
8 #define MSM_AFE_PORT_TYPE_RX 0
9 #define MSM_AFE_PORT_TYPE_TX 1
10 #define AFE_MAX_PORTS AFE_PORT_MAX
12 #define Q6AFE_MAX_MI2S_LINES 4
14 #define AFE_MAX_CHAN_COUNT 8
15 #define AFE_PORT_MAX_AUDIO_CHAN_CNT 0x8
17 #define Q6AFE_LPASS_CLK_SRC_INTERNAL 1
18 #define Q6AFE_LPASS_CLK_ROOT_DEFAULT 0
20 #define LPAIF_DIG_CLK 1
21 #define LPAIF_BIT_CLK 2
22 #define LPAIF_OSR_CLK 3
24 /* Clock ID for Primary I2S IBIT */
25 #define Q6AFE_LPASS_CLK_ID_PRI_MI2S_IBIT 0x100
26 /* Clock ID for Primary I2S EBIT */
27 #define Q6AFE_LPASS_CLK_ID_PRI_MI2S_EBIT 0x101
28 /* Clock ID for Secondary I2S IBIT */
29 #define Q6AFE_LPASS_CLK_ID_SEC_MI2S_IBIT 0x102
30 /* Clock ID for Secondary I2S EBIT */
31 #define Q6AFE_LPASS_CLK_ID_SEC_MI2S_EBIT 0x103
32 /* Clock ID for Tertiary I2S IBIT */
33 #define Q6AFE_LPASS_CLK_ID_TER_MI2S_IBIT 0x104
34 /* Clock ID for Tertiary I2S EBIT */
35 #define Q6AFE_LPASS_CLK_ID_TER_MI2S_EBIT 0x105
36 /* Clock ID for Quartnery I2S IBIT */
37 #define Q6AFE_LPASS_CLK_ID_QUAD_MI2S_IBIT 0x106
38 /* Clock ID for Quartnery I2S EBIT */
39 #define Q6AFE_LPASS_CLK_ID_QUAD_MI2S_EBIT 0x107
40 /* Clock ID for Speaker I2S IBIT */
41 #define Q6AFE_LPASS_CLK_ID_SPEAKER_I2S_IBIT 0x108
42 /* Clock ID for Speaker I2S EBIT */
43 #define Q6AFE_LPASS_CLK_ID_SPEAKER_I2S_EBIT 0x109
44 /* Clock ID for Speaker I2S OSR */
45 #define Q6AFE_LPASS_CLK_ID_SPEAKER_I2S_OSR 0x10A
47 /* Clock ID for QUINARY I2S IBIT */
48 #define Q6AFE_LPASS_CLK_ID_QUI_MI2S_IBIT 0x10B
49 /* Clock ID for QUINARY I2S EBIT */
50 #define Q6AFE_LPASS_CLK_ID_QUI_MI2S_EBIT 0x10C
51 /* Clock ID for SENARY I2S IBIT */
52 #define Q6AFE_LPASS_CLK_ID_SEN_MI2S_IBIT 0x10D
53 /* Clock ID for SENARY I2S EBIT */
54 #define Q6AFE_LPASS_CLK_ID_SEN_MI2S_EBIT 0x10E
55 /* Clock ID for INT0 I2S IBIT */
56 #define Q6AFE_LPASS_CLK_ID_INT0_MI2S_IBIT 0x10F
57 /* Clock ID for INT1 I2S IBIT */
58 #define Q6AFE_LPASS_CLK_ID_INT1_MI2S_IBIT 0x110
59 /* Clock ID for INT2 I2S IBIT */
60 #define Q6AFE_LPASS_CLK_ID_INT2_MI2S_IBIT 0x111
61 /* Clock ID for INT3 I2S IBIT */
62 #define Q6AFE_LPASS_CLK_ID_INT3_MI2S_IBIT 0x112
63 /* Clock ID for INT4 I2S IBIT */
64 #define Q6AFE_LPASS_CLK_ID_INT4_MI2S_IBIT 0x113
65 /* Clock ID for INT5 I2S IBIT */
66 #define Q6AFE_LPASS_CLK_ID_INT5_MI2S_IBIT 0x114
67 /* Clock ID for INT6 I2S IBIT */
68 #define Q6AFE_LPASS_CLK_ID_INT6_MI2S_IBIT 0x115
70 /* Clock ID for QUINARY MI2S OSR CLK */
71 #define Q6AFE_LPASS_CLK_ID_QUI_MI2S_OSR 0x116
73 /* Clock ID for Primary PCM IBIT */
74 #define Q6AFE_LPASS_CLK_ID_PRI_PCM_IBIT 0x200
75 /* Clock ID for Primary PCM EBIT */
76 #define Q6AFE_LPASS_CLK_ID_PRI_PCM_EBIT 0x201
77 /* Clock ID for Secondary PCM IBIT */
78 #define Q6AFE_LPASS_CLK_ID_SEC_PCM_IBIT 0x202
79 /* Clock ID for Secondary PCM EBIT */
80 #define Q6AFE_LPASS_CLK_ID_SEC_PCM_EBIT 0x203
81 /* Clock ID for Tertiary PCM IBIT */
82 #define Q6AFE_LPASS_CLK_ID_TER_PCM_IBIT 0x204
83 /* Clock ID for Tertiary PCM EBIT */
84 #define Q6AFE_LPASS_CLK_ID_TER_PCM_EBIT 0x205
85 /* Clock ID for Quartery PCM IBIT */
86 #define Q6AFE_LPASS_CLK_ID_QUAD_PCM_IBIT 0x206
87 /* Clock ID for Quartery PCM EBIT */
88 #define Q6AFE_LPASS_CLK_ID_QUAD_PCM_EBIT 0x207
89 /* Clock ID for Quinary PCM IBIT */
90 #define Q6AFE_LPASS_CLK_ID_QUIN_PCM_IBIT 0x208
91 /* Clock ID for Quinary PCM EBIT */
92 #define Q6AFE_LPASS_CLK_ID_QUIN_PCM_EBIT 0x209
93 /* Clock ID for QUINARY PCM OSR */
94 #define Q6AFE_LPASS_CLK_ID_QUI_PCM_OSR 0x20A
96 /** Clock ID for Primary TDM IBIT */
97 #define Q6AFE_LPASS_CLK_ID_PRI_TDM_IBIT 0x200
98 /** Clock ID for Primary TDM EBIT */
99 #define Q6AFE_LPASS_CLK_ID_PRI_TDM_EBIT 0x201
100 /** Clock ID for Secondary TDM IBIT */
101 #define Q6AFE_LPASS_CLK_ID_SEC_TDM_IBIT 0x202
102 /** Clock ID for Secondary TDM EBIT */
103 #define Q6AFE_LPASS_CLK_ID_SEC_TDM_EBIT 0x203
104 /** Clock ID for Tertiary TDM IBIT */
105 #define Q6AFE_LPASS_CLK_ID_TER_TDM_IBIT 0x204
106 /** Clock ID for Tertiary TDM EBIT */
107 #define Q6AFE_LPASS_CLK_ID_TER_TDM_EBIT 0x205
108 /** Clock ID for Quartery TDM IBIT */
109 #define Q6AFE_LPASS_CLK_ID_QUAD_TDM_IBIT 0x206
110 /** Clock ID for Quartery TDM EBIT */
111 #define Q6AFE_LPASS_CLK_ID_QUAD_TDM_EBIT 0x207
112 /** Clock ID for Quinary TDM IBIT */
113 #define Q6AFE_LPASS_CLK_ID_QUIN_TDM_IBIT 0x208
114 /** Clock ID for Quinary TDM EBIT */
115 #define Q6AFE_LPASS_CLK_ID_QUIN_TDM_EBIT 0x209
116 /** Clock ID for Quinary TDM OSR */
117 #define Q6AFE_LPASS_CLK_ID_QUIN_TDM_OSR 0x20A
119 /* Clock ID for MCLK1 */
120 #define Q6AFE_LPASS_CLK_ID_MCLK_1 0x300
121 /* Clock ID for MCLK2 */
122 #define Q6AFE_LPASS_CLK_ID_MCLK_2 0x301
123 /* Clock ID for MCLK3 */
124 #define Q6AFE_LPASS_CLK_ID_MCLK_3 0x302
125 /* Clock ID for MCLK4 */
126 #define Q6AFE_LPASS_CLK_ID_MCLK_4 0x304
127 /* Clock ID for Internal Digital Codec Core */
128 #define Q6AFE_LPASS_CLK_ID_INTERNAL_DIGITAL_CODEC_CORE 0x303
129 /* Clock ID for INT MCLK0 */
130 #define Q6AFE_LPASS_CLK_ID_INT_MCLK_0 0x305
131 /* Clock ID for INT MCLK1 */
132 #define Q6AFE_LPASS_CLK_ID_INT_MCLK_1 0x306
134 #define Q6AFE_LPASS_CLK_ID_WSA_CORE_MCLK 0x309
135 #define Q6AFE_LPASS_CLK_ID_WSA_CORE_NPL_MCLK 0x30a
136 #define Q6AFE_LPASS_CLK_ID_TX_CORE_MCLK 0x30c
137 #define Q6AFE_LPASS_CLK_ID_TX_CORE_NPL_MCLK 0x30d
138 #define Q6AFE_LPASS_CLK_ID_RX_CORE_MCLK 0x30e
139 #define Q6AFE_LPASS_CLK_ID_RX_CORE_NPL_MCLK 0x30f
140 #define Q6AFE_LPASS_CLK_ID_VA_CORE_MCLK 0x30b
141 #define Q6AFE_LPASS_CLK_ID_VA_CORE_2X_MCLK 0x310
143 #define Q6AFE_LPASS_CORE_AVTIMER_BLOCK 0x2
144 #define Q6AFE_LPASS_CORE_HW_MACRO_BLOCK 0x3
145 #define Q6AFE_LPASS_CORE_HW_DCODEC_BLOCK 0x4
147 /* Clock attribute for invalid use (reserved for internal usage) */
148 #define Q6AFE_LPASS_CLK_ATTRIBUTE_INVALID 0x0
149 /* Clock attribute for no couple case */
150 #define Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO 0x1
151 /* Clock attribute for dividend couple case */
152 #define Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_DIVIDEND 0x2
153 /* Clock attribute for divisor couple case */
154 #define Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_DIVISOR 0x3
155 /* Clock attribute for invert and no couple case */
156 #define Q6AFE_LPASS_CLK_ATTRIBUTE_INVERT_COUPLE_NO 0x4
158 #define Q6AFE_CMAP_INVALID 0xFFFF
160 struct q6afe_hdmi_cfg {
162 u16 channel_allocation;
167 struct q6afe_slim_cfg {
172 u8 ch_mapping[AFE_MAX_CHAN_COUNT];
175 struct q6afe_i2s_cfg {
184 struct q6afe_tdm_cfg {
191 u16 nslots_per_frame;
195 u16 ch_mapping[AFE_MAX_CHAN_COUNT];
198 struct q6afe_cdc_dma_cfg {
203 u16 active_channels_mask;
207 struct q6afe_port_config {
208 struct q6afe_hdmi_cfg hdmi;
209 struct q6afe_slim_cfg slim;
210 struct q6afe_i2s_cfg i2s_cfg;
211 struct q6afe_tdm_cfg tdm;
212 struct q6afe_cdc_dma_cfg dma_cfg;
217 struct q6afe_port *q6afe_port_get_from_id(struct device *dev, int id);
218 int q6afe_port_start(struct q6afe_port *port);
219 int q6afe_port_stop(struct q6afe_port *port);
220 void q6afe_port_put(struct q6afe_port *port);
221 int q6afe_get_port_id(int index);
222 void q6afe_hdmi_port_prepare(struct q6afe_port *port,
223 struct q6afe_hdmi_cfg *cfg);
224 void q6afe_slim_port_prepare(struct q6afe_port *port,
225 struct q6afe_slim_cfg *cfg);
226 int q6afe_i2s_port_prepare(struct q6afe_port *port, struct q6afe_i2s_cfg *cfg);
227 void q6afe_tdm_port_prepare(struct q6afe_port *port, struct q6afe_tdm_cfg *cfg);
228 void q6afe_cdc_dma_port_prepare(struct q6afe_port *port,
229 struct q6afe_cdc_dma_cfg *cfg);
231 int q6afe_port_set_sysclk(struct q6afe_port *port, int clk_id,
232 int clk_src, int clk_root,
233 unsigned int freq, int dir);
234 int q6afe_set_lpass_clock(struct device *dev, int clk_id, int attri,
235 int clk_root, unsigned int freq);
236 int q6afe_vote_lpass_core_hw(struct device *dev, uint32_t hw_block_id,
237 const char *client_name, uint32_t *client_handle);
238 int q6afe_unvote_lpass_core_hw(struct device *dev, uint32_t hw_block_id,
239 uint32_t client_handle);
240 #endif /* __Q6AFE_H__ */