1 // SPDX-License-Identifier: GPL-2.0-only
3 * rt5677.c -- RT5677 ALSA SoC audio codec driver
5 * Copyright 2013 Realtek Semiconductor Corp.
6 * Author: Oder Chiou <oder_chiou@realtek.com>
9 #include <linux/acpi.h>
11 #include <linux/module.h>
12 #include <linux/moduleparam.h>
13 #include <linux/init.h>
14 #include <linux/delay.h>
16 #include <linux/regmap.h>
17 #include <linux/i2c.h>
18 #include <linux/platform_device.h>
19 #include <linux/spi/spi.h>
20 #include <linux/firmware.h>
21 #include <linux/of_device.h>
22 #include <linux/property.h>
23 #include <linux/irq.h>
24 #include <linux/interrupt.h>
25 #include <linux/irqdomain.h>
26 #include <linux/workqueue.h>
27 #include <sound/core.h>
28 #include <sound/pcm.h>
29 #include <sound/pcm_params.h>
30 #include <sound/soc.h>
31 #include <sound/soc-dapm.h>
32 #include <sound/initval.h>
33 #include <sound/tlv.h>
37 #include "rt5677-spi.h"
39 #define RT5677_DEVICE_ID 0x6327
41 #define RT5677_PR_RANGE_BASE (0xff + 1)
42 #define RT5677_PR_SPACING 0x100
44 #define RT5677_PR_BASE (RT5677_PR_RANGE_BASE + (0 * RT5677_PR_SPACING))
46 static const struct regmap_range_cfg rt5677_ranges[] = {
49 .range_min = RT5677_PR_BASE,
50 .range_max = RT5677_PR_BASE + 0xfd,
51 .selector_reg = RT5677_PRIV_INDEX,
52 .selector_mask = 0xff,
53 .selector_shift = 0x0,
54 .window_start = RT5677_PRIV_DATA,
59 static const struct reg_sequence init_list[] = {
60 {RT5677_ASRC_12, 0x0018},
61 {RT5677_PR_BASE + 0x3d, 0x364d},
62 {RT5677_PR_BASE + 0x17, 0x4fc0},
63 {RT5677_PR_BASE + 0x13, 0x0312},
64 {RT5677_PR_BASE + 0x1e, 0x0000},
65 {RT5677_PR_BASE + 0x12, 0x0eaa},
66 {RT5677_PR_BASE + 0x14, 0x018a},
67 {RT5677_PR_BASE + 0x15, 0x0490},
68 {RT5677_PR_BASE + 0x38, 0x0f71},
69 {RT5677_PR_BASE + 0x39, 0x0f71},
71 #define RT5677_INIT_REG_LEN ARRAY_SIZE(init_list)
73 static const struct reg_default rt5677_reg[] = {
74 {RT5677_RESET , 0x0000},
75 {RT5677_LOUT1 , 0xa800},
76 {RT5677_IN1 , 0x0000},
77 {RT5677_MICBIAS , 0x0000},
78 {RT5677_SLIMBUS_PARAM , 0x0000},
79 {RT5677_SLIMBUS_RX , 0x0000},
80 {RT5677_SLIMBUS_CTRL , 0x0000},
81 {RT5677_SIDETONE_CTRL , 0x000b},
82 {RT5677_ANA_DAC1_2_3_SRC , 0x0000},
83 {RT5677_IF_DSP_DAC3_4_MIXER , 0x1111},
84 {RT5677_DAC4_DIG_VOL , 0xafaf},
85 {RT5677_DAC3_DIG_VOL , 0xafaf},
86 {RT5677_DAC1_DIG_VOL , 0xafaf},
87 {RT5677_DAC2_DIG_VOL , 0xafaf},
88 {RT5677_IF_DSP_DAC2_MIXER , 0x0011},
89 {RT5677_STO1_ADC_DIG_VOL , 0x2f2f},
90 {RT5677_MONO_ADC_DIG_VOL , 0x2f2f},
91 {RT5677_STO1_2_ADC_BST , 0x0000},
92 {RT5677_STO2_ADC_DIG_VOL , 0x2f2f},
93 {RT5677_ADC_BST_CTRL2 , 0x0000},
94 {RT5677_STO3_4_ADC_BST , 0x0000},
95 {RT5677_STO3_ADC_DIG_VOL , 0x2f2f},
96 {RT5677_STO4_ADC_DIG_VOL , 0x2f2f},
97 {RT5677_STO4_ADC_MIXER , 0xd4c0},
98 {RT5677_STO3_ADC_MIXER , 0xd4c0},
99 {RT5677_STO2_ADC_MIXER , 0xd4c0},
100 {RT5677_STO1_ADC_MIXER , 0xd4c0},
101 {RT5677_MONO_ADC_MIXER , 0xd4d1},
102 {RT5677_ADC_IF_DSP_DAC1_MIXER , 0x8080},
103 {RT5677_STO1_DAC_MIXER , 0xaaaa},
104 {RT5677_MONO_DAC_MIXER , 0xaaaa},
105 {RT5677_DD1_MIXER , 0xaaaa},
106 {RT5677_DD2_MIXER , 0xaaaa},
107 {RT5677_IF3_DATA , 0x0000},
108 {RT5677_IF4_DATA , 0x0000},
109 {RT5677_PDM_OUT_CTRL , 0x8888},
110 {RT5677_PDM_DATA_CTRL1 , 0x0000},
111 {RT5677_PDM_DATA_CTRL2 , 0x0000},
112 {RT5677_PDM1_DATA_CTRL2 , 0x0000},
113 {RT5677_PDM1_DATA_CTRL3 , 0x0000},
114 {RT5677_PDM1_DATA_CTRL4 , 0x0000},
115 {RT5677_PDM2_DATA_CTRL2 , 0x0000},
116 {RT5677_PDM2_DATA_CTRL3 , 0x0000},
117 {RT5677_PDM2_DATA_CTRL4 , 0x0000},
118 {RT5677_TDM1_CTRL1 , 0x0300},
119 {RT5677_TDM1_CTRL2 , 0x0000},
120 {RT5677_TDM1_CTRL3 , 0x4000},
121 {RT5677_TDM1_CTRL4 , 0x0123},
122 {RT5677_TDM1_CTRL5 , 0x4567},
123 {RT5677_TDM2_CTRL1 , 0x0300},
124 {RT5677_TDM2_CTRL2 , 0x0000},
125 {RT5677_TDM2_CTRL3 , 0x4000},
126 {RT5677_TDM2_CTRL4 , 0x0123},
127 {RT5677_TDM2_CTRL5 , 0x4567},
128 {RT5677_I2C_MASTER_CTRL1 , 0x0001},
129 {RT5677_I2C_MASTER_CTRL2 , 0x0000},
130 {RT5677_I2C_MASTER_CTRL3 , 0x0000},
131 {RT5677_I2C_MASTER_CTRL4 , 0x0000},
132 {RT5677_I2C_MASTER_CTRL5 , 0x0000},
133 {RT5677_I2C_MASTER_CTRL6 , 0x0000},
134 {RT5677_I2C_MASTER_CTRL7 , 0x0000},
135 {RT5677_I2C_MASTER_CTRL8 , 0x0000},
136 {RT5677_DMIC_CTRL1 , 0x1505},
137 {RT5677_DMIC_CTRL2 , 0x0055},
138 {RT5677_HAP_GENE_CTRL1 , 0x0111},
139 {RT5677_HAP_GENE_CTRL2 , 0x0064},
140 {RT5677_HAP_GENE_CTRL3 , 0xef0e},
141 {RT5677_HAP_GENE_CTRL4 , 0xf0f0},
142 {RT5677_HAP_GENE_CTRL5 , 0xef0e},
143 {RT5677_HAP_GENE_CTRL6 , 0xf0f0},
144 {RT5677_HAP_GENE_CTRL7 , 0xef0e},
145 {RT5677_HAP_GENE_CTRL8 , 0xf0f0},
146 {RT5677_HAP_GENE_CTRL9 , 0xf000},
147 {RT5677_HAP_GENE_CTRL10 , 0x0000},
148 {RT5677_PWR_DIG1 , 0x0000},
149 {RT5677_PWR_DIG2 , 0x0000},
150 {RT5677_PWR_ANLG1 , 0x0055},
151 {RT5677_PWR_ANLG2 , 0x0000},
152 {RT5677_PWR_DSP1 , 0x0001},
153 {RT5677_PWR_DSP_ST , 0x0000},
154 {RT5677_PWR_DSP2 , 0x0000},
155 {RT5677_ADC_DAC_HPF_CTRL1 , 0x0e00},
156 {RT5677_PRIV_INDEX , 0x0000},
157 {RT5677_PRIV_DATA , 0x0000},
158 {RT5677_I2S4_SDP , 0x8000},
159 {RT5677_I2S1_SDP , 0x8000},
160 {RT5677_I2S2_SDP , 0x8000},
161 {RT5677_I2S3_SDP , 0x8000},
162 {RT5677_CLK_TREE_CTRL1 , 0x1111},
163 {RT5677_CLK_TREE_CTRL2 , 0x1111},
164 {RT5677_CLK_TREE_CTRL3 , 0x0000},
165 {RT5677_PLL1_CTRL1 , 0x0000},
166 {RT5677_PLL1_CTRL2 , 0x0000},
167 {RT5677_PLL2_CTRL1 , 0x0c60},
168 {RT5677_PLL2_CTRL2 , 0x2000},
169 {RT5677_GLB_CLK1 , 0x0000},
170 {RT5677_GLB_CLK2 , 0x0000},
171 {RT5677_ASRC_1 , 0x0000},
172 {RT5677_ASRC_2 , 0x0000},
173 {RT5677_ASRC_3 , 0x0000},
174 {RT5677_ASRC_4 , 0x0000},
175 {RT5677_ASRC_5 , 0x0000},
176 {RT5677_ASRC_6 , 0x0000},
177 {RT5677_ASRC_7 , 0x0000},
178 {RT5677_ASRC_8 , 0x0000},
179 {RT5677_ASRC_9 , 0x0000},
180 {RT5677_ASRC_10 , 0x0000},
181 {RT5677_ASRC_11 , 0x0000},
182 {RT5677_ASRC_12 , 0x0018},
183 {RT5677_ASRC_13 , 0x0000},
184 {RT5677_ASRC_14 , 0x0000},
185 {RT5677_ASRC_15 , 0x0000},
186 {RT5677_ASRC_16 , 0x0000},
187 {RT5677_ASRC_17 , 0x0000},
188 {RT5677_ASRC_18 , 0x0000},
189 {RT5677_ASRC_19 , 0x0000},
190 {RT5677_ASRC_20 , 0x0000},
191 {RT5677_ASRC_21 , 0x000c},
192 {RT5677_ASRC_22 , 0x0000},
193 {RT5677_ASRC_23 , 0x0000},
194 {RT5677_VAD_CTRL1 , 0x2184},
195 {RT5677_VAD_CTRL2 , 0x010a},
196 {RT5677_VAD_CTRL3 , 0x0aea},
197 {RT5677_VAD_CTRL4 , 0x000c},
198 {RT5677_VAD_CTRL5 , 0x0000},
199 {RT5677_DSP_INB_CTRL1 , 0x0000},
200 {RT5677_DSP_INB_CTRL2 , 0x0000},
201 {RT5677_DSP_IN_OUTB_CTRL , 0x0000},
202 {RT5677_DSP_OUTB0_1_DIG_VOL , 0x2f2f},
203 {RT5677_DSP_OUTB2_3_DIG_VOL , 0x2f2f},
204 {RT5677_DSP_OUTB4_5_DIG_VOL , 0x2f2f},
205 {RT5677_DSP_OUTB6_7_DIG_VOL , 0x2f2f},
206 {RT5677_ADC_EQ_CTRL1 , 0x6000},
207 {RT5677_ADC_EQ_CTRL2 , 0x0000},
208 {RT5677_EQ_CTRL1 , 0xc000},
209 {RT5677_EQ_CTRL2 , 0x0000},
210 {RT5677_EQ_CTRL3 , 0x0000},
211 {RT5677_SOFT_VOL_ZERO_CROSS1 , 0x0009},
212 {RT5677_JD_CTRL1 , 0x0000},
213 {RT5677_JD_CTRL2 , 0x0000},
214 {RT5677_JD_CTRL3 , 0x0000},
215 {RT5677_IRQ_CTRL1 , 0x0000},
216 {RT5677_IRQ_CTRL2 , 0x0000},
217 {RT5677_GPIO_ST , 0x0000},
218 {RT5677_GPIO_CTRL1 , 0x0000},
219 {RT5677_GPIO_CTRL2 , 0x0000},
220 {RT5677_GPIO_CTRL3 , 0x0000},
221 {RT5677_STO1_ADC_HI_FILTER1 , 0xb320},
222 {RT5677_STO1_ADC_HI_FILTER2 , 0x0000},
223 {RT5677_MONO_ADC_HI_FILTER1 , 0xb300},
224 {RT5677_MONO_ADC_HI_FILTER2 , 0x0000},
225 {RT5677_STO2_ADC_HI_FILTER1 , 0xb300},
226 {RT5677_STO2_ADC_HI_FILTER2 , 0x0000},
227 {RT5677_STO3_ADC_HI_FILTER1 , 0xb300},
228 {RT5677_STO3_ADC_HI_FILTER2 , 0x0000},
229 {RT5677_STO4_ADC_HI_FILTER1 , 0xb300},
230 {RT5677_STO4_ADC_HI_FILTER2 , 0x0000},
231 {RT5677_MB_DRC_CTRL1 , 0x0f20},
232 {RT5677_DRC1_CTRL1 , 0x001f},
233 {RT5677_DRC1_CTRL2 , 0x020c},
234 {RT5677_DRC1_CTRL3 , 0x1f00},
235 {RT5677_DRC1_CTRL4 , 0x0000},
236 {RT5677_DRC1_CTRL5 , 0x0000},
237 {RT5677_DRC1_CTRL6 , 0x0029},
238 {RT5677_DRC2_CTRL1 , 0x001f},
239 {RT5677_DRC2_CTRL2 , 0x020c},
240 {RT5677_DRC2_CTRL3 , 0x1f00},
241 {RT5677_DRC2_CTRL4 , 0x0000},
242 {RT5677_DRC2_CTRL5 , 0x0000},
243 {RT5677_DRC2_CTRL6 , 0x0029},
244 {RT5677_DRC1_HL_CTRL1 , 0x8000},
245 {RT5677_DRC1_HL_CTRL2 , 0x0200},
246 {RT5677_DRC2_HL_CTRL1 , 0x8000},
247 {RT5677_DRC2_HL_CTRL2 , 0x0200},
248 {RT5677_DSP_INB1_SRC_CTRL1 , 0x5800},
249 {RT5677_DSP_INB1_SRC_CTRL2 , 0x0000},
250 {RT5677_DSP_INB1_SRC_CTRL3 , 0x0000},
251 {RT5677_DSP_INB1_SRC_CTRL4 , 0x0800},
252 {RT5677_DSP_INB2_SRC_CTRL1 , 0x5800},
253 {RT5677_DSP_INB2_SRC_CTRL2 , 0x0000},
254 {RT5677_DSP_INB2_SRC_CTRL3 , 0x0000},
255 {RT5677_DSP_INB2_SRC_CTRL4 , 0x0800},
256 {RT5677_DSP_INB3_SRC_CTRL1 , 0x5800},
257 {RT5677_DSP_INB3_SRC_CTRL2 , 0x0000},
258 {RT5677_DSP_INB3_SRC_CTRL3 , 0x0000},
259 {RT5677_DSP_INB3_SRC_CTRL4 , 0x0800},
260 {RT5677_DSP_OUTB1_SRC_CTRL1 , 0x5800},
261 {RT5677_DSP_OUTB1_SRC_CTRL2 , 0x0000},
262 {RT5677_DSP_OUTB1_SRC_CTRL3 , 0x0000},
263 {RT5677_DSP_OUTB1_SRC_CTRL4 , 0x0800},
264 {RT5677_DSP_OUTB2_SRC_CTRL1 , 0x5800},
265 {RT5677_DSP_OUTB2_SRC_CTRL2 , 0x0000},
266 {RT5677_DSP_OUTB2_SRC_CTRL3 , 0x0000},
267 {RT5677_DSP_OUTB2_SRC_CTRL4 , 0x0800},
268 {RT5677_DSP_OUTB_0123_MIXER_CTRL, 0xfefe},
269 {RT5677_DSP_OUTB_45_MIXER_CTRL , 0xfefe},
270 {RT5677_DSP_OUTB_67_MIXER_CTRL , 0xfefe},
271 {RT5677_DIG_MISC , 0x0000},
272 {RT5677_GEN_CTRL1 , 0x0000},
273 {RT5677_GEN_CTRL2 , 0x0000},
274 {RT5677_VENDOR_ID , 0x0000},
275 {RT5677_VENDOR_ID1 , 0x10ec},
276 {RT5677_VENDOR_ID2 , 0x6327},
279 static bool rt5677_volatile_register(struct device *dev, unsigned int reg)
283 for (i = 0; i < ARRAY_SIZE(rt5677_ranges); i++) {
284 if (reg >= rt5677_ranges[i].range_min &&
285 reg <= rt5677_ranges[i].range_max) {
292 case RT5677_SLIMBUS_PARAM:
293 case RT5677_PDM_DATA_CTRL1:
294 case RT5677_PDM_DATA_CTRL2:
295 case RT5677_PDM1_DATA_CTRL4:
296 case RT5677_PDM2_DATA_CTRL4:
297 case RT5677_I2C_MASTER_CTRL1:
298 case RT5677_I2C_MASTER_CTRL7:
299 case RT5677_I2C_MASTER_CTRL8:
300 case RT5677_HAP_GENE_CTRL2:
301 case RT5677_PWR_ANLG2: /* Modified by DSP firmware */
302 case RT5677_PWR_DSP_ST:
303 case RT5677_PRIV_DATA:
306 case RT5677_VAD_CTRL5:
307 case RT5677_ADC_EQ_CTRL1:
308 case RT5677_EQ_CTRL1:
309 case RT5677_IRQ_CTRL1:
310 case RT5677_IRQ_CTRL2:
312 case RT5677_DSP_INB1_SRC_CTRL4:
313 case RT5677_DSP_INB2_SRC_CTRL4:
314 case RT5677_DSP_INB3_SRC_CTRL4:
315 case RT5677_DSP_OUTB1_SRC_CTRL4:
316 case RT5677_DSP_OUTB2_SRC_CTRL4:
317 case RT5677_VENDOR_ID:
318 case RT5677_VENDOR_ID1:
319 case RT5677_VENDOR_ID2:
326 static bool rt5677_readable_register(struct device *dev, unsigned int reg)
330 for (i = 0; i < ARRAY_SIZE(rt5677_ranges); i++) {
331 if (reg >= rt5677_ranges[i].range_min &&
332 reg <= rt5677_ranges[i].range_max) {
342 case RT5677_SLIMBUS_PARAM:
343 case RT5677_SLIMBUS_RX:
344 case RT5677_SLIMBUS_CTRL:
345 case RT5677_SIDETONE_CTRL:
346 case RT5677_ANA_DAC1_2_3_SRC:
347 case RT5677_IF_DSP_DAC3_4_MIXER:
348 case RT5677_DAC4_DIG_VOL:
349 case RT5677_DAC3_DIG_VOL:
350 case RT5677_DAC1_DIG_VOL:
351 case RT5677_DAC2_DIG_VOL:
352 case RT5677_IF_DSP_DAC2_MIXER:
353 case RT5677_STO1_ADC_DIG_VOL:
354 case RT5677_MONO_ADC_DIG_VOL:
355 case RT5677_STO1_2_ADC_BST:
356 case RT5677_STO2_ADC_DIG_VOL:
357 case RT5677_ADC_BST_CTRL2:
358 case RT5677_STO3_4_ADC_BST:
359 case RT5677_STO3_ADC_DIG_VOL:
360 case RT5677_STO4_ADC_DIG_VOL:
361 case RT5677_STO4_ADC_MIXER:
362 case RT5677_STO3_ADC_MIXER:
363 case RT5677_STO2_ADC_MIXER:
364 case RT5677_STO1_ADC_MIXER:
365 case RT5677_MONO_ADC_MIXER:
366 case RT5677_ADC_IF_DSP_DAC1_MIXER:
367 case RT5677_STO1_DAC_MIXER:
368 case RT5677_MONO_DAC_MIXER:
369 case RT5677_DD1_MIXER:
370 case RT5677_DD2_MIXER:
371 case RT5677_IF3_DATA:
372 case RT5677_IF4_DATA:
373 case RT5677_PDM_OUT_CTRL:
374 case RT5677_PDM_DATA_CTRL1:
375 case RT5677_PDM_DATA_CTRL2:
376 case RT5677_PDM1_DATA_CTRL2:
377 case RT5677_PDM1_DATA_CTRL3:
378 case RT5677_PDM1_DATA_CTRL4:
379 case RT5677_PDM2_DATA_CTRL2:
380 case RT5677_PDM2_DATA_CTRL3:
381 case RT5677_PDM2_DATA_CTRL4:
382 case RT5677_TDM1_CTRL1:
383 case RT5677_TDM1_CTRL2:
384 case RT5677_TDM1_CTRL3:
385 case RT5677_TDM1_CTRL4:
386 case RT5677_TDM1_CTRL5:
387 case RT5677_TDM2_CTRL1:
388 case RT5677_TDM2_CTRL2:
389 case RT5677_TDM2_CTRL3:
390 case RT5677_TDM2_CTRL4:
391 case RT5677_TDM2_CTRL5:
392 case RT5677_I2C_MASTER_CTRL1:
393 case RT5677_I2C_MASTER_CTRL2:
394 case RT5677_I2C_MASTER_CTRL3:
395 case RT5677_I2C_MASTER_CTRL4:
396 case RT5677_I2C_MASTER_CTRL5:
397 case RT5677_I2C_MASTER_CTRL6:
398 case RT5677_I2C_MASTER_CTRL7:
399 case RT5677_I2C_MASTER_CTRL8:
400 case RT5677_DMIC_CTRL1:
401 case RT5677_DMIC_CTRL2:
402 case RT5677_HAP_GENE_CTRL1:
403 case RT5677_HAP_GENE_CTRL2:
404 case RT5677_HAP_GENE_CTRL3:
405 case RT5677_HAP_GENE_CTRL4:
406 case RT5677_HAP_GENE_CTRL5:
407 case RT5677_HAP_GENE_CTRL6:
408 case RT5677_HAP_GENE_CTRL7:
409 case RT5677_HAP_GENE_CTRL8:
410 case RT5677_HAP_GENE_CTRL9:
411 case RT5677_HAP_GENE_CTRL10:
412 case RT5677_PWR_DIG1:
413 case RT5677_PWR_DIG2:
414 case RT5677_PWR_ANLG1:
415 case RT5677_PWR_ANLG2:
416 case RT5677_PWR_DSP1:
417 case RT5677_PWR_DSP_ST:
418 case RT5677_PWR_DSP2:
419 case RT5677_ADC_DAC_HPF_CTRL1:
420 case RT5677_PRIV_INDEX:
421 case RT5677_PRIV_DATA:
422 case RT5677_I2S4_SDP:
423 case RT5677_I2S1_SDP:
424 case RT5677_I2S2_SDP:
425 case RT5677_I2S3_SDP:
426 case RT5677_CLK_TREE_CTRL1:
427 case RT5677_CLK_TREE_CTRL2:
428 case RT5677_CLK_TREE_CTRL3:
429 case RT5677_PLL1_CTRL1:
430 case RT5677_PLL1_CTRL2:
431 case RT5677_PLL2_CTRL1:
432 case RT5677_PLL2_CTRL2:
433 case RT5677_GLB_CLK1:
434 case RT5677_GLB_CLK2:
458 case RT5677_VAD_CTRL1:
459 case RT5677_VAD_CTRL2:
460 case RT5677_VAD_CTRL3:
461 case RT5677_VAD_CTRL4:
462 case RT5677_VAD_CTRL5:
463 case RT5677_DSP_INB_CTRL1:
464 case RT5677_DSP_INB_CTRL2:
465 case RT5677_DSP_IN_OUTB_CTRL:
466 case RT5677_DSP_OUTB0_1_DIG_VOL:
467 case RT5677_DSP_OUTB2_3_DIG_VOL:
468 case RT5677_DSP_OUTB4_5_DIG_VOL:
469 case RT5677_DSP_OUTB6_7_DIG_VOL:
470 case RT5677_ADC_EQ_CTRL1:
471 case RT5677_ADC_EQ_CTRL2:
472 case RT5677_EQ_CTRL1:
473 case RT5677_EQ_CTRL2:
474 case RT5677_EQ_CTRL3:
475 case RT5677_SOFT_VOL_ZERO_CROSS1:
476 case RT5677_JD_CTRL1:
477 case RT5677_JD_CTRL2:
478 case RT5677_JD_CTRL3:
479 case RT5677_IRQ_CTRL1:
480 case RT5677_IRQ_CTRL2:
482 case RT5677_GPIO_CTRL1:
483 case RT5677_GPIO_CTRL2:
484 case RT5677_GPIO_CTRL3:
485 case RT5677_STO1_ADC_HI_FILTER1:
486 case RT5677_STO1_ADC_HI_FILTER2:
487 case RT5677_MONO_ADC_HI_FILTER1:
488 case RT5677_MONO_ADC_HI_FILTER2:
489 case RT5677_STO2_ADC_HI_FILTER1:
490 case RT5677_STO2_ADC_HI_FILTER2:
491 case RT5677_STO3_ADC_HI_FILTER1:
492 case RT5677_STO3_ADC_HI_FILTER2:
493 case RT5677_STO4_ADC_HI_FILTER1:
494 case RT5677_STO4_ADC_HI_FILTER2:
495 case RT5677_MB_DRC_CTRL1:
496 case RT5677_DRC1_CTRL1:
497 case RT5677_DRC1_CTRL2:
498 case RT5677_DRC1_CTRL3:
499 case RT5677_DRC1_CTRL4:
500 case RT5677_DRC1_CTRL5:
501 case RT5677_DRC1_CTRL6:
502 case RT5677_DRC2_CTRL1:
503 case RT5677_DRC2_CTRL2:
504 case RT5677_DRC2_CTRL3:
505 case RT5677_DRC2_CTRL4:
506 case RT5677_DRC2_CTRL5:
507 case RT5677_DRC2_CTRL6:
508 case RT5677_DRC1_HL_CTRL1:
509 case RT5677_DRC1_HL_CTRL2:
510 case RT5677_DRC2_HL_CTRL1:
511 case RT5677_DRC2_HL_CTRL2:
512 case RT5677_DSP_INB1_SRC_CTRL1:
513 case RT5677_DSP_INB1_SRC_CTRL2:
514 case RT5677_DSP_INB1_SRC_CTRL3:
515 case RT5677_DSP_INB1_SRC_CTRL4:
516 case RT5677_DSP_INB2_SRC_CTRL1:
517 case RT5677_DSP_INB2_SRC_CTRL2:
518 case RT5677_DSP_INB2_SRC_CTRL3:
519 case RT5677_DSP_INB2_SRC_CTRL4:
520 case RT5677_DSP_INB3_SRC_CTRL1:
521 case RT5677_DSP_INB3_SRC_CTRL2:
522 case RT5677_DSP_INB3_SRC_CTRL3:
523 case RT5677_DSP_INB3_SRC_CTRL4:
524 case RT5677_DSP_OUTB1_SRC_CTRL1:
525 case RT5677_DSP_OUTB1_SRC_CTRL2:
526 case RT5677_DSP_OUTB1_SRC_CTRL3:
527 case RT5677_DSP_OUTB1_SRC_CTRL4:
528 case RT5677_DSP_OUTB2_SRC_CTRL1:
529 case RT5677_DSP_OUTB2_SRC_CTRL2:
530 case RT5677_DSP_OUTB2_SRC_CTRL3:
531 case RT5677_DSP_OUTB2_SRC_CTRL4:
532 case RT5677_DSP_OUTB_0123_MIXER_CTRL:
533 case RT5677_DSP_OUTB_45_MIXER_CTRL:
534 case RT5677_DSP_OUTB_67_MIXER_CTRL:
535 case RT5677_DIG_MISC:
536 case RT5677_GEN_CTRL1:
537 case RT5677_GEN_CTRL2:
538 case RT5677_VENDOR_ID:
539 case RT5677_VENDOR_ID1:
540 case RT5677_VENDOR_ID2:
548 * rt5677_dsp_mode_i2c_write_addr - Write value to address on DSP mode.
549 * @rt5677: Private Data.
550 * @addr: Address index.
551 * @value: Address data.
552 * @opcode: opcode value
554 * Returns 0 for success or negative error code.
556 static int rt5677_dsp_mode_i2c_write_addr(struct rt5677_priv *rt5677,
557 unsigned int addr, unsigned int value, unsigned int opcode)
559 struct snd_soc_component *component = rt5677->component;
562 mutex_lock(&rt5677->dsp_cmd_lock);
564 ret = regmap_write(rt5677->regmap_physical, RT5677_DSP_I2C_ADDR_MSB,
567 dev_err(component->dev, "Failed to set addr msb value: %d\n", ret);
571 ret = regmap_write(rt5677->regmap_physical, RT5677_DSP_I2C_ADDR_LSB,
574 dev_err(component->dev, "Failed to set addr lsb value: %d\n", ret);
578 ret = regmap_write(rt5677->regmap_physical, RT5677_DSP_I2C_DATA_MSB,
581 dev_err(component->dev, "Failed to set data msb value: %d\n", ret);
585 ret = regmap_write(rt5677->regmap_physical, RT5677_DSP_I2C_DATA_LSB,
588 dev_err(component->dev, "Failed to set data lsb value: %d\n", ret);
592 ret = regmap_write(rt5677->regmap_physical, RT5677_DSP_I2C_OP_CODE,
595 dev_err(component->dev, "Failed to set op code value: %d\n", ret);
600 mutex_unlock(&rt5677->dsp_cmd_lock);
606 * rt5677_dsp_mode_i2c_read_addr - Read value from address on DSP mode.
607 * @rt5677: Private Data.
608 * @addr: Address index.
609 * @value: Address data.
612 * Returns 0 for success or negative error code.
614 static int rt5677_dsp_mode_i2c_read_addr(
615 struct rt5677_priv *rt5677, unsigned int addr, unsigned int *value)
617 struct snd_soc_component *component = rt5677->component;
619 unsigned int msb, lsb;
621 mutex_lock(&rt5677->dsp_cmd_lock);
623 ret = regmap_write(rt5677->regmap_physical, RT5677_DSP_I2C_ADDR_MSB,
626 dev_err(component->dev, "Failed to set addr msb value: %d\n", ret);
630 ret = regmap_write(rt5677->regmap_physical, RT5677_DSP_I2C_ADDR_LSB,
633 dev_err(component->dev, "Failed to set addr lsb value: %d\n", ret);
637 ret = regmap_write(rt5677->regmap_physical, RT5677_DSP_I2C_OP_CODE,
640 dev_err(component->dev, "Failed to set op code value: %d\n", ret);
644 regmap_read(rt5677->regmap_physical, RT5677_DSP_I2C_DATA_MSB, &msb);
645 regmap_read(rt5677->regmap_physical, RT5677_DSP_I2C_DATA_LSB, &lsb);
646 *value = (msb << 16) | lsb;
649 mutex_unlock(&rt5677->dsp_cmd_lock);
655 * rt5677_dsp_mode_i2c_write - Write register on DSP mode.
656 * @rt5677: Private Data.
657 * @reg: Register index.
658 * @value: Register data.
661 * Returns 0 for success or negative error code.
663 static int rt5677_dsp_mode_i2c_write(struct rt5677_priv *rt5677,
664 unsigned int reg, unsigned int value)
666 return rt5677_dsp_mode_i2c_write_addr(rt5677, 0x18020000 + reg * 2,
671 * rt5677_dsp_mode_i2c_read - Read register on DSP mode.
672 * @rt5677: Private Data
673 * @reg: Register index.
674 * @value: Register data.
677 * Returns 0 for success or negative error code.
679 static int rt5677_dsp_mode_i2c_read(
680 struct rt5677_priv *rt5677, unsigned int reg, unsigned int *value)
682 int ret = rt5677_dsp_mode_i2c_read_addr(rt5677, 0x18020000 + reg * 2,
690 static void rt5677_set_dsp_mode(struct snd_soc_component *component, bool on)
692 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
695 regmap_update_bits(rt5677->regmap, RT5677_PWR_DSP1,
696 RT5677_PWR_DSP, RT5677_PWR_DSP);
697 rt5677->is_dsp_mode = true;
699 regmap_update_bits(rt5677->regmap, RT5677_PWR_DSP1,
700 RT5677_PWR_DSP, 0x0);
701 rt5677->is_dsp_mode = false;
705 static int rt5677_set_dsp_vad(struct snd_soc_component *component, bool on)
707 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
708 static bool activity;
711 if (!IS_ENABLED(CONFIG_SND_SOC_RT5677_SPI))
714 if (on && !activity) {
717 regcache_cache_only(rt5677->regmap, false);
718 regcache_cache_bypass(rt5677->regmap, true);
720 regmap_update_bits(rt5677->regmap, RT5677_DIG_MISC, 0x1, 0x1);
721 regmap_update_bits(rt5677->regmap,
722 RT5677_PR_BASE + RT5677_BIAS_CUR4, 0x0f00, 0x0f00);
723 regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG1,
724 RT5677_LDO1_SEL_MASK, 0x0);
725 regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
726 RT5677_PWR_LDO1, RT5677_PWR_LDO1);
727 switch (rt5677->type) {
729 regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK1,
730 RT5677_MCLK_SRC_MASK, RT5677_MCLK2_SRC);
731 regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK2,
732 RT5677_PLL2_PR_SRC_MASK |
733 RT5677_DSP_CLK_SRC_MASK,
734 RT5677_PLL2_PR_SRC_MCLK2 |
735 RT5677_DSP_CLK_SRC_BYPASS);
738 regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK2,
739 RT5677_DSP_CLK_SRC_MASK,
740 RT5677_DSP_CLK_SRC_BYPASS);
745 regmap_write(rt5677->regmap, RT5677_PWR_DSP2, 0x07ff);
746 regmap_write(rt5677->regmap, RT5677_PWR_DSP1, 0x07fd);
747 rt5677_set_dsp_mode(component, true);
749 ret = reject_firmware(&rt5677->fw1, RT5677_FIRMWARE1,
752 rt5677_spi_write_firmware(0x50000000, rt5677->fw1);
753 release_firmware(rt5677->fw1);
756 ret = reject_firmware(&rt5677->fw2, RT5677_FIRMWARE2,
759 rt5677_spi_write_firmware(0x60000000, rt5677->fw2);
760 release_firmware(rt5677->fw2);
763 regmap_update_bits(rt5677->regmap, RT5677_PWR_DSP1, 0x1, 0x0);
765 regcache_cache_bypass(rt5677->regmap, false);
766 regcache_cache_only(rt5677->regmap, true);
767 } else if (!on && activity) {
770 regcache_cache_only(rt5677->regmap, false);
771 regcache_cache_bypass(rt5677->regmap, true);
773 regmap_update_bits(rt5677->regmap, RT5677_PWR_DSP1, 0x1, 0x1);
774 rt5677_set_dsp_mode(component, false);
775 regmap_write(rt5677->regmap, RT5677_PWR_DSP1, 0x0001);
777 regmap_write(rt5677->regmap, RT5677_RESET, 0x10ec);
779 regcache_cache_bypass(rt5677->regmap, false);
780 regcache_mark_dirty(rt5677->regmap);
781 regcache_sync(rt5677->regmap);
787 static const DECLARE_TLV_DB_SCALE(dac_vol_tlv, -6525, 75, 0);
788 static const DECLARE_TLV_DB_SCALE(adc_vol_tlv, -1725, 75, 0);
789 static const DECLARE_TLV_DB_SCALE(adc_bst_tlv, 0, 1200, 0);
790 static const DECLARE_TLV_DB_SCALE(st_vol_tlv, -4650, 150, 0);
792 /* {0, +20, +24, +30, +35, +40, +44, +50, +52} dB */
793 static const DECLARE_TLV_DB_RANGE(bst_tlv,
794 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
795 1, 1, TLV_DB_SCALE_ITEM(2000, 0, 0),
796 2, 2, TLV_DB_SCALE_ITEM(2400, 0, 0),
797 3, 5, TLV_DB_SCALE_ITEM(3000, 500, 0),
798 6, 6, TLV_DB_SCALE_ITEM(4400, 0, 0),
799 7, 7, TLV_DB_SCALE_ITEM(5000, 0, 0),
800 8, 8, TLV_DB_SCALE_ITEM(5200, 0, 0)
803 static int rt5677_dsp_vad_get(struct snd_kcontrol *kcontrol,
804 struct snd_ctl_elem_value *ucontrol)
806 struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
807 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
809 ucontrol->value.integer.value[0] = rt5677->dsp_vad_en;
814 static int rt5677_dsp_vad_put(struct snd_kcontrol *kcontrol,
815 struct snd_ctl_elem_value *ucontrol)
817 struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
818 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
820 rt5677->dsp_vad_en = !!ucontrol->value.integer.value[0];
822 if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF)
823 rt5677_set_dsp_vad(component, rt5677->dsp_vad_en);
828 static const struct snd_kcontrol_new rt5677_snd_controls[] = {
830 SOC_SINGLE("OUT1 Playback Switch", RT5677_LOUT1,
831 RT5677_LOUT1_L_MUTE_SFT, 1, 1),
832 SOC_SINGLE("OUT2 Playback Switch", RT5677_LOUT1,
833 RT5677_LOUT2_L_MUTE_SFT, 1, 1),
834 SOC_SINGLE("OUT3 Playback Switch", RT5677_LOUT1,
835 RT5677_LOUT3_L_MUTE_SFT, 1, 1),
837 /* DAC Digital Volume */
838 SOC_DOUBLE_TLV("DAC1 Playback Volume", RT5677_DAC1_DIG_VOL,
839 RT5677_L_VOL_SFT, RT5677_R_VOL_SFT, 127, 0, dac_vol_tlv),
840 SOC_DOUBLE_TLV("DAC2 Playback Volume", RT5677_DAC2_DIG_VOL,
841 RT5677_L_VOL_SFT, RT5677_R_VOL_SFT, 127, 0, dac_vol_tlv),
842 SOC_DOUBLE_TLV("DAC3 Playback Volume", RT5677_DAC3_DIG_VOL,
843 RT5677_L_VOL_SFT, RT5677_R_VOL_SFT, 127, 0, dac_vol_tlv),
844 SOC_DOUBLE_TLV("DAC4 Playback Volume", RT5677_DAC4_DIG_VOL,
845 RT5677_L_VOL_SFT, RT5677_R_VOL_SFT, 127, 0, dac_vol_tlv),
847 /* IN1/IN2 Control */
848 SOC_SINGLE_TLV("IN1 Boost", RT5677_IN1, RT5677_BST_SFT1, 8, 0, bst_tlv),
849 SOC_SINGLE_TLV("IN2 Boost", RT5677_IN1, RT5677_BST_SFT2, 8, 0, bst_tlv),
851 /* ADC Digital Volume Control */
852 SOC_DOUBLE("ADC1 Capture Switch", RT5677_STO1_ADC_DIG_VOL,
853 RT5677_L_MUTE_SFT, RT5677_R_MUTE_SFT, 1, 1),
854 SOC_DOUBLE("ADC2 Capture Switch", RT5677_STO2_ADC_DIG_VOL,
855 RT5677_L_MUTE_SFT, RT5677_R_MUTE_SFT, 1, 1),
856 SOC_DOUBLE("ADC3 Capture Switch", RT5677_STO3_ADC_DIG_VOL,
857 RT5677_L_MUTE_SFT, RT5677_R_MUTE_SFT, 1, 1),
858 SOC_DOUBLE("ADC4 Capture Switch", RT5677_STO4_ADC_DIG_VOL,
859 RT5677_L_MUTE_SFT, RT5677_R_MUTE_SFT, 1, 1),
860 SOC_DOUBLE("Mono ADC Capture Switch", RT5677_MONO_ADC_DIG_VOL,
861 RT5677_L_MUTE_SFT, RT5677_R_MUTE_SFT, 1, 1),
863 SOC_DOUBLE_TLV("ADC1 Capture Volume", RT5677_STO1_ADC_DIG_VOL,
864 RT5677_STO1_ADC_L_VOL_SFT, RT5677_STO1_ADC_R_VOL_SFT, 63, 0,
866 SOC_DOUBLE_TLV("ADC2 Capture Volume", RT5677_STO2_ADC_DIG_VOL,
867 RT5677_STO1_ADC_L_VOL_SFT, RT5677_STO1_ADC_R_VOL_SFT, 63, 0,
869 SOC_DOUBLE_TLV("ADC3 Capture Volume", RT5677_STO3_ADC_DIG_VOL,
870 RT5677_STO1_ADC_L_VOL_SFT, RT5677_STO1_ADC_R_VOL_SFT, 63, 0,
872 SOC_DOUBLE_TLV("ADC4 Capture Volume", RT5677_STO4_ADC_DIG_VOL,
873 RT5677_STO1_ADC_L_VOL_SFT, RT5677_STO1_ADC_R_VOL_SFT, 63, 0,
875 SOC_DOUBLE_TLV("Mono ADC Capture Volume", RT5677_MONO_ADC_DIG_VOL,
876 RT5677_MONO_ADC_L_VOL_SFT, RT5677_MONO_ADC_R_VOL_SFT, 63, 0,
879 /* Sidetone Control */
880 SOC_SINGLE_TLV("Sidetone Volume", RT5677_SIDETONE_CTRL,
881 RT5677_ST_VOL_SFT, 31, 0, st_vol_tlv),
883 /* ADC Boost Volume Control */
884 SOC_DOUBLE_TLV("STO1 ADC Boost Volume", RT5677_STO1_2_ADC_BST,
885 RT5677_STO1_ADC_L_BST_SFT, RT5677_STO1_ADC_R_BST_SFT, 3, 0,
887 SOC_DOUBLE_TLV("STO2 ADC Boost Volume", RT5677_STO1_2_ADC_BST,
888 RT5677_STO2_ADC_L_BST_SFT, RT5677_STO2_ADC_R_BST_SFT, 3, 0,
890 SOC_DOUBLE_TLV("STO3 ADC Boost Volume", RT5677_STO3_4_ADC_BST,
891 RT5677_STO3_ADC_L_BST_SFT, RT5677_STO3_ADC_R_BST_SFT, 3, 0,
893 SOC_DOUBLE_TLV("STO4 ADC Boost Volume", RT5677_STO3_4_ADC_BST,
894 RT5677_STO4_ADC_L_BST_SFT, RT5677_STO4_ADC_R_BST_SFT, 3, 0,
896 SOC_DOUBLE_TLV("Mono ADC Boost Volume", RT5677_ADC_BST_CTRL2,
897 RT5677_MONO_ADC_L_BST_SFT, RT5677_MONO_ADC_R_BST_SFT, 3, 0,
900 SOC_SINGLE_EXT("DSP VAD Switch", SND_SOC_NOPM, 0, 1, 0,
901 rt5677_dsp_vad_get, rt5677_dsp_vad_put),
905 * set_dmic_clk - Set parameter of dmic.
908 * @kcontrol: The kcontrol of this widget.
911 * Choose dmic clock between 1MHz and 3MHz.
912 * It is better for clock to approximate 3MHz.
914 static int set_dmic_clk(struct snd_soc_dapm_widget *w,
915 struct snd_kcontrol *kcontrol, int event)
917 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
918 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
921 rate = rt5677->sysclk / rl6231_get_pre_div(rt5677->regmap,
922 RT5677_CLK_TREE_CTRL1, RT5677_I2S_PD1_SFT);
923 idx = rl6231_calc_dmic_clk(rate);
925 dev_err(component->dev, "Failed to set DMIC clock\n");
927 regmap_update_bits(rt5677->regmap, RT5677_DMIC_CTRL1,
928 RT5677_DMIC_CLK_MASK, idx << RT5677_DMIC_CLK_SFT);
932 static int is_sys_clk_from_pll(struct snd_soc_dapm_widget *source,
933 struct snd_soc_dapm_widget *sink)
935 struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
936 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
939 regmap_read(rt5677->regmap, RT5677_GLB_CLK1, &val);
940 val &= RT5677_SCLK_SRC_MASK;
941 if (val == RT5677_SCLK_SRC_PLL1)
947 static int is_using_asrc(struct snd_soc_dapm_widget *source,
948 struct snd_soc_dapm_widget *sink)
950 struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
951 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
952 unsigned int reg, shift, val;
954 if (source->reg == RT5677_ASRC_1) {
955 switch (source->shift) {
976 switch (source->shift) {
1002 reg = RT5677_ASRC_3;
1006 reg = RT5677_ASRC_3;
1010 reg = RT5677_ASRC_3;
1018 regmap_read(rt5677->regmap, reg, &val);
1019 val = (val >> shift) & 0xf;
1030 static int can_use_asrc(struct snd_soc_dapm_widget *source,
1031 struct snd_soc_dapm_widget *sink)
1033 struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
1034 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
1036 if (rt5677->sysclk > rt5677->lrck[RT5677_AIF1] * 384)
1043 * rt5677_sel_asrc_clk_src - select ASRC clock source for a set of filters
1044 * @component: SoC audio component device.
1045 * @filter_mask: mask of filters.
1046 * @clk_src: clock source
1048 * The ASRC function is for asynchronous MCLK and LRCK. Also, since RT5677 can
1049 * only support standard 32fs or 64fs i2s format, ASRC should be enabled to
1050 * support special i2s clock format such as Intel's 100fs(100 * sampling rate).
1051 * ASRC function will track i2s clock and generate a corresponding system clock
1052 * for codec. This function provides an API to select the clock source for a
1053 * set of filters specified by the mask. And the codec driver will turn on ASRC
1054 * for these filters if ASRC is selected as their clock source.
1056 int rt5677_sel_asrc_clk_src(struct snd_soc_component *component,
1057 unsigned int filter_mask, unsigned int clk_src)
1059 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
1060 unsigned int asrc3_mask = 0, asrc3_value = 0;
1061 unsigned int asrc4_mask = 0, asrc4_value = 0;
1062 unsigned int asrc5_mask = 0, asrc5_value = 0;
1063 unsigned int asrc6_mask = 0, asrc6_value = 0;
1064 unsigned int asrc7_mask = 0, asrc7_value = 0;
1065 unsigned int asrc8_mask = 0, asrc8_value = 0;
1068 case RT5677_CLK_SEL_SYS:
1069 case RT5677_CLK_SEL_I2S1_ASRC:
1070 case RT5677_CLK_SEL_I2S2_ASRC:
1071 case RT5677_CLK_SEL_I2S3_ASRC:
1072 case RT5677_CLK_SEL_I2S4_ASRC:
1073 case RT5677_CLK_SEL_I2S5_ASRC:
1074 case RT5677_CLK_SEL_I2S6_ASRC:
1075 case RT5677_CLK_SEL_SYS2:
1076 case RT5677_CLK_SEL_SYS3:
1077 case RT5677_CLK_SEL_SYS4:
1078 case RT5677_CLK_SEL_SYS5:
1079 case RT5677_CLK_SEL_SYS6:
1080 case RT5677_CLK_SEL_SYS7:
1088 if (filter_mask & RT5677_DA_STEREO_FILTER) {
1089 asrc3_mask |= RT5677_DA_STO_CLK_SEL_MASK;
1090 asrc3_value = (asrc3_value & ~RT5677_DA_STO_CLK_SEL_MASK)
1091 | (clk_src << RT5677_DA_STO_CLK_SEL_SFT);
1094 if (filter_mask & RT5677_DA_MONO2_L_FILTER) {
1095 asrc3_mask |= RT5677_DA_MONO2L_CLK_SEL_MASK;
1096 asrc3_value = (asrc3_value & ~RT5677_DA_MONO2L_CLK_SEL_MASK)
1097 | (clk_src << RT5677_DA_MONO2L_CLK_SEL_SFT);
1100 if (filter_mask & RT5677_DA_MONO2_R_FILTER) {
1101 asrc3_mask |= RT5677_DA_MONO2R_CLK_SEL_MASK;
1102 asrc3_value = (asrc3_value & ~RT5677_DA_MONO2R_CLK_SEL_MASK)
1103 | (clk_src << RT5677_DA_MONO2R_CLK_SEL_SFT);
1107 regmap_update_bits(rt5677->regmap, RT5677_ASRC_3, asrc3_mask,
1111 if (filter_mask & RT5677_DA_MONO3_L_FILTER) {
1112 asrc4_mask |= RT5677_DA_MONO3L_CLK_SEL_MASK;
1113 asrc4_value = (asrc4_value & ~RT5677_DA_MONO3L_CLK_SEL_MASK)
1114 | (clk_src << RT5677_DA_MONO3L_CLK_SEL_SFT);
1117 if (filter_mask & RT5677_DA_MONO3_R_FILTER) {
1118 asrc4_mask |= RT5677_DA_MONO3R_CLK_SEL_MASK;
1119 asrc4_value = (asrc4_value & ~RT5677_DA_MONO3R_CLK_SEL_MASK)
1120 | (clk_src << RT5677_DA_MONO3R_CLK_SEL_SFT);
1123 if (filter_mask & RT5677_DA_MONO4_L_FILTER) {
1124 asrc4_mask |= RT5677_DA_MONO4L_CLK_SEL_MASK;
1125 asrc4_value = (asrc4_value & ~RT5677_DA_MONO4L_CLK_SEL_MASK)
1126 | (clk_src << RT5677_DA_MONO4L_CLK_SEL_SFT);
1129 if (filter_mask & RT5677_DA_MONO4_R_FILTER) {
1130 asrc4_mask |= RT5677_DA_MONO4R_CLK_SEL_MASK;
1131 asrc4_value = (asrc4_value & ~RT5677_DA_MONO4R_CLK_SEL_MASK)
1132 | (clk_src << RT5677_DA_MONO4R_CLK_SEL_SFT);
1136 regmap_update_bits(rt5677->regmap, RT5677_ASRC_4, asrc4_mask,
1140 if (filter_mask & RT5677_AD_STEREO1_FILTER) {
1141 asrc5_mask |= RT5677_AD_STO1_CLK_SEL_MASK;
1142 asrc5_value = (asrc5_value & ~RT5677_AD_STO1_CLK_SEL_MASK)
1143 | (clk_src << RT5677_AD_STO1_CLK_SEL_SFT);
1146 if (filter_mask & RT5677_AD_STEREO2_FILTER) {
1147 asrc5_mask |= RT5677_AD_STO2_CLK_SEL_MASK;
1148 asrc5_value = (asrc5_value & ~RT5677_AD_STO2_CLK_SEL_MASK)
1149 | (clk_src << RT5677_AD_STO2_CLK_SEL_SFT);
1152 if (filter_mask & RT5677_AD_STEREO3_FILTER) {
1153 asrc5_mask |= RT5677_AD_STO3_CLK_SEL_MASK;
1154 asrc5_value = (asrc5_value & ~RT5677_AD_STO3_CLK_SEL_MASK)
1155 | (clk_src << RT5677_AD_STO3_CLK_SEL_SFT);
1158 if (filter_mask & RT5677_AD_STEREO4_FILTER) {
1159 asrc5_mask |= RT5677_AD_STO4_CLK_SEL_MASK;
1160 asrc5_value = (asrc5_value & ~RT5677_AD_STO4_CLK_SEL_MASK)
1161 | (clk_src << RT5677_AD_STO4_CLK_SEL_SFT);
1165 regmap_update_bits(rt5677->regmap, RT5677_ASRC_5, asrc5_mask,
1169 if (filter_mask & RT5677_AD_MONO_L_FILTER) {
1170 asrc6_mask |= RT5677_AD_MONOL_CLK_SEL_MASK;
1171 asrc6_value = (asrc6_value & ~RT5677_AD_MONOL_CLK_SEL_MASK)
1172 | (clk_src << RT5677_AD_MONOL_CLK_SEL_SFT);
1175 if (filter_mask & RT5677_AD_MONO_R_FILTER) {
1176 asrc6_mask |= RT5677_AD_MONOR_CLK_SEL_MASK;
1177 asrc6_value = (asrc6_value & ~RT5677_AD_MONOR_CLK_SEL_MASK)
1178 | (clk_src << RT5677_AD_MONOR_CLK_SEL_SFT);
1182 regmap_update_bits(rt5677->regmap, RT5677_ASRC_6, asrc6_mask,
1186 if (filter_mask & RT5677_DSP_OB_0_3_FILTER) {
1187 asrc7_mask |= RT5677_DSP_OB_0_3_CLK_SEL_MASK;
1188 asrc7_value = (asrc7_value & ~RT5677_DSP_OB_0_3_CLK_SEL_MASK)
1189 | (clk_src << RT5677_DSP_OB_0_3_CLK_SEL_SFT);
1192 if (filter_mask & RT5677_DSP_OB_4_7_FILTER) {
1193 asrc7_mask |= RT5677_DSP_OB_4_7_CLK_SEL_MASK;
1194 asrc7_value = (asrc7_value & ~RT5677_DSP_OB_4_7_CLK_SEL_MASK)
1195 | (clk_src << RT5677_DSP_OB_4_7_CLK_SEL_SFT);
1199 regmap_update_bits(rt5677->regmap, RT5677_ASRC_7, asrc7_mask,
1203 if (filter_mask & RT5677_I2S1_SOURCE) {
1204 asrc8_mask |= RT5677_I2S1_CLK_SEL_MASK;
1205 asrc8_value = (asrc8_value & ~RT5677_I2S1_CLK_SEL_MASK)
1206 | ((clk_src - 1) << RT5677_I2S1_CLK_SEL_SFT);
1209 if (filter_mask & RT5677_I2S2_SOURCE) {
1210 asrc8_mask |= RT5677_I2S2_CLK_SEL_MASK;
1211 asrc8_value = (asrc8_value & ~RT5677_I2S2_CLK_SEL_MASK)
1212 | ((clk_src - 1) << RT5677_I2S2_CLK_SEL_SFT);
1215 if (filter_mask & RT5677_I2S3_SOURCE) {
1216 asrc8_mask |= RT5677_I2S3_CLK_SEL_MASK;
1217 asrc8_value = (asrc8_value & ~RT5677_I2S3_CLK_SEL_MASK)
1218 | ((clk_src - 1) << RT5677_I2S3_CLK_SEL_SFT);
1221 if (filter_mask & RT5677_I2S4_SOURCE) {
1222 asrc8_mask |= RT5677_I2S4_CLK_SEL_MASK;
1223 asrc8_value = (asrc8_value & ~RT5677_I2S4_CLK_SEL_MASK)
1224 | ((clk_src - 1) << RT5677_I2S4_CLK_SEL_SFT);
1228 regmap_update_bits(rt5677->regmap, RT5677_ASRC_8, asrc8_mask,
1233 EXPORT_SYMBOL_GPL(rt5677_sel_asrc_clk_src);
1235 static int rt5677_dmic_use_asrc(struct snd_soc_dapm_widget *source,
1236 struct snd_soc_dapm_widget *sink)
1238 struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
1239 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
1240 unsigned int asrc_setting;
1242 switch (source->shift) {
1244 regmap_read(rt5677->regmap, RT5677_ASRC_5, &asrc_setting);
1245 asrc_setting = (asrc_setting & RT5677_AD_STO1_CLK_SEL_MASK) >>
1246 RT5677_AD_STO1_CLK_SEL_SFT;
1250 regmap_read(rt5677->regmap, RT5677_ASRC_5, &asrc_setting);
1251 asrc_setting = (asrc_setting & RT5677_AD_STO2_CLK_SEL_MASK) >>
1252 RT5677_AD_STO2_CLK_SEL_SFT;
1256 regmap_read(rt5677->regmap, RT5677_ASRC_5, &asrc_setting);
1257 asrc_setting = (asrc_setting & RT5677_AD_STO3_CLK_SEL_MASK) >>
1258 RT5677_AD_STO3_CLK_SEL_SFT;
1262 regmap_read(rt5677->regmap, RT5677_ASRC_5, &asrc_setting);
1263 asrc_setting = (asrc_setting & RT5677_AD_STO4_CLK_SEL_MASK) >>
1264 RT5677_AD_STO4_CLK_SEL_SFT;
1268 regmap_read(rt5677->regmap, RT5677_ASRC_6, &asrc_setting);
1269 asrc_setting = (asrc_setting & RT5677_AD_MONOL_CLK_SEL_MASK) >>
1270 RT5677_AD_MONOL_CLK_SEL_SFT;
1274 regmap_read(rt5677->regmap, RT5677_ASRC_6, &asrc_setting);
1275 asrc_setting = (asrc_setting & RT5677_AD_MONOR_CLK_SEL_MASK) >>
1276 RT5677_AD_MONOR_CLK_SEL_SFT;
1283 if (asrc_setting >= RT5677_CLK_SEL_I2S1_ASRC &&
1284 asrc_setting <= RT5677_CLK_SEL_I2S6_ASRC)
1291 static const struct snd_kcontrol_new rt5677_sto1_adc_l_mix[] = {
1292 SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO1_ADC_MIXER,
1293 RT5677_M_STO1_ADC_L1_SFT, 1, 1),
1294 SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO1_ADC_MIXER,
1295 RT5677_M_STO1_ADC_L2_SFT, 1, 1),
1298 static const struct snd_kcontrol_new rt5677_sto1_adc_r_mix[] = {
1299 SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO1_ADC_MIXER,
1300 RT5677_M_STO1_ADC_R1_SFT, 1, 1),
1301 SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO1_ADC_MIXER,
1302 RT5677_M_STO1_ADC_R2_SFT, 1, 1),
1305 static const struct snd_kcontrol_new rt5677_sto2_adc_l_mix[] = {
1306 SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO2_ADC_MIXER,
1307 RT5677_M_STO2_ADC_L1_SFT, 1, 1),
1308 SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO2_ADC_MIXER,
1309 RT5677_M_STO2_ADC_L2_SFT, 1, 1),
1312 static const struct snd_kcontrol_new rt5677_sto2_adc_r_mix[] = {
1313 SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO2_ADC_MIXER,
1314 RT5677_M_STO2_ADC_R1_SFT, 1, 1),
1315 SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO2_ADC_MIXER,
1316 RT5677_M_STO2_ADC_R2_SFT, 1, 1),
1319 static const struct snd_kcontrol_new rt5677_sto3_adc_l_mix[] = {
1320 SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO3_ADC_MIXER,
1321 RT5677_M_STO3_ADC_L1_SFT, 1, 1),
1322 SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO3_ADC_MIXER,
1323 RT5677_M_STO3_ADC_L2_SFT, 1, 1),
1326 static const struct snd_kcontrol_new rt5677_sto3_adc_r_mix[] = {
1327 SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO3_ADC_MIXER,
1328 RT5677_M_STO3_ADC_R1_SFT, 1, 1),
1329 SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO3_ADC_MIXER,
1330 RT5677_M_STO3_ADC_R2_SFT, 1, 1),
1333 static const struct snd_kcontrol_new rt5677_sto4_adc_l_mix[] = {
1334 SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO4_ADC_MIXER,
1335 RT5677_M_STO4_ADC_L1_SFT, 1, 1),
1336 SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO4_ADC_MIXER,
1337 RT5677_M_STO4_ADC_L2_SFT, 1, 1),
1340 static const struct snd_kcontrol_new rt5677_sto4_adc_r_mix[] = {
1341 SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO4_ADC_MIXER,
1342 RT5677_M_STO4_ADC_R1_SFT, 1, 1),
1343 SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO4_ADC_MIXER,
1344 RT5677_M_STO4_ADC_R2_SFT, 1, 1),
1347 static const struct snd_kcontrol_new rt5677_mono_adc_l_mix[] = {
1348 SOC_DAPM_SINGLE("ADC1 Switch", RT5677_MONO_ADC_MIXER,
1349 RT5677_M_MONO_ADC_L1_SFT, 1, 1),
1350 SOC_DAPM_SINGLE("ADC2 Switch", RT5677_MONO_ADC_MIXER,
1351 RT5677_M_MONO_ADC_L2_SFT, 1, 1),
1354 static const struct snd_kcontrol_new rt5677_mono_adc_r_mix[] = {
1355 SOC_DAPM_SINGLE("ADC1 Switch", RT5677_MONO_ADC_MIXER,
1356 RT5677_M_MONO_ADC_R1_SFT, 1, 1),
1357 SOC_DAPM_SINGLE("ADC2 Switch", RT5677_MONO_ADC_MIXER,
1358 RT5677_M_MONO_ADC_R2_SFT, 1, 1),
1361 static const struct snd_kcontrol_new rt5677_dac_l_mix[] = {
1362 SOC_DAPM_SINGLE("Stereo ADC Switch", RT5677_ADC_IF_DSP_DAC1_MIXER,
1363 RT5677_M_ADDA_MIXER1_L_SFT, 1, 1),
1364 SOC_DAPM_SINGLE("DAC1 Switch", RT5677_ADC_IF_DSP_DAC1_MIXER,
1365 RT5677_M_DAC1_L_SFT, 1, 1),
1368 static const struct snd_kcontrol_new rt5677_dac_r_mix[] = {
1369 SOC_DAPM_SINGLE("Stereo ADC Switch", RT5677_ADC_IF_DSP_DAC1_MIXER,
1370 RT5677_M_ADDA_MIXER1_R_SFT, 1, 1),
1371 SOC_DAPM_SINGLE("DAC1 Switch", RT5677_ADC_IF_DSP_DAC1_MIXER,
1372 RT5677_M_DAC1_R_SFT, 1, 1),
1375 static const struct snd_kcontrol_new rt5677_sto1_dac_l_mix[] = {
1376 SOC_DAPM_SINGLE_AUTODISABLE("ST L Switch", RT5677_STO1_DAC_MIXER,
1377 RT5677_M_ST_DAC1_L_SFT, 1, 1),
1378 SOC_DAPM_SINGLE_AUTODISABLE("DAC1 L Switch", RT5677_STO1_DAC_MIXER,
1379 RT5677_M_DAC1_L_STO_L_SFT, 1, 1),
1380 SOC_DAPM_SINGLE_AUTODISABLE("DAC2 L Switch", RT5677_STO1_DAC_MIXER,
1381 RT5677_M_DAC2_L_STO_L_SFT, 1, 1),
1382 SOC_DAPM_SINGLE_AUTODISABLE("DAC1 R Switch", RT5677_STO1_DAC_MIXER,
1383 RT5677_M_DAC1_R_STO_L_SFT, 1, 1),
1386 static const struct snd_kcontrol_new rt5677_sto1_dac_r_mix[] = {
1387 SOC_DAPM_SINGLE_AUTODISABLE("ST R Switch", RT5677_STO1_DAC_MIXER,
1388 RT5677_M_ST_DAC1_R_SFT, 1, 1),
1389 SOC_DAPM_SINGLE_AUTODISABLE("DAC1 R Switch", RT5677_STO1_DAC_MIXER,
1390 RT5677_M_DAC1_R_STO_R_SFT, 1, 1),
1391 SOC_DAPM_SINGLE_AUTODISABLE("DAC2 R Switch", RT5677_STO1_DAC_MIXER,
1392 RT5677_M_DAC2_R_STO_R_SFT, 1, 1),
1393 SOC_DAPM_SINGLE_AUTODISABLE("DAC1 L Switch", RT5677_STO1_DAC_MIXER,
1394 RT5677_M_DAC1_L_STO_R_SFT, 1, 1),
1397 static const struct snd_kcontrol_new rt5677_mono_dac_l_mix[] = {
1398 SOC_DAPM_SINGLE_AUTODISABLE("ST L Switch", RT5677_MONO_DAC_MIXER,
1399 RT5677_M_ST_DAC2_L_SFT, 1, 1),
1400 SOC_DAPM_SINGLE_AUTODISABLE("DAC1 L Switch", RT5677_MONO_DAC_MIXER,
1401 RT5677_M_DAC1_L_MONO_L_SFT, 1, 1),
1402 SOC_DAPM_SINGLE_AUTODISABLE("DAC2 L Switch", RT5677_MONO_DAC_MIXER,
1403 RT5677_M_DAC2_L_MONO_L_SFT, 1, 1),
1404 SOC_DAPM_SINGLE_AUTODISABLE("DAC2 R Switch", RT5677_MONO_DAC_MIXER,
1405 RT5677_M_DAC2_R_MONO_L_SFT, 1, 1),
1408 static const struct snd_kcontrol_new rt5677_mono_dac_r_mix[] = {
1409 SOC_DAPM_SINGLE_AUTODISABLE("ST R Switch", RT5677_MONO_DAC_MIXER,
1410 RT5677_M_ST_DAC2_R_SFT, 1, 1),
1411 SOC_DAPM_SINGLE_AUTODISABLE("DAC1 R Switch", RT5677_MONO_DAC_MIXER,
1412 RT5677_M_DAC1_R_MONO_R_SFT, 1, 1),
1413 SOC_DAPM_SINGLE_AUTODISABLE("DAC2 R Switch", RT5677_MONO_DAC_MIXER,
1414 RT5677_M_DAC2_R_MONO_R_SFT, 1, 1),
1415 SOC_DAPM_SINGLE_AUTODISABLE("DAC2 L Switch", RT5677_MONO_DAC_MIXER,
1416 RT5677_M_DAC2_L_MONO_R_SFT, 1, 1),
1419 static const struct snd_kcontrol_new rt5677_dd1_l_mix[] = {
1420 SOC_DAPM_SINGLE_AUTODISABLE("Sto DAC Mix L Switch", RT5677_DD1_MIXER,
1421 RT5677_M_STO_L_DD1_L_SFT, 1, 1),
1422 SOC_DAPM_SINGLE_AUTODISABLE("Mono DAC Mix L Switch", RT5677_DD1_MIXER,
1423 RT5677_M_MONO_L_DD1_L_SFT, 1, 1),
1424 SOC_DAPM_SINGLE_AUTODISABLE("DAC3 L Switch", RT5677_DD1_MIXER,
1425 RT5677_M_DAC3_L_DD1_L_SFT, 1, 1),
1426 SOC_DAPM_SINGLE_AUTODISABLE("DAC3 R Switch", RT5677_DD1_MIXER,
1427 RT5677_M_DAC3_R_DD1_L_SFT, 1, 1),
1430 static const struct snd_kcontrol_new rt5677_dd1_r_mix[] = {
1431 SOC_DAPM_SINGLE_AUTODISABLE("Sto DAC Mix R Switch", RT5677_DD1_MIXER,
1432 RT5677_M_STO_R_DD1_R_SFT, 1, 1),
1433 SOC_DAPM_SINGLE_AUTODISABLE("Mono DAC Mix R Switch", RT5677_DD1_MIXER,
1434 RT5677_M_MONO_R_DD1_R_SFT, 1, 1),
1435 SOC_DAPM_SINGLE_AUTODISABLE("DAC3 R Switch", RT5677_DD1_MIXER,
1436 RT5677_M_DAC3_R_DD1_R_SFT, 1, 1),
1437 SOC_DAPM_SINGLE_AUTODISABLE("DAC3 L Switch", RT5677_DD1_MIXER,
1438 RT5677_M_DAC3_L_DD1_R_SFT, 1, 1),
1441 static const struct snd_kcontrol_new rt5677_dd2_l_mix[] = {
1442 SOC_DAPM_SINGLE_AUTODISABLE("Sto DAC Mix L Switch", RT5677_DD2_MIXER,
1443 RT5677_M_STO_L_DD2_L_SFT, 1, 1),
1444 SOC_DAPM_SINGLE_AUTODISABLE("Mono DAC Mix L Switch", RT5677_DD2_MIXER,
1445 RT5677_M_MONO_L_DD2_L_SFT, 1, 1),
1446 SOC_DAPM_SINGLE_AUTODISABLE("DAC4 L Switch", RT5677_DD2_MIXER,
1447 RT5677_M_DAC4_L_DD2_L_SFT, 1, 1),
1448 SOC_DAPM_SINGLE_AUTODISABLE("DAC4 R Switch", RT5677_DD2_MIXER,
1449 RT5677_M_DAC4_R_DD2_L_SFT, 1, 1),
1452 static const struct snd_kcontrol_new rt5677_dd2_r_mix[] = {
1453 SOC_DAPM_SINGLE_AUTODISABLE("Sto DAC Mix R Switch", RT5677_DD2_MIXER,
1454 RT5677_M_STO_R_DD2_R_SFT, 1, 1),
1455 SOC_DAPM_SINGLE_AUTODISABLE("Mono DAC Mix R Switch", RT5677_DD2_MIXER,
1456 RT5677_M_MONO_R_DD2_R_SFT, 1, 1),
1457 SOC_DAPM_SINGLE_AUTODISABLE("DAC4 R Switch", RT5677_DD2_MIXER,
1458 RT5677_M_DAC4_R_DD2_R_SFT, 1, 1),
1459 SOC_DAPM_SINGLE_AUTODISABLE("DAC4 L Switch", RT5677_DD2_MIXER,
1460 RT5677_M_DAC4_L_DD2_R_SFT, 1, 1),
1463 static const struct snd_kcontrol_new rt5677_ob_01_mix[] = {
1464 SOC_DAPM_SINGLE("IB01 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1465 RT5677_DSP_IB_01_H_SFT, 1, 1),
1466 SOC_DAPM_SINGLE("IB23 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1467 RT5677_DSP_IB_23_H_SFT, 1, 1),
1468 SOC_DAPM_SINGLE("IB45 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1469 RT5677_DSP_IB_45_H_SFT, 1, 1),
1470 SOC_DAPM_SINGLE("IB6 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1471 RT5677_DSP_IB_6_H_SFT, 1, 1),
1472 SOC_DAPM_SINGLE("IB7 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1473 RT5677_DSP_IB_7_H_SFT, 1, 1),
1474 SOC_DAPM_SINGLE("IB8 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1475 RT5677_DSP_IB_8_H_SFT, 1, 1),
1476 SOC_DAPM_SINGLE("IB9 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1477 RT5677_DSP_IB_9_H_SFT, 1, 1),
1480 static const struct snd_kcontrol_new rt5677_ob_23_mix[] = {
1481 SOC_DAPM_SINGLE("IB01 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1482 RT5677_DSP_IB_01_L_SFT, 1, 1),
1483 SOC_DAPM_SINGLE("IB23 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1484 RT5677_DSP_IB_23_L_SFT, 1, 1),
1485 SOC_DAPM_SINGLE("IB45 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1486 RT5677_DSP_IB_45_L_SFT, 1, 1),
1487 SOC_DAPM_SINGLE("IB6 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1488 RT5677_DSP_IB_6_L_SFT, 1, 1),
1489 SOC_DAPM_SINGLE("IB7 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1490 RT5677_DSP_IB_7_L_SFT, 1, 1),
1491 SOC_DAPM_SINGLE("IB8 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1492 RT5677_DSP_IB_8_L_SFT, 1, 1),
1493 SOC_DAPM_SINGLE("IB9 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1494 RT5677_DSP_IB_9_L_SFT, 1, 1),
1497 static const struct snd_kcontrol_new rt5677_ob_4_mix[] = {
1498 SOC_DAPM_SINGLE("IB01 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1499 RT5677_DSP_IB_01_H_SFT, 1, 1),
1500 SOC_DAPM_SINGLE("IB23 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1501 RT5677_DSP_IB_23_H_SFT, 1, 1),
1502 SOC_DAPM_SINGLE("IB45 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1503 RT5677_DSP_IB_45_H_SFT, 1, 1),
1504 SOC_DAPM_SINGLE("IB6 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1505 RT5677_DSP_IB_6_H_SFT, 1, 1),
1506 SOC_DAPM_SINGLE("IB7 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1507 RT5677_DSP_IB_7_H_SFT, 1, 1),
1508 SOC_DAPM_SINGLE("IB8 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1509 RT5677_DSP_IB_8_H_SFT, 1, 1),
1510 SOC_DAPM_SINGLE("IB9 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1511 RT5677_DSP_IB_9_H_SFT, 1, 1),
1514 static const struct snd_kcontrol_new rt5677_ob_5_mix[] = {
1515 SOC_DAPM_SINGLE("IB01 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1516 RT5677_DSP_IB_01_L_SFT, 1, 1),
1517 SOC_DAPM_SINGLE("IB23 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1518 RT5677_DSP_IB_23_L_SFT, 1, 1),
1519 SOC_DAPM_SINGLE("IB45 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1520 RT5677_DSP_IB_45_L_SFT, 1, 1),
1521 SOC_DAPM_SINGLE("IB6 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1522 RT5677_DSP_IB_6_L_SFT, 1, 1),
1523 SOC_DAPM_SINGLE("IB7 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1524 RT5677_DSP_IB_7_L_SFT, 1, 1),
1525 SOC_DAPM_SINGLE("IB8 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1526 RT5677_DSP_IB_8_L_SFT, 1, 1),
1527 SOC_DAPM_SINGLE("IB9 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1528 RT5677_DSP_IB_9_L_SFT, 1, 1),
1531 static const struct snd_kcontrol_new rt5677_ob_6_mix[] = {
1532 SOC_DAPM_SINGLE("IB01 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1533 RT5677_DSP_IB_01_H_SFT, 1, 1),
1534 SOC_DAPM_SINGLE("IB23 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1535 RT5677_DSP_IB_23_H_SFT, 1, 1),
1536 SOC_DAPM_SINGLE("IB45 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1537 RT5677_DSP_IB_45_H_SFT, 1, 1),
1538 SOC_DAPM_SINGLE("IB6 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1539 RT5677_DSP_IB_6_H_SFT, 1, 1),
1540 SOC_DAPM_SINGLE("IB7 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1541 RT5677_DSP_IB_7_H_SFT, 1, 1),
1542 SOC_DAPM_SINGLE("IB8 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1543 RT5677_DSP_IB_8_H_SFT, 1, 1),
1544 SOC_DAPM_SINGLE("IB9 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1545 RT5677_DSP_IB_9_H_SFT, 1, 1),
1548 static const struct snd_kcontrol_new rt5677_ob_7_mix[] = {
1549 SOC_DAPM_SINGLE("IB01 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1550 RT5677_DSP_IB_01_L_SFT, 1, 1),
1551 SOC_DAPM_SINGLE("IB23 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1552 RT5677_DSP_IB_23_L_SFT, 1, 1),
1553 SOC_DAPM_SINGLE("IB45 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1554 RT5677_DSP_IB_45_L_SFT, 1, 1),
1555 SOC_DAPM_SINGLE("IB6 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1556 RT5677_DSP_IB_6_L_SFT, 1, 1),
1557 SOC_DAPM_SINGLE("IB7 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1558 RT5677_DSP_IB_7_L_SFT, 1, 1),
1559 SOC_DAPM_SINGLE("IB8 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1560 RT5677_DSP_IB_8_L_SFT, 1, 1),
1561 SOC_DAPM_SINGLE("IB9 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1562 RT5677_DSP_IB_9_L_SFT, 1, 1),
1567 /* DAC1 L/R Source */ /* MX-29 [10:8] */
1568 static const char * const rt5677_dac1_src[] = {
1569 "IF1 DAC 01", "IF2 DAC 01", "IF3 DAC LR", "IF4 DAC LR", "SLB DAC 01",
1573 static SOC_ENUM_SINGLE_DECL(
1574 rt5677_dac1_enum, RT5677_ADC_IF_DSP_DAC1_MIXER,
1575 RT5677_DAC1_L_SEL_SFT, rt5677_dac1_src);
1577 static const struct snd_kcontrol_new rt5677_dac1_mux =
1578 SOC_DAPM_ENUM("DAC1 Source", rt5677_dac1_enum);
1580 /* ADDA1 L/R Source */ /* MX-29 [1:0] */
1581 static const char * const rt5677_adda1_src[] = {
1582 "STO1 ADC MIX", "STO2 ADC MIX", "OB 67",
1585 static SOC_ENUM_SINGLE_DECL(
1586 rt5677_adda1_enum, RT5677_ADC_IF_DSP_DAC1_MIXER,
1587 RT5677_ADDA1_SEL_SFT, rt5677_adda1_src);
1589 static const struct snd_kcontrol_new rt5677_adda1_mux =
1590 SOC_DAPM_ENUM("ADDA1 Source", rt5677_adda1_enum);
1593 /*DAC2 L/R Source*/ /* MX-1B [6:4] [2:0] */
1594 static const char * const rt5677_dac2l_src[] = {
1595 "IF1 DAC 2", "IF2 DAC 2", "IF3 DAC L", "IF4 DAC L", "SLB DAC 2",
1599 static SOC_ENUM_SINGLE_DECL(
1600 rt5677_dac2l_enum, RT5677_IF_DSP_DAC2_MIXER,
1601 RT5677_SEL_DAC2_L_SRC_SFT, rt5677_dac2l_src);
1603 static const struct snd_kcontrol_new rt5677_dac2_l_mux =
1604 SOC_DAPM_ENUM("DAC2 L Source", rt5677_dac2l_enum);
1606 static const char * const rt5677_dac2r_src[] = {
1607 "IF1 DAC 3", "IF2 DAC 3", "IF3 DAC R", "IF4 DAC R", "SLB DAC 3",
1608 "OB 3", "Haptic Generator", "VAD ADC"
1611 static SOC_ENUM_SINGLE_DECL(
1612 rt5677_dac2r_enum, RT5677_IF_DSP_DAC2_MIXER,
1613 RT5677_SEL_DAC2_R_SRC_SFT, rt5677_dac2r_src);
1615 static const struct snd_kcontrol_new rt5677_dac2_r_mux =
1616 SOC_DAPM_ENUM("DAC2 R Source", rt5677_dac2r_enum);
1618 /*DAC3 L/R Source*/ /* MX-16 [6:4] [2:0] */
1619 static const char * const rt5677_dac3l_src[] = {
1620 "IF1 DAC 4", "IF2 DAC 4", "IF3 DAC L", "IF4 DAC L",
1624 static SOC_ENUM_SINGLE_DECL(
1625 rt5677_dac3l_enum, RT5677_IF_DSP_DAC3_4_MIXER,
1626 RT5677_SEL_DAC3_L_SRC_SFT, rt5677_dac3l_src);
1628 static const struct snd_kcontrol_new rt5677_dac3_l_mux =
1629 SOC_DAPM_ENUM("DAC3 L Source", rt5677_dac3l_enum);
1631 static const char * const rt5677_dac3r_src[] = {
1632 "IF1 DAC 5", "IF2 DAC 5", "IF3 DAC R", "IF4 DAC R",
1636 static SOC_ENUM_SINGLE_DECL(
1637 rt5677_dac3r_enum, RT5677_IF_DSP_DAC3_4_MIXER,
1638 RT5677_SEL_DAC3_R_SRC_SFT, rt5677_dac3r_src);
1640 static const struct snd_kcontrol_new rt5677_dac3_r_mux =
1641 SOC_DAPM_ENUM("DAC3 R Source", rt5677_dac3r_enum);
1643 /*DAC4 L/R Source*/ /* MX-16 [14:12] [10:8] */
1644 static const char * const rt5677_dac4l_src[] = {
1645 "IF1 DAC 6", "IF2 DAC 6", "IF3 DAC L", "IF4 DAC L",
1649 static SOC_ENUM_SINGLE_DECL(
1650 rt5677_dac4l_enum, RT5677_IF_DSP_DAC3_4_MIXER,
1651 RT5677_SEL_DAC4_L_SRC_SFT, rt5677_dac4l_src);
1653 static const struct snd_kcontrol_new rt5677_dac4_l_mux =
1654 SOC_DAPM_ENUM("DAC4 L Source", rt5677_dac4l_enum);
1656 static const char * const rt5677_dac4r_src[] = {
1657 "IF1 DAC 7", "IF2 DAC 7", "IF3 DAC R", "IF4 DAC R",
1661 static SOC_ENUM_SINGLE_DECL(
1662 rt5677_dac4r_enum, RT5677_IF_DSP_DAC3_4_MIXER,
1663 RT5677_SEL_DAC4_R_SRC_SFT, rt5677_dac4r_src);
1665 static const struct snd_kcontrol_new rt5677_dac4_r_mux =
1666 SOC_DAPM_ENUM("DAC4 R Source", rt5677_dac4r_enum);
1668 /* In/OutBound Source Pass SRC */ /* MX-A5 [3] [4] [0] [1] [2] */
1669 static const char * const rt5677_iob_bypass_src[] = {
1670 "Bypass", "Pass SRC"
1673 static SOC_ENUM_SINGLE_DECL(
1674 rt5677_ob01_bypass_src_enum, RT5677_DSP_IN_OUTB_CTRL,
1675 RT5677_SEL_SRC_OB01_SFT, rt5677_iob_bypass_src);
1677 static const struct snd_kcontrol_new rt5677_ob01_bypass_src_mux =
1678 SOC_DAPM_ENUM("OB01 Bypass Source", rt5677_ob01_bypass_src_enum);
1680 static SOC_ENUM_SINGLE_DECL(
1681 rt5677_ob23_bypass_src_enum, RT5677_DSP_IN_OUTB_CTRL,
1682 RT5677_SEL_SRC_OB23_SFT, rt5677_iob_bypass_src);
1684 static const struct snd_kcontrol_new rt5677_ob23_bypass_src_mux =
1685 SOC_DAPM_ENUM("OB23 Bypass Source", rt5677_ob23_bypass_src_enum);
1687 static SOC_ENUM_SINGLE_DECL(
1688 rt5677_ib01_bypass_src_enum, RT5677_DSP_IN_OUTB_CTRL,
1689 RT5677_SEL_SRC_IB01_SFT, rt5677_iob_bypass_src);
1691 static const struct snd_kcontrol_new rt5677_ib01_bypass_src_mux =
1692 SOC_DAPM_ENUM("IB01 Bypass Source", rt5677_ib01_bypass_src_enum);
1694 static SOC_ENUM_SINGLE_DECL(
1695 rt5677_ib23_bypass_src_enum, RT5677_DSP_IN_OUTB_CTRL,
1696 RT5677_SEL_SRC_IB23_SFT, rt5677_iob_bypass_src);
1698 static const struct snd_kcontrol_new rt5677_ib23_bypass_src_mux =
1699 SOC_DAPM_ENUM("IB23 Bypass Source", rt5677_ib23_bypass_src_enum);
1701 static SOC_ENUM_SINGLE_DECL(
1702 rt5677_ib45_bypass_src_enum, RT5677_DSP_IN_OUTB_CTRL,
1703 RT5677_SEL_SRC_IB45_SFT, rt5677_iob_bypass_src);
1705 static const struct snd_kcontrol_new rt5677_ib45_bypass_src_mux =
1706 SOC_DAPM_ENUM("IB45 Bypass Source", rt5677_ib45_bypass_src_enum);
1708 /* Stereo ADC Source 2 */ /* MX-27 MX26 MX25 [11:10] */
1709 static const char * const rt5677_stereo_adc2_src[] = {
1710 "DD MIX1", "DMIC", "Stereo DAC MIX"
1713 static SOC_ENUM_SINGLE_DECL(
1714 rt5677_stereo1_adc2_enum, RT5677_STO1_ADC_MIXER,
1715 RT5677_SEL_STO1_ADC2_SFT, rt5677_stereo_adc2_src);
1717 static const struct snd_kcontrol_new rt5677_sto1_adc2_mux =
1718 SOC_DAPM_ENUM("Stereo1 ADC2 Source", rt5677_stereo1_adc2_enum);
1720 static SOC_ENUM_SINGLE_DECL(
1721 rt5677_stereo2_adc2_enum, RT5677_STO2_ADC_MIXER,
1722 RT5677_SEL_STO2_ADC2_SFT, rt5677_stereo_adc2_src);
1724 static const struct snd_kcontrol_new rt5677_sto2_adc2_mux =
1725 SOC_DAPM_ENUM("Stereo2 ADC2 Source", rt5677_stereo2_adc2_enum);
1727 static SOC_ENUM_SINGLE_DECL(
1728 rt5677_stereo3_adc2_enum, RT5677_STO3_ADC_MIXER,
1729 RT5677_SEL_STO3_ADC2_SFT, rt5677_stereo_adc2_src);
1731 static const struct snd_kcontrol_new rt5677_sto3_adc2_mux =
1732 SOC_DAPM_ENUM("Stereo3 ADC2 Source", rt5677_stereo3_adc2_enum);
1734 /* DMIC Source */ /* MX-28 [9:8][1:0] MX-27 MX-26 MX-25 MX-24 [9:8] */
1735 static const char * const rt5677_dmic_src[] = {
1736 "DMIC1", "DMIC2", "DMIC3", "DMIC4"
1739 static SOC_ENUM_SINGLE_DECL(
1740 rt5677_mono_dmic_l_enum, RT5677_MONO_ADC_MIXER,
1741 RT5677_SEL_MONO_DMIC_L_SFT, rt5677_dmic_src);
1743 static const struct snd_kcontrol_new rt5677_mono_dmic_l_mux =
1744 SOC_DAPM_ENUM("Mono DMIC L Source", rt5677_mono_dmic_l_enum);
1746 static SOC_ENUM_SINGLE_DECL(
1747 rt5677_mono_dmic_r_enum, RT5677_MONO_ADC_MIXER,
1748 RT5677_SEL_MONO_DMIC_R_SFT, rt5677_dmic_src);
1750 static const struct snd_kcontrol_new rt5677_mono_dmic_r_mux =
1751 SOC_DAPM_ENUM("Mono DMIC R Source", rt5677_mono_dmic_r_enum);
1753 static SOC_ENUM_SINGLE_DECL(
1754 rt5677_stereo1_dmic_enum, RT5677_STO1_ADC_MIXER,
1755 RT5677_SEL_STO1_DMIC_SFT, rt5677_dmic_src);
1757 static const struct snd_kcontrol_new rt5677_sto1_dmic_mux =
1758 SOC_DAPM_ENUM("Stereo1 DMIC Source", rt5677_stereo1_dmic_enum);
1760 static SOC_ENUM_SINGLE_DECL(
1761 rt5677_stereo2_dmic_enum, RT5677_STO2_ADC_MIXER,
1762 RT5677_SEL_STO2_DMIC_SFT, rt5677_dmic_src);
1764 static const struct snd_kcontrol_new rt5677_sto2_dmic_mux =
1765 SOC_DAPM_ENUM("Stereo2 DMIC Source", rt5677_stereo2_dmic_enum);
1767 static SOC_ENUM_SINGLE_DECL(
1768 rt5677_stereo3_dmic_enum, RT5677_STO3_ADC_MIXER,
1769 RT5677_SEL_STO3_DMIC_SFT, rt5677_dmic_src);
1771 static const struct snd_kcontrol_new rt5677_sto3_dmic_mux =
1772 SOC_DAPM_ENUM("Stereo3 DMIC Source", rt5677_stereo3_dmic_enum);
1774 static SOC_ENUM_SINGLE_DECL(
1775 rt5677_stereo4_dmic_enum, RT5677_STO4_ADC_MIXER,
1776 RT5677_SEL_STO4_DMIC_SFT, rt5677_dmic_src);
1778 static const struct snd_kcontrol_new rt5677_sto4_dmic_mux =
1779 SOC_DAPM_ENUM("Stereo4 DMIC Source", rt5677_stereo4_dmic_enum);
1781 /* Stereo2 ADC Source */ /* MX-26 [0] */
1782 static const char * const rt5677_stereo2_adc_lr_src[] = {
1786 static SOC_ENUM_SINGLE_DECL(
1787 rt5677_stereo2_adc_lr_enum, RT5677_STO2_ADC_MIXER,
1788 RT5677_SEL_STO2_LR_MIX_SFT, rt5677_stereo2_adc_lr_src);
1790 static const struct snd_kcontrol_new rt5677_sto2_adc_lr_mux =
1791 SOC_DAPM_ENUM("Stereo2 ADC LR Source", rt5677_stereo2_adc_lr_enum);
1793 /* Stereo1 ADC Source 1 */ /* MX-27 MX26 MX25 [13:12] */
1794 static const char * const rt5677_stereo_adc1_src[] = {
1795 "DD MIX1", "ADC1/2", "Stereo DAC MIX"
1798 static SOC_ENUM_SINGLE_DECL(
1799 rt5677_stereo1_adc1_enum, RT5677_STO1_ADC_MIXER,
1800 RT5677_SEL_STO1_ADC1_SFT, rt5677_stereo_adc1_src);
1802 static const struct snd_kcontrol_new rt5677_sto1_adc1_mux =
1803 SOC_DAPM_ENUM("Stereo1 ADC1 Source", rt5677_stereo1_adc1_enum);
1805 static SOC_ENUM_SINGLE_DECL(
1806 rt5677_stereo2_adc1_enum, RT5677_STO2_ADC_MIXER,
1807 RT5677_SEL_STO2_ADC1_SFT, rt5677_stereo_adc1_src);
1809 static const struct snd_kcontrol_new rt5677_sto2_adc1_mux =
1810 SOC_DAPM_ENUM("Stereo2 ADC1 Source", rt5677_stereo2_adc1_enum);
1812 static SOC_ENUM_SINGLE_DECL(
1813 rt5677_stereo3_adc1_enum, RT5677_STO3_ADC_MIXER,
1814 RT5677_SEL_STO3_ADC1_SFT, rt5677_stereo_adc1_src);
1816 static const struct snd_kcontrol_new rt5677_sto3_adc1_mux =
1817 SOC_DAPM_ENUM("Stereo3 ADC1 Source", rt5677_stereo3_adc1_enum);
1819 /* Mono ADC Left Source 2 */ /* MX-28 [11:10] */
1820 static const char * const rt5677_mono_adc2_l_src[] = {
1821 "DD MIX1L", "DMIC", "MONO DAC MIXL"
1824 static SOC_ENUM_SINGLE_DECL(
1825 rt5677_mono_adc2_l_enum, RT5677_MONO_ADC_MIXER,
1826 RT5677_SEL_MONO_ADC_L2_SFT, rt5677_mono_adc2_l_src);
1828 static const struct snd_kcontrol_new rt5677_mono_adc2_l_mux =
1829 SOC_DAPM_ENUM("Mono ADC2 L Source", rt5677_mono_adc2_l_enum);
1831 /* Mono ADC Left Source 1 */ /* MX-28 [13:12] */
1832 static const char * const rt5677_mono_adc1_l_src[] = {
1833 "DD MIX1L", "ADC1", "MONO DAC MIXL"
1836 static SOC_ENUM_SINGLE_DECL(
1837 rt5677_mono_adc1_l_enum, RT5677_MONO_ADC_MIXER,
1838 RT5677_SEL_MONO_ADC_L1_SFT, rt5677_mono_adc1_l_src);
1840 static const struct snd_kcontrol_new rt5677_mono_adc1_l_mux =
1841 SOC_DAPM_ENUM("Mono ADC1 L Source", rt5677_mono_adc1_l_enum);
1843 /* Mono ADC Right Source 2 */ /* MX-28 [3:2] */
1844 static const char * const rt5677_mono_adc2_r_src[] = {
1845 "DD MIX1R", "DMIC", "MONO DAC MIXR"
1848 static SOC_ENUM_SINGLE_DECL(
1849 rt5677_mono_adc2_r_enum, RT5677_MONO_ADC_MIXER,
1850 RT5677_SEL_MONO_ADC_R2_SFT, rt5677_mono_adc2_r_src);
1852 static const struct snd_kcontrol_new rt5677_mono_adc2_r_mux =
1853 SOC_DAPM_ENUM("Mono ADC2 R Source", rt5677_mono_adc2_r_enum);
1855 /* Mono ADC Right Source 1 */ /* MX-28 [5:4] */
1856 static const char * const rt5677_mono_adc1_r_src[] = {
1857 "DD MIX1R", "ADC2", "MONO DAC MIXR"
1860 static SOC_ENUM_SINGLE_DECL(
1861 rt5677_mono_adc1_r_enum, RT5677_MONO_ADC_MIXER,
1862 RT5677_SEL_MONO_ADC_R1_SFT, rt5677_mono_adc1_r_src);
1864 static const struct snd_kcontrol_new rt5677_mono_adc1_r_mux =
1865 SOC_DAPM_ENUM("Mono ADC1 R Source", rt5677_mono_adc1_r_enum);
1867 /* Stereo4 ADC Source 2 */ /* MX-24 [11:10] */
1868 static const char * const rt5677_stereo4_adc2_src[] = {
1869 "DD MIX1", "DMIC", "DD MIX2"
1872 static SOC_ENUM_SINGLE_DECL(
1873 rt5677_stereo4_adc2_enum, RT5677_STO4_ADC_MIXER,
1874 RT5677_SEL_STO4_ADC2_SFT, rt5677_stereo4_adc2_src);
1876 static const struct snd_kcontrol_new rt5677_sto4_adc2_mux =
1877 SOC_DAPM_ENUM("Stereo4 ADC2 Source", rt5677_stereo4_adc2_enum);
1880 /* Stereo4 ADC Source 1 */ /* MX-24 [13:12] */
1881 static const char * const rt5677_stereo4_adc1_src[] = {
1882 "DD MIX1", "ADC1/2", "DD MIX2"
1885 static SOC_ENUM_SINGLE_DECL(
1886 rt5677_stereo4_adc1_enum, RT5677_STO4_ADC_MIXER,
1887 RT5677_SEL_STO4_ADC1_SFT, rt5677_stereo4_adc1_src);
1889 static const struct snd_kcontrol_new rt5677_sto4_adc1_mux =
1890 SOC_DAPM_ENUM("Stereo4 ADC1 Source", rt5677_stereo4_adc1_enum);
1892 /* InBound0/1 Source */ /* MX-A3 [14:12] */
1893 static const char * const rt5677_inbound01_src[] = {
1894 "IF1 DAC 01", "IF2 DAC 01", "SLB DAC 01", "STO1 ADC MIX",
1898 static SOC_ENUM_SINGLE_DECL(
1899 rt5677_inbound01_enum, RT5677_DSP_INB_CTRL1,
1900 RT5677_IB01_SRC_SFT, rt5677_inbound01_src);
1902 static const struct snd_kcontrol_new rt5677_ib01_src_mux =
1903 SOC_DAPM_ENUM("InBound0/1 Source", rt5677_inbound01_enum);
1905 /* InBound2/3 Source */ /* MX-A3 [10:8] */
1906 static const char * const rt5677_inbound23_src[] = {
1907 "IF1 DAC 23", "IF2 DAC 23", "SLB DAC 23", "STO2 ADC MIX",
1908 "DAC1 FS", "IF4 DAC"
1911 static SOC_ENUM_SINGLE_DECL(
1912 rt5677_inbound23_enum, RT5677_DSP_INB_CTRL1,
1913 RT5677_IB23_SRC_SFT, rt5677_inbound23_src);
1915 static const struct snd_kcontrol_new rt5677_ib23_src_mux =
1916 SOC_DAPM_ENUM("InBound2/3 Source", rt5677_inbound23_enum);
1918 /* InBound4/5 Source */ /* MX-A3 [6:4] */
1919 static const char * const rt5677_inbound45_src[] = {
1920 "IF1 DAC 45", "IF2 DAC 45", "SLB DAC 45", "STO3 ADC MIX",
1924 static SOC_ENUM_SINGLE_DECL(
1925 rt5677_inbound45_enum, RT5677_DSP_INB_CTRL1,
1926 RT5677_IB45_SRC_SFT, rt5677_inbound45_src);
1928 static const struct snd_kcontrol_new rt5677_ib45_src_mux =
1929 SOC_DAPM_ENUM("InBound4/5 Source", rt5677_inbound45_enum);
1931 /* InBound6 Source */ /* MX-A3 [2:0] */
1932 static const char * const rt5677_inbound6_src[] = {
1933 "IF1 DAC 6", "IF2 DAC 6", "SLB DAC 6", "STO4 ADC MIX L",
1934 "IF4 DAC L", "STO1 ADC MIX L", "STO2 ADC MIX L", "STO3 ADC MIX L"
1937 static SOC_ENUM_SINGLE_DECL(
1938 rt5677_inbound6_enum, RT5677_DSP_INB_CTRL1,
1939 RT5677_IB6_SRC_SFT, rt5677_inbound6_src);
1941 static const struct snd_kcontrol_new rt5677_ib6_src_mux =
1942 SOC_DAPM_ENUM("InBound6 Source", rt5677_inbound6_enum);
1944 /* InBound7 Source */ /* MX-A4 [14:12] */
1945 static const char * const rt5677_inbound7_src[] = {
1946 "IF1 DAC 7", "IF2 DAC 7", "SLB DAC 7", "STO4 ADC MIX R",
1947 "IF4 DAC R", "STO1 ADC MIX R", "STO2 ADC MIX R", "STO3 ADC MIX R"
1950 static SOC_ENUM_SINGLE_DECL(
1951 rt5677_inbound7_enum, RT5677_DSP_INB_CTRL2,
1952 RT5677_IB7_SRC_SFT, rt5677_inbound7_src);
1954 static const struct snd_kcontrol_new rt5677_ib7_src_mux =
1955 SOC_DAPM_ENUM("InBound7 Source", rt5677_inbound7_enum);
1957 /* InBound8 Source */ /* MX-A4 [10:8] */
1958 static const char * const rt5677_inbound8_src[] = {
1959 "STO1 ADC MIX L", "STO2 ADC MIX L", "STO3 ADC MIX L", "STO4 ADC MIX L",
1960 "MONO ADC MIX L", "DACL1 FS"
1963 static SOC_ENUM_SINGLE_DECL(
1964 rt5677_inbound8_enum, RT5677_DSP_INB_CTRL2,
1965 RT5677_IB8_SRC_SFT, rt5677_inbound8_src);
1967 static const struct snd_kcontrol_new rt5677_ib8_src_mux =
1968 SOC_DAPM_ENUM("InBound8 Source", rt5677_inbound8_enum);
1970 /* InBound9 Source */ /* MX-A4 [6:4] */
1971 static const char * const rt5677_inbound9_src[] = {
1972 "STO1 ADC MIX R", "STO2 ADC MIX R", "STO3 ADC MIX R", "STO4 ADC MIX R",
1973 "MONO ADC MIX R", "DACR1 FS", "DAC1 FS"
1976 static SOC_ENUM_SINGLE_DECL(
1977 rt5677_inbound9_enum, RT5677_DSP_INB_CTRL2,
1978 RT5677_IB9_SRC_SFT, rt5677_inbound9_src);
1980 static const struct snd_kcontrol_new rt5677_ib9_src_mux =
1981 SOC_DAPM_ENUM("InBound9 Source", rt5677_inbound9_enum);
1983 /* VAD Source */ /* MX-9F [6:4] */
1984 static const char * const rt5677_vad_src[] = {
1985 "STO1 ADC MIX L", "MONO ADC MIX L", "MONO ADC MIX R", "STO2 ADC MIX L",
1989 static SOC_ENUM_SINGLE_DECL(
1990 rt5677_vad_enum, RT5677_VAD_CTRL4,
1991 RT5677_VAD_SRC_SFT, rt5677_vad_src);
1993 static const struct snd_kcontrol_new rt5677_vad_src_mux =
1994 SOC_DAPM_ENUM("VAD Source", rt5677_vad_enum);
1996 /* Sidetone Source */ /* MX-13 [11:9] */
1997 static const char * const rt5677_sidetone_src[] = {
1998 "DMIC1 L", "DMIC2 L", "DMIC3 L", "DMIC4 L", "ADC1", "ADC2"
2001 static SOC_ENUM_SINGLE_DECL(
2002 rt5677_sidetone_enum, RT5677_SIDETONE_CTRL,
2003 RT5677_ST_SEL_SFT, rt5677_sidetone_src);
2005 static const struct snd_kcontrol_new rt5677_sidetone_mux =
2006 SOC_DAPM_ENUM("Sidetone Source", rt5677_sidetone_enum);
2008 /* DAC1/2 Source */ /* MX-15 [1:0] */
2009 static const char * const rt5677_dac12_src[] = {
2010 "STO1 DAC MIX", "MONO DAC MIX", "DD MIX1", "DD MIX2"
2013 static SOC_ENUM_SINGLE_DECL(
2014 rt5677_dac12_enum, RT5677_ANA_DAC1_2_3_SRC,
2015 RT5677_ANA_DAC1_2_SRC_SEL_SFT, rt5677_dac12_src);
2017 static const struct snd_kcontrol_new rt5677_dac12_mux =
2018 SOC_DAPM_ENUM("Analog DAC1/2 Source", rt5677_dac12_enum);
2020 /* DAC3 Source */ /* MX-15 [5:4] */
2021 static const char * const rt5677_dac3_src[] = {
2022 "MONO DAC MIXL", "MONO DAC MIXR", "DD MIX1L", "DD MIX2L"
2025 static SOC_ENUM_SINGLE_DECL(
2026 rt5677_dac3_enum, RT5677_ANA_DAC1_2_3_SRC,
2027 RT5677_ANA_DAC3_SRC_SEL_SFT, rt5677_dac3_src);
2029 static const struct snd_kcontrol_new rt5677_dac3_mux =
2030 SOC_DAPM_ENUM("Analog DAC3 Source", rt5677_dac3_enum);
2032 /* PDM channel Source */ /* MX-31 [13:12][9:8][5:4][1:0] */
2033 static const char * const rt5677_pdm_src[] = {
2034 "STO1 DAC MIX", "MONO DAC MIX", "DD MIX1", "DD MIX2"
2037 static SOC_ENUM_SINGLE_DECL(
2038 rt5677_pdm1_l_enum, RT5677_PDM_OUT_CTRL,
2039 RT5677_SEL_PDM1_L_SFT, rt5677_pdm_src);
2041 static const struct snd_kcontrol_new rt5677_pdm1_l_mux =
2042 SOC_DAPM_ENUM("PDM1 Source", rt5677_pdm1_l_enum);
2044 static SOC_ENUM_SINGLE_DECL(
2045 rt5677_pdm2_l_enum, RT5677_PDM_OUT_CTRL,
2046 RT5677_SEL_PDM2_L_SFT, rt5677_pdm_src);
2048 static const struct snd_kcontrol_new rt5677_pdm2_l_mux =
2049 SOC_DAPM_ENUM("PDM2 Source", rt5677_pdm2_l_enum);
2051 static SOC_ENUM_SINGLE_DECL(
2052 rt5677_pdm1_r_enum, RT5677_PDM_OUT_CTRL,
2053 RT5677_SEL_PDM1_R_SFT, rt5677_pdm_src);
2055 static const struct snd_kcontrol_new rt5677_pdm1_r_mux =
2056 SOC_DAPM_ENUM("PDM1 Source", rt5677_pdm1_r_enum);
2058 static SOC_ENUM_SINGLE_DECL(
2059 rt5677_pdm2_r_enum, RT5677_PDM_OUT_CTRL,
2060 RT5677_SEL_PDM2_R_SFT, rt5677_pdm_src);
2062 static const struct snd_kcontrol_new rt5677_pdm2_r_mux =
2063 SOC_DAPM_ENUM("PDM2 Source", rt5677_pdm2_r_enum);
2065 /* TDM IF1/2 SLB ADC1 Data Selection */ /* MX-3C MX-41 [5:4] MX-08 [1:0] */
2066 static const char * const rt5677_if12_adc1_src[] = {
2067 "STO1 ADC MIX", "OB01", "VAD ADC"
2070 static SOC_ENUM_SINGLE_DECL(
2071 rt5677_if1_adc1_enum, RT5677_TDM1_CTRL2,
2072 RT5677_IF1_ADC1_SFT, rt5677_if12_adc1_src);
2074 static const struct snd_kcontrol_new rt5677_if1_adc1_mux =
2075 SOC_DAPM_ENUM("IF1 ADC1 Source", rt5677_if1_adc1_enum);
2077 static SOC_ENUM_SINGLE_DECL(
2078 rt5677_if2_adc1_enum, RT5677_TDM2_CTRL2,
2079 RT5677_IF2_ADC1_SFT, rt5677_if12_adc1_src);
2081 static const struct snd_kcontrol_new rt5677_if2_adc1_mux =
2082 SOC_DAPM_ENUM("IF2 ADC1 Source", rt5677_if2_adc1_enum);
2084 static SOC_ENUM_SINGLE_DECL(
2085 rt5677_slb_adc1_enum, RT5677_SLIMBUS_RX,
2086 RT5677_SLB_ADC1_SFT, rt5677_if12_adc1_src);
2088 static const struct snd_kcontrol_new rt5677_slb_adc1_mux =
2089 SOC_DAPM_ENUM("SLB ADC1 Source", rt5677_slb_adc1_enum);
2091 /* TDM IF1/2 SLB ADC2 Data Selection */ /* MX-3C MX-41 [7:6] MX-08 [3:2] */
2092 static const char * const rt5677_if12_adc2_src[] = {
2093 "STO2 ADC MIX", "OB23"
2096 static SOC_ENUM_SINGLE_DECL(
2097 rt5677_if1_adc2_enum, RT5677_TDM1_CTRL2,
2098 RT5677_IF1_ADC2_SFT, rt5677_if12_adc2_src);
2100 static const struct snd_kcontrol_new rt5677_if1_adc2_mux =
2101 SOC_DAPM_ENUM("IF1 ADC2 Source", rt5677_if1_adc2_enum);
2103 static SOC_ENUM_SINGLE_DECL(
2104 rt5677_if2_adc2_enum, RT5677_TDM2_CTRL2,
2105 RT5677_IF2_ADC2_SFT, rt5677_if12_adc2_src);
2107 static const struct snd_kcontrol_new rt5677_if2_adc2_mux =
2108 SOC_DAPM_ENUM("IF2 ADC2 Source", rt5677_if2_adc2_enum);
2110 static SOC_ENUM_SINGLE_DECL(
2111 rt5677_slb_adc2_enum, RT5677_SLIMBUS_RX,
2112 RT5677_SLB_ADC2_SFT, rt5677_if12_adc2_src);
2114 static const struct snd_kcontrol_new rt5677_slb_adc2_mux =
2115 SOC_DAPM_ENUM("SLB ADC2 Source", rt5677_slb_adc2_enum);
2117 /* TDM IF1/2 SLB ADC3 Data Selection */ /* MX-3C MX-41 [9:8] MX-08 [5:4] */
2118 static const char * const rt5677_if12_adc3_src[] = {
2119 "STO3 ADC MIX", "MONO ADC MIX", "OB45"
2122 static SOC_ENUM_SINGLE_DECL(
2123 rt5677_if1_adc3_enum, RT5677_TDM1_CTRL2,
2124 RT5677_IF1_ADC3_SFT, rt5677_if12_adc3_src);
2126 static const struct snd_kcontrol_new rt5677_if1_adc3_mux =
2127 SOC_DAPM_ENUM("IF1 ADC3 Source", rt5677_if1_adc3_enum);
2129 static SOC_ENUM_SINGLE_DECL(
2130 rt5677_if2_adc3_enum, RT5677_TDM2_CTRL2,
2131 RT5677_IF2_ADC3_SFT, rt5677_if12_adc3_src);
2133 static const struct snd_kcontrol_new rt5677_if2_adc3_mux =
2134 SOC_DAPM_ENUM("IF2 ADC3 Source", rt5677_if2_adc3_enum);
2136 static SOC_ENUM_SINGLE_DECL(
2137 rt5677_slb_adc3_enum, RT5677_SLIMBUS_RX,
2138 RT5677_SLB_ADC3_SFT, rt5677_if12_adc3_src);
2140 static const struct snd_kcontrol_new rt5677_slb_adc3_mux =
2141 SOC_DAPM_ENUM("SLB ADC3 Source", rt5677_slb_adc3_enum);
2143 /* TDM IF1/2 SLB ADC4 Data Selection */ /* MX-3C MX-41 [11:10] MX-08 [7:6] */
2144 static const char * const rt5677_if12_adc4_src[] = {
2145 "STO4 ADC MIX", "OB67", "OB01"
2148 static SOC_ENUM_SINGLE_DECL(
2149 rt5677_if1_adc4_enum, RT5677_TDM1_CTRL2,
2150 RT5677_IF1_ADC4_SFT, rt5677_if12_adc4_src);
2152 static const struct snd_kcontrol_new rt5677_if1_adc4_mux =
2153 SOC_DAPM_ENUM("IF1 ADC4 Source", rt5677_if1_adc4_enum);
2155 static SOC_ENUM_SINGLE_DECL(
2156 rt5677_if2_adc4_enum, RT5677_TDM2_CTRL2,
2157 RT5677_IF2_ADC4_SFT, rt5677_if12_adc4_src);
2159 static const struct snd_kcontrol_new rt5677_if2_adc4_mux =
2160 SOC_DAPM_ENUM("IF2 ADC4 Source", rt5677_if2_adc4_enum);
2162 static SOC_ENUM_SINGLE_DECL(
2163 rt5677_slb_adc4_enum, RT5677_SLIMBUS_RX,
2164 RT5677_SLB_ADC4_SFT, rt5677_if12_adc4_src);
2166 static const struct snd_kcontrol_new rt5677_slb_adc4_mux =
2167 SOC_DAPM_ENUM("SLB ADC4 Source", rt5677_slb_adc4_enum);
2169 /* Interface3/4 ADC Data Input */ /* MX-2F [3:0] MX-30 [7:4] */
2170 static const char * const rt5677_if34_adc_src[] = {
2171 "STO1 ADC MIX", "STO2 ADC MIX", "STO3 ADC MIX", "STO4 ADC MIX",
2172 "MONO ADC MIX", "OB01", "OB23", "VAD ADC"
2175 static SOC_ENUM_SINGLE_DECL(
2176 rt5677_if3_adc_enum, RT5677_IF3_DATA,
2177 RT5677_IF3_ADC_IN_SFT, rt5677_if34_adc_src);
2179 static const struct snd_kcontrol_new rt5677_if3_adc_mux =
2180 SOC_DAPM_ENUM("IF3 ADC Source", rt5677_if3_adc_enum);
2182 static SOC_ENUM_SINGLE_DECL(
2183 rt5677_if4_adc_enum, RT5677_IF4_DATA,
2184 RT5677_IF4_ADC_IN_SFT, rt5677_if34_adc_src);
2186 static const struct snd_kcontrol_new rt5677_if4_adc_mux =
2187 SOC_DAPM_ENUM("IF4 ADC Source", rt5677_if4_adc_enum);
2189 /* TDM IF1/2 ADC Data Selection */ /* MX-3B MX-40 [7:6][5:4][3:2][1:0] */
2190 static const char * const rt5677_if12_adc_swap_src[] = {
2191 "L/R", "R/L", "L/L", "R/R"
2194 static SOC_ENUM_SINGLE_DECL(
2195 rt5677_if1_adc1_swap_enum, RT5677_TDM1_CTRL1,
2196 RT5677_IF1_ADC1_SWAP_SFT, rt5677_if12_adc_swap_src);
2198 static const struct snd_kcontrol_new rt5677_if1_adc1_swap_mux =
2199 SOC_DAPM_ENUM("IF1 ADC1 Swap Source", rt5677_if1_adc1_swap_enum);
2201 static SOC_ENUM_SINGLE_DECL(
2202 rt5677_if1_adc2_swap_enum, RT5677_TDM1_CTRL1,
2203 RT5677_IF1_ADC2_SWAP_SFT, rt5677_if12_adc_swap_src);
2205 static const struct snd_kcontrol_new rt5677_if1_adc2_swap_mux =
2206 SOC_DAPM_ENUM("IF1 ADC2 Swap Source", rt5677_if1_adc2_swap_enum);
2208 static SOC_ENUM_SINGLE_DECL(
2209 rt5677_if1_adc3_swap_enum, RT5677_TDM1_CTRL1,
2210 RT5677_IF1_ADC3_SWAP_SFT, rt5677_if12_adc_swap_src);
2212 static const struct snd_kcontrol_new rt5677_if1_adc3_swap_mux =
2213 SOC_DAPM_ENUM("IF1 ADC3 Swap Source", rt5677_if1_adc3_swap_enum);
2215 static SOC_ENUM_SINGLE_DECL(
2216 rt5677_if1_adc4_swap_enum, RT5677_TDM1_CTRL1,
2217 RT5677_IF1_ADC4_SWAP_SFT, rt5677_if12_adc_swap_src);
2219 static const struct snd_kcontrol_new rt5677_if1_adc4_swap_mux =
2220 SOC_DAPM_ENUM("IF1 ADC4 Swap Source", rt5677_if1_adc4_swap_enum);
2222 static SOC_ENUM_SINGLE_DECL(
2223 rt5677_if2_adc1_swap_enum, RT5677_TDM2_CTRL1,
2224 RT5677_IF1_ADC2_SWAP_SFT, rt5677_if12_adc_swap_src);
2226 static const struct snd_kcontrol_new rt5677_if2_adc1_swap_mux =
2227 SOC_DAPM_ENUM("IF1 ADC2 Swap Source", rt5677_if2_adc1_swap_enum);
2229 static SOC_ENUM_SINGLE_DECL(
2230 rt5677_if2_adc2_swap_enum, RT5677_TDM2_CTRL1,
2231 RT5677_IF2_ADC2_SWAP_SFT, rt5677_if12_adc_swap_src);
2233 static const struct snd_kcontrol_new rt5677_if2_adc2_swap_mux =
2234 SOC_DAPM_ENUM("IF2 ADC2 Swap Source", rt5677_if2_adc2_swap_enum);
2236 static SOC_ENUM_SINGLE_DECL(
2237 rt5677_if2_adc3_swap_enum, RT5677_TDM2_CTRL1,
2238 RT5677_IF2_ADC3_SWAP_SFT, rt5677_if12_adc_swap_src);
2240 static const struct snd_kcontrol_new rt5677_if2_adc3_swap_mux =
2241 SOC_DAPM_ENUM("IF2 ADC3 Swap Source", rt5677_if2_adc3_swap_enum);
2243 static SOC_ENUM_SINGLE_DECL(
2244 rt5677_if2_adc4_swap_enum, RT5677_TDM2_CTRL1,
2245 RT5677_IF2_ADC4_SWAP_SFT, rt5677_if12_adc_swap_src);
2247 static const struct snd_kcontrol_new rt5677_if2_adc4_swap_mux =
2248 SOC_DAPM_ENUM("IF2 ADC4 Swap Source", rt5677_if2_adc4_swap_enum);
2250 /* TDM IF1 ADC Data Selection */ /* MX-3C [2:0] */
2251 static const char * const rt5677_if1_adc_tdm_swap_src[] = {
2252 "1/2/3/4", "2/1/3/4", "2/3/1/4", "4/1/2/3", "1/3/2/4", "1/4/2/3",
2253 "3/1/2/4", "3/4/1/2"
2256 static SOC_ENUM_SINGLE_DECL(
2257 rt5677_if1_adc_tdm_swap_enum, RT5677_TDM1_CTRL2,
2258 RT5677_IF1_ADC_CTRL_SFT, rt5677_if1_adc_tdm_swap_src);
2260 static const struct snd_kcontrol_new rt5677_if1_adc_tdm_swap_mux =
2261 SOC_DAPM_ENUM("IF1 ADC TDM Swap Source", rt5677_if1_adc_tdm_swap_enum);
2263 /* TDM IF2 ADC Data Selection */ /* MX-41[2:0] */
2264 static const char * const rt5677_if2_adc_tdm_swap_src[] = {
2265 "1/2/3/4", "2/1/3/4", "3/1/2/4", "4/1/2/3", "1/3/2/4", "1/4/2/3",
2266 "2/3/1/4", "3/4/1/2"
2269 static SOC_ENUM_SINGLE_DECL(
2270 rt5677_if2_adc_tdm_swap_enum, RT5677_TDM2_CTRL2,
2271 RT5677_IF2_ADC_CTRL_SFT, rt5677_if2_adc_tdm_swap_src);
2273 static const struct snd_kcontrol_new rt5677_if2_adc_tdm_swap_mux =
2274 SOC_DAPM_ENUM("IF2 ADC TDM Swap Source", rt5677_if2_adc_tdm_swap_enum);
2276 /* TDM IF1/2 DAC Data Selection */ /* MX-3E[14:12][10:8][6:4][2:0]
2277 MX-3F[14:12][10:8][6:4][2:0]
2278 MX-43[14:12][10:8][6:4][2:0]
2279 MX-44[14:12][10:8][6:4][2:0] */
2280 static const char * const rt5677_if12_dac_tdm_sel_src[] = {
2281 "Slot0", "Slot1", "Slot2", "Slot3", "Slot4", "Slot5", "Slot6", "Slot7"
2284 static SOC_ENUM_SINGLE_DECL(
2285 rt5677_if1_dac0_tdm_sel_enum, RT5677_TDM1_CTRL4,
2286 RT5677_IF1_DAC0_SFT, rt5677_if12_dac_tdm_sel_src);
2288 static const struct snd_kcontrol_new rt5677_if1_dac0_tdm_sel_mux =
2289 SOC_DAPM_ENUM("IF1 DAC0 TDM Source", rt5677_if1_dac0_tdm_sel_enum);
2291 static SOC_ENUM_SINGLE_DECL(
2292 rt5677_if1_dac1_tdm_sel_enum, RT5677_TDM1_CTRL4,
2293 RT5677_IF1_DAC1_SFT, rt5677_if12_dac_tdm_sel_src);
2295 static const struct snd_kcontrol_new rt5677_if1_dac1_tdm_sel_mux =
2296 SOC_DAPM_ENUM("IF1 DAC1 TDM Source", rt5677_if1_dac1_tdm_sel_enum);
2298 static SOC_ENUM_SINGLE_DECL(
2299 rt5677_if1_dac2_tdm_sel_enum, RT5677_TDM1_CTRL4,
2300 RT5677_IF1_DAC2_SFT, rt5677_if12_dac_tdm_sel_src);
2302 static const struct snd_kcontrol_new rt5677_if1_dac2_tdm_sel_mux =
2303 SOC_DAPM_ENUM("IF1 DAC2 TDM Source", rt5677_if1_dac2_tdm_sel_enum);
2305 static SOC_ENUM_SINGLE_DECL(
2306 rt5677_if1_dac3_tdm_sel_enum, RT5677_TDM1_CTRL4,
2307 RT5677_IF1_DAC3_SFT, rt5677_if12_dac_tdm_sel_src);
2309 static const struct snd_kcontrol_new rt5677_if1_dac3_tdm_sel_mux =
2310 SOC_DAPM_ENUM("IF1 DAC3 TDM Source", rt5677_if1_dac3_tdm_sel_enum);
2312 static SOC_ENUM_SINGLE_DECL(
2313 rt5677_if1_dac4_tdm_sel_enum, RT5677_TDM1_CTRL5,
2314 RT5677_IF1_DAC4_SFT, rt5677_if12_dac_tdm_sel_src);
2316 static const struct snd_kcontrol_new rt5677_if1_dac4_tdm_sel_mux =
2317 SOC_DAPM_ENUM("IF1 DAC4 TDM Source", rt5677_if1_dac4_tdm_sel_enum);
2319 static SOC_ENUM_SINGLE_DECL(
2320 rt5677_if1_dac5_tdm_sel_enum, RT5677_TDM1_CTRL5,
2321 RT5677_IF1_DAC5_SFT, rt5677_if12_dac_tdm_sel_src);
2323 static const struct snd_kcontrol_new rt5677_if1_dac5_tdm_sel_mux =
2324 SOC_DAPM_ENUM("IF1 DAC5 TDM Source", rt5677_if1_dac5_tdm_sel_enum);
2326 static SOC_ENUM_SINGLE_DECL(
2327 rt5677_if1_dac6_tdm_sel_enum, RT5677_TDM1_CTRL5,
2328 RT5677_IF1_DAC6_SFT, rt5677_if12_dac_tdm_sel_src);
2330 static const struct snd_kcontrol_new rt5677_if1_dac6_tdm_sel_mux =
2331 SOC_DAPM_ENUM("IF1 DAC6 TDM Source", rt5677_if1_dac6_tdm_sel_enum);
2333 static SOC_ENUM_SINGLE_DECL(
2334 rt5677_if1_dac7_tdm_sel_enum, RT5677_TDM1_CTRL5,
2335 RT5677_IF1_DAC7_SFT, rt5677_if12_dac_tdm_sel_src);
2337 static const struct snd_kcontrol_new rt5677_if1_dac7_tdm_sel_mux =
2338 SOC_DAPM_ENUM("IF1 DAC7 TDM Source", rt5677_if1_dac7_tdm_sel_enum);
2340 static SOC_ENUM_SINGLE_DECL(
2341 rt5677_if2_dac0_tdm_sel_enum, RT5677_TDM2_CTRL4,
2342 RT5677_IF2_DAC0_SFT, rt5677_if12_dac_tdm_sel_src);
2344 static const struct snd_kcontrol_new rt5677_if2_dac0_tdm_sel_mux =
2345 SOC_DAPM_ENUM("IF2 DAC0 TDM Source", rt5677_if2_dac0_tdm_sel_enum);
2347 static SOC_ENUM_SINGLE_DECL(
2348 rt5677_if2_dac1_tdm_sel_enum, RT5677_TDM2_CTRL4,
2349 RT5677_IF2_DAC1_SFT, rt5677_if12_dac_tdm_sel_src);
2351 static const struct snd_kcontrol_new rt5677_if2_dac1_tdm_sel_mux =
2352 SOC_DAPM_ENUM("IF2 DAC1 TDM Source", rt5677_if2_dac1_tdm_sel_enum);
2354 static SOC_ENUM_SINGLE_DECL(
2355 rt5677_if2_dac2_tdm_sel_enum, RT5677_TDM2_CTRL4,
2356 RT5677_IF2_DAC2_SFT, rt5677_if12_dac_tdm_sel_src);
2358 static const struct snd_kcontrol_new rt5677_if2_dac2_tdm_sel_mux =
2359 SOC_DAPM_ENUM("IF2 DAC2 TDM Source", rt5677_if2_dac2_tdm_sel_enum);
2361 static SOC_ENUM_SINGLE_DECL(
2362 rt5677_if2_dac3_tdm_sel_enum, RT5677_TDM2_CTRL4,
2363 RT5677_IF2_DAC3_SFT, rt5677_if12_dac_tdm_sel_src);
2365 static const struct snd_kcontrol_new rt5677_if2_dac3_tdm_sel_mux =
2366 SOC_DAPM_ENUM("IF2 DAC3 TDM Source", rt5677_if2_dac3_tdm_sel_enum);
2368 static SOC_ENUM_SINGLE_DECL(
2369 rt5677_if2_dac4_tdm_sel_enum, RT5677_TDM2_CTRL5,
2370 RT5677_IF2_DAC4_SFT, rt5677_if12_dac_tdm_sel_src);
2372 static const struct snd_kcontrol_new rt5677_if2_dac4_tdm_sel_mux =
2373 SOC_DAPM_ENUM("IF2 DAC4 TDM Source", rt5677_if2_dac4_tdm_sel_enum);
2375 static SOC_ENUM_SINGLE_DECL(
2376 rt5677_if2_dac5_tdm_sel_enum, RT5677_TDM2_CTRL5,
2377 RT5677_IF2_DAC5_SFT, rt5677_if12_dac_tdm_sel_src);
2379 static const struct snd_kcontrol_new rt5677_if2_dac5_tdm_sel_mux =
2380 SOC_DAPM_ENUM("IF2 DAC5 TDM Source", rt5677_if2_dac5_tdm_sel_enum);
2382 static SOC_ENUM_SINGLE_DECL(
2383 rt5677_if2_dac6_tdm_sel_enum, RT5677_TDM2_CTRL5,
2384 RT5677_IF2_DAC6_SFT, rt5677_if12_dac_tdm_sel_src);
2386 static const struct snd_kcontrol_new rt5677_if2_dac6_tdm_sel_mux =
2387 SOC_DAPM_ENUM("IF2 DAC6 TDM Source", rt5677_if2_dac6_tdm_sel_enum);
2389 static SOC_ENUM_SINGLE_DECL(
2390 rt5677_if2_dac7_tdm_sel_enum, RT5677_TDM2_CTRL5,
2391 RT5677_IF2_DAC7_SFT, rt5677_if12_dac_tdm_sel_src);
2393 static const struct snd_kcontrol_new rt5677_if2_dac7_tdm_sel_mux =
2394 SOC_DAPM_ENUM("IF2 DAC7 TDM Source", rt5677_if2_dac7_tdm_sel_enum);
2396 static int rt5677_bst1_event(struct snd_soc_dapm_widget *w,
2397 struct snd_kcontrol *kcontrol, int event)
2399 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2400 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
2403 case SND_SOC_DAPM_POST_PMU:
2404 regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
2405 RT5677_PWR_BST1_P, RT5677_PWR_BST1_P);
2408 case SND_SOC_DAPM_PRE_PMD:
2409 regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
2410 RT5677_PWR_BST1_P, 0);
2420 static int rt5677_bst2_event(struct snd_soc_dapm_widget *w,
2421 struct snd_kcontrol *kcontrol, int event)
2423 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2424 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
2427 case SND_SOC_DAPM_POST_PMU:
2428 regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
2429 RT5677_PWR_BST2_P, RT5677_PWR_BST2_P);
2432 case SND_SOC_DAPM_PRE_PMD:
2433 regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
2434 RT5677_PWR_BST2_P, 0);
2444 static int rt5677_set_pll1_event(struct snd_soc_dapm_widget *w,
2445 struct snd_kcontrol *kcontrol, int event)
2447 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2448 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
2451 case SND_SOC_DAPM_PRE_PMU:
2452 regmap_update_bits(rt5677->regmap, RT5677_PLL1_CTRL2, 0x2, 0x2);
2455 case SND_SOC_DAPM_POST_PMU:
2456 regmap_update_bits(rt5677->regmap, RT5677_PLL1_CTRL2, 0x2, 0x0);
2466 static int rt5677_set_pll2_event(struct snd_soc_dapm_widget *w,
2467 struct snd_kcontrol *kcontrol, int event)
2469 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2470 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
2473 case SND_SOC_DAPM_PRE_PMU:
2474 regmap_update_bits(rt5677->regmap, RT5677_PLL2_CTRL2, 0x2, 0x2);
2477 case SND_SOC_DAPM_POST_PMU:
2478 regmap_update_bits(rt5677->regmap, RT5677_PLL2_CTRL2, 0x2, 0x0);
2488 static int rt5677_set_micbias1_event(struct snd_soc_dapm_widget *w,
2489 struct snd_kcontrol *kcontrol, int event)
2491 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2492 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
2495 case SND_SOC_DAPM_POST_PMU:
2496 regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
2497 RT5677_PWR_CLK_MB1 | RT5677_PWR_PP_MB1 |
2498 RT5677_PWR_CLK_MB, RT5677_PWR_CLK_MB1 |
2499 RT5677_PWR_PP_MB1 | RT5677_PWR_CLK_MB);
2502 case SND_SOC_DAPM_PRE_PMD:
2503 regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
2504 RT5677_PWR_CLK_MB1 | RT5677_PWR_PP_MB1 |
2505 RT5677_PWR_CLK_MB, 0);
2515 static int rt5677_if1_adc_tdm_event(struct snd_soc_dapm_widget *w,
2516 struct snd_kcontrol *kcontrol, int event)
2518 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2519 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
2523 case SND_SOC_DAPM_PRE_PMU:
2524 regmap_read(rt5677->regmap, RT5677_TDM1_CTRL2, &value);
2525 if (value & RT5677_IF1_ADC_CTRL_MASK)
2526 regmap_update_bits(rt5677->regmap, RT5677_TDM1_CTRL1,
2527 RT5677_IF1_ADC_MODE_MASK,
2528 RT5677_IF1_ADC_MODE_TDM);
2538 static int rt5677_if2_adc_tdm_event(struct snd_soc_dapm_widget *w,
2539 struct snd_kcontrol *kcontrol, int event)
2541 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2542 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
2546 case SND_SOC_DAPM_PRE_PMU:
2547 regmap_read(rt5677->regmap, RT5677_TDM2_CTRL2, &value);
2548 if (value & RT5677_IF2_ADC_CTRL_MASK)
2549 regmap_update_bits(rt5677->regmap, RT5677_TDM2_CTRL1,
2550 RT5677_IF2_ADC_MODE_MASK,
2551 RT5677_IF2_ADC_MODE_TDM);
2561 static int rt5677_vref_event(struct snd_soc_dapm_widget *w,
2562 struct snd_kcontrol *kcontrol, int event)
2564 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2565 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
2568 case SND_SOC_DAPM_POST_PMU:
2569 if (snd_soc_component_get_bias_level(component) != SND_SOC_BIAS_ON &&
2570 !rt5677->is_vref_slow) {
2572 regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG1,
2573 RT5677_PWR_FV1 | RT5677_PWR_FV2,
2574 RT5677_PWR_FV1 | RT5677_PWR_FV2);
2575 rt5677->is_vref_slow = true;
2586 static int rt5677_filter_power_event(struct snd_soc_dapm_widget *w,
2587 struct snd_kcontrol *kcontrol, int event)
2590 case SND_SOC_DAPM_POST_PMU:
2601 static const struct snd_soc_dapm_widget rt5677_dapm_widgets[] = {
2602 SND_SOC_DAPM_SUPPLY("PLL1", RT5677_PWR_ANLG2, RT5677_PWR_PLL1_BIT,
2603 0, rt5677_set_pll1_event, SND_SOC_DAPM_PRE_PMU |
2604 SND_SOC_DAPM_POST_PMU),
2605 SND_SOC_DAPM_SUPPLY("PLL2", RT5677_PWR_ANLG2, RT5677_PWR_PLL2_BIT,
2606 0, rt5677_set_pll2_event, SND_SOC_DAPM_PRE_PMU |
2607 SND_SOC_DAPM_POST_PMU),
2610 SND_SOC_DAPM_SUPPLY_S("I2S1 ASRC", 1, RT5677_ASRC_1, 0, 0, NULL, 0),
2611 SND_SOC_DAPM_SUPPLY_S("I2S2 ASRC", 1, RT5677_ASRC_1, 1, 0, NULL, 0),
2612 SND_SOC_DAPM_SUPPLY_S("I2S3 ASRC", 1, RT5677_ASRC_1, 2, 0, NULL, 0),
2613 SND_SOC_DAPM_SUPPLY_S("I2S4 ASRC", 1, RT5677_ASRC_1, 3, 0, NULL, 0),
2614 SND_SOC_DAPM_SUPPLY_S("DAC STO ASRC", 1, RT5677_ASRC_2, 14, 0,
2615 rt5677_filter_power_event, SND_SOC_DAPM_POST_PMU),
2616 SND_SOC_DAPM_SUPPLY_S("DAC MONO2 L ASRC", 1, RT5677_ASRC_2, 13, 0, NULL,
2618 SND_SOC_DAPM_SUPPLY_S("DAC MONO2 R ASRC", 1, RT5677_ASRC_2, 12, 0, NULL,
2620 SND_SOC_DAPM_SUPPLY_S("DAC MONO3 L ASRC", 1, RT5677_ASRC_1, 15, 0, NULL,
2622 SND_SOC_DAPM_SUPPLY_S("DAC MONO3 R ASRC", 1, RT5677_ASRC_1, 14, 0, NULL,
2624 SND_SOC_DAPM_SUPPLY_S("DAC MONO4 L ASRC", 1, RT5677_ASRC_1, 13, 0, NULL,
2626 SND_SOC_DAPM_SUPPLY_S("DAC MONO4 R ASRC", 1, RT5677_ASRC_1, 12, 0, NULL,
2628 SND_SOC_DAPM_SUPPLY_S("DMIC STO1 ASRC", 1, RT5677_ASRC_2, 11, 0, NULL,
2630 SND_SOC_DAPM_SUPPLY_S("DMIC STO2 ASRC", 1, RT5677_ASRC_2, 10, 0, NULL,
2632 SND_SOC_DAPM_SUPPLY_S("DMIC STO3 ASRC", 1, RT5677_ASRC_2, 9, 0, NULL,
2634 SND_SOC_DAPM_SUPPLY_S("DMIC STO4 ASRC", 1, RT5677_ASRC_2, 8, 0, NULL,
2636 SND_SOC_DAPM_SUPPLY_S("DMIC MONO L ASRC", 1, RT5677_ASRC_2, 7, 0, NULL,
2638 SND_SOC_DAPM_SUPPLY_S("DMIC MONO R ASRC", 1, RT5677_ASRC_2, 6, 0, NULL,
2640 SND_SOC_DAPM_SUPPLY_S("ADC STO1 ASRC", 1, RT5677_ASRC_2, 5, 0, NULL, 0),
2641 SND_SOC_DAPM_SUPPLY_S("ADC STO2 ASRC", 1, RT5677_ASRC_2, 4, 0, NULL, 0),
2642 SND_SOC_DAPM_SUPPLY_S("ADC STO3 ASRC", 1, RT5677_ASRC_2, 3, 0, NULL, 0),
2643 SND_SOC_DAPM_SUPPLY_S("ADC STO4 ASRC", 1, RT5677_ASRC_2, 2, 0, NULL, 0),
2644 SND_SOC_DAPM_SUPPLY_S("ADC MONO L ASRC", 1, RT5677_ASRC_2, 1, 0, NULL,
2646 SND_SOC_DAPM_SUPPLY_S("ADC MONO R ASRC", 1, RT5677_ASRC_2, 0, 0, NULL,
2651 SND_SOC_DAPM_SUPPLY("MICBIAS1", RT5677_PWR_ANLG2, RT5677_PWR_MB1_BIT,
2652 0, rt5677_set_micbias1_event, SND_SOC_DAPM_PRE_PMD |
2653 SND_SOC_DAPM_POST_PMU),
2656 SND_SOC_DAPM_INPUT("DMIC L1"),
2657 SND_SOC_DAPM_INPUT("DMIC R1"),
2658 SND_SOC_DAPM_INPUT("DMIC L2"),
2659 SND_SOC_DAPM_INPUT("DMIC R2"),
2660 SND_SOC_DAPM_INPUT("DMIC L3"),
2661 SND_SOC_DAPM_INPUT("DMIC R3"),
2662 SND_SOC_DAPM_INPUT("DMIC L4"),
2663 SND_SOC_DAPM_INPUT("DMIC R4"),
2665 SND_SOC_DAPM_INPUT("IN1P"),
2666 SND_SOC_DAPM_INPUT("IN1N"),
2667 SND_SOC_DAPM_INPUT("IN2P"),
2668 SND_SOC_DAPM_INPUT("IN2N"),
2670 SND_SOC_DAPM_INPUT("Haptic Generator"),
2672 SND_SOC_DAPM_PGA("DMIC1", SND_SOC_NOPM, 0, 0, NULL, 0),
2673 SND_SOC_DAPM_PGA("DMIC2", SND_SOC_NOPM, 0, 0, NULL, 0),
2674 SND_SOC_DAPM_PGA("DMIC3", SND_SOC_NOPM, 0, 0, NULL, 0),
2675 SND_SOC_DAPM_PGA("DMIC4", SND_SOC_NOPM, 0, 0, NULL, 0),
2677 SND_SOC_DAPM_SUPPLY("DMIC1 power", RT5677_DMIC_CTRL1,
2678 RT5677_DMIC_1_EN_SFT, 0, NULL, 0),
2679 SND_SOC_DAPM_SUPPLY("DMIC2 power", RT5677_DMIC_CTRL1,
2680 RT5677_DMIC_2_EN_SFT, 0, NULL, 0),
2681 SND_SOC_DAPM_SUPPLY("DMIC3 power", RT5677_DMIC_CTRL1,
2682 RT5677_DMIC_3_EN_SFT, 0, NULL, 0),
2683 SND_SOC_DAPM_SUPPLY("DMIC4 power", RT5677_DMIC_CTRL2,
2684 RT5677_DMIC_4_EN_SFT, 0, NULL, 0),
2686 SND_SOC_DAPM_SUPPLY("DMIC CLK", SND_SOC_NOPM, 0, 0,
2687 set_dmic_clk, SND_SOC_DAPM_PRE_PMU),
2690 SND_SOC_DAPM_PGA_E("BST1", RT5677_PWR_ANLG2,
2691 RT5677_PWR_BST1_BIT, 0, NULL, 0, rt5677_bst1_event,
2692 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
2693 SND_SOC_DAPM_PGA_E("BST2", RT5677_PWR_ANLG2,
2694 RT5677_PWR_BST2_BIT, 0, NULL, 0, rt5677_bst2_event,
2695 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
2698 SND_SOC_DAPM_ADC("ADC 1", NULL, SND_SOC_NOPM,
2700 SND_SOC_DAPM_ADC("ADC 2", NULL, SND_SOC_NOPM,
2702 SND_SOC_DAPM_PGA("ADC 1_2", SND_SOC_NOPM, 0, 0, NULL, 0),
2704 SND_SOC_DAPM_SUPPLY("ADC 1 power", RT5677_PWR_DIG1,
2705 RT5677_PWR_ADC_L_BIT, 0, NULL, 0),
2706 SND_SOC_DAPM_SUPPLY("ADC 2 power", RT5677_PWR_DIG1,
2707 RT5677_PWR_ADC_R_BIT, 0, NULL, 0),
2708 SND_SOC_DAPM_SUPPLY("ADC1 clock", RT5677_PWR_DIG1,
2709 RT5677_PWR_ADCFED1_BIT, 0, NULL, 0),
2710 SND_SOC_DAPM_SUPPLY("ADC2 clock", RT5677_PWR_DIG1,
2711 RT5677_PWR_ADCFED2_BIT, 0, NULL, 0),
2714 SND_SOC_DAPM_MUX("Stereo1 DMIC Mux", SND_SOC_NOPM, 0, 0,
2715 &rt5677_sto1_dmic_mux),
2716 SND_SOC_DAPM_MUX("Stereo1 ADC1 Mux", SND_SOC_NOPM, 0, 0,
2717 &rt5677_sto1_adc1_mux),
2718 SND_SOC_DAPM_MUX("Stereo1 ADC2 Mux", SND_SOC_NOPM, 0, 0,
2719 &rt5677_sto1_adc2_mux),
2720 SND_SOC_DAPM_MUX("Stereo2 DMIC Mux", SND_SOC_NOPM, 0, 0,
2721 &rt5677_sto2_dmic_mux),
2722 SND_SOC_DAPM_MUX("Stereo2 ADC1 Mux", SND_SOC_NOPM, 0, 0,
2723 &rt5677_sto2_adc1_mux),
2724 SND_SOC_DAPM_MUX("Stereo2 ADC2 Mux", SND_SOC_NOPM, 0, 0,
2725 &rt5677_sto2_adc2_mux),
2726 SND_SOC_DAPM_MUX("Stereo2 ADC LR Mux", SND_SOC_NOPM, 0, 0,
2727 &rt5677_sto2_adc_lr_mux),
2728 SND_SOC_DAPM_MUX("Stereo3 DMIC Mux", SND_SOC_NOPM, 0, 0,
2729 &rt5677_sto3_dmic_mux),
2730 SND_SOC_DAPM_MUX("Stereo3 ADC1 Mux", SND_SOC_NOPM, 0, 0,
2731 &rt5677_sto3_adc1_mux),
2732 SND_SOC_DAPM_MUX("Stereo3 ADC2 Mux", SND_SOC_NOPM, 0, 0,
2733 &rt5677_sto3_adc2_mux),
2734 SND_SOC_DAPM_MUX("Stereo4 DMIC Mux", SND_SOC_NOPM, 0, 0,
2735 &rt5677_sto4_dmic_mux),
2736 SND_SOC_DAPM_MUX("Stereo4 ADC1 Mux", SND_SOC_NOPM, 0, 0,
2737 &rt5677_sto4_adc1_mux),
2738 SND_SOC_DAPM_MUX("Stereo4 ADC2 Mux", SND_SOC_NOPM, 0, 0,
2739 &rt5677_sto4_adc2_mux),
2740 SND_SOC_DAPM_MUX("Mono DMIC L Mux", SND_SOC_NOPM, 0, 0,
2741 &rt5677_mono_dmic_l_mux),
2742 SND_SOC_DAPM_MUX("Mono DMIC R Mux", SND_SOC_NOPM, 0, 0,
2743 &rt5677_mono_dmic_r_mux),
2744 SND_SOC_DAPM_MUX("Mono ADC2 L Mux", SND_SOC_NOPM, 0, 0,
2745 &rt5677_mono_adc2_l_mux),
2746 SND_SOC_DAPM_MUX("Mono ADC1 L Mux", SND_SOC_NOPM, 0, 0,
2747 &rt5677_mono_adc1_l_mux),
2748 SND_SOC_DAPM_MUX("Mono ADC1 R Mux", SND_SOC_NOPM, 0, 0,
2749 &rt5677_mono_adc1_r_mux),
2750 SND_SOC_DAPM_MUX("Mono ADC2 R Mux", SND_SOC_NOPM, 0, 0,
2751 &rt5677_mono_adc2_r_mux),
2754 SND_SOC_DAPM_SUPPLY("adc stereo1 filter", RT5677_PWR_DIG2,
2755 RT5677_PWR_ADC_S1F_BIT, 0, NULL, 0),
2756 SND_SOC_DAPM_SUPPLY("adc stereo2 filter", RT5677_PWR_DIG2,
2757 RT5677_PWR_ADC_S2F_BIT, 0, NULL, 0),
2758 SND_SOC_DAPM_SUPPLY("adc stereo3 filter", RT5677_PWR_DIG2,
2759 RT5677_PWR_ADC_S3F_BIT, 0, NULL, 0),
2760 SND_SOC_DAPM_SUPPLY("adc stereo4 filter", RT5677_PWR_DIG2,
2761 RT5677_PWR_ADC_S4F_BIT, 0, NULL, 0),
2762 SND_SOC_DAPM_MIXER("Sto1 ADC MIXL", SND_SOC_NOPM, 0, 0,
2763 rt5677_sto1_adc_l_mix, ARRAY_SIZE(rt5677_sto1_adc_l_mix)),
2764 SND_SOC_DAPM_MIXER("Sto1 ADC MIXR", SND_SOC_NOPM, 0, 0,
2765 rt5677_sto1_adc_r_mix, ARRAY_SIZE(rt5677_sto1_adc_r_mix)),
2766 SND_SOC_DAPM_MIXER("Sto2 ADC MIXL", SND_SOC_NOPM, 0, 0,
2767 rt5677_sto2_adc_l_mix, ARRAY_SIZE(rt5677_sto2_adc_l_mix)),
2768 SND_SOC_DAPM_MIXER("Sto2 ADC MIXR", SND_SOC_NOPM, 0, 0,
2769 rt5677_sto2_adc_r_mix, ARRAY_SIZE(rt5677_sto2_adc_r_mix)),
2770 SND_SOC_DAPM_MIXER("Sto3 ADC MIXL", SND_SOC_NOPM, 0, 0,
2771 rt5677_sto3_adc_l_mix, ARRAY_SIZE(rt5677_sto3_adc_l_mix)),
2772 SND_SOC_DAPM_MIXER("Sto3 ADC MIXR", SND_SOC_NOPM, 0, 0,
2773 rt5677_sto3_adc_r_mix, ARRAY_SIZE(rt5677_sto3_adc_r_mix)),
2774 SND_SOC_DAPM_MIXER("Sto4 ADC MIXL", SND_SOC_NOPM, 0, 0,
2775 rt5677_sto4_adc_l_mix, ARRAY_SIZE(rt5677_sto4_adc_l_mix)),
2776 SND_SOC_DAPM_MIXER("Sto4 ADC MIXR", SND_SOC_NOPM, 0, 0,
2777 rt5677_sto4_adc_r_mix, ARRAY_SIZE(rt5677_sto4_adc_r_mix)),
2778 SND_SOC_DAPM_SUPPLY("adc mono left filter", RT5677_PWR_DIG2,
2779 RT5677_PWR_ADC_MF_L_BIT, 0, NULL, 0),
2780 SND_SOC_DAPM_MIXER("Mono ADC MIXL", SND_SOC_NOPM, 0, 0,
2781 rt5677_mono_adc_l_mix, ARRAY_SIZE(rt5677_mono_adc_l_mix)),
2782 SND_SOC_DAPM_SUPPLY("adc mono right filter", RT5677_PWR_DIG2,
2783 RT5677_PWR_ADC_MF_R_BIT, 0, NULL, 0),
2784 SND_SOC_DAPM_MIXER("Mono ADC MIXR", SND_SOC_NOPM, 0, 0,
2785 rt5677_mono_adc_r_mix, ARRAY_SIZE(rt5677_mono_adc_r_mix)),
2788 SND_SOC_DAPM_PGA("Stereo1 ADC MIXL", SND_SOC_NOPM, 0, 0, NULL, 0),
2789 SND_SOC_DAPM_PGA("Stereo1 ADC MIXR", SND_SOC_NOPM, 0, 0, NULL, 0),
2790 SND_SOC_DAPM_PGA("Stereo1 ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
2791 SND_SOC_DAPM_PGA("Stereo2 ADC MIXL", SND_SOC_NOPM, 0, 0, NULL, 0),
2792 SND_SOC_DAPM_PGA("Stereo2 ADC MIXR", SND_SOC_NOPM, 0, 0, NULL, 0),
2793 SND_SOC_DAPM_PGA("Stereo2 ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
2794 SND_SOC_DAPM_PGA("Stereo3 ADC MIXL", SND_SOC_NOPM, 0, 0, NULL, 0),
2795 SND_SOC_DAPM_PGA("Stereo3 ADC MIXR", SND_SOC_NOPM, 0, 0, NULL, 0),
2796 SND_SOC_DAPM_PGA("Stereo3 ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
2797 SND_SOC_DAPM_PGA("Stereo4 ADC MIXL", SND_SOC_NOPM, 0, 0, NULL, 0),
2798 SND_SOC_DAPM_PGA("Stereo4 ADC MIXR", SND_SOC_NOPM, 0, 0, NULL, 0),
2799 SND_SOC_DAPM_PGA("Stereo4 ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
2800 SND_SOC_DAPM_PGA("Sto2 ADC LR MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
2801 SND_SOC_DAPM_PGA("Mono ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
2802 SND_SOC_DAPM_PGA("IF1 ADC", SND_SOC_NOPM, 0, 0, NULL, 0),
2803 SND_SOC_DAPM_PGA("IF2 ADC", SND_SOC_NOPM, 0, 0, NULL, 0),
2806 SND_SOC_DAPM_MUX("IB9 Mux", SND_SOC_NOPM, 0, 0,
2807 &rt5677_ib9_src_mux),
2808 SND_SOC_DAPM_MUX("IB8 Mux", SND_SOC_NOPM, 0, 0,
2809 &rt5677_ib8_src_mux),
2810 SND_SOC_DAPM_MUX("IB7 Mux", SND_SOC_NOPM, 0, 0,
2811 &rt5677_ib7_src_mux),
2812 SND_SOC_DAPM_MUX("IB6 Mux", SND_SOC_NOPM, 0, 0,
2813 &rt5677_ib6_src_mux),
2814 SND_SOC_DAPM_MUX("IB45 Mux", SND_SOC_NOPM, 0, 0,
2815 &rt5677_ib45_src_mux),
2816 SND_SOC_DAPM_MUX("IB23 Mux", SND_SOC_NOPM, 0, 0,
2817 &rt5677_ib23_src_mux),
2818 SND_SOC_DAPM_MUX("IB01 Mux", SND_SOC_NOPM, 0, 0,
2819 &rt5677_ib01_src_mux),
2820 SND_SOC_DAPM_MUX("IB45 Bypass Mux", SND_SOC_NOPM, 0, 0,
2821 &rt5677_ib45_bypass_src_mux),
2822 SND_SOC_DAPM_MUX("IB23 Bypass Mux", SND_SOC_NOPM, 0, 0,
2823 &rt5677_ib23_bypass_src_mux),
2824 SND_SOC_DAPM_MUX("IB01 Bypass Mux", SND_SOC_NOPM, 0, 0,
2825 &rt5677_ib01_bypass_src_mux),
2826 SND_SOC_DAPM_MUX("OB23 Bypass Mux", SND_SOC_NOPM, 0, 0,
2827 &rt5677_ob23_bypass_src_mux),
2828 SND_SOC_DAPM_MUX("OB01 Bypass Mux", SND_SOC_NOPM, 0, 0,
2829 &rt5677_ob01_bypass_src_mux),
2831 SND_SOC_DAPM_PGA("OB45", SND_SOC_NOPM, 0, 0, NULL, 0),
2832 SND_SOC_DAPM_PGA("OB67", SND_SOC_NOPM, 0, 0, NULL, 0),
2834 SND_SOC_DAPM_PGA("OutBound2", SND_SOC_NOPM, 0, 0, NULL, 0),
2835 SND_SOC_DAPM_PGA("OutBound3", SND_SOC_NOPM, 0, 0, NULL, 0),
2836 SND_SOC_DAPM_PGA("OutBound4", SND_SOC_NOPM, 0, 0, NULL, 0),
2837 SND_SOC_DAPM_PGA("OutBound5", SND_SOC_NOPM, 0, 0, NULL, 0),
2838 SND_SOC_DAPM_PGA("OutBound6", SND_SOC_NOPM, 0, 0, NULL, 0),
2839 SND_SOC_DAPM_PGA("OutBound7", SND_SOC_NOPM, 0, 0, NULL, 0),
2841 /* Digital Interface */
2842 SND_SOC_DAPM_SUPPLY("I2S1", RT5677_PWR_DIG1,
2843 RT5677_PWR_I2S1_BIT, 0, NULL, 0),
2844 SND_SOC_DAPM_PGA("IF1 DAC0", SND_SOC_NOPM, 0, 0, NULL, 0),
2845 SND_SOC_DAPM_PGA("IF1 DAC1", SND_SOC_NOPM, 0, 0, NULL, 0),
2846 SND_SOC_DAPM_PGA("IF1 DAC2", SND_SOC_NOPM, 0, 0, NULL, 0),
2847 SND_SOC_DAPM_PGA("IF1 DAC3", SND_SOC_NOPM, 0, 0, NULL, 0),
2848 SND_SOC_DAPM_PGA("IF1 DAC4", SND_SOC_NOPM, 0, 0, NULL, 0),
2849 SND_SOC_DAPM_PGA("IF1 DAC5", SND_SOC_NOPM, 0, 0, NULL, 0),
2850 SND_SOC_DAPM_PGA("IF1 DAC6", SND_SOC_NOPM, 0, 0, NULL, 0),
2851 SND_SOC_DAPM_PGA("IF1 DAC7", SND_SOC_NOPM, 0, 0, NULL, 0),
2852 SND_SOC_DAPM_PGA("IF1 DAC01", SND_SOC_NOPM, 0, 0, NULL, 0),
2853 SND_SOC_DAPM_PGA("IF1 DAC23", SND_SOC_NOPM, 0, 0, NULL, 0),
2854 SND_SOC_DAPM_PGA("IF1 DAC45", SND_SOC_NOPM, 0, 0, NULL, 0),
2855 SND_SOC_DAPM_PGA("IF1 DAC67", SND_SOC_NOPM, 0, 0, NULL, 0),
2856 SND_SOC_DAPM_PGA("IF1 ADC1", SND_SOC_NOPM, 0, 0, NULL, 0),
2857 SND_SOC_DAPM_PGA("IF1 ADC2", SND_SOC_NOPM, 0, 0, NULL, 0),
2858 SND_SOC_DAPM_PGA("IF1 ADC3", SND_SOC_NOPM, 0, 0, NULL, 0),
2859 SND_SOC_DAPM_PGA("IF1 ADC4", SND_SOC_NOPM, 0, 0, NULL, 0),
2861 SND_SOC_DAPM_SUPPLY("I2S2", RT5677_PWR_DIG1,
2862 RT5677_PWR_I2S2_BIT, 0, NULL, 0),
2863 SND_SOC_DAPM_PGA("IF2 DAC0", SND_SOC_NOPM, 0, 0, NULL, 0),
2864 SND_SOC_DAPM_PGA("IF2 DAC1", SND_SOC_NOPM, 0, 0, NULL, 0),
2865 SND_SOC_DAPM_PGA("IF2 DAC2", SND_SOC_NOPM, 0, 0, NULL, 0),
2866 SND_SOC_DAPM_PGA("IF2 DAC3", SND_SOC_NOPM, 0, 0, NULL, 0),
2867 SND_SOC_DAPM_PGA("IF2 DAC4", SND_SOC_NOPM, 0, 0, NULL, 0),
2868 SND_SOC_DAPM_PGA("IF2 DAC5", SND_SOC_NOPM, 0, 0, NULL, 0),
2869 SND_SOC_DAPM_PGA("IF2 DAC6", SND_SOC_NOPM, 0, 0, NULL, 0),
2870 SND_SOC_DAPM_PGA("IF2 DAC7", SND_SOC_NOPM, 0, 0, NULL, 0),
2871 SND_SOC_DAPM_PGA("IF2 DAC01", SND_SOC_NOPM, 0, 0, NULL, 0),
2872 SND_SOC_DAPM_PGA("IF2 DAC23", SND_SOC_NOPM, 0, 0, NULL, 0),
2873 SND_SOC_DAPM_PGA("IF2 DAC45", SND_SOC_NOPM, 0, 0, NULL, 0),
2874 SND_SOC_DAPM_PGA("IF2 DAC67", SND_SOC_NOPM, 0, 0, NULL, 0),
2875 SND_SOC_DAPM_PGA("IF2 ADC1", SND_SOC_NOPM, 0, 0, NULL, 0),
2876 SND_SOC_DAPM_PGA("IF2 ADC2", SND_SOC_NOPM, 0, 0, NULL, 0),
2877 SND_SOC_DAPM_PGA("IF2 ADC3", SND_SOC_NOPM, 0, 0, NULL, 0),
2878 SND_SOC_DAPM_PGA("IF2 ADC4", SND_SOC_NOPM, 0, 0, NULL, 0),
2880 SND_SOC_DAPM_SUPPLY("I2S3", RT5677_PWR_DIG1,
2881 RT5677_PWR_I2S3_BIT, 0, NULL, 0),
2882 SND_SOC_DAPM_PGA("IF3 DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
2883 SND_SOC_DAPM_PGA("IF3 DAC L", SND_SOC_NOPM, 0, 0, NULL, 0),
2884 SND_SOC_DAPM_PGA("IF3 DAC R", SND_SOC_NOPM, 0, 0, NULL, 0),
2885 SND_SOC_DAPM_PGA("IF3 ADC", SND_SOC_NOPM, 0, 0, NULL, 0),
2886 SND_SOC_DAPM_PGA("IF3 ADC L", SND_SOC_NOPM, 0, 0, NULL, 0),
2887 SND_SOC_DAPM_PGA("IF3 ADC R", SND_SOC_NOPM, 0, 0, NULL, 0),
2889 SND_SOC_DAPM_SUPPLY("I2S4", RT5677_PWR_DIG1,
2890 RT5677_PWR_I2S4_BIT, 0, NULL, 0),
2891 SND_SOC_DAPM_PGA("IF4 DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
2892 SND_SOC_DAPM_PGA("IF4 DAC L", SND_SOC_NOPM, 0, 0, NULL, 0),
2893 SND_SOC_DAPM_PGA("IF4 DAC R", SND_SOC_NOPM, 0, 0, NULL, 0),
2894 SND_SOC_DAPM_PGA("IF4 ADC", SND_SOC_NOPM, 0, 0, NULL, 0),
2895 SND_SOC_DAPM_PGA("IF4 ADC L", SND_SOC_NOPM, 0, 0, NULL, 0),
2896 SND_SOC_DAPM_PGA("IF4 ADC R", SND_SOC_NOPM, 0, 0, NULL, 0),
2898 SND_SOC_DAPM_SUPPLY("SLB", RT5677_PWR_DIG1,
2899 RT5677_PWR_SLB_BIT, 0, NULL, 0),
2900 SND_SOC_DAPM_PGA("SLB DAC0", SND_SOC_NOPM, 0, 0, NULL, 0),
2901 SND_SOC_DAPM_PGA("SLB DAC1", SND_SOC_NOPM, 0, 0, NULL, 0),
2902 SND_SOC_DAPM_PGA("SLB DAC2", SND_SOC_NOPM, 0, 0, NULL, 0),
2903 SND_SOC_DAPM_PGA("SLB DAC3", SND_SOC_NOPM, 0, 0, NULL, 0),
2904 SND_SOC_DAPM_PGA("SLB DAC4", SND_SOC_NOPM, 0, 0, NULL, 0),
2905 SND_SOC_DAPM_PGA("SLB DAC5", SND_SOC_NOPM, 0, 0, NULL, 0),
2906 SND_SOC_DAPM_PGA("SLB DAC6", SND_SOC_NOPM, 0, 0, NULL, 0),
2907 SND_SOC_DAPM_PGA("SLB DAC7", SND_SOC_NOPM, 0, 0, NULL, 0),
2908 SND_SOC_DAPM_PGA("SLB DAC01", SND_SOC_NOPM, 0, 0, NULL, 0),
2909 SND_SOC_DAPM_PGA("SLB DAC23", SND_SOC_NOPM, 0, 0, NULL, 0),
2910 SND_SOC_DAPM_PGA("SLB DAC45", SND_SOC_NOPM, 0, 0, NULL, 0),
2911 SND_SOC_DAPM_PGA("SLB DAC67", SND_SOC_NOPM, 0, 0, NULL, 0),
2912 SND_SOC_DAPM_PGA("SLB ADC1", SND_SOC_NOPM, 0, 0, NULL, 0),
2913 SND_SOC_DAPM_PGA("SLB ADC2", SND_SOC_NOPM, 0, 0, NULL, 0),
2914 SND_SOC_DAPM_PGA("SLB ADC3", SND_SOC_NOPM, 0, 0, NULL, 0),
2915 SND_SOC_DAPM_PGA("SLB ADC4", SND_SOC_NOPM, 0, 0, NULL, 0),
2917 /* Digital Interface Select */
2918 SND_SOC_DAPM_MUX("IF1 ADC1 Mux", SND_SOC_NOPM, 0, 0,
2919 &rt5677_if1_adc1_mux),
2920 SND_SOC_DAPM_MUX("IF1 ADC2 Mux", SND_SOC_NOPM, 0, 0,
2921 &rt5677_if1_adc2_mux),
2922 SND_SOC_DAPM_MUX("IF1 ADC3 Mux", SND_SOC_NOPM, 0, 0,
2923 &rt5677_if1_adc3_mux),
2924 SND_SOC_DAPM_MUX("IF1 ADC4 Mux", SND_SOC_NOPM, 0, 0,
2925 &rt5677_if1_adc4_mux),
2926 SND_SOC_DAPM_MUX("IF1 ADC1 Swap Mux", SND_SOC_NOPM, 0, 0,
2927 &rt5677_if1_adc1_swap_mux),
2928 SND_SOC_DAPM_MUX("IF1 ADC2 Swap Mux", SND_SOC_NOPM, 0, 0,
2929 &rt5677_if1_adc2_swap_mux),
2930 SND_SOC_DAPM_MUX("IF1 ADC3 Swap Mux", SND_SOC_NOPM, 0, 0,
2931 &rt5677_if1_adc3_swap_mux),
2932 SND_SOC_DAPM_MUX("IF1 ADC4 Swap Mux", SND_SOC_NOPM, 0, 0,
2933 &rt5677_if1_adc4_swap_mux),
2934 SND_SOC_DAPM_MUX_E("IF1 ADC TDM Swap Mux", SND_SOC_NOPM, 0, 0,
2935 &rt5677_if1_adc_tdm_swap_mux, rt5677_if1_adc_tdm_event,
2936 SND_SOC_DAPM_PRE_PMU),
2937 SND_SOC_DAPM_MUX("IF2 ADC1 Mux", SND_SOC_NOPM, 0, 0,
2938 &rt5677_if2_adc1_mux),
2939 SND_SOC_DAPM_MUX("IF2 ADC2 Mux", SND_SOC_NOPM, 0, 0,
2940 &rt5677_if2_adc2_mux),
2941 SND_SOC_DAPM_MUX("IF2 ADC3 Mux", SND_SOC_NOPM, 0, 0,
2942 &rt5677_if2_adc3_mux),
2943 SND_SOC_DAPM_MUX("IF2 ADC4 Mux", SND_SOC_NOPM, 0, 0,
2944 &rt5677_if2_adc4_mux),
2945 SND_SOC_DAPM_MUX("IF2 ADC1 Swap Mux", SND_SOC_NOPM, 0, 0,
2946 &rt5677_if2_adc1_swap_mux),
2947 SND_SOC_DAPM_MUX("IF2 ADC2 Swap Mux", SND_SOC_NOPM, 0, 0,
2948 &rt5677_if2_adc2_swap_mux),
2949 SND_SOC_DAPM_MUX("IF2 ADC3 Swap Mux", SND_SOC_NOPM, 0, 0,
2950 &rt5677_if2_adc3_swap_mux),
2951 SND_SOC_DAPM_MUX("IF2 ADC4 Swap Mux", SND_SOC_NOPM, 0, 0,
2952 &rt5677_if2_adc4_swap_mux),
2953 SND_SOC_DAPM_MUX_E("IF2 ADC TDM Swap Mux", SND_SOC_NOPM, 0, 0,
2954 &rt5677_if2_adc_tdm_swap_mux, rt5677_if2_adc_tdm_event,
2955 SND_SOC_DAPM_PRE_PMU),
2956 SND_SOC_DAPM_MUX("IF3 ADC Mux", SND_SOC_NOPM, 0, 0,
2957 &rt5677_if3_adc_mux),
2958 SND_SOC_DAPM_MUX("IF4 ADC Mux", SND_SOC_NOPM, 0, 0,
2959 &rt5677_if4_adc_mux),
2960 SND_SOC_DAPM_MUX("SLB ADC1 Mux", SND_SOC_NOPM, 0, 0,
2961 &rt5677_slb_adc1_mux),
2962 SND_SOC_DAPM_MUX("SLB ADC2 Mux", SND_SOC_NOPM, 0, 0,
2963 &rt5677_slb_adc2_mux),
2964 SND_SOC_DAPM_MUX("SLB ADC3 Mux", SND_SOC_NOPM, 0, 0,
2965 &rt5677_slb_adc3_mux),
2966 SND_SOC_DAPM_MUX("SLB ADC4 Mux", SND_SOC_NOPM, 0, 0,
2967 &rt5677_slb_adc4_mux),
2969 SND_SOC_DAPM_MUX("IF1 DAC0 Mux", SND_SOC_NOPM, 0, 0,
2970 &rt5677_if1_dac0_tdm_sel_mux),
2971 SND_SOC_DAPM_MUX("IF1 DAC1 Mux", SND_SOC_NOPM, 0, 0,
2972 &rt5677_if1_dac1_tdm_sel_mux),
2973 SND_SOC_DAPM_MUX("IF1 DAC2 Mux", SND_SOC_NOPM, 0, 0,
2974 &rt5677_if1_dac2_tdm_sel_mux),
2975 SND_SOC_DAPM_MUX("IF1 DAC3 Mux", SND_SOC_NOPM, 0, 0,
2976 &rt5677_if1_dac3_tdm_sel_mux),
2977 SND_SOC_DAPM_MUX("IF1 DAC4 Mux", SND_SOC_NOPM, 0, 0,
2978 &rt5677_if1_dac4_tdm_sel_mux),
2979 SND_SOC_DAPM_MUX("IF1 DAC5 Mux", SND_SOC_NOPM, 0, 0,
2980 &rt5677_if1_dac5_tdm_sel_mux),
2981 SND_SOC_DAPM_MUX("IF1 DAC6 Mux", SND_SOC_NOPM, 0, 0,
2982 &rt5677_if1_dac6_tdm_sel_mux),
2983 SND_SOC_DAPM_MUX("IF1 DAC7 Mux", SND_SOC_NOPM, 0, 0,
2984 &rt5677_if1_dac7_tdm_sel_mux),
2986 SND_SOC_DAPM_MUX("IF2 DAC0 Mux", SND_SOC_NOPM, 0, 0,
2987 &rt5677_if2_dac0_tdm_sel_mux),
2988 SND_SOC_DAPM_MUX("IF2 DAC1 Mux", SND_SOC_NOPM, 0, 0,
2989 &rt5677_if2_dac1_tdm_sel_mux),
2990 SND_SOC_DAPM_MUX("IF2 DAC2 Mux", SND_SOC_NOPM, 0, 0,
2991 &rt5677_if2_dac2_tdm_sel_mux),
2992 SND_SOC_DAPM_MUX("IF2 DAC3 Mux", SND_SOC_NOPM, 0, 0,
2993 &rt5677_if2_dac3_tdm_sel_mux),
2994 SND_SOC_DAPM_MUX("IF2 DAC4 Mux", SND_SOC_NOPM, 0, 0,
2995 &rt5677_if2_dac4_tdm_sel_mux),
2996 SND_SOC_DAPM_MUX("IF2 DAC5 Mux", SND_SOC_NOPM, 0, 0,
2997 &rt5677_if2_dac5_tdm_sel_mux),
2998 SND_SOC_DAPM_MUX("IF2 DAC6 Mux", SND_SOC_NOPM, 0, 0,
2999 &rt5677_if2_dac6_tdm_sel_mux),
3000 SND_SOC_DAPM_MUX("IF2 DAC7 Mux", SND_SOC_NOPM, 0, 0,
3001 &rt5677_if2_dac7_tdm_sel_mux),
3003 /* Audio Interface */
3004 SND_SOC_DAPM_AIF_IN("AIF1RX", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
3005 SND_SOC_DAPM_AIF_OUT("AIF1TX", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
3006 SND_SOC_DAPM_AIF_IN("AIF2RX", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
3007 SND_SOC_DAPM_AIF_OUT("AIF2TX", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
3008 SND_SOC_DAPM_AIF_IN("AIF3RX", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
3009 SND_SOC_DAPM_AIF_OUT("AIF3TX", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
3010 SND_SOC_DAPM_AIF_IN("AIF4RX", "AIF4 Playback", 0, SND_SOC_NOPM, 0, 0),
3011 SND_SOC_DAPM_AIF_OUT("AIF4TX", "AIF4 Capture", 0, SND_SOC_NOPM, 0, 0),
3012 SND_SOC_DAPM_AIF_IN("SLBRX", "SLIMBus Playback", 0, SND_SOC_NOPM, 0, 0),
3013 SND_SOC_DAPM_AIF_OUT("SLBTX", "SLIMBus Capture", 0, SND_SOC_NOPM, 0, 0),
3016 SND_SOC_DAPM_MUX("Sidetone Mux", SND_SOC_NOPM, 0, 0,
3017 &rt5677_sidetone_mux),
3018 SND_SOC_DAPM_SUPPLY("Sidetone Power", RT5677_SIDETONE_CTRL,
3019 RT5677_ST_EN_SFT, 0, NULL, 0),
3022 SND_SOC_DAPM_MUX("VAD ADC Mux", SND_SOC_NOPM, 0, 0,
3023 &rt5677_vad_src_mux),
3026 SND_SOC_DAPM_PGA("Tensilica DSP", SND_SOC_NOPM, 0, 0, NULL, 0),
3027 SND_SOC_DAPM_MIXER("OB01 MIX", SND_SOC_NOPM, 0, 0,
3028 rt5677_ob_01_mix, ARRAY_SIZE(rt5677_ob_01_mix)),
3029 SND_SOC_DAPM_MIXER("OB23 MIX", SND_SOC_NOPM, 0, 0,
3030 rt5677_ob_23_mix, ARRAY_SIZE(rt5677_ob_23_mix)),
3031 SND_SOC_DAPM_MIXER("OB4 MIX", SND_SOC_NOPM, 0, 0,
3032 rt5677_ob_4_mix, ARRAY_SIZE(rt5677_ob_4_mix)),
3033 SND_SOC_DAPM_MIXER("OB5 MIX", SND_SOC_NOPM, 0, 0,
3034 rt5677_ob_5_mix, ARRAY_SIZE(rt5677_ob_5_mix)),
3035 SND_SOC_DAPM_MIXER("OB6 MIX", SND_SOC_NOPM, 0, 0,
3036 rt5677_ob_6_mix, ARRAY_SIZE(rt5677_ob_6_mix)),
3037 SND_SOC_DAPM_MIXER("OB7 MIX", SND_SOC_NOPM, 0, 0,
3038 rt5677_ob_7_mix, ARRAY_SIZE(rt5677_ob_7_mix)),
3041 /* DAC mixer before sound effect */
3042 SND_SOC_DAPM_MIXER("DAC1 MIXL", SND_SOC_NOPM, 0, 0,
3043 rt5677_dac_l_mix, ARRAY_SIZE(rt5677_dac_l_mix)),
3044 SND_SOC_DAPM_MIXER("DAC1 MIXR", SND_SOC_NOPM, 0, 0,
3045 rt5677_dac_r_mix, ARRAY_SIZE(rt5677_dac_r_mix)),
3046 SND_SOC_DAPM_PGA("DAC1 FS", SND_SOC_NOPM, 0, 0, NULL, 0),
3049 SND_SOC_DAPM_MUX("DAC1 Mux", SND_SOC_NOPM, 0, 0,
3051 SND_SOC_DAPM_MUX("ADDA1 Mux", SND_SOC_NOPM, 0, 0,
3053 SND_SOC_DAPM_MUX("DAC12 SRC Mux", SND_SOC_NOPM, 0, 0,
3055 SND_SOC_DAPM_MUX("DAC3 SRC Mux", SND_SOC_NOPM, 0, 0,
3058 /* DAC2 channel Mux */
3059 SND_SOC_DAPM_MUX("DAC2 L Mux", SND_SOC_NOPM, 0, 0,
3060 &rt5677_dac2_l_mux),
3061 SND_SOC_DAPM_MUX("DAC2 R Mux", SND_SOC_NOPM, 0, 0,
3062 &rt5677_dac2_r_mux),
3064 /* DAC3 channel Mux */
3065 SND_SOC_DAPM_MUX("DAC3 L Mux", SND_SOC_NOPM, 0, 0,
3066 &rt5677_dac3_l_mux),
3067 SND_SOC_DAPM_MUX("DAC3 R Mux", SND_SOC_NOPM, 0, 0,
3068 &rt5677_dac3_r_mux),
3070 /* DAC4 channel Mux */
3071 SND_SOC_DAPM_MUX("DAC4 L Mux", SND_SOC_NOPM, 0, 0,
3072 &rt5677_dac4_l_mux),
3073 SND_SOC_DAPM_MUX("DAC4 R Mux", SND_SOC_NOPM, 0, 0,
3074 &rt5677_dac4_r_mux),
3077 SND_SOC_DAPM_SUPPLY("dac stereo1 filter", RT5677_PWR_DIG2,
3078 RT5677_PWR_DAC_S1F_BIT, 0, rt5677_filter_power_event,
3079 SND_SOC_DAPM_POST_PMU),
3080 SND_SOC_DAPM_SUPPLY("dac mono2 left filter", RT5677_PWR_DIG2,
3081 RT5677_PWR_DAC_M2F_L_BIT, 0, rt5677_filter_power_event,
3082 SND_SOC_DAPM_POST_PMU),
3083 SND_SOC_DAPM_SUPPLY("dac mono2 right filter", RT5677_PWR_DIG2,
3084 RT5677_PWR_DAC_M2F_R_BIT, 0, rt5677_filter_power_event,
3085 SND_SOC_DAPM_POST_PMU),
3086 SND_SOC_DAPM_SUPPLY("dac mono3 left filter", RT5677_PWR_DIG2,
3087 RT5677_PWR_DAC_M3F_L_BIT, 0, rt5677_filter_power_event,
3088 SND_SOC_DAPM_POST_PMU),
3089 SND_SOC_DAPM_SUPPLY("dac mono3 right filter", RT5677_PWR_DIG2,
3090 RT5677_PWR_DAC_M3F_R_BIT, 0, rt5677_filter_power_event,
3091 SND_SOC_DAPM_POST_PMU),
3092 SND_SOC_DAPM_SUPPLY("dac mono4 left filter", RT5677_PWR_DIG2,
3093 RT5677_PWR_DAC_M4F_L_BIT, 0, rt5677_filter_power_event,
3094 SND_SOC_DAPM_POST_PMU),
3095 SND_SOC_DAPM_SUPPLY("dac mono4 right filter", RT5677_PWR_DIG2,
3096 RT5677_PWR_DAC_M4F_R_BIT, 0, rt5677_filter_power_event,
3097 SND_SOC_DAPM_POST_PMU),
3099 SND_SOC_DAPM_MIXER("Stereo DAC MIXL", SND_SOC_NOPM, 0, 0,
3100 rt5677_sto1_dac_l_mix, ARRAY_SIZE(rt5677_sto1_dac_l_mix)),
3101 SND_SOC_DAPM_MIXER("Stereo DAC MIXR", SND_SOC_NOPM, 0, 0,
3102 rt5677_sto1_dac_r_mix, ARRAY_SIZE(rt5677_sto1_dac_r_mix)),
3103 SND_SOC_DAPM_MIXER("Mono DAC MIXL", SND_SOC_NOPM, 0, 0,
3104 rt5677_mono_dac_l_mix, ARRAY_SIZE(rt5677_mono_dac_l_mix)),
3105 SND_SOC_DAPM_MIXER("Mono DAC MIXR", SND_SOC_NOPM, 0, 0,
3106 rt5677_mono_dac_r_mix, ARRAY_SIZE(rt5677_mono_dac_r_mix)),
3107 SND_SOC_DAPM_MIXER("DD1 MIXL", SND_SOC_NOPM, 0, 0,
3108 rt5677_dd1_l_mix, ARRAY_SIZE(rt5677_dd1_l_mix)),
3109 SND_SOC_DAPM_MIXER("DD1 MIXR", SND_SOC_NOPM, 0, 0,
3110 rt5677_dd1_r_mix, ARRAY_SIZE(rt5677_dd1_r_mix)),
3111 SND_SOC_DAPM_MIXER("DD2 MIXL", SND_SOC_NOPM, 0, 0,
3112 rt5677_dd2_l_mix, ARRAY_SIZE(rt5677_dd2_l_mix)),
3113 SND_SOC_DAPM_MIXER("DD2 MIXR", SND_SOC_NOPM, 0, 0,
3114 rt5677_dd2_r_mix, ARRAY_SIZE(rt5677_dd2_r_mix)),
3115 SND_SOC_DAPM_PGA("Stereo DAC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
3116 SND_SOC_DAPM_PGA("Mono DAC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
3117 SND_SOC_DAPM_PGA("DD1 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
3118 SND_SOC_DAPM_PGA("DD2 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
3121 SND_SOC_DAPM_DAC("DAC 1", NULL, RT5677_PWR_DIG1,
3122 RT5677_PWR_DAC1_BIT, 0),
3123 SND_SOC_DAPM_DAC("DAC 2", NULL, RT5677_PWR_DIG1,
3124 RT5677_PWR_DAC2_BIT, 0),
3125 SND_SOC_DAPM_DAC("DAC 3", NULL, RT5677_PWR_DIG1,
3126 RT5677_PWR_DAC3_BIT, 0),
3129 SND_SOC_DAPM_SUPPLY("PDM1 Power", RT5677_PWR_DIG2,
3130 RT5677_PWR_PDM1_BIT, 0, NULL, 0),
3131 SND_SOC_DAPM_SUPPLY("PDM2 Power", RT5677_PWR_DIG2,
3132 RT5677_PWR_PDM2_BIT, 0, NULL, 0),
3134 SND_SOC_DAPM_MUX("PDM1 L Mux", RT5677_PDM_OUT_CTRL, RT5677_M_PDM1_L_SFT,
3135 1, &rt5677_pdm1_l_mux),
3136 SND_SOC_DAPM_MUX("PDM1 R Mux", RT5677_PDM_OUT_CTRL, RT5677_M_PDM1_R_SFT,
3137 1, &rt5677_pdm1_r_mux),
3138 SND_SOC_DAPM_MUX("PDM2 L Mux", RT5677_PDM_OUT_CTRL, RT5677_M_PDM2_L_SFT,
3139 1, &rt5677_pdm2_l_mux),
3140 SND_SOC_DAPM_MUX("PDM2 R Mux", RT5677_PDM_OUT_CTRL, RT5677_M_PDM2_R_SFT,
3141 1, &rt5677_pdm2_r_mux),
3143 SND_SOC_DAPM_PGA_S("LOUT1 amp", 0, RT5677_PWR_ANLG1, RT5677_PWR_LO1_BIT,
3145 SND_SOC_DAPM_PGA_S("LOUT2 amp", 0, RT5677_PWR_ANLG1, RT5677_PWR_LO2_BIT,
3147 SND_SOC_DAPM_PGA_S("LOUT3 amp", 0, RT5677_PWR_ANLG1, RT5677_PWR_LO3_BIT,
3150 SND_SOC_DAPM_PGA_S("LOUT1 vref", 1, SND_SOC_NOPM, 0, 0,
3151 rt5677_vref_event, SND_SOC_DAPM_POST_PMU),
3152 SND_SOC_DAPM_PGA_S("LOUT2 vref", 1, SND_SOC_NOPM, 0, 0,
3153 rt5677_vref_event, SND_SOC_DAPM_POST_PMU),
3154 SND_SOC_DAPM_PGA_S("LOUT3 vref", 1, SND_SOC_NOPM, 0, 0,
3155 rt5677_vref_event, SND_SOC_DAPM_POST_PMU),
3158 SND_SOC_DAPM_OUTPUT("LOUT1"),
3159 SND_SOC_DAPM_OUTPUT("LOUT2"),
3160 SND_SOC_DAPM_OUTPUT("LOUT3"),
3161 SND_SOC_DAPM_OUTPUT("PDM1L"),
3162 SND_SOC_DAPM_OUTPUT("PDM1R"),
3163 SND_SOC_DAPM_OUTPUT("PDM2L"),
3164 SND_SOC_DAPM_OUTPUT("PDM2R"),
3166 SND_SOC_DAPM_POST("vref", rt5677_vref_event),
3169 static const struct snd_soc_dapm_route rt5677_dapm_routes[] = {
3170 { "Stereo1 DMIC Mux", NULL, "DMIC STO1 ASRC", rt5677_dmic_use_asrc },
3171 { "Stereo2 DMIC Mux", NULL, "DMIC STO2 ASRC", rt5677_dmic_use_asrc },
3172 { "Stereo3 DMIC Mux", NULL, "DMIC STO3 ASRC", rt5677_dmic_use_asrc },
3173 { "Stereo4 DMIC Mux", NULL, "DMIC STO4 ASRC", rt5677_dmic_use_asrc },
3174 { "Mono DMIC L Mux", NULL, "DMIC MONO L ASRC", rt5677_dmic_use_asrc },
3175 { "Mono DMIC R Mux", NULL, "DMIC MONO R ASRC", rt5677_dmic_use_asrc },
3176 { "I2S1", NULL, "I2S1 ASRC", can_use_asrc},
3177 { "I2S2", NULL, "I2S2 ASRC", can_use_asrc},
3178 { "I2S3", NULL, "I2S3 ASRC", can_use_asrc},
3179 { "I2S4", NULL, "I2S4 ASRC", can_use_asrc},
3181 { "dac stereo1 filter", NULL, "DAC STO ASRC", is_using_asrc },
3182 { "dac mono2 left filter", NULL, "DAC MONO2 L ASRC", is_using_asrc },
3183 { "dac mono2 right filter", NULL, "DAC MONO2 R ASRC", is_using_asrc },
3184 { "dac mono3 left filter", NULL, "DAC MONO3 L ASRC", is_using_asrc },
3185 { "dac mono3 right filter", NULL, "DAC MONO3 R ASRC", is_using_asrc },
3186 { "dac mono4 left filter", NULL, "DAC MONO4 L ASRC", is_using_asrc },
3187 { "dac mono4 right filter", NULL, "DAC MONO4 R ASRC", is_using_asrc },
3188 { "adc stereo1 filter", NULL, "ADC STO1 ASRC", is_using_asrc },
3189 { "adc stereo2 filter", NULL, "ADC STO2 ASRC", is_using_asrc },
3190 { "adc stereo3 filter", NULL, "ADC STO3 ASRC", is_using_asrc },
3191 { "adc stereo4 filter", NULL, "ADC STO4 ASRC", is_using_asrc },
3192 { "adc mono left filter", NULL, "ADC MONO L ASRC", is_using_asrc },
3193 { "adc mono right filter", NULL, "ADC MONO R ASRC", is_using_asrc },
3195 { "DMIC1", NULL, "DMIC L1" },
3196 { "DMIC1", NULL, "DMIC R1" },
3197 { "DMIC2", NULL, "DMIC L2" },
3198 { "DMIC2", NULL, "DMIC R2" },
3199 { "DMIC3", NULL, "DMIC L3" },
3200 { "DMIC3", NULL, "DMIC R3" },
3201 { "DMIC4", NULL, "DMIC L4" },
3202 { "DMIC4", NULL, "DMIC R4" },
3204 { "DMIC L1", NULL, "DMIC CLK" },
3205 { "DMIC R1", NULL, "DMIC CLK" },
3206 { "DMIC L2", NULL, "DMIC CLK" },
3207 { "DMIC R2", NULL, "DMIC CLK" },
3208 { "DMIC L3", NULL, "DMIC CLK" },
3209 { "DMIC R3", NULL, "DMIC CLK" },
3210 { "DMIC L4", NULL, "DMIC CLK" },
3211 { "DMIC R4", NULL, "DMIC CLK" },
3213 { "DMIC L1", NULL, "DMIC1 power" },
3214 { "DMIC R1", NULL, "DMIC1 power" },
3215 { "DMIC L3", NULL, "DMIC3 power" },
3216 { "DMIC R3", NULL, "DMIC3 power" },
3217 { "DMIC L4", NULL, "DMIC4 power" },
3218 { "DMIC R4", NULL, "DMIC4 power" },
3220 { "BST1", NULL, "IN1P" },
3221 { "BST1", NULL, "IN1N" },
3222 { "BST2", NULL, "IN2P" },
3223 { "BST2", NULL, "IN2N" },
3225 { "IN1P", NULL, "MICBIAS1" },
3226 { "IN1N", NULL, "MICBIAS1" },
3227 { "IN2P", NULL, "MICBIAS1" },
3228 { "IN2N", NULL, "MICBIAS1" },
3230 { "ADC 1", NULL, "BST1" },
3231 { "ADC 1", NULL, "ADC 1 power" },
3232 { "ADC 1", NULL, "ADC1 clock" },
3233 { "ADC 2", NULL, "BST2" },
3234 { "ADC 2", NULL, "ADC 2 power" },
3235 { "ADC 2", NULL, "ADC2 clock" },
3237 { "Stereo1 DMIC Mux", "DMIC1", "DMIC1" },
3238 { "Stereo1 DMIC Mux", "DMIC2", "DMIC2" },
3239 { "Stereo1 DMIC Mux", "DMIC3", "DMIC3" },
3240 { "Stereo1 DMIC Mux", "DMIC4", "DMIC4" },
3242 { "Stereo2 DMIC Mux", "DMIC1", "DMIC1" },
3243 { "Stereo2 DMIC Mux", "DMIC2", "DMIC2" },
3244 { "Stereo2 DMIC Mux", "DMIC3", "DMIC3" },
3245 { "Stereo2 DMIC Mux", "DMIC4", "DMIC4" },
3247 { "Stereo3 DMIC Mux", "DMIC1", "DMIC1" },
3248 { "Stereo3 DMIC Mux", "DMIC2", "DMIC2" },
3249 { "Stereo3 DMIC Mux", "DMIC3", "DMIC3" },
3250 { "Stereo3 DMIC Mux", "DMIC4", "DMIC4" },
3252 { "Stereo4 DMIC Mux", "DMIC1", "DMIC1" },
3253 { "Stereo4 DMIC Mux", "DMIC2", "DMIC2" },
3254 { "Stereo4 DMIC Mux", "DMIC3", "DMIC3" },
3255 { "Stereo4 DMIC Mux", "DMIC4", "DMIC4" },
3257 { "Mono DMIC L Mux", "DMIC1", "DMIC1" },
3258 { "Mono DMIC L Mux", "DMIC2", "DMIC2" },
3259 { "Mono DMIC L Mux", "DMIC3", "DMIC3" },
3260 { "Mono DMIC L Mux", "DMIC4", "DMIC4" },
3262 { "Mono DMIC R Mux", "DMIC1", "DMIC1" },
3263 { "Mono DMIC R Mux", "DMIC2", "DMIC2" },
3264 { "Mono DMIC R Mux", "DMIC3", "DMIC3" },
3265 { "Mono DMIC R Mux", "DMIC4", "DMIC4" },
3267 { "ADC 1_2", NULL, "ADC 1" },
3268 { "ADC 1_2", NULL, "ADC 2" },
3270 { "Stereo1 ADC1 Mux", "DD MIX1", "DD1 MIX" },
3271 { "Stereo1 ADC1 Mux", "ADC1/2", "ADC 1_2" },
3272 { "Stereo1 ADC1 Mux", "Stereo DAC MIX", "Stereo DAC MIX" },
3274 { "Stereo1 ADC2 Mux", "DD MIX1", "DD1 MIX" },
3275 { "Stereo1 ADC2 Mux", "DMIC", "Stereo1 DMIC Mux" },
3276 { "Stereo1 ADC2 Mux", "Stereo DAC MIX", "Stereo DAC MIX" },
3278 { "Stereo2 ADC1 Mux", "DD MIX1", "DD1 MIX" },
3279 { "Stereo2 ADC1 Mux", "ADC1/2", "ADC 1_2" },
3280 { "Stereo2 ADC1 Mux", "Stereo DAC MIX", "Stereo DAC MIX" },
3282 { "Stereo2 ADC2 Mux", "DD MIX1", "DD1 MIX" },
3283 { "Stereo2 ADC2 Mux", "DMIC", "Stereo2 DMIC Mux" },
3284 { "Stereo2 ADC2 Mux", "Stereo DAC MIX", "Stereo DAC MIX" },
3286 { "Stereo3 ADC1 Mux", "DD MIX1", "DD1 MIX" },
3287 { "Stereo3 ADC1 Mux", "ADC1/2", "ADC 1_2" },
3288 { "Stereo3 ADC1 Mux", "Stereo DAC MIX", "Stereo DAC MIX" },
3290 { "Stereo3 ADC2 Mux", "DD MIX1", "DD1 MIX" },
3291 { "Stereo3 ADC2 Mux", "DMIC", "Stereo3 DMIC Mux" },
3292 { "Stereo3 ADC2 Mux", "Stereo DAC MIX", "Stereo DAC MIX" },
3294 { "Stereo4 ADC1 Mux", "DD MIX1", "DD1 MIX" },
3295 { "Stereo4 ADC1 Mux", "ADC1/2", "ADC 1_2" },
3296 { "Stereo4 ADC1 Mux", "DD MIX2", "DD2 MIX" },
3298 { "Stereo4 ADC2 Mux", "DD MIX1", "DD1 MIX" },
3299 { "Stereo4 ADC2 Mux", "DMIC", "Stereo3 DMIC Mux" },
3300 { "Stereo4 ADC2 Mux", "DD MIX2", "DD2 MIX" },
3302 { "Mono ADC2 L Mux", "DD MIX1L", "DD1 MIXL" },
3303 { "Mono ADC2 L Mux", "DMIC", "Mono DMIC L Mux" },
3304 { "Mono ADC2 L Mux", "MONO DAC MIXL", "Mono DAC MIXL" },
3306 { "Mono ADC1 L Mux", "DD MIX1L", "DD1 MIXL" },
3307 { "Mono ADC1 L Mux", "ADC1", "ADC 1" },
3308 { "Mono ADC1 L Mux", "MONO DAC MIXL", "Mono DAC MIXL" },
3310 { "Mono ADC1 R Mux", "DD MIX1R", "DD1 MIXR" },
3311 { "Mono ADC1 R Mux", "ADC2", "ADC 2" },
3312 { "Mono ADC1 R Mux", "MONO DAC MIXR", "Mono DAC MIXR" },
3314 { "Mono ADC2 R Mux", "DD MIX1R", "DD1 MIXR" },
3315 { "Mono ADC2 R Mux", "DMIC", "Mono DMIC R Mux" },
3316 { "Mono ADC2 R Mux", "MONO DAC MIXR", "Mono DAC MIXR" },
3318 { "Sto1 ADC MIXL", "ADC1 Switch", "Stereo1 ADC1 Mux" },
3319 { "Sto1 ADC MIXL", "ADC2 Switch", "Stereo1 ADC2 Mux" },
3320 { "Sto1 ADC MIXR", "ADC1 Switch", "Stereo1 ADC1 Mux" },
3321 { "Sto1 ADC MIXR", "ADC2 Switch", "Stereo1 ADC2 Mux" },
3323 { "Stereo1 ADC MIXL", NULL, "Sto1 ADC MIXL" },
3324 { "Stereo1 ADC MIXL", NULL, "adc stereo1 filter" },
3325 { "Stereo1 ADC MIXR", NULL, "Sto1 ADC MIXR" },
3326 { "Stereo1 ADC MIXR", NULL, "adc stereo1 filter" },
3327 { "adc stereo1 filter", NULL, "PLL1", is_sys_clk_from_pll },
3329 { "Stereo1 ADC MIX", NULL, "Stereo1 ADC MIXL" },
3330 { "Stereo1 ADC MIX", NULL, "Stereo1 ADC MIXR" },
3332 { "Sto2 ADC MIXL", "ADC1 Switch", "Stereo2 ADC1 Mux" },
3333 { "Sto2 ADC MIXL", "ADC2 Switch", "Stereo2 ADC2 Mux" },
3334 { "Sto2 ADC MIXR", "ADC1 Switch", "Stereo2 ADC1 Mux" },
3335 { "Sto2 ADC MIXR", "ADC2 Switch", "Stereo2 ADC2 Mux" },
3337 { "Sto2 ADC LR MIX", NULL, "Sto2 ADC MIXL" },
3338 { "Sto2 ADC LR MIX", NULL, "Sto2 ADC MIXR" },
3340 { "Stereo2 ADC LR Mux", "L", "Sto2 ADC MIXL" },
3341 { "Stereo2 ADC LR Mux", "LR", "Sto2 ADC LR MIX" },
3343 { "Stereo2 ADC MIXL", NULL, "Stereo2 ADC LR Mux" },
3344 { "Stereo2 ADC MIXL", NULL, "adc stereo2 filter" },
3345 { "Stereo2 ADC MIXR", NULL, "Sto2 ADC MIXR" },
3346 { "Stereo2 ADC MIXR", NULL, "adc stereo2 filter" },
3347 { "adc stereo2 filter", NULL, "PLL1", is_sys_clk_from_pll },
3349 { "Stereo2 ADC MIX", NULL, "Stereo2 ADC MIXL" },
3350 { "Stereo2 ADC MIX", NULL, "Stereo2 ADC MIXR" },
3352 { "Sto3 ADC MIXL", "ADC1 Switch", "Stereo3 ADC1 Mux" },
3353 { "Sto3 ADC MIXL", "ADC2 Switch", "Stereo3 ADC2 Mux" },
3354 { "Sto3 ADC MIXR", "ADC1 Switch", "Stereo3 ADC1 Mux" },
3355 { "Sto3 ADC MIXR", "ADC2 Switch", "Stereo3 ADC2 Mux" },
3357 { "Stereo3 ADC MIXL", NULL, "Sto3 ADC MIXL" },
3358 { "Stereo3 ADC MIXL", NULL, "adc stereo3 filter" },
3359 { "Stereo3 ADC MIXR", NULL, "Sto3 ADC MIXR" },
3360 { "Stereo3 ADC MIXR", NULL, "adc stereo3 filter" },
3361 { "adc stereo3 filter", NULL, "PLL1", is_sys_clk_from_pll },
3363 { "Stereo3 ADC MIX", NULL, "Stereo3 ADC MIXL" },
3364 { "Stereo3 ADC MIX", NULL, "Stereo3 ADC MIXR" },
3366 { "Sto4 ADC MIXL", "ADC1 Switch", "Stereo4 ADC1 Mux" },
3367 { "Sto4 ADC MIXL", "ADC2 Switch", "Stereo4 ADC2 Mux" },
3368 { "Sto4 ADC MIXR", "ADC1 Switch", "Stereo4 ADC1 Mux" },
3369 { "Sto4 ADC MIXR", "ADC2 Switch", "Stereo4 ADC2 Mux" },
3371 { "Stereo4 ADC MIXL", NULL, "Sto4 ADC MIXL" },
3372 { "Stereo4 ADC MIXL", NULL, "adc stereo4 filter" },
3373 { "Stereo4 ADC MIXR", NULL, "Sto4 ADC MIXR" },
3374 { "Stereo4 ADC MIXR", NULL, "adc stereo4 filter" },
3375 { "adc stereo4 filter", NULL, "PLL1", is_sys_clk_from_pll },
3377 { "Stereo4 ADC MIX", NULL, "Stereo4 ADC MIXL" },
3378 { "Stereo4 ADC MIX", NULL, "Stereo4 ADC MIXR" },
3380 { "Mono ADC MIXL", "ADC1 Switch", "Mono ADC1 L Mux" },
3381 { "Mono ADC MIXL", "ADC2 Switch", "Mono ADC2 L Mux" },
3382 { "Mono ADC MIXL", NULL, "adc mono left filter" },
3383 { "adc mono left filter", NULL, "PLL1", is_sys_clk_from_pll },
3385 { "Mono ADC MIXR", "ADC1 Switch", "Mono ADC1 R Mux" },
3386 { "Mono ADC MIXR", "ADC2 Switch", "Mono ADC2 R Mux" },
3387 { "Mono ADC MIXR", NULL, "adc mono right filter" },
3388 { "adc mono right filter", NULL, "PLL1", is_sys_clk_from_pll },
3390 { "Mono ADC MIX", NULL, "Mono ADC MIXL" },
3391 { "Mono ADC MIX", NULL, "Mono ADC MIXR" },
3393 { "VAD ADC Mux", "STO1 ADC MIX L", "Stereo1 ADC MIXL" },
3394 { "VAD ADC Mux", "MONO ADC MIX L", "Mono ADC MIXL" },
3395 { "VAD ADC Mux", "MONO ADC MIX R", "Mono ADC MIXR" },
3396 { "VAD ADC Mux", "STO2 ADC MIX L", "Stereo2 ADC MIXL" },
3397 { "VAD ADC Mux", "STO3 ADC MIX L", "Stereo3 ADC MIXL" },
3399 { "IF1 ADC1 Mux", "STO1 ADC MIX", "Stereo1 ADC MIX" },
3400 { "IF1 ADC1 Mux", "OB01", "OB01 Bypass Mux" },
3401 { "IF1 ADC1 Mux", "VAD ADC", "VAD ADC Mux" },
3403 { "IF1 ADC2 Mux", "STO2 ADC MIX", "Stereo2 ADC MIX" },
3404 { "IF1 ADC2 Mux", "OB23", "OB23 Bypass Mux" },
3406 { "IF1 ADC3 Mux", "STO3 ADC MIX", "Stereo3 ADC MIX" },
3407 { "IF1 ADC3 Mux", "MONO ADC MIX", "Mono ADC MIX" },
3408 { "IF1 ADC3 Mux", "OB45", "OB45" },
3410 { "IF1 ADC4 Mux", "STO4 ADC MIX", "Stereo4 ADC MIX" },
3411 { "IF1 ADC4 Mux", "OB67", "OB67" },
3412 { "IF1 ADC4 Mux", "OB01", "OB01 Bypass Mux" },
3414 { "IF1 ADC1 Swap Mux", "L/R", "IF1 ADC1 Mux" },
3415 { "IF1 ADC1 Swap Mux", "R/L", "IF1 ADC1 Mux" },
3416 { "IF1 ADC1 Swap Mux", "L/L", "IF1 ADC1 Mux" },
3417 { "IF1 ADC1 Swap Mux", "R/R", "IF1 ADC1 Mux" },
3419 { "IF1 ADC2 Swap Mux", "L/R", "IF1 ADC2 Mux" },
3420 { "IF1 ADC2 Swap Mux", "R/L", "IF1 ADC2 Mux" },
3421 { "IF1 ADC2 Swap Mux", "L/L", "IF1 ADC2 Mux" },
3422 { "IF1 ADC2 Swap Mux", "R/R", "IF1 ADC2 Mux" },
3424 { "IF1 ADC3 Swap Mux", "L/R", "IF1 ADC3 Mux" },
3425 { "IF1 ADC3 Swap Mux", "R/L", "IF1 ADC3 Mux" },
3426 { "IF1 ADC3 Swap Mux", "L/L", "IF1 ADC3 Mux" },
3427 { "IF1 ADC3 Swap Mux", "R/R", "IF1 ADC3 Mux" },
3429 { "IF1 ADC4 Swap Mux", "L/R", "IF1 ADC4 Mux" },
3430 { "IF1 ADC4 Swap Mux", "R/L", "IF1 ADC4 Mux" },
3431 { "IF1 ADC4 Swap Mux", "L/L", "IF1 ADC4 Mux" },
3432 { "IF1 ADC4 Swap Mux", "R/R", "IF1 ADC4 Mux" },
3434 { "IF1 ADC", NULL, "IF1 ADC1 Swap Mux" },
3435 { "IF1 ADC", NULL, "IF1 ADC2 Swap Mux" },
3436 { "IF1 ADC", NULL, "IF1 ADC3 Swap Mux" },
3437 { "IF1 ADC", NULL, "IF1 ADC4 Swap Mux" },
3439 { "IF1 ADC TDM Swap Mux", "1/2/3/4", "IF1 ADC" },
3440 { "IF1 ADC TDM Swap Mux", "2/1/3/4", "IF1 ADC" },
3441 { "IF1 ADC TDM Swap Mux", "2/3/1/4", "IF1 ADC" },
3442 { "IF1 ADC TDM Swap Mux", "4/1/2/3", "IF1 ADC" },
3443 { "IF1 ADC TDM Swap Mux", "1/3/2/4", "IF1 ADC" },
3444 { "IF1 ADC TDM Swap Mux", "1/4/2/3", "IF1 ADC" },
3445 { "IF1 ADC TDM Swap Mux", "3/1/2/4", "IF1 ADC" },
3446 { "IF1 ADC TDM Swap Mux", "3/4/1/2", "IF1 ADC" },
3448 { "AIF1TX", NULL, "I2S1" },
3449 { "AIF1TX", NULL, "IF1 ADC TDM Swap Mux" },
3451 { "IF2 ADC1 Mux", "STO1 ADC MIX", "Stereo1 ADC MIX" },
3452 { "IF2 ADC1 Mux", "OB01", "OB01 Bypass Mux" },
3453 { "IF2 ADC1 Mux", "VAD ADC", "VAD ADC Mux" },
3455 { "IF2 ADC2 Mux", "STO2 ADC MIX", "Stereo2 ADC MIX" },
3456 { "IF2 ADC2 Mux", "OB23", "OB23 Bypass Mux" },
3458 { "IF2 ADC3 Mux", "STO3 ADC MIX", "Stereo3 ADC MIX" },
3459 { "IF2 ADC3 Mux", "MONO ADC MIX", "Mono ADC MIX" },
3460 { "IF2 ADC3 Mux", "OB45", "OB45" },
3462 { "IF2 ADC4 Mux", "STO4 ADC MIX", "Stereo4 ADC MIX" },
3463 { "IF2 ADC4 Mux", "OB67", "OB67" },
3464 { "IF2 ADC4 Mux", "OB01", "OB01 Bypass Mux" },
3466 { "IF2 ADC1 Swap Mux", "L/R", "IF2 ADC1 Mux" },
3467 { "IF2 ADC1 Swap Mux", "R/L", "IF2 ADC1 Mux" },
3468 { "IF2 ADC1 Swap Mux", "L/L", "IF2 ADC1 Mux" },
3469 { "IF2 ADC1 Swap Mux", "R/R", "IF2 ADC1 Mux" },
3471 { "IF2 ADC2 Swap Mux", "L/R", "IF2 ADC2 Mux" },
3472 { "IF2 ADC2 Swap Mux", "R/L", "IF2 ADC2 Mux" },
3473 { "IF2 ADC2 Swap Mux", "L/L", "IF2 ADC2 Mux" },
3474 { "IF2 ADC2 Swap Mux", "R/R", "IF2 ADC2 Mux" },
3476 { "IF2 ADC3 Swap Mux", "L/R", "IF2 ADC3 Mux" },
3477 { "IF2 ADC3 Swap Mux", "R/L", "IF2 ADC3 Mux" },
3478 { "IF2 ADC3 Swap Mux", "L/L", "IF2 ADC3 Mux" },
3479 { "IF2 ADC3 Swap Mux", "R/R", "IF2 ADC3 Mux" },
3481 { "IF2 ADC4 Swap Mux", "L/R", "IF2 ADC4 Mux" },
3482 { "IF2 ADC4 Swap Mux", "R/L", "IF2 ADC4 Mux" },
3483 { "IF2 ADC4 Swap Mux", "L/L", "IF2 ADC4 Mux" },
3484 { "IF2 ADC4 Swap Mux", "R/R", "IF2 ADC4 Mux" },
3486 { "IF2 ADC", NULL, "IF2 ADC1 Swap Mux" },
3487 { "IF2 ADC", NULL, "IF2 ADC2 Swap Mux" },
3488 { "IF2 ADC", NULL, "IF2 ADC3 Swap Mux" },
3489 { "IF2 ADC", NULL, "IF2 ADC4 Swap Mux" },
3491 { "IF2 ADC TDM Swap Mux", "1/2/3/4", "IF2 ADC" },
3492 { "IF2 ADC TDM Swap Mux", "2/1/3/4", "IF2 ADC" },
3493 { "IF2 ADC TDM Swap Mux", "3/1/2/4", "IF2 ADC" },
3494 { "IF2 ADC TDM Swap Mux", "4/1/2/3", "IF2 ADC" },
3495 { "IF2 ADC TDM Swap Mux", "1/3/2/4", "IF2 ADC" },
3496 { "IF2 ADC TDM Swap Mux", "1/4/2/3", "IF2 ADC" },
3497 { "IF2 ADC TDM Swap Mux", "2/3/1/4", "IF2 ADC" },
3498 { "IF2 ADC TDM Swap Mux", "3/4/1/2", "IF2 ADC" },
3500 { "AIF2TX", NULL, "I2S2" },
3501 { "AIF2TX", NULL, "IF2 ADC TDM Swap Mux" },
3503 { "IF3 ADC Mux", "STO1 ADC MIX", "Stereo1 ADC MIX" },
3504 { "IF3 ADC Mux", "STO2 ADC MIX", "Stereo2 ADC MIX" },
3505 { "IF3 ADC Mux", "STO3 ADC MIX", "Stereo3 ADC MIX" },
3506 { "IF3 ADC Mux", "STO4 ADC MIX", "Stereo4 ADC MIX" },
3507 { "IF3 ADC Mux", "MONO ADC MIX", "Mono ADC MIX" },
3508 { "IF3 ADC Mux", "OB01", "OB01 Bypass Mux" },
3509 { "IF3 ADC Mux", "OB23", "OB23 Bypass Mux" },
3510 { "IF3 ADC Mux", "VAD ADC", "VAD ADC Mux" },
3512 { "AIF3TX", NULL, "I2S3" },
3513 { "AIF3TX", NULL, "IF3 ADC Mux" },
3515 { "IF4 ADC Mux", "STO1 ADC MIX", "Stereo1 ADC MIX" },
3516 { "IF4 ADC Mux", "STO2 ADC MIX", "Stereo2 ADC MIX" },
3517 { "IF4 ADC Mux", "STO3 ADC MIX", "Stereo3 ADC MIX" },
3518 { "IF4 ADC Mux", "STO4 ADC MIX", "Stereo4 ADC MIX" },
3519 { "IF4 ADC Mux", "MONO ADC MIX", "Mono ADC MIX" },
3520 { "IF4 ADC Mux", "OB01", "OB01 Bypass Mux" },
3521 { "IF4 ADC Mux", "OB23", "OB23 Bypass Mux" },
3522 { "IF4 ADC Mux", "VAD ADC", "VAD ADC Mux" },
3524 { "AIF4TX", NULL, "I2S4" },
3525 { "AIF4TX", NULL, "IF4 ADC Mux" },
3527 { "SLB ADC1 Mux", "STO1 ADC MIX", "Stereo1 ADC MIX" },
3528 { "SLB ADC1 Mux", "OB01", "OB01 Bypass Mux" },
3529 { "SLB ADC1 Mux", "VAD ADC", "VAD ADC Mux" },
3531 { "SLB ADC2 Mux", "STO2 ADC MIX", "Stereo2 ADC MIX" },
3532 { "SLB ADC2 Mux", "OB23", "OB23 Bypass Mux" },
3534 { "SLB ADC3 Mux", "STO3 ADC MIX", "Stereo3 ADC MIX" },
3535 { "SLB ADC3 Mux", "MONO ADC MIX", "Mono ADC MIX" },
3536 { "SLB ADC3 Mux", "OB45", "OB45" },
3538 { "SLB ADC4 Mux", "STO4 ADC MIX", "Stereo4 ADC MIX" },
3539 { "SLB ADC4 Mux", "OB67", "OB67" },
3540 { "SLB ADC4 Mux", "OB01", "OB01 Bypass Mux" },
3542 { "SLBTX", NULL, "SLB" },
3543 { "SLBTX", NULL, "SLB ADC1 Mux" },
3544 { "SLBTX", NULL, "SLB ADC2 Mux" },
3545 { "SLBTX", NULL, "SLB ADC3 Mux" },
3546 { "SLBTX", NULL, "SLB ADC4 Mux" },
3548 { "IB01 Mux", "IF1 DAC 01", "IF1 DAC01" },
3549 { "IB01 Mux", "IF2 DAC 01", "IF2 DAC01" },
3550 { "IB01 Mux", "SLB DAC 01", "SLB DAC01" },
3551 { "IB01 Mux", "STO1 ADC MIX", "Stereo1 ADC MIX" },
3552 { "IB01 Mux", "VAD ADC/DAC1 FS", "DAC1 FS" },
3554 { "IB01 Bypass Mux", "Bypass", "IB01 Mux" },
3555 { "IB01 Bypass Mux", "Pass SRC", "IB01 Mux" },
3557 { "IB23 Mux", "IF1 DAC 23", "IF1 DAC23" },
3558 { "IB23 Mux", "IF2 DAC 23", "IF2 DAC23" },
3559 { "IB23 Mux", "SLB DAC 23", "SLB DAC23" },
3560 { "IB23 Mux", "STO2 ADC MIX", "Stereo2 ADC MIX" },
3561 { "IB23 Mux", "DAC1 FS", "DAC1 FS" },
3562 { "IB23 Mux", "IF4 DAC", "IF4 DAC" },
3564 { "IB23 Bypass Mux", "Bypass", "IB23 Mux" },
3565 { "IB23 Bypass Mux", "Pass SRC", "IB23 Mux" },
3567 { "IB45 Mux", "IF1 DAC 45", "IF1 DAC45" },
3568 { "IB45 Mux", "IF2 DAC 45", "IF2 DAC45" },
3569 { "IB45 Mux", "SLB DAC 45", "SLB DAC45" },
3570 { "IB45 Mux", "STO3 ADC MIX", "Stereo3 ADC MIX" },
3571 { "IB45 Mux", "IF3 DAC", "IF3 DAC" },
3573 { "IB45 Bypass Mux", "Bypass", "IB45 Mux" },
3574 { "IB45 Bypass Mux", "Pass SRC", "IB45 Mux" },
3576 { "IB6 Mux", "IF1 DAC 6", "IF1 DAC6 Mux" },
3577 { "IB6 Mux", "IF2 DAC 6", "IF2 DAC6 Mux" },
3578 { "IB6 Mux", "SLB DAC 6", "SLB DAC6" },
3579 { "IB6 Mux", "STO4 ADC MIX L", "Stereo4 ADC MIXL" },
3580 { "IB6 Mux", "IF4 DAC L", "IF4 DAC L" },
3581 { "IB6 Mux", "STO1 ADC MIX L", "Stereo1 ADC MIXL" },
3582 { "IB6 Mux", "STO2 ADC MIX L", "Stereo2 ADC MIXL" },
3583 { "IB6 Mux", "STO3 ADC MIX L", "Stereo3 ADC MIXL" },
3585 { "IB7 Mux", "IF1 DAC 7", "IF1 DAC7 Mux" },
3586 { "IB7 Mux", "IF2 DAC 7", "IF2 DAC7 Mux" },
3587 { "IB7 Mux", "SLB DAC 7", "SLB DAC7" },
3588 { "IB7 Mux", "STO4 ADC MIX R", "Stereo4 ADC MIXR" },
3589 { "IB7 Mux", "IF4 DAC R", "IF4 DAC R" },
3590 { "IB7 Mux", "STO1 ADC MIX R", "Stereo1 ADC MIXR" },
3591 { "IB7 Mux", "STO2 ADC MIX R", "Stereo2 ADC MIXR" },
3592 { "IB7 Mux", "STO3 ADC MIX R", "Stereo3 ADC MIXR" },
3594 { "IB8 Mux", "STO1 ADC MIX L", "Stereo1 ADC MIXL" },
3595 { "IB8 Mux", "STO2 ADC MIX L", "Stereo2 ADC MIXL" },
3596 { "IB8 Mux", "STO3 ADC MIX L", "Stereo3 ADC MIXL" },
3597 { "IB8 Mux", "STO4 ADC MIX L", "Stereo4 ADC MIXL" },
3598 { "IB8 Mux", "MONO ADC MIX L", "Mono ADC MIXL" },
3599 { "IB8 Mux", "DACL1 FS", "DAC1 MIXL" },
3601 { "IB9 Mux", "STO1 ADC MIX R", "Stereo1 ADC MIXR" },
3602 { "IB9 Mux", "STO2 ADC MIX R", "Stereo2 ADC MIXR" },
3603 { "IB9 Mux", "STO3 ADC MIX R", "Stereo3 ADC MIXR" },
3604 { "IB9 Mux", "STO4 ADC MIX R", "Stereo4 ADC MIXR" },
3605 { "IB9 Mux", "MONO ADC MIX R", "Mono ADC MIXR" },
3606 { "IB9 Mux", "DACR1 FS", "DAC1 MIXR" },
3607 { "IB9 Mux", "DAC1 FS", "DAC1 FS" },
3609 { "OB01 MIX", "IB01 Switch", "IB01 Bypass Mux" },
3610 { "OB01 MIX", "IB23 Switch", "IB23 Bypass Mux" },
3611 { "OB01 MIX", "IB45 Switch", "IB45 Bypass Mux" },
3612 { "OB01 MIX", "IB6 Switch", "IB6 Mux" },
3613 { "OB01 MIX", "IB7 Switch", "IB7 Mux" },
3614 { "OB01 MIX", "IB8 Switch", "IB8 Mux" },
3615 { "OB01 MIX", "IB9 Switch", "IB9 Mux" },
3617 { "OB23 MIX", "IB01 Switch", "IB01 Bypass Mux" },
3618 { "OB23 MIX", "IB23 Switch", "IB23 Bypass Mux" },
3619 { "OB23 MIX", "IB45 Switch", "IB45 Bypass Mux" },
3620 { "OB23 MIX", "IB6 Switch", "IB6 Mux" },
3621 { "OB23 MIX", "IB7 Switch", "IB7 Mux" },
3622 { "OB23 MIX", "IB8 Switch", "IB8 Mux" },
3623 { "OB23 MIX", "IB9 Switch", "IB9 Mux" },
3625 { "OB4 MIX", "IB01 Switch", "IB01 Bypass Mux" },
3626 { "OB4 MIX", "IB23 Switch", "IB23 Bypass Mux" },
3627 { "OB4 MIX", "IB45 Switch", "IB45 Bypass Mux" },
3628 { "OB4 MIX", "IB6 Switch", "IB6 Mux" },
3629 { "OB4 MIX", "IB7 Switch", "IB7 Mux" },
3630 { "OB4 MIX", "IB8 Switch", "IB8 Mux" },
3631 { "OB4 MIX", "IB9 Switch", "IB9 Mux" },
3633 { "OB5 MIX", "IB01 Switch", "IB01 Bypass Mux" },
3634 { "OB5 MIX", "IB23 Switch", "IB23 Bypass Mux" },
3635 { "OB5 MIX", "IB45 Switch", "IB45 Bypass Mux" },
3636 { "OB5 MIX", "IB6 Switch", "IB6 Mux" },
3637 { "OB5 MIX", "IB7 Switch", "IB7 Mux" },
3638 { "OB5 MIX", "IB8 Switch", "IB8 Mux" },
3639 { "OB5 MIX", "IB9 Switch", "IB9 Mux" },
3641 { "OB6 MIX", "IB01 Switch", "IB01 Bypass Mux" },
3642 { "OB6 MIX", "IB23 Switch", "IB23 Bypass Mux" },
3643 { "OB6 MIX", "IB45 Switch", "IB45 Bypass Mux" },
3644 { "OB6 MIX", "IB6 Switch", "IB6 Mux" },
3645 { "OB6 MIX", "IB7 Switch", "IB7 Mux" },
3646 { "OB6 MIX", "IB8 Switch", "IB8 Mux" },
3647 { "OB6 MIX", "IB9 Switch", "IB9 Mux" },
3649 { "OB7 MIX", "IB01 Switch", "IB01 Bypass Mux" },
3650 { "OB7 MIX", "IB23 Switch", "IB23 Bypass Mux" },
3651 { "OB7 MIX", "IB45 Switch", "IB45 Bypass Mux" },
3652 { "OB7 MIX", "IB6 Switch", "IB6 Mux" },
3653 { "OB7 MIX", "IB7 Switch", "IB7 Mux" },
3654 { "OB7 MIX", "IB8 Switch", "IB8 Mux" },
3655 { "OB7 MIX", "IB9 Switch", "IB9 Mux" },
3657 { "OB01 Bypass Mux", "Bypass", "OB01 MIX" },
3658 { "OB01 Bypass Mux", "Pass SRC", "OB01 MIX" },
3659 { "OB23 Bypass Mux", "Bypass", "OB23 MIX" },
3660 { "OB23 Bypass Mux", "Pass SRC", "OB23 MIX" },
3662 { "OutBound2", NULL, "OB23 Bypass Mux" },
3663 { "OutBound3", NULL, "OB23 Bypass Mux" },
3664 { "OutBound4", NULL, "OB4 MIX" },
3665 { "OutBound5", NULL, "OB5 MIX" },
3666 { "OutBound6", NULL, "OB6 MIX" },
3667 { "OutBound7", NULL, "OB7 MIX" },
3669 { "OB45", NULL, "OutBound4" },
3670 { "OB45", NULL, "OutBound5" },
3671 { "OB67", NULL, "OutBound6" },
3672 { "OB67", NULL, "OutBound7" },
3674 { "IF1 DAC0", NULL, "AIF1RX" },
3675 { "IF1 DAC1", NULL, "AIF1RX" },
3676 { "IF1 DAC2", NULL, "AIF1RX" },
3677 { "IF1 DAC3", NULL, "AIF1RX" },
3678 { "IF1 DAC4", NULL, "AIF1RX" },
3679 { "IF1 DAC5", NULL, "AIF1RX" },
3680 { "IF1 DAC6", NULL, "AIF1RX" },
3681 { "IF1 DAC7", NULL, "AIF1RX" },
3682 { "IF1 DAC0", NULL, "I2S1" },
3683 { "IF1 DAC1", NULL, "I2S1" },
3684 { "IF1 DAC2", NULL, "I2S1" },
3685 { "IF1 DAC3", NULL, "I2S1" },
3686 { "IF1 DAC4", NULL, "I2S1" },
3687 { "IF1 DAC5", NULL, "I2S1" },
3688 { "IF1 DAC6", NULL, "I2S1" },
3689 { "IF1 DAC7", NULL, "I2S1" },
3691 { "IF1 DAC0 Mux", "Slot0", "IF1 DAC0" },
3692 { "IF1 DAC0 Mux", "Slot1", "IF1 DAC1" },
3693 { "IF1 DAC0 Mux", "Slot2", "IF1 DAC2" },
3694 { "IF1 DAC0 Mux", "Slot3", "IF1 DAC3" },
3695 { "IF1 DAC0 Mux", "Slot4", "IF1 DAC4" },
3696 { "IF1 DAC0 Mux", "Slot5", "IF1 DAC5" },
3697 { "IF1 DAC0 Mux", "Slot6", "IF1 DAC6" },
3698 { "IF1 DAC0 Mux", "Slot7", "IF1 DAC7" },
3700 { "IF1 DAC1 Mux", "Slot0", "IF1 DAC0" },
3701 { "IF1 DAC1 Mux", "Slot1", "IF1 DAC1" },
3702 { "IF1 DAC1 Mux", "Slot2", "IF1 DAC2" },
3703 { "IF1 DAC1 Mux", "Slot3", "IF1 DAC3" },
3704 { "IF1 DAC1 Mux", "Slot4", "IF1 DAC4" },
3705 { "IF1 DAC1 Mux", "Slot5", "IF1 DAC5" },
3706 { "IF1 DAC1 Mux", "Slot6", "IF1 DAC6" },
3707 { "IF1 DAC1 Mux", "Slot7", "IF1 DAC7" },
3709 { "IF1 DAC2 Mux", "Slot0", "IF1 DAC0" },
3710 { "IF1 DAC2 Mux", "Slot1", "IF1 DAC1" },
3711 { "IF1 DAC2 Mux", "Slot2", "IF1 DAC2" },
3712 { "IF1 DAC2 Mux", "Slot3", "IF1 DAC3" },
3713 { "IF1 DAC2 Mux", "Slot4", "IF1 DAC4" },
3714 { "IF1 DAC2 Mux", "Slot5", "IF1 DAC5" },
3715 { "IF1 DAC2 Mux", "Slot6", "IF1 DAC6" },
3716 { "IF1 DAC2 Mux", "Slot7", "IF1 DAC7" },
3718 { "IF1 DAC3 Mux", "Slot0", "IF1 DAC0" },
3719 { "IF1 DAC3 Mux", "Slot1", "IF1 DAC1" },
3720 { "IF1 DAC3 Mux", "Slot2", "IF1 DAC2" },
3721 { "IF1 DAC3 Mux", "Slot3", "IF1 DAC3" },
3722 { "IF1 DAC3 Mux", "Slot4", "IF1 DAC4" },
3723 { "IF1 DAC3 Mux", "Slot5", "IF1 DAC5" },
3724 { "IF1 DAC3 Mux", "Slot6", "IF1 DAC6" },
3725 { "IF1 DAC3 Mux", "Slot7", "IF1 DAC7" },
3727 { "IF1 DAC4 Mux", "Slot0", "IF1 DAC0" },
3728 { "IF1 DAC4 Mux", "Slot1", "IF1 DAC1" },
3729 { "IF1 DAC4 Mux", "Slot2", "IF1 DAC2" },
3730 { "IF1 DAC4 Mux", "Slot3", "IF1 DAC3" },
3731 { "IF1 DAC4 Mux", "Slot4", "IF1 DAC4" },
3732 { "IF1 DAC4 Mux", "Slot5", "IF1 DAC5" },
3733 { "IF1 DAC4 Mux", "Slot6", "IF1 DAC6" },
3734 { "IF1 DAC4 Mux", "Slot7", "IF1 DAC7" },
3736 { "IF1 DAC5 Mux", "Slot0", "IF1 DAC0" },
3737 { "IF1 DAC5 Mux", "Slot1", "IF1 DAC1" },
3738 { "IF1 DAC5 Mux", "Slot2", "IF1 DAC2" },
3739 { "IF1 DAC5 Mux", "Slot3", "IF1 DAC3" },
3740 { "IF1 DAC5 Mux", "Slot4", "IF1 DAC4" },
3741 { "IF1 DAC5 Mux", "Slot5", "IF1 DAC5" },
3742 { "IF1 DAC5 Mux", "Slot6", "IF1 DAC6" },
3743 { "IF1 DAC5 Mux", "Slot7", "IF1 DAC7" },
3745 { "IF1 DAC6 Mux", "Slot0", "IF1 DAC0" },
3746 { "IF1 DAC6 Mux", "Slot1", "IF1 DAC1" },
3747 { "IF1 DAC6 Mux", "Slot2", "IF1 DAC2" },
3748 { "IF1 DAC6 Mux", "Slot3", "IF1 DAC3" },
3749 { "IF1 DAC6 Mux", "Slot4", "IF1 DAC4" },
3750 { "IF1 DAC6 Mux", "Slot5", "IF1 DAC5" },
3751 { "IF1 DAC6 Mux", "Slot6", "IF1 DAC6" },
3752 { "IF1 DAC6 Mux", "Slot7", "IF1 DAC7" },
3754 { "IF1 DAC7 Mux", "Slot0", "IF1 DAC0" },
3755 { "IF1 DAC7 Mux", "Slot1", "IF1 DAC1" },
3756 { "IF1 DAC7 Mux", "Slot2", "IF1 DAC2" },
3757 { "IF1 DAC7 Mux", "Slot3", "IF1 DAC3" },
3758 { "IF1 DAC7 Mux", "Slot4", "IF1 DAC4" },
3759 { "IF1 DAC7 Mux", "Slot5", "IF1 DAC5" },
3760 { "IF1 DAC7 Mux", "Slot6", "IF1 DAC6" },
3761 { "IF1 DAC7 Mux", "Slot7", "IF1 DAC7" },
3763 { "IF1 DAC01", NULL, "IF1 DAC0 Mux" },
3764 { "IF1 DAC01", NULL, "IF1 DAC1 Mux" },
3765 { "IF1 DAC23", NULL, "IF1 DAC2 Mux" },
3766 { "IF1 DAC23", NULL, "IF1 DAC3 Mux" },
3767 { "IF1 DAC45", NULL, "IF1 DAC4 Mux" },
3768 { "IF1 DAC45", NULL, "IF1 DAC5 Mux" },
3769 { "IF1 DAC67", NULL, "IF1 DAC6 Mux" },
3770 { "IF1 DAC67", NULL, "IF1 DAC7 Mux" },
3772 { "IF2 DAC0", NULL, "AIF2RX" },
3773 { "IF2 DAC1", NULL, "AIF2RX" },
3774 { "IF2 DAC2", NULL, "AIF2RX" },
3775 { "IF2 DAC3", NULL, "AIF2RX" },
3776 { "IF2 DAC4", NULL, "AIF2RX" },
3777 { "IF2 DAC5", NULL, "AIF2RX" },
3778 { "IF2 DAC6", NULL, "AIF2RX" },
3779 { "IF2 DAC7", NULL, "AIF2RX" },
3780 { "IF2 DAC0", NULL, "I2S2" },
3781 { "IF2 DAC1", NULL, "I2S2" },
3782 { "IF2 DAC2", NULL, "I2S2" },
3783 { "IF2 DAC3", NULL, "I2S2" },
3784 { "IF2 DAC4", NULL, "I2S2" },
3785 { "IF2 DAC5", NULL, "I2S2" },
3786 { "IF2 DAC6", NULL, "I2S2" },
3787 { "IF2 DAC7", NULL, "I2S2" },
3789 { "IF2 DAC0 Mux", "Slot0", "IF2 DAC0" },
3790 { "IF2 DAC0 Mux", "Slot1", "IF2 DAC1" },
3791 { "IF2 DAC0 Mux", "Slot2", "IF2 DAC2" },
3792 { "IF2 DAC0 Mux", "Slot3", "IF2 DAC3" },
3793 { "IF2 DAC0 Mux", "Slot4", "IF2 DAC4" },
3794 { "IF2 DAC0 Mux", "Slot5", "IF2 DAC5" },
3795 { "IF2 DAC0 Mux", "Slot6", "IF2 DAC6" },
3796 { "IF2 DAC0 Mux", "Slot7", "IF2 DAC7" },
3798 { "IF2 DAC1 Mux", "Slot0", "IF2 DAC0" },
3799 { "IF2 DAC1 Mux", "Slot1", "IF2 DAC1" },
3800 { "IF2 DAC1 Mux", "Slot2", "IF2 DAC2" },
3801 { "IF2 DAC1 Mux", "Slot3", "IF2 DAC3" },
3802 { "IF2 DAC1 Mux", "Slot4", "IF2 DAC4" },
3803 { "IF2 DAC1 Mux", "Slot5", "IF2 DAC5" },
3804 { "IF2 DAC1 Mux", "Slot6", "IF2 DAC6" },
3805 { "IF2 DAC1 Mux", "Slot7", "IF2 DAC7" },
3807 { "IF2 DAC2 Mux", "Slot0", "IF2 DAC0" },
3808 { "IF2 DAC2 Mux", "Slot1", "IF2 DAC1" },
3809 { "IF2 DAC2 Mux", "Slot2", "IF2 DAC2" },
3810 { "IF2 DAC2 Mux", "Slot3", "IF2 DAC3" },
3811 { "IF2 DAC2 Mux", "Slot4", "IF2 DAC4" },
3812 { "IF2 DAC2 Mux", "Slot5", "IF2 DAC5" },
3813 { "IF2 DAC2 Mux", "Slot6", "IF2 DAC6" },
3814 { "IF2 DAC2 Mux", "Slot7", "IF2 DAC7" },
3816 { "IF2 DAC3 Mux", "Slot0", "IF2 DAC0" },
3817 { "IF2 DAC3 Mux", "Slot1", "IF2 DAC1" },
3818 { "IF2 DAC3 Mux", "Slot2", "IF2 DAC2" },
3819 { "IF2 DAC3 Mux", "Slot3", "IF2 DAC3" },
3820 { "IF2 DAC3 Mux", "Slot4", "IF2 DAC4" },
3821 { "IF2 DAC3 Mux", "Slot5", "IF2 DAC5" },
3822 { "IF2 DAC3 Mux", "Slot6", "IF2 DAC6" },
3823 { "IF2 DAC3 Mux", "Slot7", "IF2 DAC7" },
3825 { "IF2 DAC4 Mux", "Slot0", "IF2 DAC0" },
3826 { "IF2 DAC4 Mux", "Slot1", "IF2 DAC1" },
3827 { "IF2 DAC4 Mux", "Slot2", "IF2 DAC2" },
3828 { "IF2 DAC4 Mux", "Slot3", "IF2 DAC3" },
3829 { "IF2 DAC4 Mux", "Slot4", "IF2 DAC4" },
3830 { "IF2 DAC4 Mux", "Slot5", "IF2 DAC5" },
3831 { "IF2 DAC4 Mux", "Slot6", "IF2 DAC6" },
3832 { "IF2 DAC4 Mux", "Slot7", "IF2 DAC7" },
3834 { "IF2 DAC5 Mux", "Slot0", "IF2 DAC0" },
3835 { "IF2 DAC5 Mux", "Slot1", "IF2 DAC1" },
3836 { "IF2 DAC5 Mux", "Slot2", "IF2 DAC2" },
3837 { "IF2 DAC5 Mux", "Slot3", "IF2 DAC3" },
3838 { "IF2 DAC5 Mux", "Slot4", "IF2 DAC4" },
3839 { "IF2 DAC5 Mux", "Slot5", "IF2 DAC5" },
3840 { "IF2 DAC5 Mux", "Slot6", "IF2 DAC6" },
3841 { "IF2 DAC5 Mux", "Slot7", "IF2 DAC7" },
3843 { "IF2 DAC6 Mux", "Slot0", "IF2 DAC0" },
3844 { "IF2 DAC6 Mux", "Slot1", "IF2 DAC1" },
3845 { "IF2 DAC6 Mux", "Slot2", "IF2 DAC2" },
3846 { "IF2 DAC6 Mux", "Slot3", "IF2 DAC3" },
3847 { "IF2 DAC6 Mux", "Slot4", "IF2 DAC4" },
3848 { "IF2 DAC6 Mux", "Slot5", "IF2 DAC5" },
3849 { "IF2 DAC6 Mux", "Slot6", "IF2 DAC6" },
3850 { "IF2 DAC6 Mux", "Slot7", "IF2 DAC7" },
3852 { "IF2 DAC7 Mux", "Slot0", "IF2 DAC0" },
3853 { "IF2 DAC7 Mux", "Slot1", "IF2 DAC1" },
3854 { "IF2 DAC7 Mux", "Slot2", "IF2 DAC2" },
3855 { "IF2 DAC7 Mux", "Slot3", "IF2 DAC3" },
3856 { "IF2 DAC7 Mux", "Slot4", "IF2 DAC4" },
3857 { "IF2 DAC7 Mux", "Slot5", "IF2 DAC5" },
3858 { "IF2 DAC7 Mux", "Slot6", "IF2 DAC6" },
3859 { "IF2 DAC7 Mux", "Slot7", "IF2 DAC7" },
3861 { "IF2 DAC01", NULL, "IF2 DAC0 Mux" },
3862 { "IF2 DAC01", NULL, "IF2 DAC1 Mux" },
3863 { "IF2 DAC23", NULL, "IF2 DAC2 Mux" },
3864 { "IF2 DAC23", NULL, "IF2 DAC3 Mux" },
3865 { "IF2 DAC45", NULL, "IF2 DAC4 Mux" },
3866 { "IF2 DAC45", NULL, "IF2 DAC5 Mux" },
3867 { "IF2 DAC67", NULL, "IF2 DAC6 Mux" },
3868 { "IF2 DAC67", NULL, "IF2 DAC7 Mux" },
3870 { "IF3 DAC", NULL, "AIF3RX" },
3871 { "IF3 DAC", NULL, "I2S3" },
3873 { "IF4 DAC", NULL, "AIF4RX" },
3874 { "IF4 DAC", NULL, "I2S4" },
3876 { "IF3 DAC L", NULL, "IF3 DAC" },
3877 { "IF3 DAC R", NULL, "IF3 DAC" },
3879 { "IF4 DAC L", NULL, "IF4 DAC" },
3880 { "IF4 DAC R", NULL, "IF4 DAC" },
3882 { "SLB DAC0", NULL, "SLBRX" },
3883 { "SLB DAC1", NULL, "SLBRX" },
3884 { "SLB DAC2", NULL, "SLBRX" },
3885 { "SLB DAC3", NULL, "SLBRX" },
3886 { "SLB DAC4", NULL, "SLBRX" },
3887 { "SLB DAC5", NULL, "SLBRX" },
3888 { "SLB DAC6", NULL, "SLBRX" },
3889 { "SLB DAC7", NULL, "SLBRX" },
3890 { "SLB DAC0", NULL, "SLB" },
3891 { "SLB DAC1", NULL, "SLB" },
3892 { "SLB DAC2", NULL, "SLB" },
3893 { "SLB DAC3", NULL, "SLB" },
3894 { "SLB DAC4", NULL, "SLB" },
3895 { "SLB DAC5", NULL, "SLB" },
3896 { "SLB DAC6", NULL, "SLB" },
3897 { "SLB DAC7", NULL, "SLB" },
3899 { "SLB DAC01", NULL, "SLB DAC0" },
3900 { "SLB DAC01", NULL, "SLB DAC1" },
3901 { "SLB DAC23", NULL, "SLB DAC2" },
3902 { "SLB DAC23", NULL, "SLB DAC3" },
3903 { "SLB DAC45", NULL, "SLB DAC4" },
3904 { "SLB DAC45", NULL, "SLB DAC5" },
3905 { "SLB DAC67", NULL, "SLB DAC6" },
3906 { "SLB DAC67", NULL, "SLB DAC7" },
3908 { "ADDA1 Mux", "STO1 ADC MIX", "Stereo1 ADC MIX" },
3909 { "ADDA1 Mux", "STO2 ADC MIX", "Stereo2 ADC MIX" },
3910 { "ADDA1 Mux", "OB 67", "OB67" },
3912 { "DAC1 Mux", "IF1 DAC 01", "IF1 DAC01" },
3913 { "DAC1 Mux", "IF2 DAC 01", "IF2 DAC01" },
3914 { "DAC1 Mux", "IF3 DAC LR", "IF3 DAC" },
3915 { "DAC1 Mux", "IF4 DAC LR", "IF4 DAC" },
3916 { "DAC1 Mux", "SLB DAC 01", "SLB DAC01" },
3917 { "DAC1 Mux", "OB 01", "OB01 Bypass Mux" },
3919 { "DAC1 MIXL", "Stereo ADC Switch", "ADDA1 Mux" },
3920 { "DAC1 MIXL", "DAC1 Switch", "DAC1 Mux" },
3921 { "DAC1 MIXR", "Stereo ADC Switch", "ADDA1 Mux" },
3922 { "DAC1 MIXR", "DAC1 Switch", "DAC1 Mux" },
3924 { "DAC1 FS", NULL, "DAC1 MIXL" },
3925 { "DAC1 FS", NULL, "DAC1 MIXR" },
3927 { "DAC2 L Mux", "IF1 DAC 2", "IF1 DAC2 Mux" },
3928 { "DAC2 L Mux", "IF2 DAC 2", "IF2 DAC2 Mux" },
3929 { "DAC2 L Mux", "IF3 DAC L", "IF3 DAC L" },
3930 { "DAC2 L Mux", "IF4 DAC L", "IF4 DAC L" },
3931 { "DAC2 L Mux", "SLB DAC 2", "SLB DAC2" },
3932 { "DAC2 L Mux", "OB 2", "OutBound2" },
3934 { "DAC2 R Mux", "IF1 DAC 3", "IF1 DAC3 Mux" },
3935 { "DAC2 R Mux", "IF2 DAC 3", "IF2 DAC3 Mux" },
3936 { "DAC2 R Mux", "IF3 DAC R", "IF3 DAC R" },
3937 { "DAC2 R Mux", "IF4 DAC R", "IF4 DAC R" },
3938 { "DAC2 R Mux", "SLB DAC 3", "SLB DAC3" },
3939 { "DAC2 R Mux", "OB 3", "OutBound3" },
3940 { "DAC2 R Mux", "Haptic Generator", "Haptic Generator" },
3941 { "DAC2 R Mux", "VAD ADC", "VAD ADC Mux" },
3943 { "DAC3 L Mux", "IF1 DAC 4", "IF1 DAC4 Mux" },
3944 { "DAC3 L Mux", "IF2 DAC 4", "IF2 DAC4 Mux" },
3945 { "DAC3 L Mux", "IF3 DAC L", "IF3 DAC L" },
3946 { "DAC3 L Mux", "IF4 DAC L", "IF4 DAC L" },
3947 { "DAC3 L Mux", "SLB DAC 4", "SLB DAC4" },
3948 { "DAC3 L Mux", "OB 4", "OutBound4" },
3950 { "DAC3 R Mux", "IF1 DAC 5", "IF1 DAC5 Mux" },
3951 { "DAC3 R Mux", "IF2 DAC 5", "IF2 DAC5 Mux" },
3952 { "DAC3 R Mux", "IF3 DAC R", "IF3 DAC R" },
3953 { "DAC3 R Mux", "IF4 DAC R", "IF4 DAC R" },
3954 { "DAC3 R Mux", "SLB DAC 5", "SLB DAC5" },
3955 { "DAC3 R Mux", "OB 5", "OutBound5" },
3957 { "DAC4 L Mux", "IF1 DAC 6", "IF1 DAC6 Mux" },
3958 { "DAC4 L Mux", "IF2 DAC 6", "IF2 DAC6 Mux" },
3959 { "DAC4 L Mux", "IF3 DAC L", "IF3 DAC L" },
3960 { "DAC4 L Mux", "IF4 DAC L", "IF4 DAC L" },
3961 { "DAC4 L Mux", "SLB DAC 6", "SLB DAC6" },
3962 { "DAC4 L Mux", "OB 6", "OutBound6" },
3964 { "DAC4 R Mux", "IF1 DAC 7", "IF1 DAC7 Mux" },
3965 { "DAC4 R Mux", "IF2 DAC 7", "IF2 DAC7 Mux" },
3966 { "DAC4 R Mux", "IF3 DAC R", "IF3 DAC R" },
3967 { "DAC4 R Mux", "IF4 DAC R", "IF4 DAC R" },
3968 { "DAC4 R Mux", "SLB DAC 7", "SLB DAC7" },
3969 { "DAC4 R Mux", "OB 7", "OutBound7" },
3971 { "Sidetone Mux", "DMIC1 L", "DMIC L1" },
3972 { "Sidetone Mux", "DMIC2 L", "DMIC L2" },
3973 { "Sidetone Mux", "DMIC3 L", "DMIC L3" },
3974 { "Sidetone Mux", "DMIC4 L", "DMIC L4" },
3975 { "Sidetone Mux", "ADC1", "ADC 1" },
3976 { "Sidetone Mux", "ADC2", "ADC 2" },
3977 { "Sidetone Mux", NULL, "Sidetone Power" },
3979 { "Stereo DAC MIXL", "ST L Switch", "Sidetone Mux" },
3980 { "Stereo DAC MIXL", "DAC1 L Switch", "DAC1 MIXL" },
3981 { "Stereo DAC MIXL", "DAC2 L Switch", "DAC2 L Mux" },
3982 { "Stereo DAC MIXL", "DAC1 R Switch", "DAC1 MIXR" },
3983 { "Stereo DAC MIXL", NULL, "dac stereo1 filter" },
3984 { "Stereo DAC MIXR", "ST R Switch", "Sidetone Mux" },
3985 { "Stereo DAC MIXR", "DAC1 R Switch", "DAC1 MIXR" },
3986 { "Stereo DAC MIXR", "DAC2 R Switch", "DAC2 R Mux" },
3987 { "Stereo DAC MIXR", "DAC1 L Switch", "DAC1 MIXL" },
3988 { "Stereo DAC MIXR", NULL, "dac stereo1 filter" },
3989 { "dac stereo1 filter", NULL, "PLL1", is_sys_clk_from_pll },
3991 { "Mono DAC MIXL", "ST L Switch", "Sidetone Mux" },
3992 { "Mono DAC MIXL", "DAC1 L Switch", "DAC1 MIXL" },
3993 { "Mono DAC MIXL", "DAC2 L Switch", "DAC2 L Mux" },
3994 { "Mono DAC MIXL", "DAC2 R Switch", "DAC2 R Mux" },
3995 { "Mono DAC MIXL", NULL, "dac mono2 left filter" },
3996 { "dac mono2 left filter", NULL, "PLL1", is_sys_clk_from_pll },
3997 { "Mono DAC MIXR", "ST R Switch", "Sidetone Mux" },
3998 { "Mono DAC MIXR", "DAC1 R Switch", "DAC1 MIXR" },
3999 { "Mono DAC MIXR", "DAC2 R Switch", "DAC2 R Mux" },
4000 { "Mono DAC MIXR", "DAC2 L Switch", "DAC2 L Mux" },
4001 { "Mono DAC MIXR", NULL, "dac mono2 right filter" },
4002 { "dac mono2 right filter", NULL, "PLL1", is_sys_clk_from_pll },
4004 { "DD1 MIXL", "Sto DAC Mix L Switch", "Stereo DAC MIXL" },
4005 { "DD1 MIXL", "Mono DAC Mix L Switch", "Mono DAC MIXL" },
4006 { "DD1 MIXL", "DAC3 L Switch", "DAC3 L Mux" },
4007 { "DD1 MIXL", "DAC3 R Switch", "DAC3 R Mux" },
4008 { "DD1 MIXL", NULL, "dac mono3 left filter" },
4009 { "dac mono3 left filter", NULL, "PLL1", is_sys_clk_from_pll },
4010 { "DD1 MIXR", "Sto DAC Mix R Switch", "Stereo DAC MIXR" },
4011 { "DD1 MIXR", "Mono DAC Mix R Switch", "Mono DAC MIXR" },
4012 { "DD1 MIXR", "DAC3 L Switch", "DAC3 L Mux" },
4013 { "DD1 MIXR", "DAC3 R Switch", "DAC3 R Mux" },
4014 { "DD1 MIXR", NULL, "dac mono3 right filter" },
4015 { "dac mono3 right filter", NULL, "PLL1", is_sys_clk_from_pll },
4017 { "DD2 MIXL", "Sto DAC Mix L Switch", "Stereo DAC MIXL" },
4018 { "DD2 MIXL", "Mono DAC Mix L Switch", "Mono DAC MIXL" },
4019 { "DD2 MIXL", "DAC4 L Switch", "DAC4 L Mux" },
4020 { "DD2 MIXL", "DAC4 R Switch", "DAC4 R Mux" },
4021 { "DD2 MIXL", NULL, "dac mono4 left filter" },
4022 { "dac mono4 left filter", NULL, "PLL1", is_sys_clk_from_pll },
4023 { "DD2 MIXR", "Sto DAC Mix R Switch", "Stereo DAC MIXR" },
4024 { "DD2 MIXR", "Mono DAC Mix R Switch", "Mono DAC MIXR" },
4025 { "DD2 MIXR", "DAC4 L Switch", "DAC4 L Mux" },
4026 { "DD2 MIXR", "DAC4 R Switch", "DAC4 R Mux" },
4027 { "DD2 MIXR", NULL, "dac mono4 right filter" },
4028 { "dac mono4 right filter", NULL, "PLL1", is_sys_clk_from_pll },
4030 { "Stereo DAC MIX", NULL, "Stereo DAC MIXL" },
4031 { "Stereo DAC MIX", NULL, "Stereo DAC MIXR" },
4032 { "Mono DAC MIX", NULL, "Mono DAC MIXL" },
4033 { "Mono DAC MIX", NULL, "Mono DAC MIXR" },
4034 { "DD1 MIX", NULL, "DD1 MIXL" },
4035 { "DD1 MIX", NULL, "DD1 MIXR" },
4036 { "DD2 MIX", NULL, "DD2 MIXL" },
4037 { "DD2 MIX", NULL, "DD2 MIXR" },
4039 { "DAC12 SRC Mux", "STO1 DAC MIX", "Stereo DAC MIX" },
4040 { "DAC12 SRC Mux", "MONO DAC MIX", "Mono DAC MIX" },
4041 { "DAC12 SRC Mux", "DD MIX1", "DD1 MIX" },
4042 { "DAC12 SRC Mux", "DD MIX2", "DD2 MIX" },
4044 { "DAC3 SRC Mux", "MONO DAC MIXL", "Mono DAC MIXL" },
4045 { "DAC3 SRC Mux", "MONO DAC MIXR", "Mono DAC MIXR" },
4046 { "DAC3 SRC Mux", "DD MIX1L", "DD1 MIXL" },
4047 { "DAC3 SRC Mux", "DD MIX2L", "DD2 MIXL" },
4049 { "DAC 1", NULL, "DAC12 SRC Mux" },
4050 { "DAC 2", NULL, "DAC12 SRC Mux" },
4051 { "DAC 3", NULL, "DAC3 SRC Mux" },
4053 { "PDM1 L Mux", "STO1 DAC MIX", "Stereo DAC MIXL" },
4054 { "PDM1 L Mux", "MONO DAC MIX", "Mono DAC MIXL" },
4055 { "PDM1 L Mux", "DD MIX1", "DD1 MIXL" },
4056 { "PDM1 L Mux", "DD MIX2", "DD2 MIXL" },
4057 { "PDM1 L Mux", NULL, "PDM1 Power" },
4058 { "PDM1 R Mux", "STO1 DAC MIX", "Stereo DAC MIXR" },
4059 { "PDM1 R Mux", "MONO DAC MIX", "Mono DAC MIXR" },
4060 { "PDM1 R Mux", "DD MIX1", "DD1 MIXR" },
4061 { "PDM1 R Mux", "DD MIX2", "DD2 MIXR" },
4062 { "PDM1 R Mux", NULL, "PDM1 Power" },
4063 { "PDM2 L Mux", "STO1 DAC MIX", "Stereo DAC MIXL" },
4064 { "PDM2 L Mux", "MONO DAC MIX", "Mono DAC MIXL" },
4065 { "PDM2 L Mux", "DD MIX1", "DD1 MIXL" },
4066 { "PDM2 L Mux", "DD MIX2", "DD2 MIXL" },
4067 { "PDM2 L Mux", NULL, "PDM2 Power" },
4068 { "PDM2 R Mux", "STO1 DAC MIX", "Stereo DAC MIXR" },
4069 { "PDM2 R Mux", "MONO DAC MIX", "Mono DAC MIXR" },
4070 { "PDM2 R Mux", "DD MIX1", "DD1 MIXR" },
4071 { "PDM2 R Mux", "DD MIX1", "DD2 MIXR" },
4072 { "PDM2 R Mux", NULL, "PDM2 Power" },
4074 { "LOUT1 amp", NULL, "DAC 1" },
4075 { "LOUT2 amp", NULL, "DAC 2" },
4076 { "LOUT3 amp", NULL, "DAC 3" },
4078 { "LOUT1 vref", NULL, "LOUT1 amp" },
4079 { "LOUT2 vref", NULL, "LOUT2 amp" },
4080 { "LOUT3 vref", NULL, "LOUT3 amp" },
4082 { "LOUT1", NULL, "LOUT1 vref" },
4083 { "LOUT2", NULL, "LOUT2 vref" },
4084 { "LOUT3", NULL, "LOUT3 vref" },
4086 { "PDM1L", NULL, "PDM1 L Mux" },
4087 { "PDM1R", NULL, "PDM1 R Mux" },
4088 { "PDM2L", NULL, "PDM2 L Mux" },
4089 { "PDM2R", NULL, "PDM2 R Mux" },
4092 static const struct snd_soc_dapm_route rt5677_dmic2_clk_1[] = {
4093 { "DMIC L2", NULL, "DMIC1 power" },
4094 { "DMIC R2", NULL, "DMIC1 power" },
4097 static const struct snd_soc_dapm_route rt5677_dmic2_clk_2[] = {
4098 { "DMIC L2", NULL, "DMIC2 power" },
4099 { "DMIC R2", NULL, "DMIC2 power" },
4102 static int rt5677_hw_params(struct snd_pcm_substream *substream,
4103 struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
4105 struct snd_soc_component *component = dai->component;
4106 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
4107 unsigned int val_len = 0, val_clk, mask_clk;
4108 int pre_div, bclk_ms, frame_size;
4110 rt5677->lrck[dai->id] = params_rate(params);
4111 pre_div = rl6231_get_clk_info(rt5677->sysclk, rt5677->lrck[dai->id]);
4113 dev_err(component->dev, "Unsupported clock setting: sysclk=%dHz lrck=%dHz\n",
4114 rt5677->sysclk, rt5677->lrck[dai->id]);
4117 frame_size = snd_soc_params_to_frame_size(params);
4118 if (frame_size < 0) {
4119 dev_err(component->dev, "Unsupported frame size: %d\n", frame_size);
4122 bclk_ms = frame_size > 32;
4123 rt5677->bclk[dai->id] = rt5677->lrck[dai->id] * (32 << bclk_ms);
4125 dev_dbg(dai->dev, "bclk is %dHz and lrck is %dHz\n",
4126 rt5677->bclk[dai->id], rt5677->lrck[dai->id]);
4127 dev_dbg(dai->dev, "bclk_ms is %d and pre_div is %d for iis %d\n",
4128 bclk_ms, pre_div, dai->id);
4130 switch (params_width(params)) {
4134 val_len |= RT5677_I2S_DL_20;
4137 val_len |= RT5677_I2S_DL_24;
4140 val_len |= RT5677_I2S_DL_8;
4148 mask_clk = RT5677_I2S_PD1_MASK;
4149 val_clk = pre_div << RT5677_I2S_PD1_SFT;
4150 regmap_update_bits(rt5677->regmap, RT5677_I2S1_SDP,
4151 RT5677_I2S_DL_MASK, val_len);
4152 regmap_update_bits(rt5677->regmap, RT5677_CLK_TREE_CTRL1,
4156 mask_clk = RT5677_I2S_PD2_MASK;
4157 val_clk = pre_div << RT5677_I2S_PD2_SFT;
4158 regmap_update_bits(rt5677->regmap, RT5677_I2S2_SDP,
4159 RT5677_I2S_DL_MASK, val_len);
4160 regmap_update_bits(rt5677->regmap, RT5677_CLK_TREE_CTRL1,
4164 mask_clk = RT5677_I2S_BCLK_MS3_MASK | RT5677_I2S_PD3_MASK;
4165 val_clk = bclk_ms << RT5677_I2S_BCLK_MS3_SFT |
4166 pre_div << RT5677_I2S_PD3_SFT;
4167 regmap_update_bits(rt5677->regmap, RT5677_I2S3_SDP,
4168 RT5677_I2S_DL_MASK, val_len);
4169 regmap_update_bits(rt5677->regmap, RT5677_CLK_TREE_CTRL1,
4173 mask_clk = RT5677_I2S_BCLK_MS4_MASK | RT5677_I2S_PD4_MASK;
4174 val_clk = bclk_ms << RT5677_I2S_BCLK_MS4_SFT |
4175 pre_div << RT5677_I2S_PD4_SFT;
4176 regmap_update_bits(rt5677->regmap, RT5677_I2S4_SDP,
4177 RT5677_I2S_DL_MASK, val_len);
4178 regmap_update_bits(rt5677->regmap, RT5677_CLK_TREE_CTRL1,
4188 static int rt5677_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
4190 struct snd_soc_component *component = dai->component;
4191 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
4192 unsigned int reg_val = 0;
4194 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
4195 case SND_SOC_DAIFMT_CBM_CFM:
4196 rt5677->master[dai->id] = 1;
4198 case SND_SOC_DAIFMT_CBS_CFS:
4199 reg_val |= RT5677_I2S_MS_S;
4200 rt5677->master[dai->id] = 0;
4206 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
4207 case SND_SOC_DAIFMT_NB_NF:
4209 case SND_SOC_DAIFMT_IB_NF:
4210 reg_val |= RT5677_I2S_BP_INV;
4216 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
4217 case SND_SOC_DAIFMT_I2S:
4219 case SND_SOC_DAIFMT_LEFT_J:
4220 reg_val |= RT5677_I2S_DF_LEFT;
4222 case SND_SOC_DAIFMT_DSP_A:
4223 reg_val |= RT5677_I2S_DF_PCM_A;
4225 case SND_SOC_DAIFMT_DSP_B:
4226 reg_val |= RT5677_I2S_DF_PCM_B;
4234 regmap_update_bits(rt5677->regmap, RT5677_I2S1_SDP,
4235 RT5677_I2S_MS_MASK | RT5677_I2S_BP_MASK |
4236 RT5677_I2S_DF_MASK, reg_val);
4239 regmap_update_bits(rt5677->regmap, RT5677_I2S2_SDP,
4240 RT5677_I2S_MS_MASK | RT5677_I2S_BP_MASK |
4241 RT5677_I2S_DF_MASK, reg_val);
4244 regmap_update_bits(rt5677->regmap, RT5677_I2S3_SDP,
4245 RT5677_I2S_MS_MASK | RT5677_I2S_BP_MASK |
4246 RT5677_I2S_DF_MASK, reg_val);
4249 regmap_update_bits(rt5677->regmap, RT5677_I2S4_SDP,
4250 RT5677_I2S_MS_MASK | RT5677_I2S_BP_MASK |
4251 RT5677_I2S_DF_MASK, reg_val);
4261 static int rt5677_set_dai_sysclk(struct snd_soc_dai *dai,
4262 int clk_id, unsigned int freq, int dir)
4264 struct snd_soc_component *component = dai->component;
4265 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
4266 unsigned int reg_val = 0;
4268 if (freq == rt5677->sysclk && clk_id == rt5677->sysclk_src)
4272 case RT5677_SCLK_S_MCLK:
4273 reg_val |= RT5677_SCLK_SRC_MCLK;
4275 case RT5677_SCLK_S_PLL1:
4276 reg_val |= RT5677_SCLK_SRC_PLL1;
4278 case RT5677_SCLK_S_RCCLK:
4279 reg_val |= RT5677_SCLK_SRC_RCCLK;
4282 dev_err(component->dev, "Invalid clock id (%d)\n", clk_id);
4285 regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK1,
4286 RT5677_SCLK_SRC_MASK, reg_val);
4287 rt5677->sysclk = freq;
4288 rt5677->sysclk_src = clk_id;
4290 dev_dbg(dai->dev, "Sysclk is %dHz and clock id is %d\n", freq, clk_id);
4296 * rt5677_pll_calc - Calcualte PLL M/N/K code.
4297 * @freq_in: external clock provided to codec.
4298 * @freq_out: target clock which codec works on.
4299 * @pll_code: Pointer to structure with M, N, K, bypass K and bypass M flag.
4301 * Calcualte M/N/K code and bypass K/M flag to configure PLL for codec.
4303 * Returns 0 for success or negative error code.
4305 static int rt5677_pll_calc(const unsigned int freq_in,
4306 const unsigned int freq_out, struct rl6231_pll_code *pll_code)
4308 if (RT5677_PLL_INP_MIN > freq_in)
4311 return rl6231_pll_calc(freq_in, freq_out, pll_code);
4314 static int rt5677_set_dai_pll(struct snd_soc_dai *dai, int pll_id, int source,
4315 unsigned int freq_in, unsigned int freq_out)
4317 struct snd_soc_component *component = dai->component;
4318 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
4319 struct rl6231_pll_code pll_code;
4322 if (source == rt5677->pll_src && freq_in == rt5677->pll_in &&
4323 freq_out == rt5677->pll_out)
4326 if (!freq_in || !freq_out) {
4327 dev_dbg(component->dev, "PLL disabled\n");
4330 rt5677->pll_out = 0;
4331 regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK1,
4332 RT5677_SCLK_SRC_MASK, RT5677_SCLK_SRC_MCLK);
4337 case RT5677_PLL1_S_MCLK:
4338 regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK1,
4339 RT5677_PLL1_SRC_MASK, RT5677_PLL1_SRC_MCLK);
4341 case RT5677_PLL1_S_BCLK1:
4342 case RT5677_PLL1_S_BCLK2:
4343 case RT5677_PLL1_S_BCLK3:
4344 case RT5677_PLL1_S_BCLK4:
4347 regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK1,
4348 RT5677_PLL1_SRC_MASK, RT5677_PLL1_SRC_BCLK1);
4351 regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK1,
4352 RT5677_PLL1_SRC_MASK, RT5677_PLL1_SRC_BCLK2);
4355 regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK1,
4356 RT5677_PLL1_SRC_MASK, RT5677_PLL1_SRC_BCLK3);
4359 regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK1,
4360 RT5677_PLL1_SRC_MASK, RT5677_PLL1_SRC_BCLK4);
4367 dev_err(component->dev, "Unknown PLL source %d\n", source);
4371 ret = rt5677_pll_calc(freq_in, freq_out, &pll_code);
4373 dev_err(component->dev, "Unsupport input clock %d\n", freq_in);
4377 dev_dbg(component->dev, "m_bypass=%d m=%d n=%d k=%d\n",
4378 pll_code.m_bp, (pll_code.m_bp ? 0 : pll_code.m_code),
4379 pll_code.n_code, pll_code.k_code);
4381 regmap_write(rt5677->regmap, RT5677_PLL1_CTRL1,
4382 pll_code.n_code << RT5677_PLL_N_SFT | pll_code.k_code);
4383 regmap_write(rt5677->regmap, RT5677_PLL1_CTRL2,
4384 (pll_code.m_bp ? 0 : pll_code.m_code) << RT5677_PLL_M_SFT |
4385 pll_code.m_bp << RT5677_PLL_M_BP_SFT);
4387 rt5677->pll_in = freq_in;
4388 rt5677->pll_out = freq_out;
4389 rt5677->pll_src = source;
4394 static int rt5677_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask,
4395 unsigned int rx_mask, int slots, int slot_width)
4397 struct snd_soc_component *component = dai->component;
4398 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
4399 unsigned int val = 0, slot_width_25 = 0;
4401 if (rx_mask || tx_mask)
4419 switch (slot_width) {
4424 slot_width_25 = 0x8080;
4439 regmap_update_bits(rt5677->regmap, RT5677_TDM1_CTRL1, 0x1f00,
4441 regmap_update_bits(rt5677->regmap, RT5677_DIG_MISC, 0x8000,
4445 regmap_update_bits(rt5677->regmap, RT5677_TDM2_CTRL1, 0x1f00,
4447 regmap_update_bits(rt5677->regmap, RT5677_DIG_MISC, 0x80,
4457 static int rt5677_set_bias_level(struct snd_soc_component *component,
4458 enum snd_soc_bias_level level)
4460 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
4463 case SND_SOC_BIAS_ON:
4466 case SND_SOC_BIAS_PREPARE:
4467 if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_STANDBY) {
4468 rt5677_set_dsp_vad(component, false);
4470 regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG1,
4471 RT5677_LDO1_SEL_MASK | RT5677_LDO2_SEL_MASK,
4472 5 << RT5677_LDO1_SEL_SFT |
4473 5 << RT5677_LDO2_SEL_SFT);
4474 regmap_update_bits(rt5677->regmap,
4475 RT5677_PR_BASE + RT5677_BIAS_CUR4,
4477 regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG1,
4478 RT5677_PWR_FV1 | RT5677_PWR_FV2 |
4479 RT5677_PWR_VREF1 | RT5677_PWR_MB |
4480 RT5677_PWR_BG | RT5677_PWR_VREF2,
4481 RT5677_PWR_VREF1 | RT5677_PWR_MB |
4482 RT5677_PWR_BG | RT5677_PWR_VREF2);
4483 rt5677->is_vref_slow = false;
4484 regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
4485 RT5677_PWR_CORE, RT5677_PWR_CORE);
4486 regmap_update_bits(rt5677->regmap, RT5677_DIG_MISC,
4491 case SND_SOC_BIAS_STANDBY:
4494 case SND_SOC_BIAS_OFF:
4495 regmap_update_bits(rt5677->regmap, RT5677_DIG_MISC, 0x1, 0x0);
4496 regmap_write(rt5677->regmap, RT5677_PWR_DIG1, 0x0000);
4497 regmap_write(rt5677->regmap, RT5677_PWR_ANLG1,
4498 2 << RT5677_LDO1_SEL_SFT |
4499 2 << RT5677_LDO2_SEL_SFT);
4500 regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
4501 RT5677_PWR_CORE, 0);
4502 regmap_update_bits(rt5677->regmap,
4503 RT5677_PR_BASE + RT5677_BIAS_CUR4, 0x0f00, 0x0000);
4505 if (rt5677->dsp_vad_en)
4506 rt5677_set_dsp_vad(component, true);
4516 #ifdef CONFIG_GPIOLIB
4517 static void rt5677_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
4519 struct rt5677_priv *rt5677 = gpiochip_get_data(chip);
4522 case RT5677_GPIO1 ... RT5677_GPIO5:
4523 regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL2,
4524 0x1 << (offset * 3 + 1), !!value << (offset * 3 + 1));
4528 regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL3,
4529 RT5677_GPIO6_OUT_MASK, !!value << RT5677_GPIO6_OUT_SFT);
4537 static int rt5677_gpio_direction_out(struct gpio_chip *chip,
4538 unsigned offset, int value)
4540 struct rt5677_priv *rt5677 = gpiochip_get_data(chip);
4543 case RT5677_GPIO1 ... RT5677_GPIO5:
4544 regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL2,
4545 0x3 << (offset * 3 + 1),
4546 (0x2 | !!value) << (offset * 3 + 1));
4550 regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL3,
4551 RT5677_GPIO6_DIR_MASK | RT5677_GPIO6_OUT_MASK,
4552 RT5677_GPIO6_DIR_OUT | !!value << RT5677_GPIO6_OUT_SFT);
4562 static int rt5677_gpio_get(struct gpio_chip *chip, unsigned offset)
4564 struct rt5677_priv *rt5677 = gpiochip_get_data(chip);
4567 ret = regmap_read(rt5677->regmap, RT5677_GPIO_ST, &value);
4571 return (value & (0x1 << offset)) >> offset;
4574 static int rt5677_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
4576 struct rt5677_priv *rt5677 = gpiochip_get_data(chip);
4579 case RT5677_GPIO1 ... RT5677_GPIO5:
4580 regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL2,
4581 0x1 << (offset * 3 + 2), 0x0);
4585 regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL3,
4586 RT5677_GPIO6_DIR_MASK, RT5677_GPIO6_DIR_IN);
4596 /** Configures the gpio as
4601 static void rt5677_gpio_config(struct rt5677_priv *rt5677, unsigned offset,
4607 case RT5677_GPIO1 ... RT5677_GPIO2:
4608 shift = 2 * (1 - offset);
4609 regmap_update_bits(rt5677->regmap,
4610 RT5677_PR_BASE + RT5677_DIG_IN_PIN_ST_CTRL2,
4612 (value & 0x3) << shift);
4615 case RT5677_GPIO3 ... RT5677_GPIO6:
4616 shift = 2 * (9 - offset);
4617 regmap_update_bits(rt5677->regmap,
4618 RT5677_PR_BASE + RT5677_DIG_IN_PIN_ST_CTRL3,
4620 (value & 0x3) << shift);
4628 static int rt5677_to_irq(struct gpio_chip *chip, unsigned offset)
4630 struct rt5677_priv *rt5677 = gpiochip_get_data(chip);
4633 if ((rt5677->pdata.jd1_gpio == 1 && offset == RT5677_GPIO1) ||
4634 (rt5677->pdata.jd1_gpio == 2 &&
4635 offset == RT5677_GPIO2) ||
4636 (rt5677->pdata.jd1_gpio == 3 &&
4637 offset == RT5677_GPIO3)) {
4638 irq = RT5677_IRQ_JD1;
4639 } else if ((rt5677->pdata.jd2_gpio == 1 && offset == RT5677_GPIO4) ||
4640 (rt5677->pdata.jd2_gpio == 2 &&
4641 offset == RT5677_GPIO5) ||
4642 (rt5677->pdata.jd2_gpio == 3 &&
4643 offset == RT5677_GPIO6)) {
4644 irq = RT5677_IRQ_JD2;
4645 } else if ((rt5677->pdata.jd3_gpio == 1 &&
4646 offset == RT5677_GPIO4) ||
4647 (rt5677->pdata.jd3_gpio == 2 &&
4648 offset == RT5677_GPIO5) ||
4649 (rt5677->pdata.jd3_gpio == 3 &&
4650 offset == RT5677_GPIO6)) {
4651 irq = RT5677_IRQ_JD3;
4656 return irq_create_mapping(rt5677->domain, irq);
4659 static const struct gpio_chip rt5677_template_chip = {
4660 .label = RT5677_DRV_NAME,
4661 .owner = THIS_MODULE,
4662 .direction_output = rt5677_gpio_direction_out,
4663 .set = rt5677_gpio_set,
4664 .direction_input = rt5677_gpio_direction_in,
4665 .get = rt5677_gpio_get,
4666 .to_irq = rt5677_to_irq,
4670 static void rt5677_init_gpio(struct i2c_client *i2c)
4672 struct rt5677_priv *rt5677 = i2c_get_clientdata(i2c);
4675 rt5677->gpio_chip = rt5677_template_chip;
4676 rt5677->gpio_chip.ngpio = RT5677_GPIO_NUM;
4677 rt5677->gpio_chip.parent = &i2c->dev;
4678 rt5677->gpio_chip.base = -1;
4680 ret = gpiochip_add_data(&rt5677->gpio_chip, rt5677);
4682 dev_err(&i2c->dev, "Failed to add GPIOs: %d\n", ret);
4685 static void rt5677_free_gpio(struct i2c_client *i2c)
4687 struct rt5677_priv *rt5677 = i2c_get_clientdata(i2c);
4689 gpiochip_remove(&rt5677->gpio_chip);
4692 static void rt5677_gpio_config(struct rt5677_priv *rt5677, unsigned offset,
4697 static void rt5677_init_gpio(struct i2c_client *i2c)
4701 static void rt5677_free_gpio(struct i2c_client *i2c)
4706 static int rt5677_probe(struct snd_soc_component *component)
4708 struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
4709 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
4712 rt5677->component = component;
4714 if (rt5677->pdata.dmic2_clk_pin == RT5677_DMIC_CLK2) {
4715 snd_soc_dapm_add_routes(dapm,
4717 ARRAY_SIZE(rt5677_dmic2_clk_2));
4718 } else { /*use dmic1 clock by default*/
4719 snd_soc_dapm_add_routes(dapm,
4721 ARRAY_SIZE(rt5677_dmic2_clk_1));
4724 snd_soc_component_force_bias_level(component, SND_SOC_BIAS_OFF);
4726 regmap_update_bits(rt5677->regmap, RT5677_DIG_MISC,
4727 ~RT5677_IRQ_DEBOUNCE_SEL_MASK, 0x0020);
4728 regmap_write(rt5677->regmap, RT5677_PWR_DSP2,
4729 RT5677_PWR_SLIM_ISO | RT5677_PWR_CORE_ISO);
4731 for (i = 0; i < RT5677_GPIO_NUM; i++)
4732 rt5677_gpio_config(rt5677, i, rt5677->pdata.gpio_config[i]);
4734 mutex_init(&rt5677->dsp_cmd_lock);
4735 mutex_init(&rt5677->dsp_pri_lock);
4740 static void rt5677_remove(struct snd_soc_component *component)
4742 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
4744 regmap_write(rt5677->regmap, RT5677_RESET, 0x10ec);
4745 gpiod_set_value_cansleep(rt5677->pow_ldo2, 0);
4746 gpiod_set_value_cansleep(rt5677->reset_pin, 1);
4750 static int rt5677_suspend(struct snd_soc_component *component)
4752 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
4754 if (!rt5677->dsp_vad_en) {
4755 regcache_cache_only(rt5677->regmap, true);
4756 regcache_mark_dirty(rt5677->regmap);
4758 gpiod_set_value_cansleep(rt5677->pow_ldo2, 0);
4759 gpiod_set_value_cansleep(rt5677->reset_pin, 1);
4765 static int rt5677_resume(struct snd_soc_component *component)
4767 struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
4769 if (!rt5677->dsp_vad_en) {
4770 rt5677->pll_src = 0;
4772 rt5677->pll_out = 0;
4773 gpiod_set_value_cansleep(rt5677->pow_ldo2, 1);
4774 gpiod_set_value_cansleep(rt5677->reset_pin, 0);
4775 if (rt5677->pow_ldo2 || rt5677->reset_pin)
4778 regcache_cache_only(rt5677->regmap, false);
4779 regcache_sync(rt5677->regmap);
4785 #define rt5677_suspend NULL
4786 #define rt5677_resume NULL
4789 static int rt5677_read(void *context, unsigned int reg, unsigned int *val)
4791 struct i2c_client *client = context;
4792 struct rt5677_priv *rt5677 = i2c_get_clientdata(client);
4794 if (rt5677->is_dsp_mode) {
4796 mutex_lock(&rt5677->dsp_pri_lock);
4797 rt5677_dsp_mode_i2c_write(rt5677, RT5677_PRIV_INDEX,
4799 rt5677_dsp_mode_i2c_read(rt5677, RT5677_PRIV_DATA, val);
4800 mutex_unlock(&rt5677->dsp_pri_lock);
4802 rt5677_dsp_mode_i2c_read(rt5677, reg, val);
4805 regmap_read(rt5677->regmap_physical, reg, val);
4811 static int rt5677_write(void *context, unsigned int reg, unsigned int val)
4813 struct i2c_client *client = context;
4814 struct rt5677_priv *rt5677 = i2c_get_clientdata(client);
4816 if (rt5677->is_dsp_mode) {
4818 mutex_lock(&rt5677->dsp_pri_lock);
4819 rt5677_dsp_mode_i2c_write(rt5677, RT5677_PRIV_INDEX,
4821 rt5677_dsp_mode_i2c_write(rt5677, RT5677_PRIV_DATA,
4823 mutex_unlock(&rt5677->dsp_pri_lock);
4825 rt5677_dsp_mode_i2c_write(rt5677, reg, val);
4828 regmap_write(rt5677->regmap_physical, reg, val);
4834 #define RT5677_STEREO_RATES SNDRV_PCM_RATE_8000_96000
4835 #define RT5677_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
4836 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S8)
4838 static const struct snd_soc_dai_ops rt5677_aif_dai_ops = {
4839 .hw_params = rt5677_hw_params,
4840 .set_fmt = rt5677_set_dai_fmt,
4841 .set_sysclk = rt5677_set_dai_sysclk,
4842 .set_pll = rt5677_set_dai_pll,
4843 .set_tdm_slot = rt5677_set_tdm_slot,
4846 static struct snd_soc_dai_driver rt5677_dai[] = {
4848 .name = "rt5677-aif1",
4851 .stream_name = "AIF1 Playback",
4854 .rates = RT5677_STEREO_RATES,
4855 .formats = RT5677_FORMATS,
4858 .stream_name = "AIF1 Capture",
4861 .rates = RT5677_STEREO_RATES,
4862 .formats = RT5677_FORMATS,
4864 .ops = &rt5677_aif_dai_ops,
4867 .name = "rt5677-aif2",
4870 .stream_name = "AIF2 Playback",
4873 .rates = RT5677_STEREO_RATES,
4874 .formats = RT5677_FORMATS,
4877 .stream_name = "AIF2 Capture",
4880 .rates = RT5677_STEREO_RATES,
4881 .formats = RT5677_FORMATS,
4883 .ops = &rt5677_aif_dai_ops,
4886 .name = "rt5677-aif3",
4889 .stream_name = "AIF3 Playback",
4892 .rates = RT5677_STEREO_RATES,
4893 .formats = RT5677_FORMATS,
4896 .stream_name = "AIF3 Capture",
4899 .rates = RT5677_STEREO_RATES,
4900 .formats = RT5677_FORMATS,
4902 .ops = &rt5677_aif_dai_ops,
4905 .name = "rt5677-aif4",
4908 .stream_name = "AIF4 Playback",
4911 .rates = RT5677_STEREO_RATES,
4912 .formats = RT5677_FORMATS,
4915 .stream_name = "AIF4 Capture",
4918 .rates = RT5677_STEREO_RATES,
4919 .formats = RT5677_FORMATS,
4921 .ops = &rt5677_aif_dai_ops,
4924 .name = "rt5677-slimbus",
4927 .stream_name = "SLIMBus Playback",
4930 .rates = RT5677_STEREO_RATES,
4931 .formats = RT5677_FORMATS,
4934 .stream_name = "SLIMBus Capture",
4937 .rates = RT5677_STEREO_RATES,
4938 .formats = RT5677_FORMATS,
4940 .ops = &rt5677_aif_dai_ops,
4944 static const struct snd_soc_component_driver soc_component_dev_rt5677 = {
4945 .name = RT5677_DRV_NAME,
4946 .probe = rt5677_probe,
4947 .remove = rt5677_remove,
4948 .suspend = rt5677_suspend,
4949 .resume = rt5677_resume,
4950 .set_bias_level = rt5677_set_bias_level,
4951 .controls = rt5677_snd_controls,
4952 .num_controls = ARRAY_SIZE(rt5677_snd_controls),
4953 .dapm_widgets = rt5677_dapm_widgets,
4954 .num_dapm_widgets = ARRAY_SIZE(rt5677_dapm_widgets),
4955 .dapm_routes = rt5677_dapm_routes,
4956 .num_dapm_routes = ARRAY_SIZE(rt5677_dapm_routes),
4957 .use_pmdown_time = 1,
4959 .non_legacy_dai_naming = 1,
4962 static const struct regmap_config rt5677_regmap_physical = {
4967 .max_register = RT5677_VENDOR_ID2 + 1 + (ARRAY_SIZE(rt5677_ranges) *
4969 .readable_reg = rt5677_readable_register,
4971 .cache_type = REGCACHE_NONE,
4972 .ranges = rt5677_ranges,
4973 .num_ranges = ARRAY_SIZE(rt5677_ranges),
4976 static const struct regmap_config rt5677_regmap = {
4980 .max_register = RT5677_VENDOR_ID2 + 1 + (ARRAY_SIZE(rt5677_ranges) *
4983 .volatile_reg = rt5677_volatile_register,
4984 .readable_reg = rt5677_readable_register,
4985 .reg_read = rt5677_read,
4986 .reg_write = rt5677_write,
4988 .cache_type = REGCACHE_RBTREE,
4989 .reg_defaults = rt5677_reg,
4990 .num_reg_defaults = ARRAY_SIZE(rt5677_reg),
4991 .ranges = rt5677_ranges,
4992 .num_ranges = ARRAY_SIZE(rt5677_ranges),
4995 static const struct of_device_id rt5677_of_match[] = {
4996 { .compatible = "realtek,rt5677", .data = (const void *)RT5677 },
4999 MODULE_DEVICE_TABLE(of, rt5677_of_match);
5001 static const struct acpi_device_id rt5677_acpi_match[] = {
5002 { "RT5677CE", RT5677 },
5005 MODULE_DEVICE_TABLE(acpi, rt5677_acpi_match);
5007 static void rt5677_read_device_properties(struct rt5677_priv *rt5677,
5012 rt5677->pdata.in1_diff =
5013 device_property_read_bool(dev, "IN1") ||
5014 device_property_read_bool(dev, "realtek,in1-differential");
5016 rt5677->pdata.in2_diff =
5017 device_property_read_bool(dev, "IN2") ||
5018 device_property_read_bool(dev, "realtek,in2-differential");
5020 rt5677->pdata.lout1_diff =
5021 device_property_read_bool(dev, "OUT1") ||
5022 device_property_read_bool(dev, "realtek,lout1-differential");
5024 rt5677->pdata.lout2_diff =
5025 device_property_read_bool(dev, "OUT2") ||
5026 device_property_read_bool(dev, "realtek,lout2-differential");
5028 rt5677->pdata.lout3_diff =
5029 device_property_read_bool(dev, "OUT3") ||
5030 device_property_read_bool(dev, "realtek,lout3-differential");
5032 device_property_read_u8_array(dev, "realtek,gpio-config",
5033 rt5677->pdata.gpio_config,
5036 if (!device_property_read_u32(dev, "DCLK", &val) ||
5037 !device_property_read_u32(dev, "realtek,dmic2_clk_pin", &val))
5038 rt5677->pdata.dmic2_clk_pin = val;
5040 if (!device_property_read_u32(dev, "JD1", &val) ||
5041 !device_property_read_u32(dev, "realtek,jd1-gpio", &val))
5042 rt5677->pdata.jd1_gpio = val;
5044 if (!device_property_read_u32(dev, "JD2", &val) ||
5045 !device_property_read_u32(dev, "realtek,jd2-gpio", &val))
5046 rt5677->pdata.jd2_gpio = val;
5048 if (!device_property_read_u32(dev, "JD3", &val) ||
5049 !device_property_read_u32(dev, "realtek,jd3-gpio", &val))
5050 rt5677->pdata.jd3_gpio = val;
5053 struct rt5677_irq_desc {
5054 unsigned int enable_mask;
5055 unsigned int status_mask;
5056 unsigned int polarity_mask;
5059 static const struct rt5677_irq_desc rt5677_irq_descs[] = {
5060 [RT5677_IRQ_JD1] = {
5061 .enable_mask = RT5677_EN_IRQ_GPIO_JD1,
5062 .status_mask = RT5677_STA_GPIO_JD1,
5063 .polarity_mask = RT5677_INV_GPIO_JD1,
5065 [RT5677_IRQ_JD2] = {
5066 .enable_mask = RT5677_EN_IRQ_GPIO_JD2,
5067 .status_mask = RT5677_STA_GPIO_JD2,
5068 .polarity_mask = RT5677_INV_GPIO_JD2,
5070 [RT5677_IRQ_JD3] = {
5071 .enable_mask = RT5677_EN_IRQ_GPIO_JD3,
5072 .status_mask = RT5677_STA_GPIO_JD3,
5073 .polarity_mask = RT5677_INV_GPIO_JD3,
5077 static irqreturn_t rt5677_irq(int unused, void *data)
5079 struct rt5677_priv *rt5677 = data;
5080 int ret = 0, loop, i, reg_irq, virq;
5081 bool irq_fired = false;
5083 mutex_lock(&rt5677->irq_lock);
5086 * Loop to handle interrupts until the last i2c read shows no pending
5087 * irqs. The interrupt line is shared by multiple interrupt sources.
5088 * After the regmap_read() below, a new interrupt source line may
5089 * become high before the regmap_write() finishes, so there isn't a
5090 * rising edge on the shared interrupt line for the new interrupt. Thus,
5091 * the loop is needed to avoid missing irqs.
5093 * A safeguard of 20 loops is used to avoid hanging in the irq handler
5094 * if there is something wrong with the interrupt status update. The
5095 * interrupt sources here are audio jack plug/unplug events which
5096 * shouldn't happen at a high frequency for a long period of time.
5097 * Empirically, more than 3 loops have never been seen.
5099 for (loop = 0; loop < 20; loop++) {
5100 /* Read interrupt status */
5101 ret = regmap_read(rt5677->regmap, RT5677_IRQ_CTRL1, ®_irq);
5103 dev_err(rt5677->dev, "failed reading IRQ status: %d\n",
5109 for (i = 0; i < RT5677_IRQ_NUM; i++) {
5110 if (reg_irq & rt5677_irq_descs[i].status_mask) {
5112 virq = irq_find_mapping(rt5677->domain, i);
5114 handle_nested_irq(virq);
5116 /* Clear the interrupt by flipping the polarity
5117 * of the interrupt source line that fired
5119 reg_irq ^= rt5677_irq_descs[i].polarity_mask;
5125 ret = regmap_write(rt5677->regmap, RT5677_IRQ_CTRL1, reg_irq);
5127 dev_err(rt5677->dev, "failed updating IRQ status: %d\n",
5133 mutex_unlock(&rt5677->irq_lock);
5140 static void rt5677_irq_bus_lock(struct irq_data *data)
5142 struct rt5677_priv *rt5677 = irq_data_get_irq_chip_data(data);
5144 mutex_lock(&rt5677->irq_lock);
5147 static void rt5677_irq_bus_sync_unlock(struct irq_data *data)
5149 struct rt5677_priv *rt5677 = irq_data_get_irq_chip_data(data);
5151 // Set the enable/disable bits for the jack detect IRQs.
5152 regmap_update_bits(rt5677->regmap, RT5677_IRQ_CTRL1,
5153 RT5677_EN_IRQ_GPIO_JD1 | RT5677_EN_IRQ_GPIO_JD2 |
5154 RT5677_EN_IRQ_GPIO_JD3, rt5677->irq_en);
5155 mutex_unlock(&rt5677->irq_lock);
5158 static void rt5677_irq_enable(struct irq_data *data)
5160 struct rt5677_priv *rt5677 = irq_data_get_irq_chip_data(data);
5162 rt5677->irq_en |= rt5677_irq_descs[data->hwirq].enable_mask;
5165 static void rt5677_irq_disable(struct irq_data *data)
5167 struct rt5677_priv *rt5677 = irq_data_get_irq_chip_data(data);
5169 rt5677->irq_en &= ~rt5677_irq_descs[data->hwirq].enable_mask;
5172 static struct irq_chip rt5677_irq_chip = {
5173 .name = "rt5677_irq_chip",
5174 .irq_bus_lock = rt5677_irq_bus_lock,
5175 .irq_bus_sync_unlock = rt5677_irq_bus_sync_unlock,
5176 .irq_disable = rt5677_irq_disable,
5177 .irq_enable = rt5677_irq_enable,
5180 static int rt5677_irq_map(struct irq_domain *h, unsigned int virq,
5183 struct rt5677_priv *rt5677 = h->host_data;
5185 irq_set_chip_data(virq, rt5677);
5186 irq_set_chip(virq, &rt5677_irq_chip);
5187 irq_set_nested_thread(virq, 1);
5188 irq_set_noprobe(virq);
5193 static const struct irq_domain_ops rt5677_domain_ops = {
5194 .map = rt5677_irq_map,
5195 .xlate = irq_domain_xlate_twocell,
5198 static int rt5677_init_irq(struct i2c_client *i2c)
5201 struct rt5677_priv *rt5677 = i2c_get_clientdata(i2c);
5202 unsigned int jd_mask = 0, jd_val = 0;
5204 if (!rt5677->pdata.jd1_gpio &&
5205 !rt5677->pdata.jd2_gpio &&
5206 !rt5677->pdata.jd3_gpio)
5210 dev_err(&i2c->dev, "No interrupt specified\n");
5214 mutex_init(&rt5677->irq_lock);
5217 * Select RC as the debounce clock so that GPIO works even when
5218 * MCLK is gated which happens when there is no audio stream
5219 * (SND_SOC_BIAS_OFF).
5221 regmap_update_bits(rt5677->regmap, RT5677_DIG_MISC,
5222 RT5677_IRQ_DEBOUNCE_SEL_MASK,
5223 RT5677_IRQ_DEBOUNCE_SEL_RC);
5224 /* Enable auto power on RC when GPIO states are changed */
5225 regmap_update_bits(rt5677->regmap, RT5677_GEN_CTRL1, 0xff, 0xff);
5227 /* Select and enable jack detection sources per platform data */
5228 if (rt5677->pdata.jd1_gpio) {
5229 jd_mask |= RT5677_SEL_GPIO_JD1_MASK;
5230 jd_val |= rt5677->pdata.jd1_gpio << RT5677_SEL_GPIO_JD1_SFT;
5232 if (rt5677->pdata.jd2_gpio) {
5233 jd_mask |= RT5677_SEL_GPIO_JD2_MASK;
5234 jd_val |= rt5677->pdata.jd2_gpio << RT5677_SEL_GPIO_JD2_SFT;
5236 if (rt5677->pdata.jd3_gpio) {
5237 jd_mask |= RT5677_SEL_GPIO_JD3_MASK;
5238 jd_val |= rt5677->pdata.jd3_gpio << RT5677_SEL_GPIO_JD3_SFT;
5240 regmap_update_bits(rt5677->regmap, RT5677_JD_CTRL1, jd_mask, jd_val);
5242 /* Set GPIO1 pin to be IRQ output */
5243 regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL1,
5244 RT5677_GPIO1_PIN_MASK, RT5677_GPIO1_PIN_IRQ);
5246 /* Ready to listen for interrupts */
5247 rt5677->domain = irq_domain_add_linear(i2c->dev.of_node,
5248 RT5677_IRQ_NUM, &rt5677_domain_ops, rt5677);
5249 if (!rt5677->domain) {
5250 dev_err(&i2c->dev, "Failed to create IRQ domain\n");
5254 ret = devm_request_threaded_irq(&i2c->dev, i2c->irq, NULL, rt5677_irq,
5255 IRQF_TRIGGER_RISING | IRQF_ONESHOT,
5258 dev_err(&i2c->dev, "Failed to request IRQ: %d\n", ret);
5263 static int rt5677_i2c_probe(struct i2c_client *i2c)
5265 struct rt5677_priv *rt5677;
5269 rt5677 = devm_kzalloc(&i2c->dev, sizeof(struct rt5677_priv),
5274 rt5677->dev = &i2c->dev;
5275 i2c_set_clientdata(i2c, rt5677);
5277 if (i2c->dev.of_node) {
5278 const struct of_device_id *match_id;
5280 match_id = of_match_device(rt5677_of_match, &i2c->dev);
5282 rt5677->type = (enum rt5677_type)match_id->data;
5283 } else if (ACPI_HANDLE(&i2c->dev)) {
5284 const struct acpi_device_id *acpi_id;
5286 acpi_id = acpi_match_device(rt5677_acpi_match, &i2c->dev);
5288 rt5677->type = (enum rt5677_type)acpi_id->driver_data;
5293 rt5677_read_device_properties(rt5677, &i2c->dev);
5295 /* pow-ldo2 and reset are optional. The codec pins may be statically
5296 * connected on the board without gpios. If the gpio device property
5297 * isn't specified, devm_gpiod_get_optional returns NULL.
5299 rt5677->pow_ldo2 = devm_gpiod_get_optional(&i2c->dev,
5300 "realtek,pow-ldo2", GPIOD_OUT_HIGH);
5301 if (IS_ERR(rt5677->pow_ldo2)) {
5302 ret = PTR_ERR(rt5677->pow_ldo2);
5303 dev_err(&i2c->dev, "Failed to request POW_LDO2: %d\n", ret);
5306 rt5677->reset_pin = devm_gpiod_get_optional(&i2c->dev,
5307 "realtek,reset", GPIOD_OUT_LOW);
5308 if (IS_ERR(rt5677->reset_pin)) {
5309 ret = PTR_ERR(rt5677->reset_pin);
5310 dev_err(&i2c->dev, "Failed to request RESET: %d\n", ret);
5314 if (rt5677->pow_ldo2 || rt5677->reset_pin) {
5315 /* Wait a while until I2C bus becomes available. The datasheet
5316 * does not specify the exact we should wait but startup
5317 * sequence mentiones at least a few milliseconds.
5322 rt5677->regmap_physical = devm_regmap_init_i2c(i2c,
5323 &rt5677_regmap_physical);
5324 if (IS_ERR(rt5677->regmap_physical)) {
5325 ret = PTR_ERR(rt5677->regmap_physical);
5326 dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
5331 rt5677->regmap = devm_regmap_init(&i2c->dev, NULL, i2c, &rt5677_regmap);
5332 if (IS_ERR(rt5677->regmap)) {
5333 ret = PTR_ERR(rt5677->regmap);
5334 dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
5339 regmap_read(rt5677->regmap, RT5677_VENDOR_ID2, &val);
5340 if (val != RT5677_DEVICE_ID) {
5342 "Device with ID register %#x is not rt5677\n", val);
5346 regmap_write(rt5677->regmap, RT5677_RESET, 0x10ec);
5348 ret = regmap_register_patch(rt5677->regmap, init_list,
5349 ARRAY_SIZE(init_list));
5351 dev_warn(&i2c->dev, "Failed to apply regmap patch: %d\n", ret);
5353 if (rt5677->pdata.in1_diff)
5354 regmap_update_bits(rt5677->regmap, RT5677_IN1,
5355 RT5677_IN_DF1, RT5677_IN_DF1);
5357 if (rt5677->pdata.in2_diff)
5358 regmap_update_bits(rt5677->regmap, RT5677_IN1,
5359 RT5677_IN_DF2, RT5677_IN_DF2);
5361 if (rt5677->pdata.lout1_diff)
5362 regmap_update_bits(rt5677->regmap, RT5677_LOUT1,
5363 RT5677_LOUT1_L_DF, RT5677_LOUT1_L_DF);
5365 if (rt5677->pdata.lout2_diff)
5366 regmap_update_bits(rt5677->regmap, RT5677_LOUT1,
5367 RT5677_LOUT2_L_DF, RT5677_LOUT2_L_DF);
5369 if (rt5677->pdata.lout3_diff)
5370 regmap_update_bits(rt5677->regmap, RT5677_LOUT1,
5371 RT5677_LOUT3_L_DF, RT5677_LOUT3_L_DF);
5373 if (rt5677->pdata.dmic2_clk_pin == RT5677_DMIC_CLK2) {
5374 regmap_update_bits(rt5677->regmap, RT5677_GEN_CTRL2,
5375 RT5677_GPIO5_FUNC_MASK,
5376 RT5677_GPIO5_FUNC_DMIC);
5377 regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL2,
5378 RT5677_GPIO5_DIR_MASK,
5379 RT5677_GPIO5_DIR_OUT);
5382 if (rt5677->pdata.micbias1_vdd_3v3)
5383 regmap_update_bits(rt5677->regmap, RT5677_MICBIAS,
5384 RT5677_MICBIAS1_CTRL_VDD_MASK,
5385 RT5677_MICBIAS1_CTRL_VDD_3_3V);
5387 rt5677_init_gpio(i2c);
5388 ret = rt5677_init_irq(i2c);
5390 dev_err(&i2c->dev, "Failed to initialize irq: %d\n", ret);
5392 return devm_snd_soc_register_component(&i2c->dev,
5393 &soc_component_dev_rt5677,
5394 rt5677_dai, ARRAY_SIZE(rt5677_dai));
5397 static int rt5677_i2c_remove(struct i2c_client *i2c)
5399 rt5677_free_gpio(i2c);
5404 static struct i2c_driver rt5677_i2c_driver = {
5406 .name = RT5677_DRV_NAME,
5407 .of_match_table = rt5677_of_match,
5408 .acpi_match_table = ACPI_PTR(rt5677_acpi_match),
5410 .probe_new = rt5677_i2c_probe,
5411 .remove = rt5677_i2c_remove,
5413 module_i2c_driver(rt5677_i2c_driver);
5415 MODULE_DESCRIPTION("ASoC RT5677 driver");
5416 MODULE_AUTHOR("Oder Chiou <oder_chiou@realtek.com>");
5417 MODULE_LICENSE("GPL v2");