1 // SPDX-License-Identifier: GPL-2.0
3 * sbus.c: UltraSparc SBUS controller support.
5 * Copyright (C) 1999 David S. Miller (davem@redhat.com)
8 #include <linux/kernel.h>
9 #include <linux/types.h>
11 #include <linux/spinlock.h>
12 #include <linux/slab.h>
13 #include <linux/export.h>
14 #include <linux/init.h>
15 #include <linux/interrupt.h>
17 #include <linux/of_device.h>
22 #include <asm/cache.h>
26 #include <asm/oplib.h>
27 #include <asm/starfire.h>
29 #include "iommu_common.h"
31 #define MAP_BASE ((u32)0xc0000000)
33 /* Offsets from iommu_regs */
34 #define SYSIO_IOMMUREG_BASE 0x2400UL
35 #define IOMMU_CONTROL (0x2400UL - 0x2400UL) /* IOMMU control register */
36 #define IOMMU_TSBBASE (0x2408UL - 0x2400UL) /* TSB base address register */
37 #define IOMMU_FLUSH (0x2410UL - 0x2400UL) /* IOMMU flush register */
38 #define IOMMU_VADIAG (0x4400UL - 0x2400UL) /* SBUS virtual address diagnostic */
39 #define IOMMU_TAGCMP (0x4408UL - 0x2400UL) /* TLB tag compare diagnostics */
40 #define IOMMU_LRUDIAG (0x4500UL - 0x2400UL) /* IOMMU LRU queue diagnostics */
41 #define IOMMU_TAGDIAG (0x4580UL - 0x2400UL) /* TLB tag diagnostics */
42 #define IOMMU_DRAMDIAG (0x4600UL - 0x2400UL) /* TLB data RAM diagnostics */
44 #define IOMMU_DRAM_VALID (1UL << 30UL)
46 /* Offsets from strbuf_regs */
47 #define SYSIO_STRBUFREG_BASE 0x2800UL
48 #define STRBUF_CONTROL (0x2800UL - 0x2800UL) /* Control */
49 #define STRBUF_PFLUSH (0x2808UL - 0x2800UL) /* Page flush/invalidate */
50 #define STRBUF_FSYNC (0x2810UL - 0x2800UL) /* Flush synchronization */
51 #define STRBUF_DRAMDIAG (0x5000UL - 0x2800UL) /* data RAM diagnostic */
52 #define STRBUF_ERRDIAG (0x5400UL - 0x2800UL) /* error status diagnostics */
53 #define STRBUF_PTAGDIAG (0x5800UL - 0x2800UL) /* Page tag diagnostics */
54 #define STRBUF_LTAGDIAG (0x5900UL - 0x2800UL) /* Line tag diagnostics */
56 #define STRBUF_TAG_VALID 0x02UL
58 /* Enable 64-bit DVMA mode for the given device. */
59 void sbus_set_sbus64(struct device *dev, int bursts)
61 struct iommu *iommu = dev->archdata.iommu;
62 struct platform_device *op = to_platform_device(dev);
63 const struct linux_prom_registers *regs;
64 unsigned long cfg_reg;
68 regs = of_get_property(op->dev.of_node, "reg", NULL);
70 printk(KERN_ERR "sbus_set_sbus64: Cannot find regs for %s\n",
71 op->dev.of_node->full_name);
74 slot = regs->which_io;
76 cfg_reg = iommu->write_complete_reg;
104 val = upa_readq(cfg_reg);
105 if (val & (1UL << 14UL)) {
106 /* Extended transfer mode already enabled. */
110 val |= (1UL << 14UL);
112 if (bursts & DMA_BURST8)
114 if (bursts & DMA_BURST16)
116 if (bursts & DMA_BURST32)
118 if (bursts & DMA_BURST64)
120 upa_writeq(val, cfg_reg);
122 EXPORT_SYMBOL(sbus_set_sbus64);
124 /* INO number to IMAP register offset for SYSIO external IRQ's.
125 * This should conform to both Sunfire/Wildfire server and Fusion
128 #define SYSIO_IMAP_SLOT0 0x2c00UL
129 #define SYSIO_IMAP_SLOT1 0x2c08UL
130 #define SYSIO_IMAP_SLOT2 0x2c10UL
131 #define SYSIO_IMAP_SLOT3 0x2c18UL
132 #define SYSIO_IMAP_SCSI 0x3000UL
133 #define SYSIO_IMAP_ETH 0x3008UL
134 #define SYSIO_IMAP_BPP 0x3010UL
135 #define SYSIO_IMAP_AUDIO 0x3018UL
136 #define SYSIO_IMAP_PFAIL 0x3020UL
137 #define SYSIO_IMAP_KMS 0x3028UL
138 #define SYSIO_IMAP_FLPY 0x3030UL
139 #define SYSIO_IMAP_SHW 0x3038UL
140 #define SYSIO_IMAP_KBD 0x3040UL
141 #define SYSIO_IMAP_MS 0x3048UL
142 #define SYSIO_IMAP_SER 0x3050UL
143 #define SYSIO_IMAP_TIM0 0x3060UL
144 #define SYSIO_IMAP_TIM1 0x3068UL
145 #define SYSIO_IMAP_UE 0x3070UL
146 #define SYSIO_IMAP_CE 0x3078UL
147 #define SYSIO_IMAP_SBERR 0x3080UL
148 #define SYSIO_IMAP_PMGMT 0x3088UL
149 #define SYSIO_IMAP_GFX 0x3090UL
150 #define SYSIO_IMAP_EUPA 0x3098UL
152 #define bogon ((unsigned long) -1)
153 static unsigned long sysio_irq_offsets[] = {
154 /* SBUS Slot 0 --> 3, level 1 --> 7 */
155 SYSIO_IMAP_SLOT0, SYSIO_IMAP_SLOT0, SYSIO_IMAP_SLOT0, SYSIO_IMAP_SLOT0,
156 SYSIO_IMAP_SLOT0, SYSIO_IMAP_SLOT0, SYSIO_IMAP_SLOT0, SYSIO_IMAP_SLOT0,
157 SYSIO_IMAP_SLOT1, SYSIO_IMAP_SLOT1, SYSIO_IMAP_SLOT1, SYSIO_IMAP_SLOT1,
158 SYSIO_IMAP_SLOT1, SYSIO_IMAP_SLOT1, SYSIO_IMAP_SLOT1, SYSIO_IMAP_SLOT1,
159 SYSIO_IMAP_SLOT2, SYSIO_IMAP_SLOT2, SYSIO_IMAP_SLOT2, SYSIO_IMAP_SLOT2,
160 SYSIO_IMAP_SLOT2, SYSIO_IMAP_SLOT2, SYSIO_IMAP_SLOT2, SYSIO_IMAP_SLOT2,
161 SYSIO_IMAP_SLOT3, SYSIO_IMAP_SLOT3, SYSIO_IMAP_SLOT3, SYSIO_IMAP_SLOT3,
162 SYSIO_IMAP_SLOT3, SYSIO_IMAP_SLOT3, SYSIO_IMAP_SLOT3, SYSIO_IMAP_SLOT3,
164 /* Onboard devices (not relevant/used on SunFire). */
193 #define NUM_SYSIO_OFFSETS ARRAY_SIZE(sysio_irq_offsets)
195 /* Convert Interrupt Mapping register pointer to associated
196 * Interrupt Clear register pointer, SYSIO specific version.
198 #define SYSIO_ICLR_UNUSED0 0x3400UL
199 #define SYSIO_ICLR_SLOT0 0x3408UL
200 #define SYSIO_ICLR_SLOT1 0x3448UL
201 #define SYSIO_ICLR_SLOT2 0x3488UL
202 #define SYSIO_ICLR_SLOT3 0x34c8UL
203 static unsigned long sysio_imap_to_iclr(unsigned long imap)
205 unsigned long diff = SYSIO_ICLR_UNUSED0 - SYSIO_IMAP_SLOT0;
209 static unsigned int sbus_build_irq(struct platform_device *op, unsigned int ino)
211 struct iommu *iommu = op->dev.archdata.iommu;
212 unsigned long reg_base = iommu->write_complete_reg - 0x2000UL;
213 unsigned long imap, iclr;
216 imap = sysio_irq_offsets[ino];
217 if (imap == ((unsigned long)-1)) {
218 prom_printf("get_irq_translations: Bad SYSIO INO[%x]\n",
224 /* SYSIO inconsistency. For external SLOTS, we have to select
225 * the right ICLR register based upon the lower SBUS irq level
229 iclr = sysio_imap_to_iclr(imap);
231 int sbus_slot = (ino & 0x18)>>3;
233 sbus_level = ino & 0x7;
237 iclr = reg_base + SYSIO_ICLR_SLOT0;
240 iclr = reg_base + SYSIO_ICLR_SLOT1;
243 iclr = reg_base + SYSIO_ICLR_SLOT2;
247 iclr = reg_base + SYSIO_ICLR_SLOT3;
251 iclr += ((unsigned long)sbus_level - 1UL) * 8UL;
253 return build_irq(sbus_level, iclr, imap);
256 /* Error interrupt handling. */
257 #define SYSIO_UE_AFSR 0x0030UL
258 #define SYSIO_UE_AFAR 0x0038UL
259 #define SYSIO_UEAFSR_PPIO 0x8000000000000000UL /* Primary PIO cause */
260 #define SYSIO_UEAFSR_PDRD 0x4000000000000000UL /* Primary DVMA read cause */
261 #define SYSIO_UEAFSR_PDWR 0x2000000000000000UL /* Primary DVMA write cause */
262 #define SYSIO_UEAFSR_SPIO 0x1000000000000000UL /* Secondary PIO is cause */
263 #define SYSIO_UEAFSR_SDRD 0x0800000000000000UL /* Secondary DVMA read cause */
264 #define SYSIO_UEAFSR_SDWR 0x0400000000000000UL /* Secondary DVMA write cause*/
265 #define SYSIO_UEAFSR_RESV1 0x03ff000000000000UL /* Reserved */
266 #define SYSIO_UEAFSR_DOFF 0x0000e00000000000UL /* Doubleword Offset */
267 #define SYSIO_UEAFSR_SIZE 0x00001c0000000000UL /* Bad transfer size 2^SIZE */
268 #define SYSIO_UEAFSR_MID 0x000003e000000000UL /* UPA MID causing the fault */
269 #define SYSIO_UEAFSR_RESV2 0x0000001fffffffffUL /* Reserved */
270 static irqreturn_t sysio_ue_handler(int irq, void *dev_id)
272 struct platform_device *op = dev_id;
273 struct iommu *iommu = op->dev.archdata.iommu;
274 unsigned long reg_base = iommu->write_complete_reg - 0x2000UL;
275 unsigned long afsr_reg, afar_reg;
276 unsigned long afsr, afar, error_bits;
277 int reported, portid;
279 afsr_reg = reg_base + SYSIO_UE_AFSR;
280 afar_reg = reg_base + SYSIO_UE_AFAR;
282 /* Latch error status. */
283 afsr = upa_readq(afsr_reg);
284 afar = upa_readq(afar_reg);
286 /* Clear primary/secondary error status bits. */
288 (SYSIO_UEAFSR_PPIO | SYSIO_UEAFSR_PDRD | SYSIO_UEAFSR_PDWR |
289 SYSIO_UEAFSR_SPIO | SYSIO_UEAFSR_SDRD | SYSIO_UEAFSR_SDWR);
290 upa_writeq(error_bits, afsr_reg);
292 portid = of_getintprop_default(op->dev.of_node, "portid", -1);
295 printk("SYSIO[%x]: Uncorrectable ECC Error, primary error type[%s]\n",
297 (((error_bits & SYSIO_UEAFSR_PPIO) ?
299 ((error_bits & SYSIO_UEAFSR_PDRD) ?
301 ((error_bits & SYSIO_UEAFSR_PDWR) ?
302 "DVMA Write" : "???")))));
303 printk("SYSIO[%x]: DOFF[%lx] SIZE[%lx] MID[%lx]\n",
305 (afsr & SYSIO_UEAFSR_DOFF) >> 45UL,
306 (afsr & SYSIO_UEAFSR_SIZE) >> 42UL,
307 (afsr & SYSIO_UEAFSR_MID) >> 37UL);
308 printk("SYSIO[%x]: AFAR[%016lx]\n", portid, afar);
309 printk("SYSIO[%x]: Secondary UE errors [", portid);
311 if (afsr & SYSIO_UEAFSR_SPIO) {
315 if (afsr & SYSIO_UEAFSR_SDRD) {
317 printk("(DVMA Read)");
319 if (afsr & SYSIO_UEAFSR_SDWR) {
321 printk("(DVMA Write)");
330 #define SYSIO_CE_AFSR 0x0040UL
331 #define SYSIO_CE_AFAR 0x0048UL
332 #define SYSIO_CEAFSR_PPIO 0x8000000000000000UL /* Primary PIO cause */
333 #define SYSIO_CEAFSR_PDRD 0x4000000000000000UL /* Primary DVMA read cause */
334 #define SYSIO_CEAFSR_PDWR 0x2000000000000000UL /* Primary DVMA write cause */
335 #define SYSIO_CEAFSR_SPIO 0x1000000000000000UL /* Secondary PIO cause */
336 #define SYSIO_CEAFSR_SDRD 0x0800000000000000UL /* Secondary DVMA read cause */
337 #define SYSIO_CEAFSR_SDWR 0x0400000000000000UL /* Secondary DVMA write cause*/
338 #define SYSIO_CEAFSR_RESV1 0x0300000000000000UL /* Reserved */
339 #define SYSIO_CEAFSR_ESYND 0x00ff000000000000UL /* Syndrome Bits */
340 #define SYSIO_CEAFSR_DOFF 0x0000e00000000000UL /* Double Offset */
341 #define SYSIO_CEAFSR_SIZE 0x00001c0000000000UL /* Bad transfer size 2^SIZE */
342 #define SYSIO_CEAFSR_MID 0x000003e000000000UL /* UPA MID causing the fault */
343 #define SYSIO_CEAFSR_RESV2 0x0000001fffffffffUL /* Reserved */
344 static irqreturn_t sysio_ce_handler(int irq, void *dev_id)
346 struct platform_device *op = dev_id;
347 struct iommu *iommu = op->dev.archdata.iommu;
348 unsigned long reg_base = iommu->write_complete_reg - 0x2000UL;
349 unsigned long afsr_reg, afar_reg;
350 unsigned long afsr, afar, error_bits;
351 int reported, portid;
353 afsr_reg = reg_base + SYSIO_CE_AFSR;
354 afar_reg = reg_base + SYSIO_CE_AFAR;
356 /* Latch error status. */
357 afsr = upa_readq(afsr_reg);
358 afar = upa_readq(afar_reg);
360 /* Clear primary/secondary error status bits. */
362 (SYSIO_CEAFSR_PPIO | SYSIO_CEAFSR_PDRD | SYSIO_CEAFSR_PDWR |
363 SYSIO_CEAFSR_SPIO | SYSIO_CEAFSR_SDRD | SYSIO_CEAFSR_SDWR);
364 upa_writeq(error_bits, afsr_reg);
366 portid = of_getintprop_default(op->dev.of_node, "portid", -1);
368 printk("SYSIO[%x]: Correctable ECC Error, primary error type[%s]\n",
370 (((error_bits & SYSIO_CEAFSR_PPIO) ?
372 ((error_bits & SYSIO_CEAFSR_PDRD) ?
374 ((error_bits & SYSIO_CEAFSR_PDWR) ?
375 "DVMA Write" : "???")))));
377 /* XXX Use syndrome and afar to print out module string just like
378 * XXX UDB CE trap handler does... -DaveM
380 printk("SYSIO[%x]: DOFF[%lx] ECC Syndrome[%lx] Size[%lx] MID[%lx]\n",
382 (afsr & SYSIO_CEAFSR_DOFF) >> 45UL,
383 (afsr & SYSIO_CEAFSR_ESYND) >> 48UL,
384 (afsr & SYSIO_CEAFSR_SIZE) >> 42UL,
385 (afsr & SYSIO_CEAFSR_MID) >> 37UL);
386 printk("SYSIO[%x]: AFAR[%016lx]\n", portid, afar);
388 printk("SYSIO[%x]: Secondary CE errors [", portid);
390 if (afsr & SYSIO_CEAFSR_SPIO) {
394 if (afsr & SYSIO_CEAFSR_SDRD) {
396 printk("(DVMA Read)");
398 if (afsr & SYSIO_CEAFSR_SDWR) {
400 printk("(DVMA Write)");
409 #define SYSIO_SBUS_AFSR 0x2010UL
410 #define SYSIO_SBUS_AFAR 0x2018UL
411 #define SYSIO_SBAFSR_PLE 0x8000000000000000UL /* Primary Late PIO Error */
412 #define SYSIO_SBAFSR_PTO 0x4000000000000000UL /* Primary SBUS Timeout */
413 #define SYSIO_SBAFSR_PBERR 0x2000000000000000UL /* Primary SBUS Error ACK */
414 #define SYSIO_SBAFSR_SLE 0x1000000000000000UL /* Secondary Late PIO Error */
415 #define SYSIO_SBAFSR_STO 0x0800000000000000UL /* Secondary SBUS Timeout */
416 #define SYSIO_SBAFSR_SBERR 0x0400000000000000UL /* Secondary SBUS Error ACK */
417 #define SYSIO_SBAFSR_RESV1 0x03ff000000000000UL /* Reserved */
418 #define SYSIO_SBAFSR_RD 0x0000800000000000UL /* Primary was late PIO read */
419 #define SYSIO_SBAFSR_RESV2 0x0000600000000000UL /* Reserved */
420 #define SYSIO_SBAFSR_SIZE 0x00001c0000000000UL /* Size of transfer */
421 #define SYSIO_SBAFSR_MID 0x000003e000000000UL /* MID causing the error */
422 #define SYSIO_SBAFSR_RESV3 0x0000001fffffffffUL /* Reserved */
423 static irqreturn_t sysio_sbus_error_handler(int irq, void *dev_id)
425 struct platform_device *op = dev_id;
426 struct iommu *iommu = op->dev.archdata.iommu;
427 unsigned long afsr_reg, afar_reg, reg_base;
428 unsigned long afsr, afar, error_bits;
429 int reported, portid;
431 reg_base = iommu->write_complete_reg - 0x2000UL;
432 afsr_reg = reg_base + SYSIO_SBUS_AFSR;
433 afar_reg = reg_base + SYSIO_SBUS_AFAR;
435 afsr = upa_readq(afsr_reg);
436 afar = upa_readq(afar_reg);
438 /* Clear primary/secondary error status bits. */
440 (SYSIO_SBAFSR_PLE | SYSIO_SBAFSR_PTO | SYSIO_SBAFSR_PBERR |
441 SYSIO_SBAFSR_SLE | SYSIO_SBAFSR_STO | SYSIO_SBAFSR_SBERR);
442 upa_writeq(error_bits, afsr_reg);
444 portid = of_getintprop_default(op->dev.of_node, "portid", -1);
447 printk("SYSIO[%x]: SBUS Error, primary error type[%s] read(%d)\n",
449 (((error_bits & SYSIO_SBAFSR_PLE) ?
451 ((error_bits & SYSIO_SBAFSR_PTO) ?
453 ((error_bits & SYSIO_SBAFSR_PBERR) ?
454 "Error Ack" : "???")))),
455 (afsr & SYSIO_SBAFSR_RD) ? 1 : 0);
456 printk("SYSIO[%x]: size[%lx] MID[%lx]\n",
458 (afsr & SYSIO_SBAFSR_SIZE) >> 42UL,
459 (afsr & SYSIO_SBAFSR_MID) >> 37UL);
460 printk("SYSIO[%x]: AFAR[%016lx]\n", portid, afar);
461 printk("SYSIO[%x]: Secondary SBUS errors [", portid);
463 if (afsr & SYSIO_SBAFSR_SLE) {
465 printk("(Late PIO Error)");
467 if (afsr & SYSIO_SBAFSR_STO) {
469 printk("(Time Out)");
471 if (afsr & SYSIO_SBAFSR_SBERR) {
473 printk("(Error Ack)");
479 /* XXX check iommu/strbuf for further error status XXX */
484 #define ECC_CONTROL 0x0020UL
485 #define SYSIO_ECNTRL_ECCEN 0x8000000000000000UL /* Enable ECC Checking */
486 #define SYSIO_ECNTRL_UEEN 0x4000000000000000UL /* Enable UE Interrupts */
487 #define SYSIO_ECNTRL_CEEN 0x2000000000000000UL /* Enable CE Interrupts */
489 #define SYSIO_UE_INO 0x34
490 #define SYSIO_CE_INO 0x35
491 #define SYSIO_SBUSERR_INO 0x36
493 static void __init sysio_register_error_handlers(struct platform_device *op)
495 struct iommu *iommu = op->dev.archdata.iommu;
496 unsigned long reg_base = iommu->write_complete_reg - 0x2000UL;
501 portid = of_getintprop_default(op->dev.of_node, "portid", -1);
503 irq = sbus_build_irq(op, SYSIO_UE_INO);
504 if (request_irq(irq, sysio_ue_handler, 0,
505 "SYSIO_UE", op) < 0) {
506 prom_printf("SYSIO[%x]: Cannot register UE interrupt.\n",
511 irq = sbus_build_irq(op, SYSIO_CE_INO);
512 if (request_irq(irq, sysio_ce_handler, 0,
513 "SYSIO_CE", op) < 0) {
514 prom_printf("SYSIO[%x]: Cannot register CE interrupt.\n",
519 irq = sbus_build_irq(op, SYSIO_SBUSERR_INO);
520 if (request_irq(irq, sysio_sbus_error_handler, 0,
521 "SYSIO_SBERR", op) < 0) {
522 prom_printf("SYSIO[%x]: Cannot register SBUS Error interrupt.\n",
527 /* Now turn the error interrupts on and also enable ECC checking. */
528 upa_writeq((SYSIO_ECNTRL_ECCEN |
531 reg_base + ECC_CONTROL);
533 control = upa_readq(iommu->write_complete_reg);
534 control |= 0x100UL; /* SBUS Error Interrupt Enable */
535 upa_writeq(control, iommu->write_complete_reg);
538 /* Boot time initialization. */
539 static void __init sbus_iommu_init(struct platform_device *op)
541 const struct linux_prom64_registers *pr;
542 struct device_node *dp = op->dev.of_node;
544 struct strbuf *strbuf;
545 unsigned long regs, reg_base;
549 pr = of_get_property(dp, "reg", NULL);
551 prom_printf("sbus_iommu_init: Cannot map SYSIO "
552 "control registers.\n");
555 regs = pr->phys_addr;
557 iommu = kzalloc(sizeof(*iommu), GFP_ATOMIC);
558 strbuf = kzalloc(sizeof(*strbuf), GFP_ATOMIC);
559 if (!iommu || !strbuf)
560 goto fatal_memory_error;
562 op->dev.archdata.iommu = iommu;
563 op->dev.archdata.stc = strbuf;
564 op->dev.archdata.numa_node = -1;
566 reg_base = regs + SYSIO_IOMMUREG_BASE;
567 iommu->iommu_control = reg_base + IOMMU_CONTROL;
568 iommu->iommu_tsbbase = reg_base + IOMMU_TSBBASE;
569 iommu->iommu_flush = reg_base + IOMMU_FLUSH;
570 iommu->iommu_tags = iommu->iommu_control +
571 (IOMMU_TAGDIAG - IOMMU_CONTROL);
573 reg_base = regs + SYSIO_STRBUFREG_BASE;
574 strbuf->strbuf_control = reg_base + STRBUF_CONTROL;
575 strbuf->strbuf_pflush = reg_base + STRBUF_PFLUSH;
576 strbuf->strbuf_fsync = reg_base + STRBUF_FSYNC;
578 strbuf->strbuf_enabled = 1;
580 strbuf->strbuf_flushflag = (volatile unsigned long *)
581 ((((unsigned long)&strbuf->__flushflag_buf[0])
584 strbuf->strbuf_flushflag_pa = (unsigned long)
585 __pa(strbuf->strbuf_flushflag);
587 /* The SYSIO SBUS control register is used for dummy reads
588 * in order to ensure write completion.
590 iommu->write_complete_reg = regs + 0x2000UL;
592 portid = of_getintprop_default(op->dev.of_node, "portid", -1);
593 printk(KERN_INFO "SYSIO: UPA portID %x, at %016lx\n",
596 /* Setup for TSB_SIZE=7, TBW_SIZE=0, MMU_DE=1, MMU_EN=1 */
597 if (iommu_table_init(iommu, IO_TSB_SIZE, MAP_BASE, 0xffffffff, -1))
598 goto fatal_memory_error;
600 control = upa_readq(iommu->iommu_control);
601 control = ((7UL << 16UL) |
605 upa_writeq(control, iommu->iommu_control);
607 /* Clean out any cruft in the IOMMU using
608 * diagnostic accesses.
610 for (i = 0; i < 16; i++) {
611 unsigned long dram, tag;
613 dram = iommu->iommu_control + (IOMMU_DRAMDIAG - IOMMU_CONTROL);
614 tag = iommu->iommu_control + (IOMMU_TAGDIAG - IOMMU_CONTROL);
616 dram += (unsigned long)i * 8UL;
617 tag += (unsigned long)i * 8UL;
621 upa_readq(iommu->write_complete_reg);
623 /* Give the TSB to SYSIO. */
624 upa_writeq(__pa(iommu->page_table), iommu->iommu_tsbbase);
626 /* Setup streaming buffer, DE=1 SB_EN=1 */
627 control = (1UL << 1UL) | (1UL << 0UL);
628 upa_writeq(control, strbuf->strbuf_control);
630 /* Clear out the tags using diagnostics. */
631 for (i = 0; i < 16; i++) {
632 unsigned long ptag, ltag;
634 ptag = strbuf->strbuf_control +
635 (STRBUF_PTAGDIAG - STRBUF_CONTROL);
636 ltag = strbuf->strbuf_control +
637 (STRBUF_LTAGDIAG - STRBUF_CONTROL);
638 ptag += (unsigned long)i * 8UL;
639 ltag += (unsigned long)i * 8UL;
641 upa_writeq(0UL, ptag);
642 upa_writeq(0UL, ltag);
645 /* Enable DVMA arbitration for all devices/slots. */
646 control = upa_readq(iommu->write_complete_reg);
648 upa_writeq(control, iommu->write_complete_reg);
650 /* Now some Xfire specific grot... */
651 if (this_is_starfire)
652 starfire_hookup(portid);
654 sysio_register_error_handlers(op);
660 prom_printf("sbus_iommu_init: Fatal memory allocation error.\n");
663 static int __init sbus_init(void)
665 struct device_node *dp;
667 for_each_node_by_name(dp, "sbus") {
668 struct platform_device *op = of_find_device_by_node(dp);
671 of_propagate_archdata(op);
677 subsys_initcall(sbus_init);