1 /* SPDX-License-Identifier: GPL-2.0 */
3 * Copyright (C) 2018 SiFive
4 * Copyright (C) 2018 Andes Technology Corporation
5 * Copyright (C) 2021 Western Digital Corporation or its affiliates.
9 #ifndef _ASM_RISCV_PERF_EVENT_H
10 #define _ASM_RISCV_PERF_EVENT_H
12 #include <linux/perf_event.h>
13 #include <linux/ptrace.h>
14 #include <linux/interrupt.h>
16 #ifdef CONFIG_RISCV_PMU
19 * The RISCV_MAX_COUNTERS parameter should be specified.
22 #define RISCV_MAX_COUNTERS 64
23 #define RISCV_OP_UNSUPP (-EOPNOTSUPP)
24 #define RISCV_PMU_PDEV_NAME "riscv-pmu"
25 #define RISCV_PMU_LEGACY_PDEV_NAME "riscv-pmu-legacy"
27 #define RISCV_PMU_STOP_FLAG_RESET 1
29 struct cpu_hw_events {
30 /* currently enabled events */
32 /* Counter overflow interrupt */
34 /* currently enabled events */
35 struct perf_event *events[RISCV_MAX_COUNTERS];
36 /* currently enabled hardware counters */
37 DECLARE_BITMAP(used_hw_ctrs, RISCV_MAX_COUNTERS);
38 /* currently enabled firmware counters */
39 DECLARE_BITMAP(used_fw_ctrs, RISCV_MAX_COUNTERS);
46 irqreturn_t (*handle_irq)(int irq_num, void *dev);
49 u64 (*ctr_read)(struct perf_event *event);
50 int (*ctr_get_idx)(struct perf_event *event);
51 int (*ctr_get_width)(int idx);
52 void (*ctr_clear_idx)(struct perf_event *event);
53 void (*ctr_start)(struct perf_event *event, u64 init_val);
54 void (*ctr_stop)(struct perf_event *event, unsigned long flag);
55 int (*event_map)(struct perf_event *event, u64 *config);
57 struct cpu_hw_events __percpu *hw_events;
58 struct hlist_node node;
61 #define to_riscv_pmu(p) (container_of(p, struct riscv_pmu, pmu))
62 unsigned long riscv_pmu_ctr_read_csr(unsigned long csr);
63 int riscv_pmu_event_set_period(struct perf_event *event);
64 uint64_t riscv_pmu_ctr_get_width_mask(struct perf_event *event);
65 u64 riscv_pmu_event_update(struct perf_event *event);
66 #ifdef CONFIG_RISCV_PMU_LEGACY
67 void riscv_pmu_legacy_skip_init(void);
69 static inline void riscv_pmu_legacy_skip_init(void) {};
71 struct riscv_pmu *riscv_pmu_alloc(void);
73 #endif /* CONFIG_RISCV_PMU */
75 #endif /* _ASM_RISCV_PERF_EVENT_H */