1 // SPDX-License-Identifier: GPL-2.0
3 * Driver for FPGA Device Feature List (DFL) PCIe device
5 * Copyright (C) 2017-2018 Intel Corporation, Inc.
8 * Zhang Yi <Yi.Z.Zhang@intel.com>
9 * Xiao Guangrong <guangrong.xiao@linux.intel.com>
10 * Joseph Grecco <joe.grecco@intel.com>
11 * Enno Luebbers <enno.luebbers@intel.com>
12 * Tim Whisonant <tim.whisonant@intel.com>
13 * Ananda Ravuri <ananda.ravuri@intel.com>
14 * Henry Mitchel <henry.mitchel@intel.com>
17 #include <linux/pci.h>
18 #include <linux/types.h>
19 #include <linux/kernel.h>
20 #include <linux/module.h>
21 #include <linux/stddef.h>
22 #include <linux/errno.h>
23 #include <linux/aer.h>
27 #define DRV_VERSION "0.8"
28 #define DRV_NAME "dfl-pci"
31 struct dfl_fpga_cdev *cdev; /* container device */
34 static void __iomem *cci_pci_ioremap_bar0(struct pci_dev *pcidev)
36 if (pcim_iomap_regions(pcidev, BIT(0), DRV_NAME))
39 return pcim_iomap_table(pcidev)[0];
42 static int cci_pci_alloc_irq(struct pci_dev *pcidev)
44 int ret, nvec = pci_msix_vec_count(pcidev);
47 dev_dbg(&pcidev->dev, "fpga interrupt not supported\n");
51 ret = pci_alloc_irq_vectors(pcidev, nvec, nvec, PCI_IRQ_MSIX);
58 static void cci_pci_free_irq(struct pci_dev *pcidev)
60 pci_free_irq_vectors(pcidev);
64 #define PCIE_DEVICE_ID_PF_INT_5_X 0xBCBD
65 #define PCIE_DEVICE_ID_PF_INT_6_X 0xBCC0
66 #define PCIE_DEVICE_ID_PF_DSC_1_X 0x09C4
67 #define PCIE_DEVICE_ID_INTEL_PAC_N3000 0x0B30
68 #define PCIE_DEVICE_ID_INTEL_PAC_D5005 0x0B2B
70 #define PCIE_DEVICE_ID_VF_INT_5_X 0xBCBF
71 #define PCIE_DEVICE_ID_VF_INT_6_X 0xBCC1
72 #define PCIE_DEVICE_ID_VF_DSC_1_X 0x09C5
73 #define PCIE_DEVICE_ID_INTEL_PAC_D5005_VF 0x0B2C
75 static struct pci_device_id cci_pcie_id_tbl[] = {
76 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_PF_INT_5_X),},
77 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_VF_INT_5_X),},
78 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_PF_INT_6_X),},
79 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_VF_INT_6_X),},
80 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_PF_DSC_1_X),},
81 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_VF_DSC_1_X),},
82 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_INTEL_PAC_N3000),},
83 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_INTEL_PAC_D5005),},
84 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_INTEL_PAC_D5005_VF),},
87 MODULE_DEVICE_TABLE(pci, cci_pcie_id_tbl);
89 static int cci_init_drvdata(struct pci_dev *pcidev)
91 struct cci_drvdata *drvdata;
93 drvdata = devm_kzalloc(&pcidev->dev, sizeof(*drvdata), GFP_KERNEL);
97 pci_set_drvdata(pcidev, drvdata);
102 static void cci_remove_feature_devs(struct pci_dev *pcidev)
104 struct cci_drvdata *drvdata = pci_get_drvdata(pcidev);
106 /* remove all children feature devices */
107 dfl_fpga_feature_devs_remove(drvdata->cdev);
108 cci_pci_free_irq(pcidev);
111 static int *cci_pci_create_irq_table(struct pci_dev *pcidev, unsigned int nvec)
116 table = kcalloc(nvec, sizeof(int), GFP_KERNEL);
120 for (i = 0; i < nvec; i++)
121 table[i] = pci_irq_vector(pcidev, i);
126 /* enumerate feature devices under pci device */
127 static int cci_enumerate_feature_devs(struct pci_dev *pcidev)
129 struct cci_drvdata *drvdata = pci_get_drvdata(pcidev);
130 int port_num, bar, i, nvec, ret = 0;
131 struct dfl_fpga_enum_info *info;
132 struct dfl_fpga_cdev *cdev;
133 resource_size_t start, len;
139 /* allocate enumeration info via pci_dev */
140 info = dfl_fpga_enum_info_alloc(&pcidev->dev);
144 /* add irq info for enumeration if the device support irq */
145 nvec = cci_pci_alloc_irq(pcidev);
147 dev_err(&pcidev->dev, "Fail to alloc irq %d.\n", nvec);
149 goto enum_info_free_exit;
151 irq_table = cci_pci_create_irq_table(pcidev, nvec);
157 ret = dfl_fpga_enum_info_add_irq(info, nvec, irq_table);
163 /* start to find Device Feature List in Bar 0 */
164 base = cci_pci_ioremap_bar0(pcidev);
171 * PF device has FME and Ports/AFUs, and VF device only has one
172 * Port/AFU. Check them and add related "Device Feature List" info
173 * for the next step enumeration.
175 if (dfl_feature_is_fme(base)) {
176 start = pci_resource_start(pcidev, 0);
177 len = pci_resource_len(pcidev, 0);
179 dfl_fpga_enum_info_add_dfl(info, start, len);
182 * find more Device Feature Lists (e.g. Ports) per information
183 * indicated by FME module.
185 v = readq(base + FME_HDR_CAP);
186 port_num = FIELD_GET(FME_CAP_NUM_PORTS, v);
188 WARN_ON(port_num > MAX_DFL_FPGA_PORT_NUM);
190 for (i = 0; i < port_num; i++) {
191 v = readq(base + FME_HDR_PORT_OFST(i));
193 /* skip ports which are not implemented. */
194 if (!(v & FME_PORT_OFST_IMP))
198 * add Port's Device Feature List information for next
201 bar = FIELD_GET(FME_PORT_OFST_BAR_ID, v);
202 offset = FIELD_GET(FME_PORT_OFST_DFH_OFST, v);
203 start = pci_resource_start(pcidev, bar) + offset;
204 len = pci_resource_len(pcidev, bar) - offset;
206 dfl_fpga_enum_info_add_dfl(info, start, len);
208 } else if (dfl_feature_is_port(base)) {
209 start = pci_resource_start(pcidev, 0);
210 len = pci_resource_len(pcidev, 0);
212 dfl_fpga_enum_info_add_dfl(info, start, len);
218 /* release I/O mappings for next step enumeration */
219 pcim_iounmap_regions(pcidev, BIT(0));
221 /* start enumeration with prepared enumeration information */
222 cdev = dfl_fpga_feature_devs_enumerate(info);
224 dev_err(&pcidev->dev, "Enumeration failure\n");
229 drvdata->cdev = cdev;
233 cci_pci_free_irq(pcidev);
235 dfl_fpga_enum_info_free(info);
241 int cci_pci_probe(struct pci_dev *pcidev, const struct pci_device_id *pcidevid)
245 ret = pcim_enable_device(pcidev);
247 dev_err(&pcidev->dev, "Failed to enable device %d.\n", ret);
251 ret = pci_enable_pcie_error_reporting(pcidev);
252 if (ret && ret != -EINVAL)
253 dev_info(&pcidev->dev, "PCIE AER unavailable %d.\n", ret);
255 pci_set_master(pcidev);
257 if (!pci_set_dma_mask(pcidev, DMA_BIT_MASK(64))) {
258 ret = pci_set_consistent_dma_mask(pcidev, DMA_BIT_MASK(64));
260 goto disable_error_report_exit;
261 } else if (!pci_set_dma_mask(pcidev, DMA_BIT_MASK(32))) {
262 ret = pci_set_consistent_dma_mask(pcidev, DMA_BIT_MASK(32));
264 goto disable_error_report_exit;
267 dev_err(&pcidev->dev, "No suitable DMA support available.\n");
268 goto disable_error_report_exit;
271 ret = cci_init_drvdata(pcidev);
273 dev_err(&pcidev->dev, "Fail to init drvdata %d.\n", ret);
274 goto disable_error_report_exit;
277 ret = cci_enumerate_feature_devs(pcidev);
281 dev_err(&pcidev->dev, "enumeration failure %d.\n", ret);
283 disable_error_report_exit:
284 pci_disable_pcie_error_reporting(pcidev);
288 static int cci_pci_sriov_configure(struct pci_dev *pcidev, int num_vfs)
290 struct cci_drvdata *drvdata = pci_get_drvdata(pcidev);
291 struct dfl_fpga_cdev *cdev = drvdata->cdev;
295 * disable SRIOV and then put released ports back to default
298 pci_disable_sriov(pcidev);
300 dfl_fpga_cdev_config_ports_pf(cdev);
306 * before enable SRIOV, put released ports into VF access mode
309 ret = dfl_fpga_cdev_config_ports_vf(cdev, num_vfs);
313 ret = pci_enable_sriov(pcidev, num_vfs);
315 dfl_fpga_cdev_config_ports_pf(cdev);
323 static void cci_pci_remove(struct pci_dev *pcidev)
325 if (dev_is_pf(&pcidev->dev))
326 cci_pci_sriov_configure(pcidev, 0);
328 cci_remove_feature_devs(pcidev);
329 pci_disable_pcie_error_reporting(pcidev);
332 static struct pci_driver cci_pci_driver = {
334 .id_table = cci_pcie_id_tbl,
335 .probe = cci_pci_probe,
336 .remove = cci_pci_remove,
337 .sriov_configure = cci_pci_sriov_configure,
340 module_pci_driver(cci_pci_driver);
342 MODULE_DESCRIPTION("FPGA DFL PCIe Device Driver");
343 MODULE_AUTHOR("Intel Corporation");
344 MODULE_LICENSE("GPL v2");