1 /* linux/drivers/video/exynos/exynos_mipi_dsi_common.c
3 * Samsung SoC MIPI-DSI common driver.
5 * Copyright (c) 2012 Samsung Electronics Co., Ltd
7 * InKi Dae, <inki.dae@samsung.com>
8 * Donghwa Lee, <dh09.lee@samsung.com>
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
15 #include <linux/module.h>
16 #include <linux/kernel.h>
17 #include <linux/errno.h>
18 #include <linux/mutex.h>
19 #include <linux/wait.h>
23 #include <linux/ctype.h>
24 #include <linux/platform_device.h>
26 #include <linux/memory.h>
27 #include <linux/delay.h>
28 #include <linux/irqreturn.h>
29 #include <linux/kthread.h>
31 #include <video/mipi_display.h>
32 #include <video/exynos_mipi_dsim.h>
34 #include "exynos_mipi_dsi_regs.h"
35 #include "exynos_mipi_dsi_lowlevel.h"
36 #include "exynos_mipi_dsi_common.h"
38 #define MIPI_FIFO_TIMEOUT msecs_to_jiffies(250)
39 #define MIPI_RX_FIFO_READ_DONE 0x30800002
40 #define MIPI_MAX_RX_FIFO 20
41 #define MHZ (1000 * 1000)
42 #define FIN_HZ (24 * MHZ)
44 #define DFIN_PLL_MIN_HZ (6 * MHZ)
45 #define DFIN_PLL_MAX_HZ (12 * MHZ)
47 #define DFVCO_MIN_HZ (500 * MHZ)
48 #define DFVCO_MAX_HZ (1000 * MHZ)
50 #define TRY_GET_FIFO_TIMEOUT (5000 * 2)
51 #define TRY_FIFO_CLEAR (10)
53 /* MIPI-DSIM status types. */
55 DSIM_STATE_INIT, /* should be initialized. */
56 DSIM_STATE_STOP, /* CPU and LCDC are LP mode. */
57 DSIM_STATE_HSCLKEN, /* HS clock was enabled. */
61 /* define DSI lane types. */
63 DSIM_LANE_CLOCK = (1 << 0),
64 DSIM_LANE_DATA0 = (1 << 1),
65 DSIM_LANE_DATA1 = (1 << 2),
66 DSIM_LANE_DATA2 = (1 << 3),
67 DSIM_LANE_DATA3 = (1 << 4)
70 static unsigned int dpll_table[15] = {
71 100, 120, 170, 220, 270,
72 320, 390, 450, 510, 560,
73 640, 690, 770, 870, 950
76 irqreturn_t exynos_mipi_dsi_interrupt_handler(int irq, void *dev_id)
78 struct mipi_dsim_device *dsim = dev_id;
79 unsigned int intsrc, intmsk;
81 intsrc = exynos_mipi_dsi_read_interrupt(dsim);
82 intmsk = exynos_mipi_dsi_read_interrupt_mask(dsim);
83 intmsk = ~intmsk & intsrc;
85 if (intsrc & INTMSK_RX_DONE) {
86 complete(&dsim_rd_comp);
87 dev_dbg(dsim->dev, "MIPI INTMSK_RX_DONE\n");
89 if (intsrc & INTMSK_FIFO_EMPTY) {
90 complete(&dsim_wr_comp);
91 dev_dbg(dsim->dev, "MIPI INTMSK_FIFO_EMPTY\n");
94 exynos_mipi_dsi_clear_interrupt(dsim, intmsk);
100 * write long packet to mipi dsi slave
101 * @dsim: mipi dsim device structure.
102 * @data0: packet data to send.
103 * @data1: size of packet data
105 static void exynos_mipi_dsi_long_data_wr(struct mipi_dsim_device *dsim,
106 const unsigned char *data0, unsigned int data_size)
108 unsigned int data_cnt = 0, payload = 0;
110 /* in case that data count is more then 4 */
111 for (data_cnt = 0; data_cnt < data_size; data_cnt += 4) {
113 * after sending 4bytes per one time,
114 * send remainder data less then 4.
116 if ((data_size - data_cnt) < 4) {
117 if ((data_size - data_cnt) == 3) {
118 payload = data0[data_cnt] |
119 data0[data_cnt + 1] << 8 |
120 data0[data_cnt + 2] << 16;
121 dev_dbg(dsim->dev, "count = 3 payload = %x, %x %x %x\n",
122 payload, data0[data_cnt],
124 data0[data_cnt + 2]);
125 } else if ((data_size - data_cnt) == 2) {
126 payload = data0[data_cnt] |
127 data0[data_cnt + 1] << 8;
129 "count = 2 payload = %x, %x %x\n", payload,
131 data0[data_cnt + 1]);
132 } else if ((data_size - data_cnt) == 1) {
133 payload = data0[data_cnt];
136 exynos_mipi_dsi_wr_tx_data(dsim, payload);
137 /* send 4bytes per one time. */
139 payload = data0[data_cnt] |
140 data0[data_cnt + 1] << 8 |
141 data0[data_cnt + 2] << 16 |
142 data0[data_cnt + 3] << 24;
145 "count = 4 payload = %x, %x %x %x %x\n",
146 payload, *(u8 *)(data0 + data_cnt),
149 data0[data_cnt + 3]);
151 exynos_mipi_dsi_wr_tx_data(dsim, payload);
156 int exynos_mipi_dsi_wr_data(struct mipi_dsim_device *dsim, unsigned int data_id,
157 const unsigned char *data0, unsigned int data_size)
159 unsigned int check_rx_ack = 0;
161 if (dsim->state == DSIM_STATE_ULPS) {
162 dev_err(dsim->dev, "state is ULPS.\n");
167 /* FIXME!!! why does it need this delay? */
170 mutex_lock(&dsim->lock);
173 /* short packet types of packet types for command. */
174 case MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM:
175 case MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM:
176 case MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM:
177 case MIPI_DSI_DCS_SHORT_WRITE:
178 case MIPI_DSI_DCS_SHORT_WRITE_PARAM:
179 case MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE:
180 exynos_mipi_dsi_wr_tx_header(dsim, data_id, data0[0], data0[1]);
182 /* process response func should be implemented */
183 mutex_unlock(&dsim->lock);
186 mutex_unlock(&dsim->lock);
190 /* general command */
191 case MIPI_DSI_COLOR_MODE_OFF:
192 case MIPI_DSI_COLOR_MODE_ON:
193 case MIPI_DSI_SHUTDOWN_PERIPHERAL:
194 case MIPI_DSI_TURN_ON_PERIPHERAL:
195 exynos_mipi_dsi_wr_tx_header(dsim, data_id, data0[0], data0[1]);
197 /* process response func should be implemented. */
198 mutex_unlock(&dsim->lock);
201 mutex_unlock(&dsim->lock);
205 /* packet types for video data */
206 case MIPI_DSI_V_SYNC_START:
207 case MIPI_DSI_V_SYNC_END:
208 case MIPI_DSI_H_SYNC_START:
209 case MIPI_DSI_H_SYNC_END:
210 case MIPI_DSI_END_OF_TRANSMISSION:
211 mutex_unlock(&dsim->lock);
214 /* long packet type and null packet */
215 case MIPI_DSI_NULL_PACKET:
216 case MIPI_DSI_BLANKING_PACKET:
217 mutex_unlock(&dsim->lock);
219 case MIPI_DSI_GENERIC_LONG_WRITE:
220 case MIPI_DSI_DCS_LONG_WRITE:
222 unsigned int size, payload = 0;
223 reinit_completion(&dsim_wr_comp);
225 size = data_size * 4;
227 /* if data count is less then 4, then send 3bytes data. */
233 exynos_mipi_dsi_wr_tx_data(dsim, payload);
235 dev_dbg(dsim->dev, "count = %d payload = %x,%x %x %x\n",
236 data_size, payload, data0[0],
239 /* in case that data count is more then 4 */
241 exynos_mipi_dsi_long_data_wr(dsim, data0, data_size);
243 /* put data into header fifo */
244 exynos_mipi_dsi_wr_tx_header(dsim, data_id, data_size & 0xff,
245 (data_size & 0xff00) >> 8);
247 if (!wait_for_completion_interruptible_timeout(&dsim_wr_comp,
248 MIPI_FIFO_TIMEOUT)) {
249 dev_warn(dsim->dev, "command write timeout.\n");
250 mutex_unlock(&dsim->lock);
255 /* process response func should be implemented. */
256 mutex_unlock(&dsim->lock);
259 mutex_unlock(&dsim->lock);
264 /* packet typo for video data */
265 case MIPI_DSI_PACKED_PIXEL_STREAM_16:
266 case MIPI_DSI_PACKED_PIXEL_STREAM_18:
267 case MIPI_DSI_PIXEL_STREAM_3BYTE_18:
268 case MIPI_DSI_PACKED_PIXEL_STREAM_24:
270 /* process response func should be implemented. */
271 mutex_unlock(&dsim->lock);
274 mutex_unlock(&dsim->lock);
279 "data id %x is not supported current DSI spec.\n",
282 mutex_unlock(&dsim->lock);
287 static unsigned int exynos_mipi_dsi_long_data_rd(struct mipi_dsim_device *dsim,
288 unsigned int req_size, unsigned int rx_data, u8 *rx_buf)
290 unsigned int rcv_pkt, i, j;
293 /* for long packet */
294 rxsize = (u16)((rx_data & 0x00ffff00) >> 8);
295 dev_dbg(dsim->dev, "mipi dsi rx size : %d\n", rxsize);
296 if (rxsize != req_size) {
298 "received size mismatch received: %d, requested: %d\n",
303 for (i = 0; i < (rxsize >> 2); i++) {
304 rcv_pkt = exynos_mipi_dsi_rd_rx_fifo(dsim);
305 dev_dbg(dsim->dev, "received pkt : %08x\n", rcv_pkt);
306 for (j = 0; j < 4; j++) {
307 rx_buf[(i * 4) + j] =
308 (u8)(rcv_pkt >> (j * 8)) & 0xff;
309 dev_dbg(dsim->dev, "received value : %02x\n",
310 (rcv_pkt >> (j * 8)) & 0xff);
314 rcv_pkt = exynos_mipi_dsi_rd_rx_fifo(dsim);
315 dev_dbg(dsim->dev, "received pkt : %08x\n", rcv_pkt);
316 for (j = 0; j < (rxsize % 4); j++) {
317 rx_buf[(i * 4) + j] =
318 (u8)(rcv_pkt >> (j * 8)) & 0xff;
319 dev_dbg(dsim->dev, "received value : %02x\n",
320 (rcv_pkt >> (j * 8)) & 0xff);
330 static unsigned int exynos_mipi_dsi_response_size(unsigned int req_size)
334 return MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE;
336 return MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE;
338 return MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE;
342 int exynos_mipi_dsi_rd_data(struct mipi_dsim_device *dsim, unsigned int data_id,
343 unsigned int data0, unsigned int req_size, u8 *rx_buf)
345 unsigned int rx_data, rcv_pkt, i;
349 if (dsim->state == DSIM_STATE_ULPS) {
350 dev_err(dsim->dev, "state is ULPS.\n");
358 mutex_lock(&dsim->lock);
359 reinit_completion(&dsim_rd_comp);
360 exynos_mipi_dsi_rd_tx_header(dsim,
361 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, req_size);
363 response = exynos_mipi_dsi_response_size(req_size);
366 case MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM:
367 case MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM:
368 case MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM:
369 case MIPI_DSI_DCS_READ:
370 exynos_mipi_dsi_rd_tx_header(dsim,
372 /* process response func should be implemented. */
376 "data id %x is not supported current DSI spec.\n",
379 mutex_unlock(&dsim->lock);
383 if (!wait_for_completion_interruptible_timeout(&dsim_rd_comp,
384 MIPI_FIFO_TIMEOUT)) {
385 pr_err("RX done interrupt timeout\n");
386 mutex_unlock(&dsim->lock);
392 rx_data = exynos_mipi_dsi_rd_rx_fifo(dsim);
394 if ((u8)(rx_data & 0xff) != response) {
396 "mipi dsi wrong response rx_data : %x, response:%x\n",
402 /* for short packet */
403 for (i = 0; i < req_size; i++)
404 rx_buf[i] = (rx_data >> (8 + (i * 8))) & 0xff;
407 /* for long packet */
408 rxsize = exynos_mipi_dsi_long_data_rd(dsim, req_size, rx_data,
410 if (rxsize != req_size)
414 rcv_pkt = exynos_mipi_dsi_rd_rx_fifo(dsim);
418 if (rcv_pkt != MIPI_RX_FIFO_READ_DONE) {
420 "Can't found RX FIFO READ DONE FLAG : %x\n", rcv_pkt);
424 mutex_unlock(&dsim->lock);
431 rcv_pkt = exynos_mipi_dsi_rd_rx_fifo(dsim);
432 if ((rcv_pkt == MIPI_RX_FIFO_READ_DONE)
433 || (i > MIPI_MAX_RX_FIFO))
436 "mipi dsi clear rx fifo : %08x\n", rcv_pkt);
440 "mipi dsi rx done count : %d, rcv_pkt : %08x\n", i, rcv_pkt);
442 mutex_unlock(&dsim->lock);
447 static int exynos_mipi_dsi_pll_on(struct mipi_dsim_device *dsim,
455 exynos_mipi_dsi_enable_pll(dsim, 1);
458 if (exynos_mipi_dsi_is_pll_stable(dsim))
464 exynos_mipi_dsi_enable_pll(dsim, 0);
469 static unsigned long exynos_mipi_dsi_change_pll(struct mipi_dsim_device *dsim,
470 unsigned int pre_divider, unsigned int main_divider,
473 unsigned long dfin_pll, dfvco, dpll_out;
474 unsigned int i, freq_band = 0xf;
476 dfin_pll = (FIN_HZ / pre_divider);
478 /******************************************************
479 * Serial Clock(=ByteClk X 8) FreqBand[3:0] *
480 ******************************************************
482 * 100 ~ 119.99 MHz 0001
483 * 120 ~ 159.99 MHz 0010
484 * 160 ~ 199.99 MHz 0011
485 * 200 ~ 239.99 MHz 0100
486 * 140 ~ 319.99 MHz 0101
487 * 320 ~ 389.99 MHz 0110
488 * 390 ~ 449.99 MHz 0111
489 * 450 ~ 509.99 MHz 1000
490 * 510 ~ 559.99 MHz 1001
491 * 560 ~ 639.99 MHz 1010
492 * 640 ~ 689.99 MHz 1011
493 * 690 ~ 769.99 MHz 1100
494 * 770 ~ 869.99 MHz 1101
495 * 870 ~ 949.99 MHz 1110
496 * 950 ~ 1000 MHz 1111
497 ******************************************************/
498 if (dfin_pll < DFIN_PLL_MIN_HZ || dfin_pll > DFIN_PLL_MAX_HZ) {
499 dev_warn(dsim->dev, "fin_pll range should be 6MHz ~ 12MHz\n");
500 exynos_mipi_dsi_enable_afc(dsim, 0, 0);
502 if (dfin_pll < 7 * MHZ)
503 exynos_mipi_dsi_enable_afc(dsim, 1, 0x1);
504 else if (dfin_pll < 8 * MHZ)
505 exynos_mipi_dsi_enable_afc(dsim, 1, 0x0);
506 else if (dfin_pll < 9 * MHZ)
507 exynos_mipi_dsi_enable_afc(dsim, 1, 0x3);
508 else if (dfin_pll < 10 * MHZ)
509 exynos_mipi_dsi_enable_afc(dsim, 1, 0x2);
510 else if (dfin_pll < 11 * MHZ)
511 exynos_mipi_dsi_enable_afc(dsim, 1, 0x5);
513 exynos_mipi_dsi_enable_afc(dsim, 1, 0x4);
516 dfvco = dfin_pll * main_divider;
517 dev_dbg(dsim->dev, "dfvco = %lu, dfin_pll = %lu, main_divider = %d\n",
518 dfvco, dfin_pll, main_divider);
519 if (dfvco < DFVCO_MIN_HZ || dfvco > DFVCO_MAX_HZ)
520 dev_warn(dsim->dev, "fvco range should be 500MHz ~ 1000MHz\n");
522 dpll_out = dfvco / (1 << scaler);
523 dev_dbg(dsim->dev, "dpll_out = %lu, dfvco = %lu, scaler = %d\n",
524 dpll_out, dfvco, scaler);
526 for (i = 0; i < ARRAY_SIZE(dpll_table); i++) {
527 if (dpll_out < dpll_table[i] * MHZ) {
533 dev_dbg(dsim->dev, "freq_band = %d\n", freq_band);
535 exynos_mipi_dsi_pll_freq(dsim, pre_divider, main_divider, scaler);
537 exynos_mipi_dsi_hs_zero_ctrl(dsim, 0);
538 exynos_mipi_dsi_prep_ctrl(dsim, 0);
541 exynos_mipi_dsi_pll_freq_band(dsim, freq_band);
544 exynos_mipi_dsi_pll_stable_time(dsim, dsim->dsim_config->pll_stable_time);
547 dev_dbg(dsim->dev, "FOUT of mipi dphy pll is %luMHz\n",
553 static int exynos_mipi_dsi_set_clock(struct mipi_dsim_device *dsim,
554 unsigned int byte_clk_sel, unsigned int enable)
556 unsigned int esc_div;
557 unsigned long esc_clk_error_rate;
558 unsigned long hs_clk = 0, byte_clk = 0, escape_clk = 0;
561 dsim->e_clk_src = byte_clk_sel;
563 /* Escape mode clock and byte clock source */
564 exynos_mipi_dsi_set_byte_clock_src(dsim, byte_clk_sel);
566 /* DPHY, DSIM Link : D-PHY clock out */
567 if (byte_clk_sel == DSIM_PLL_OUT_DIV8) {
568 hs_clk = exynos_mipi_dsi_change_pll(dsim,
569 dsim->dsim_config->p, dsim->dsim_config->m,
570 dsim->dsim_config->s);
573 "failed to get hs clock.\n");
577 byte_clk = hs_clk / 8;
578 exynos_mipi_dsi_enable_pll_bypass(dsim, 0);
579 exynos_mipi_dsi_pll_on(dsim, 1);
580 /* DPHY : D-PHY clock out, DSIM link : external clock out */
581 } else if (byte_clk_sel == DSIM_EXT_CLK_DIV8) {
582 dev_warn(dsim->dev, "this project is not support\n");
584 "external clock source for MIPI DSIM.\n");
585 } else if (byte_clk_sel == DSIM_EXT_CLK_BYPASS) {
586 dev_warn(dsim->dev, "this project is not support\n");
588 "external clock source for MIPI DSIM\n");
591 /* escape clock divider */
592 esc_div = byte_clk / (dsim->dsim_config->esc_clk);
594 "esc_div = %d, byte_clk = %lu, esc_clk = %lu\n",
595 esc_div, byte_clk, dsim->dsim_config->esc_clk);
596 if ((byte_clk / esc_div) >= (20 * MHZ) ||
597 (byte_clk / esc_div) >
598 dsim->dsim_config->esc_clk)
601 escape_clk = byte_clk / esc_div;
603 "escape_clk = %lu, byte_clk = %lu, esc_div = %d\n",
604 escape_clk, byte_clk, esc_div);
606 /* enable escape clock. */
607 exynos_mipi_dsi_enable_byte_clock(dsim, 1);
609 /* enable byte clk and escape clock */
610 exynos_mipi_dsi_set_esc_clk_prs(dsim, 1, esc_div);
611 /* escape clock on lane */
612 exynos_mipi_dsi_enable_esc_clk_on_lane(dsim,
613 (DSIM_LANE_CLOCK | dsim->data_lane), 1);
615 dev_dbg(dsim->dev, "byte clock is %luMHz\n",
617 dev_dbg(dsim->dev, "escape clock that user's need is %lu\n",
618 (dsim->dsim_config->esc_clk / MHZ));
619 dev_dbg(dsim->dev, "escape clock divider is %x\n", esc_div);
620 dev_dbg(dsim->dev, "escape clock is %luMHz\n",
621 ((byte_clk / esc_div) / MHZ));
623 if ((byte_clk / esc_div) > escape_clk) {
624 esc_clk_error_rate = escape_clk /
625 (byte_clk / esc_div);
626 dev_warn(dsim->dev, "error rate is %lu over.\n",
627 (esc_clk_error_rate / 100));
628 } else if ((byte_clk / esc_div) < (escape_clk)) {
629 esc_clk_error_rate = (byte_clk / esc_div) /
631 dev_warn(dsim->dev, "error rate is %lu under.\n",
632 (esc_clk_error_rate / 100));
635 exynos_mipi_dsi_enable_esc_clk_on_lane(dsim,
636 (DSIM_LANE_CLOCK | dsim->data_lane), 0);
637 exynos_mipi_dsi_set_esc_clk_prs(dsim, 0, 0);
639 /* disable escape clock. */
640 exynos_mipi_dsi_enable_byte_clock(dsim, 0);
642 if (byte_clk_sel == DSIM_PLL_OUT_DIV8)
643 exynos_mipi_dsi_pll_on(dsim, 0);
649 int exynos_mipi_dsi_init_dsim(struct mipi_dsim_device *dsim)
651 dsim->state = DSIM_STATE_INIT;
653 switch (dsim->dsim_config->e_no_data_lane) {
654 case DSIM_DATA_LANE_1:
655 dsim->data_lane = DSIM_LANE_DATA0;
657 case DSIM_DATA_LANE_2:
658 dsim->data_lane = DSIM_LANE_DATA0 | DSIM_LANE_DATA1;
660 case DSIM_DATA_LANE_3:
661 dsim->data_lane = DSIM_LANE_DATA0 | DSIM_LANE_DATA1 |
664 case DSIM_DATA_LANE_4:
665 dsim->data_lane = DSIM_LANE_DATA0 | DSIM_LANE_DATA1 |
666 DSIM_LANE_DATA2 | DSIM_LANE_DATA3;
669 dev_info(dsim->dev, "data lane is invalid.\n");
673 exynos_mipi_dsi_sw_reset(dsim);
674 exynos_mipi_dsi_func_reset(dsim);
676 exynos_mipi_dsi_dp_dn_swap(dsim, 0);
681 void exynos_mipi_dsi_init_interrupt(struct mipi_dsim_device *dsim)
683 unsigned int src = 0;
685 src = (INTSRC_SFR_FIFO_EMPTY | INTSRC_RX_DATA_DONE);
686 exynos_mipi_dsi_set_interrupt(dsim, src, 1);
689 src = ~(INTMSK_RX_DONE | INTMSK_FIFO_EMPTY);
690 exynos_mipi_dsi_set_interrupt_mask(dsim, src, 1);
693 int exynos_mipi_dsi_enable_frame_done_int(struct mipi_dsim_device *dsim,
696 /* enable only frame done interrupt */
697 exynos_mipi_dsi_set_interrupt_mask(dsim, INTMSK_FRAME_DONE, enable);
702 void exynos_mipi_dsi_stand_by(struct mipi_dsim_device *dsim,
706 /* consider Main display and Sub display. */
708 exynos_mipi_dsi_set_main_stand_by(dsim, enable);
711 int exynos_mipi_dsi_set_display_mode(struct mipi_dsim_device *dsim,
712 struct mipi_dsim_config *dsim_config)
714 struct mipi_dsim_platform_data *dsim_pd;
715 struct fb_videomode *timing;
717 dsim_pd = (struct mipi_dsim_platform_data *)dsim->pd;
718 timing = (struct fb_videomode *)dsim_pd->lcd_panel_info;
720 /* in case of VIDEO MODE (RGB INTERFACE), it sets polarities. */
721 if (dsim_config->e_interface == (u32) DSIM_VIDEO) {
722 if (dsim_config->auto_vertical_cnt == 0) {
723 exynos_mipi_dsi_set_main_disp_vporch(dsim,
724 dsim_config->cmd_allow,
725 timing->lower_margin,
726 timing->upper_margin);
727 exynos_mipi_dsi_set_main_disp_hporch(dsim,
728 timing->right_margin,
729 timing->left_margin);
730 exynos_mipi_dsi_set_main_disp_sync_area(dsim,
736 exynos_mipi_dsi_set_main_disp_resol(dsim, timing->xres,
739 exynos_mipi_dsi_display_config(dsim, dsim_config);
741 dev_info(dsim->dev, "lcd panel ==> width = %d, height = %d\n",
742 timing->xres, timing->yres);
747 int exynos_mipi_dsi_init_link(struct mipi_dsim_device *dsim)
749 unsigned int time_out = 100;
751 switch (dsim->state) {
752 case DSIM_STATE_INIT:
753 exynos_mipi_dsi_init_fifo_pointer(dsim, 0x1f);
755 /* dsi configuration */
756 exynos_mipi_dsi_init_config(dsim);
757 exynos_mipi_dsi_enable_lane(dsim, DSIM_LANE_CLOCK, 1);
758 exynos_mipi_dsi_enable_lane(dsim, dsim->data_lane, 1);
760 /* set clock configuration */
761 exynos_mipi_dsi_set_clock(dsim, dsim->dsim_config->e_byte_clk, 1);
763 /* check clock and data lane state are stop state */
764 while (!(exynos_mipi_dsi_is_lane_state(dsim))) {
768 "DSI Master is not stop state.\n");
770 "Check initialization process\n");
777 "DSI Master driver has been completed.\n");
778 dev_info(dsim->dev, "DSI Master state is stop state\n");
781 dsim->state = DSIM_STATE_STOP;
783 /* BTA sequence counters */
784 exynos_mipi_dsi_set_stop_state_counter(dsim,
785 dsim->dsim_config->stop_holding_cnt);
786 exynos_mipi_dsi_set_bta_timeout(dsim,
787 dsim->dsim_config->bta_timeout);
788 exynos_mipi_dsi_set_lpdr_timeout(dsim,
789 dsim->dsim_config->rx_timeout);
793 dev_info(dsim->dev, "DSI Master is already init.\n");
800 int exynos_mipi_dsi_set_hs_enable(struct mipi_dsim_device *dsim)
802 if (dsim->state != DSIM_STATE_STOP) {
803 dev_warn(dsim->dev, "DSIM is not in stop state.\n");
807 if (dsim->e_clk_src == DSIM_EXT_CLK_BYPASS) {
808 dev_warn(dsim->dev, "clock source is external bypass.\n");
812 dsim->state = DSIM_STATE_HSCLKEN;
814 /* set LCDC and CPU transfer mode to HS. */
815 exynos_mipi_dsi_set_lcdc_transfer_mode(dsim, 0);
816 exynos_mipi_dsi_set_cpu_transfer_mode(dsim, 0);
817 exynos_mipi_dsi_enable_hs_clock(dsim, 1);
822 int exynos_mipi_dsi_set_data_transfer_mode(struct mipi_dsim_device *dsim,
826 if (dsim->state != DSIM_STATE_HSCLKEN) {
827 dev_err(dsim->dev, "HS Clock lane is not enabled.\n");
831 exynos_mipi_dsi_set_lcdc_transfer_mode(dsim, 0);
833 if (dsim->state == DSIM_STATE_INIT || dsim->state ==
836 "DSI Master is not STOP or HSDT state.\n");
840 exynos_mipi_dsi_set_cpu_transfer_mode(dsim, 0);
846 int exynos_mipi_dsi_get_frame_done_status(struct mipi_dsim_device *dsim)
848 return _exynos_mipi_dsi_get_frame_done_status(dsim);
851 int exynos_mipi_dsi_clear_frame_done(struct mipi_dsim_device *dsim)
853 _exynos_mipi_dsi_clear_frame_done(dsim);
858 int exynos_mipi_dsi_fifo_clear(struct mipi_dsim_device *dsim,
861 int try = TRY_FIFO_CLEAR;
863 exynos_mipi_dsi_sw_reset_release(dsim);
864 exynos_mipi_dsi_func_reset(dsim);
867 if (exynos_mipi_dsi_get_sw_reset_release(dsim)) {
868 exynos_mipi_dsi_init_interrupt(dsim);
869 dev_dbg(dsim->dev, "reset release done.\n");
874 dev_err(dsim->dev, "failed to clear dsim fifo.\n");
878 MODULE_AUTHOR("InKi Dae <inki.dae@samsung.com>");
879 MODULE_DESCRIPTION("Samsung SoC MIPI-DSI common driver");
880 MODULE_LICENSE("GPL");