2 * Copyright 2017, Nicholas Piggin, IBM Corporation
3 * Licensed under GPLv2.
6 #define pr_fmt(fmt) "dt-cpu-ftrs: " fmt
8 #include <linux/export.h>
9 #include <linux/init.h>
10 #include <linux/jump_label.h>
11 #include <linux/libfdt.h>
12 #include <linux/memblock.h>
13 #include <linux/printk.h>
14 #include <linux/sched.h>
15 #include <linux/string.h>
16 #include <linux/threads.h>
18 #include <asm/cputable.h>
19 #include <asm/dt_cpu_ftrs.h>
21 #include <asm/oprofile_impl.h>
23 #include <asm/setup.h>
26 /* Device-tree visible constants follow */
27 #define ISA_V2_07B 2070
28 #define ISA_V3_0B 3000
30 #define USABLE_PR (1U << 0)
31 #define USABLE_OS (1U << 1)
32 #define USABLE_HV (1U << 2)
34 #define HV_SUPPORT_HFSCR (1U << 0)
35 #define OS_SUPPORT_FSCR (1U << 0)
37 /* For parsing, we define all bits set as "NONE" case */
38 #define HV_SUPPORT_NONE 0xffffffffU
39 #define OS_SUPPORT_NONE 0xffffffffU
41 struct dt_cpu_feature {
44 uint32_t usable_privilege;
47 uint32_t hfscr_bit_nr;
49 uint32_t hwcap_bit_nr;
56 #define MMU_FTRS_HASH_BASE (MMU_FTRS_POWER8)
58 #define COMMON_USER_BASE (PPC_FEATURE_32 | PPC_FEATURE_64 | \
59 PPC_FEATURE_ARCH_2_06 |\
60 PPC_FEATURE_ICACHE_SNOOP)
61 #define COMMON_USER2_BASE (PPC_FEATURE2_ARCH_2_07 | \
67 extern long __machine_check_early_realmode_p8(struct pt_regs *regs);
68 extern long __machine_check_early_realmode_p9(struct pt_regs *regs);
79 static void (*init_pmu_registers)(void);
81 static void __restore_cpu_cpufeatures(void)
86 * LPCR is restored by the power on engine already. It can be changed
87 * after early init e.g., by radix enable, and we have no unified API
88 * for saving and restoring such SPRs.
90 * This ->restore hook should really be removed from idle and register
91 * restore moved directly into the idle restore code, because this code
92 * doesn't know how idle is implemented or what it needs restored here.
94 * The best we can do to accommodate secondary boot and idle restore
95 * for now is "or" LPCR with existing.
97 lpcr = mfspr(SPRN_LPCR);
98 lpcr |= system_registers.lpcr;
99 lpcr &= ~system_registers.lpcr_clear;
100 mtspr(SPRN_LPCR, lpcr);
103 mtspr(SPRN_HFSCR, system_registers.hfscr);
106 mtspr(SPRN_FSCR, system_registers.fscr);
108 if (init_pmu_registers)
109 init_pmu_registers();
112 static char dt_cpu_name[64];
114 static struct cpu_spec __initdata base_cpu_spec = {
116 .cpu_features = CPU_FTRS_DT_CPU_BASE,
117 .cpu_user_features = COMMON_USER_BASE,
118 .cpu_user_features2 = COMMON_USER2_BASE,
120 .icache_bsize = 32, /* minimum block size, fixed by */
121 .dcache_bsize = 32, /* cache info init. */
123 .pmc_type = PPC_PMC_DEFAULT,
124 .oprofile_cpu_type = NULL,
125 .oprofile_type = PPC_OPROFILE_INVALID,
127 .cpu_restore = __restore_cpu_cpufeatures,
128 .machine_check_early = NULL,
132 static void __init cpufeatures_setup_cpu(void)
134 set_cur_cpu_spec(&base_cpu_spec);
136 cur_cpu_spec->pvr_mask = -1;
137 cur_cpu_spec->pvr_value = mfspr(SPRN_PVR);
139 /* Initialize the base environment -- clear FSCR/HFSCR. */
140 hv_mode = !!(mfmsr() & MSR_HV);
142 /* CPU_FTR_HVMODE is used early in PACA setup */
143 cur_cpu_spec->cpu_features |= CPU_FTR_HVMODE;
144 mtspr(SPRN_HFSCR, 0);
149 * LPCR does not get cleared, to match behaviour with secondaries
150 * in __restore_cpu_cpufeatures. Once the idle code is fixed, this
151 * could clear LPCR too.
155 static int __init feat_try_enable_unknown(struct dt_cpu_feature *f)
157 if (f->hv_support == HV_SUPPORT_NONE) {
158 } else if (f->hv_support & HV_SUPPORT_HFSCR) {
159 u64 hfscr = mfspr(SPRN_HFSCR);
160 hfscr |= 1UL << f->hfscr_bit_nr;
161 mtspr(SPRN_HFSCR, hfscr);
163 /* Does not have a known recipe */
167 if (f->os_support == OS_SUPPORT_NONE) {
168 } else if (f->os_support & OS_SUPPORT_FSCR) {
169 u64 fscr = mfspr(SPRN_FSCR);
170 fscr |= 1UL << f->fscr_bit_nr;
171 mtspr(SPRN_FSCR, fscr);
173 /* Does not have a known recipe */
177 if ((f->usable_privilege & USABLE_PR) && (f->hwcap_bit_nr != -1)) {
178 uint32_t word = f->hwcap_bit_nr / 32;
179 uint32_t bit = f->hwcap_bit_nr % 32;
182 cur_cpu_spec->cpu_user_features |= 1U << bit;
184 cur_cpu_spec->cpu_user_features2 |= 1U << bit;
186 pr_err("%s could not advertise to user (no hwcap bits)\n", f->name);
192 static int __init feat_enable(struct dt_cpu_feature *f)
194 if (f->hv_support != HV_SUPPORT_NONE) {
195 if (f->hfscr_bit_nr != -1) {
196 u64 hfscr = mfspr(SPRN_HFSCR);
197 hfscr |= 1UL << f->hfscr_bit_nr;
198 mtspr(SPRN_HFSCR, hfscr);
202 if (f->os_support != OS_SUPPORT_NONE) {
203 if (f->fscr_bit_nr != -1) {
204 u64 fscr = mfspr(SPRN_FSCR);
205 fscr |= 1UL << f->fscr_bit_nr;
206 mtspr(SPRN_FSCR, fscr);
210 if ((f->usable_privilege & USABLE_PR) && (f->hwcap_bit_nr != -1)) {
211 uint32_t word = f->hwcap_bit_nr / 32;
212 uint32_t bit = f->hwcap_bit_nr % 32;
215 cur_cpu_spec->cpu_user_features |= 1U << bit;
217 cur_cpu_spec->cpu_user_features2 |= 1U << bit;
219 pr_err("CPU feature: %s could not advertise to user (no hwcap bits)\n", f->name);
225 static int __init feat_disable(struct dt_cpu_feature *f)
230 static int __init feat_enable_hv(struct dt_cpu_feature *f)
235 pr_err("CPU feature hypervisor present in device tree but HV mode not enabled in the CPU. Ignoring.\n");
241 lpcr = mfspr(SPRN_LPCR);
242 lpcr &= ~LPCR_LPES0; /* HV external interrupts */
243 mtspr(SPRN_LPCR, lpcr);
245 cur_cpu_spec->cpu_features |= CPU_FTR_HVMODE;
250 static int __init feat_enable_le(struct dt_cpu_feature *f)
252 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_TRUE_LE;
256 static int __init feat_enable_smt(struct dt_cpu_feature *f)
258 cur_cpu_spec->cpu_features |= CPU_FTR_SMT;
259 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_SMT;
263 static int __init feat_enable_idle_nap(struct dt_cpu_feature *f)
267 /* Set PECE wakeup modes for ISA 207 */
268 lpcr = mfspr(SPRN_LPCR);
272 mtspr(SPRN_LPCR, lpcr);
277 static int __init feat_enable_align_dsisr(struct dt_cpu_feature *f)
279 cur_cpu_spec->cpu_features &= ~CPU_FTR_NODSISRALIGN;
284 static int __init feat_enable_idle_stop(struct dt_cpu_feature *f)
288 /* Set PECE wakeup modes for ISAv3.0B */
289 lpcr = mfspr(SPRN_LPCR);
293 mtspr(SPRN_LPCR, lpcr);
298 static int __init feat_enable_mmu_hash(struct dt_cpu_feature *f)
302 lpcr = mfspr(SPRN_LPCR);
308 lpcr |= 0x10UL << LPCR_VRMASD_SH; /* L=1 LP=00 */
309 mtspr(SPRN_LPCR, lpcr);
311 cur_cpu_spec->mmu_features |= MMU_FTRS_HASH_BASE;
312 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_HAS_MMU;
317 static int __init feat_enable_mmu_hash_v3(struct dt_cpu_feature *f)
321 system_registers.lpcr_clear |= (LPCR_ISL | LPCR_UPRT | LPCR_HR);
322 lpcr = mfspr(SPRN_LPCR);
323 lpcr &= ~(LPCR_ISL | LPCR_UPRT | LPCR_HR);
324 mtspr(SPRN_LPCR, lpcr);
326 cur_cpu_spec->mmu_features |= MMU_FTRS_HASH_BASE;
327 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_HAS_MMU;
333 static int __init feat_enable_mmu_radix(struct dt_cpu_feature *f)
335 #ifdef CONFIG_PPC_RADIX_MMU
336 cur_cpu_spec->mmu_features |= MMU_FTR_TYPE_RADIX;
337 cur_cpu_spec->mmu_features |= MMU_FTRS_HASH_BASE;
338 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_HAS_MMU;
345 static int __init feat_enable_dscr(struct dt_cpu_feature *f)
350 * Linux relies on FSCR[DSCR] being clear, so that we can take the
351 * facility unavailable interrupt and track the task's usage of DSCR.
352 * See facility_unavailable_exception().
353 * Clear the bit here so that feat_enable() doesn't set it.
359 lpcr = mfspr(SPRN_LPCR);
361 lpcr |= (4UL << LPCR_DPFD_SH);
362 mtspr(SPRN_LPCR, lpcr);
367 static void hfscr_pmu_enable(void)
369 u64 hfscr = mfspr(SPRN_HFSCR);
370 hfscr |= PPC_BIT(60);
371 mtspr(SPRN_HFSCR, hfscr);
374 static void init_pmu_power8(void)
377 mtspr(SPRN_MMCRC, 0);
378 mtspr(SPRN_MMCRH, 0);
381 mtspr(SPRN_MMCRA, 0);
382 mtspr(SPRN_MMCR0, 0);
383 mtspr(SPRN_MMCR1, 0);
384 mtspr(SPRN_MMCR2, 0);
385 mtspr(SPRN_MMCRS, 0);
388 static int __init feat_enable_mce_power8(struct dt_cpu_feature *f)
390 cur_cpu_spec->platform = "power8";
391 cur_cpu_spec->machine_check_early = __machine_check_early_realmode_p8;
396 static int __init feat_enable_pmu_power8(struct dt_cpu_feature *f)
401 init_pmu_registers = init_pmu_power8;
403 cur_cpu_spec->cpu_features |= CPU_FTR_MMCRA;
404 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_PSERIES_PERFMON_COMPAT;
405 if (pvr_version_is(PVR_POWER8E))
406 cur_cpu_spec->cpu_features |= CPU_FTR_PMAO_BUG;
408 cur_cpu_spec->num_pmcs = 6;
409 cur_cpu_spec->pmc_type = PPC_PMC_IBM;
410 cur_cpu_spec->oprofile_cpu_type = "ppc64/power8";
415 static void init_pmu_power9(void)
418 mtspr(SPRN_MMCRC, 0);
420 mtspr(SPRN_MMCRA, 0);
421 mtspr(SPRN_MMCR0, 0);
422 mtspr(SPRN_MMCR1, 0);
423 mtspr(SPRN_MMCR2, 0);
426 static int __init feat_enable_mce_power9(struct dt_cpu_feature *f)
428 cur_cpu_spec->platform = "power9";
429 cur_cpu_spec->machine_check_early = __machine_check_early_realmode_p9;
434 static int __init feat_enable_pmu_power9(struct dt_cpu_feature *f)
439 init_pmu_registers = init_pmu_power9;
441 cur_cpu_spec->cpu_features |= CPU_FTR_MMCRA;
442 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_PSERIES_PERFMON_COMPAT;
444 cur_cpu_spec->num_pmcs = 6;
445 cur_cpu_spec->pmc_type = PPC_PMC_IBM;
446 cur_cpu_spec->oprofile_cpu_type = "ppc64/power9";
451 static int __init feat_enable_tm(struct dt_cpu_feature *f)
453 #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
455 cur_cpu_spec->cpu_user_features2 |= PPC_FEATURE2_HTM_NOSC;
461 static int __init feat_enable_fp(struct dt_cpu_feature *f)
464 cur_cpu_spec->cpu_features &= ~CPU_FTR_FPU_UNAVAILABLE;
469 static int __init feat_enable_vector(struct dt_cpu_feature *f)
471 #ifdef CONFIG_ALTIVEC
473 cur_cpu_spec->cpu_features |= CPU_FTR_ALTIVEC;
474 cur_cpu_spec->cpu_features |= CPU_FTR_VMX_COPY;
475 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_HAS_ALTIVEC;
482 static int __init feat_enable_vsx(struct dt_cpu_feature *f)
486 cur_cpu_spec->cpu_features |= CPU_FTR_VSX;
487 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_HAS_VSX;
494 static int __init feat_enable_purr(struct dt_cpu_feature *f)
496 cur_cpu_spec->cpu_features |= CPU_FTR_PURR | CPU_FTR_SPURR;
501 static int __init feat_enable_ebb(struct dt_cpu_feature *f)
504 * PPC_FEATURE2_EBB is enabled in PMU init code because it has
505 * historically been related to the PMU facility. This may have
506 * to be decoupled if EBB becomes more generic. For now, follow
507 * existing convention.
509 f->hwcap_bit_nr = -1;
515 static int __init feat_enable_dbell(struct dt_cpu_feature *f)
519 /* P9 has an HFSCR for privileged state */
522 cur_cpu_spec->cpu_features |= CPU_FTR_DBELL;
524 lpcr = mfspr(SPRN_LPCR);
525 lpcr |= LPCR_PECEDH; /* hyp doorbell wakeup */
526 mtspr(SPRN_LPCR, lpcr);
531 static int __init feat_enable_hvi(struct dt_cpu_feature *f)
536 * POWER9 XIVE interrupts including in OPAL XICS compatibility
537 * are always delivered as hypervisor virtualization interrupts (HVI)
540 * However LPES0 is not set here, in the chance that an EE does get
541 * delivered to the host somehow, the EE handler would not expect it
542 * to be delivered in LPES0 mode (e.g., using SRR[01]). This could
543 * happen if there is a bug in interrupt controller code, or IC is
544 * misconfigured in systemsim.
547 lpcr = mfspr(SPRN_LPCR);
548 lpcr |= LPCR_HVICE; /* enable hvi interrupts */
549 lpcr |= LPCR_HEIC; /* disable ee interrupts when MSR_HV */
550 lpcr |= LPCR_PECE_HVEE; /* hvi can wake from stop */
551 mtspr(SPRN_LPCR, lpcr);
556 static int __init feat_enable_large_ci(struct dt_cpu_feature *f)
558 cur_cpu_spec->mmu_features |= MMU_FTR_CI_LARGE_PAGE;
563 struct dt_cpu_feature_match {
565 int (*enable)(struct dt_cpu_feature *f);
566 u64 cpu_ftr_bit_mask;
569 static struct dt_cpu_feature_match __initdata
570 dt_cpu_feature_match_table[] = {
571 {"hypervisor", feat_enable_hv, 0},
572 {"big-endian", feat_enable, 0},
573 {"little-endian", feat_enable_le, CPU_FTR_REAL_LE},
574 {"smt", feat_enable_smt, 0},
575 {"interrupt-facilities", feat_enable, 0},
576 {"timer-facilities", feat_enable, 0},
577 {"timer-facilities-v3", feat_enable, 0},
578 {"debug-facilities", feat_enable, 0},
579 {"come-from-address-register", feat_enable, CPU_FTR_CFAR},
580 {"branch-tracing", feat_enable, 0},
581 {"floating-point", feat_enable_fp, 0},
582 {"vector", feat_enable_vector, 0},
583 {"vector-scalar", feat_enable_vsx, 0},
584 {"vector-scalar-v3", feat_enable, 0},
585 {"decimal-floating-point", feat_enable, 0},
586 {"decimal-integer", feat_enable, 0},
587 {"quadword-load-store", feat_enable, 0},
588 {"vector-crypto", feat_enable, 0},
589 {"mmu-hash", feat_enable_mmu_hash, 0},
590 {"mmu-radix", feat_enable_mmu_radix, 0},
591 {"mmu-hash-v3", feat_enable_mmu_hash_v3, 0},
592 {"virtual-page-class-key-protection", feat_enable, 0},
593 {"transactional-memory", feat_enable_tm, CPU_FTR_TM},
594 {"transactional-memory-v3", feat_enable_tm, 0},
595 {"tm-suspend-hypervisor-assist", feat_enable, CPU_FTR_P9_TM_HV_ASSIST},
596 {"tm-suspend-xer-so-bug", feat_enable, CPU_FTR_P9_TM_XER_SO_BUG},
597 {"idle-nap", feat_enable_idle_nap, 0},
598 {"alignment-interrupt-dsisr", feat_enable_align_dsisr, 0},
599 {"idle-stop", feat_enable_idle_stop, 0},
600 {"machine-check-power8", feat_enable_mce_power8, 0},
601 {"performance-monitor-power8", feat_enable_pmu_power8, 0},
602 {"data-stream-control-register", feat_enable_dscr, CPU_FTR_DSCR},
603 {"event-based-branch", feat_enable_ebb, 0},
604 {"target-address-register", feat_enable, 0},
605 {"branch-history-rolling-buffer", feat_enable, 0},
606 {"control-register", feat_enable, CPU_FTR_CTRL},
607 {"processor-control-facility", feat_enable_dbell, CPU_FTR_DBELL},
608 {"processor-control-facility-v3", feat_enable_dbell, CPU_FTR_DBELL},
609 {"processor-utilization-of-resources-register", feat_enable_purr, 0},
610 {"no-execute", feat_enable, 0},
611 {"strong-access-ordering", feat_enable, CPU_FTR_SAO},
612 {"cache-inhibited-large-page", feat_enable_large_ci, 0},
613 {"coprocessor-icswx", feat_enable, 0},
614 {"hypervisor-virtualization-interrupt", feat_enable_hvi, 0},
615 {"program-priority-register", feat_enable, CPU_FTR_HAS_PPR},
616 {"wait", feat_enable, 0},
617 {"atomic-memory-operations", feat_enable, 0},
618 {"branch-v3", feat_enable, 0},
619 {"copy-paste", feat_enable, 0},
620 {"decimal-floating-point-v3", feat_enable, 0},
621 {"decimal-integer-v3", feat_enable, 0},
622 {"fixed-point-v3", feat_enable, 0},
623 {"floating-point-v3", feat_enable, 0},
624 {"group-start-register", feat_enable, 0},
625 {"pc-relative-addressing", feat_enable, 0},
626 {"machine-check-power9", feat_enable_mce_power9, 0},
627 {"performance-monitor-power9", feat_enable_pmu_power9, 0},
628 {"event-based-branch-v3", feat_enable, 0},
629 {"random-number-generator", feat_enable, 0},
630 {"system-call-vectored", feat_disable, 0},
631 {"trace-interrupt-v3", feat_enable, 0},
632 {"vector-v3", feat_enable, 0},
633 {"vector-binary128", feat_enable, 0},
634 {"vector-binary16", feat_enable, 0},
635 {"wait-v3", feat_enable, 0},
638 static bool __initdata using_dt_cpu_ftrs;
639 static bool __initdata enable_unknown = true;
641 static int __init dt_cpu_ftrs_parse(char *str)
646 if (!strcmp(str, "off"))
647 using_dt_cpu_ftrs = false;
648 else if (!strcmp(str, "known"))
649 enable_unknown = false;
655 early_param("dt_cpu_ftrs", dt_cpu_ftrs_parse);
657 static void __init cpufeatures_setup_start(u32 isa)
659 pr_info("setup for ISA %d\n", isa);
662 cur_cpu_spec->cpu_features |= CPU_FTR_ARCH_300;
663 cur_cpu_spec->cpu_user_features2 |= PPC_FEATURE2_ARCH_3_00;
667 static bool __init cpufeatures_process_feature(struct dt_cpu_feature *f)
669 const struct dt_cpu_feature_match *m;
673 for (i = 0; i < ARRAY_SIZE(dt_cpu_feature_match_table); i++) {
674 m = &dt_cpu_feature_match_table[i];
675 if (!strcmp(f->name, m->name)) {
678 cur_cpu_spec->cpu_features |= m->cpu_ftr_bit_mask;
682 pr_info("not enabling: %s (disabled or unsupported by kernel)\n",
688 if (!known && (!enable_unknown || !feat_try_enable_unknown(f))) {
689 pr_info("not enabling: %s (unknown and unsupported by kernel)\n",
695 pr_debug("enabling: %s\n", f->name);
697 pr_debug("enabling: %s (unknown)\n", f->name);
703 * Handle POWER9 broadcast tlbie invalidation issue using
706 static __init void update_tlbie_feature_flag(unsigned long pvr)
708 if (PVR_VER(pvr) == PVR_POWER9) {
710 * Set the tlbie feature flag for anything below
711 * Nimbus DD 2.3 and Cumulus DD 1.3
713 if ((pvr & 0xe000) == 0) {
715 if ((pvr & 0xfff) < 0x203)
716 cur_cpu_spec->cpu_features |= CPU_FTR_P9_TLBIE_STQ_BUG;
717 } else if ((pvr & 0xc000) == 0) {
719 if ((pvr & 0xfff) < 0x103)
720 cur_cpu_spec->cpu_features |= CPU_FTR_P9_TLBIE_STQ_BUG;
722 WARN_ONCE(1, "Unknown PVR");
723 cur_cpu_spec->cpu_features |= CPU_FTR_P9_TLBIE_STQ_BUG;
726 cur_cpu_spec->cpu_features |= CPU_FTR_P9_TLBIE_ERAT_BUG;
730 static __init void cpufeatures_cpu_quirks(void)
732 unsigned long version = mfspr(SPRN_PVR);
735 * Not all quirks can be derived from the cpufeatures device tree.
737 if ((version & 0xffffefff) == 0x004e0200)
738 ; /* DD2.0 has no feature flag */
739 else if ((version & 0xffffefff) == 0x004e0201)
740 cur_cpu_spec->cpu_features |= CPU_FTR_POWER9_DD2_1;
741 else if ((version & 0xffffefff) == 0x004e0202) {
742 cur_cpu_spec->cpu_features |= CPU_FTR_P9_TM_HV_ASSIST;
743 cur_cpu_spec->cpu_features |= CPU_FTR_P9_TM_XER_SO_BUG;
744 cur_cpu_spec->cpu_features |= CPU_FTR_POWER9_DD2_1;
745 } else if ((version & 0xffff0000) == 0x004e0000)
746 /* DD2.1 and up have DD2_1 */
747 cur_cpu_spec->cpu_features |= CPU_FTR_POWER9_DD2_1;
749 if ((version & 0xffff0000) == 0x004e0000) {
750 cur_cpu_spec->cpu_features &= ~(CPU_FTR_DAWR);
751 cur_cpu_spec->cpu_features |= CPU_FTR_P9_TIDR;
754 update_tlbie_feature_flag(version);
756 * PKEY was not in the initial base or feature node
757 * specification, but it should become optional in the next
758 * cpu feature version sequence.
760 cur_cpu_spec->cpu_features |= CPU_FTR_PKEY;
763 static void __init cpufeatures_setup_finished(void)
765 cpufeatures_cpu_quirks();
767 if (hv_mode && !(cur_cpu_spec->cpu_features & CPU_FTR_HVMODE)) {
768 pr_err("hypervisor not present in device tree but HV mode is enabled in the CPU. Enabling.\n");
769 cur_cpu_spec->cpu_features |= CPU_FTR_HVMODE;
772 /* Make sure powerpc_base_platform is non-NULL */
773 powerpc_base_platform = cur_cpu_spec->platform;
775 system_registers.lpcr = mfspr(SPRN_LPCR);
776 system_registers.hfscr = mfspr(SPRN_HFSCR);
777 system_registers.fscr = mfspr(SPRN_FSCR);
779 pr_info("final cpu/mmu features = 0x%016lx 0x%08x\n",
780 cur_cpu_spec->cpu_features, cur_cpu_spec->mmu_features);
783 static int __init disabled_on_cmdline(void)
785 unsigned long root, chosen;
788 root = of_get_flat_dt_root();
789 chosen = of_get_flat_dt_subnode_by_name(root, "chosen");
790 if (chosen == -FDT_ERR_NOTFOUND)
793 p = of_get_flat_dt_prop(chosen, "bootargs", NULL);
797 if (strstr(p, "dt_cpu_ftrs=off"))
803 static int __init fdt_find_cpu_features(unsigned long node, const char *uname,
804 int depth, void *data)
806 if (of_flat_dt_is_compatible(node, "ibm,powerpc-cpu-features")
807 && of_get_flat_dt_prop(node, "isa", NULL))
813 bool __init dt_cpu_ftrs_in_use(void)
815 return using_dt_cpu_ftrs;
818 bool __init dt_cpu_ftrs_init(void *fdt)
820 using_dt_cpu_ftrs = false;
822 /* Setup and verify the FDT, if it fails we just bail */
823 if (!early_init_dt_verify(fdt))
826 if (!of_scan_flat_dt(fdt_find_cpu_features, NULL))
829 if (disabled_on_cmdline())
832 cpufeatures_setup_cpu();
834 using_dt_cpu_ftrs = true;
838 static int nr_dt_cpu_features;
839 static struct dt_cpu_feature *dt_cpu_features;
841 static int __init process_cpufeatures_node(unsigned long node,
842 const char *uname, int i)
845 struct dt_cpu_feature *f;
848 f = &dt_cpu_features[i];
849 memset(f, 0, sizeof(struct dt_cpu_feature));
855 prop = of_get_flat_dt_prop(node, "isa", &len);
857 pr_warn("%s: missing isa property\n", uname);
860 f->isa = be32_to_cpup(prop);
862 prop = of_get_flat_dt_prop(node, "usable-privilege", &len);
864 pr_warn("%s: missing usable-privilege property", uname);
867 f->usable_privilege = be32_to_cpup(prop);
869 prop = of_get_flat_dt_prop(node, "hv-support", &len);
871 f->hv_support = be32_to_cpup(prop);
873 f->hv_support = HV_SUPPORT_NONE;
875 prop = of_get_flat_dt_prop(node, "os-support", &len);
877 f->os_support = be32_to_cpup(prop);
879 f->os_support = OS_SUPPORT_NONE;
881 prop = of_get_flat_dt_prop(node, "hfscr-bit-nr", &len);
883 f->hfscr_bit_nr = be32_to_cpup(prop);
885 f->hfscr_bit_nr = -1;
886 prop = of_get_flat_dt_prop(node, "fscr-bit-nr", &len);
888 f->fscr_bit_nr = be32_to_cpup(prop);
891 prop = of_get_flat_dt_prop(node, "hwcap-bit-nr", &len);
893 f->hwcap_bit_nr = be32_to_cpup(prop);
895 f->hwcap_bit_nr = -1;
897 if (f->usable_privilege & USABLE_HV) {
898 if (!(mfmsr() & MSR_HV)) {
899 pr_warn("%s: HV feature passed to guest\n", uname);
903 if (f->hv_support == HV_SUPPORT_NONE && f->hfscr_bit_nr != -1) {
904 pr_warn("%s: unwanted hfscr_bit_nr\n", uname);
908 if (f->hv_support == HV_SUPPORT_HFSCR) {
909 if (f->hfscr_bit_nr == -1) {
910 pr_warn("%s: missing hfscr_bit_nr\n", uname);
915 if (f->hv_support != HV_SUPPORT_NONE || f->hfscr_bit_nr != -1) {
916 pr_warn("%s: unwanted hv_support/hfscr_bit_nr\n", uname);
921 if (f->usable_privilege & USABLE_OS) {
922 if (f->os_support == OS_SUPPORT_NONE && f->fscr_bit_nr != -1) {
923 pr_warn("%s: unwanted fscr_bit_nr\n", uname);
927 if (f->os_support == OS_SUPPORT_FSCR) {
928 if (f->fscr_bit_nr == -1) {
929 pr_warn("%s: missing fscr_bit_nr\n", uname);
934 if (f->os_support != OS_SUPPORT_NONE || f->fscr_bit_nr != -1) {
935 pr_warn("%s: unwanted os_support/fscr_bit_nr\n", uname);
940 if (!(f->usable_privilege & USABLE_PR)) {
941 if (f->hwcap_bit_nr != -1) {
942 pr_warn("%s: unwanted hwcap_bit_nr\n", uname);
947 /* Do all the independent features in the first pass */
948 if (!of_get_flat_dt_prop(node, "dependencies", &len)) {
949 if (cpufeatures_process_feature(f))
958 static void __init cpufeatures_deps_enable(struct dt_cpu_feature *f)
965 if (f->enabled || f->disabled)
968 prop = of_get_flat_dt_prop(f->node, "dependencies", &len);
970 pr_warn("%s: missing dependencies property", f->name);
974 nr_deps = len / sizeof(int);
976 for (i = 0; i < nr_deps; i++) {
977 unsigned long phandle = be32_to_cpu(prop[i]);
980 for (j = 0; j < nr_dt_cpu_features; j++) {
981 struct dt_cpu_feature *d = &dt_cpu_features[j];
983 if (of_get_flat_dt_phandle(d->node) == phandle) {
984 cpufeatures_deps_enable(d);
993 if (cpufeatures_process_feature(f))
999 static int __init scan_cpufeatures_subnodes(unsigned long node,
1005 process_cpufeatures_node(node, uname, *count);
1012 static int __init count_cpufeatures_subnodes(unsigned long node,
1023 static int __init dt_cpu_ftrs_scan_callback(unsigned long node, const char
1024 *uname, int depth, void *data)
1030 /* We are scanning "ibm,powerpc-cpu-features" nodes only */
1031 if (!of_flat_dt_is_compatible(node, "ibm,powerpc-cpu-features"))
1034 prop = of_get_flat_dt_prop(node, "isa", NULL);
1036 /* We checked before, "can't happen" */
1039 isa = be32_to_cpup(prop);
1041 /* Count and allocate space for cpu features */
1042 of_scan_flat_dt_subnodes(node, count_cpufeatures_subnodes,
1043 &nr_dt_cpu_features);
1044 dt_cpu_features = __va(
1045 memblock_alloc(sizeof(struct dt_cpu_feature)*
1046 nr_dt_cpu_features, PAGE_SIZE));
1048 cpufeatures_setup_start(isa);
1050 /* Scan nodes into dt_cpu_features and enable those without deps */
1052 of_scan_flat_dt_subnodes(node, scan_cpufeatures_subnodes, &count);
1054 /* Recursive enable remaining features with dependencies */
1055 for (i = 0; i < nr_dt_cpu_features; i++) {
1056 struct dt_cpu_feature *f = &dt_cpu_features[i];
1058 cpufeatures_deps_enable(f);
1061 prop = of_get_flat_dt_prop(node, "display-name", NULL);
1062 if (prop && strlen((char *)prop) != 0) {
1063 strlcpy(dt_cpu_name, (char *)prop, sizeof(dt_cpu_name));
1064 cur_cpu_spec->cpu_name = dt_cpu_name;
1067 cpufeatures_setup_finished();
1069 memblock_free(__pa(dt_cpu_features),
1070 sizeof(struct dt_cpu_feature)*nr_dt_cpu_features);
1075 void __init dt_cpu_ftrs_scan(void)
1077 if (!using_dt_cpu_ftrs)
1080 of_scan_flat_dt(dt_cpu_ftrs_scan_callback, NULL);