1 /* linux/drivers/char/watchdog/s3c2410_wdt.c
3 * Copyright (c) 2004 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
6 * S3C2410 Watchdog Timer Support
8 * Based on, softdog.c by Alan Cox,
9 * (c) Copyright 1996 Alan Cox <alan@lxorguk.ukuu.org.uk>
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
26 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
28 #include <linux/module.h>
29 #include <linux/moduleparam.h>
30 #include <linux/types.h>
31 #include <linux/timer.h>
32 #include <linux/watchdog.h>
33 #include <linux/platform_device.h>
34 #include <linux/interrupt.h>
35 #include <linux/clk.h>
36 #include <linux/uaccess.h>
38 #include <linux/cpufreq.h>
39 #include <linux/slab.h>
40 #include <linux/err.h>
42 #include <linux/mfd/syscon.h>
43 #include <linux/regmap.h>
44 #include <linux/delay.h>
46 #define S3C2410_WTCON 0x00
47 #define S3C2410_WTDAT 0x04
48 #define S3C2410_WTCNT 0x08
49 #define S3C2410_WTCLRINT 0x0c
51 #define S3C2410_WTCNT_MAXCNT 0xffff
53 #define S3C2410_WTCON_RSTEN (1 << 0)
54 #define S3C2410_WTCON_INTEN (1 << 2)
55 #define S3C2410_WTCON_ENABLE (1 << 5)
57 #define S3C2410_WTCON_DIV16 (0 << 3)
58 #define S3C2410_WTCON_DIV32 (1 << 3)
59 #define S3C2410_WTCON_DIV64 (2 << 3)
60 #define S3C2410_WTCON_DIV128 (3 << 3)
62 #define S3C2410_WTCON_MAXDIV 0x80
64 #define S3C2410_WTCON_PRESCALE(x) ((x) << 8)
65 #define S3C2410_WTCON_PRESCALE_MASK (0xff << 8)
66 #define S3C2410_WTCON_PRESCALE_MAX 0xff
68 #define CONFIG_S3C2410_WATCHDOG_ATBOOT (0)
69 #define CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME (15)
71 #define EXYNOS5_RST_STAT_REG_OFFSET 0x0404
72 #define EXYNOS5_WDT_DISABLE_REG_OFFSET 0x0408
73 #define EXYNOS5_WDT_MASK_RESET_REG_OFFSET 0x040c
74 #define QUIRK_HAS_PMU_CONFIG (1 << 0)
75 #define QUIRK_HAS_RST_STAT (1 << 1)
76 #define QUIRK_HAS_WTCLRINT_REG (1 << 2)
78 /* These quirks require that we have a PMU register map */
79 #define QUIRKS_HAVE_PMUREG (QUIRK_HAS_PMU_CONFIG | \
82 static bool nowayout = WATCHDOG_NOWAYOUT;
83 static int tmr_margin;
84 static int tmr_atboot = CONFIG_S3C2410_WATCHDOG_ATBOOT;
85 static int soft_noboot;
88 module_param(tmr_margin, int, 0);
89 module_param(tmr_atboot, int, 0);
90 module_param(nowayout, bool, 0);
91 module_param(soft_noboot, int, 0);
92 module_param(debug, int, 0);
94 MODULE_PARM_DESC(tmr_margin, "Watchdog tmr_margin in seconds. (default="
95 __MODULE_STRING(CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME) ")");
96 MODULE_PARM_DESC(tmr_atboot,
97 "Watchdog is started at boot time if set to 1, default="
98 __MODULE_STRING(CONFIG_S3C2410_WATCHDOG_ATBOOT));
99 MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
100 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
101 MODULE_PARM_DESC(soft_noboot, "Watchdog action, set to 1 to ignore reboots, "
102 "0 to reboot (default 0)");
103 MODULE_PARM_DESC(debug, "Watchdog debug, set to >1 for debug (default 0)");
106 * struct s3c2410_wdt_variant - Per-variant config data
108 * @disable_reg: Offset in pmureg for the register that disables the watchdog
109 * timer reset functionality.
110 * @mask_reset_reg: Offset in pmureg for the register that masks the watchdog
111 * timer reset functionality.
112 * @mask_bit: Bit number for the watchdog timer in the disable register and the
113 * mask reset register.
114 * @rst_stat_reg: Offset in pmureg for the register that has the reset status.
115 * @rst_stat_bit: Bit number in the rst_stat register indicating a watchdog
117 * @quirks: A bitfield of quirks.
120 struct s3c2410_wdt_variant {
132 void __iomem *reg_base;
135 unsigned long wtcon_save;
136 unsigned long wtdat_save;
137 struct watchdog_device wdt_device;
138 struct notifier_block freq_transition;
139 struct s3c2410_wdt_variant *drv_data;
140 struct regmap *pmureg;
143 static const struct s3c2410_wdt_variant drv_data_s3c2410 = {
148 static const struct s3c2410_wdt_variant drv_data_s3c6410 = {
149 .quirks = QUIRK_HAS_WTCLRINT_REG,
152 static const struct s3c2410_wdt_variant drv_data_exynos5250 = {
153 .disable_reg = EXYNOS5_WDT_DISABLE_REG_OFFSET,
154 .mask_reset_reg = EXYNOS5_WDT_MASK_RESET_REG_OFFSET,
156 .rst_stat_reg = EXYNOS5_RST_STAT_REG_OFFSET,
158 .quirks = QUIRK_HAS_PMU_CONFIG | QUIRK_HAS_RST_STAT \
159 | QUIRK_HAS_WTCLRINT_REG,
162 static const struct s3c2410_wdt_variant drv_data_exynos5420 = {
163 .disable_reg = EXYNOS5_WDT_DISABLE_REG_OFFSET,
164 .mask_reset_reg = EXYNOS5_WDT_MASK_RESET_REG_OFFSET,
166 .rst_stat_reg = EXYNOS5_RST_STAT_REG_OFFSET,
168 .quirks = QUIRK_HAS_PMU_CONFIG | QUIRK_HAS_RST_STAT \
169 | QUIRK_HAS_WTCLRINT_REG,
172 static const struct s3c2410_wdt_variant drv_data_exynos7 = {
173 .disable_reg = EXYNOS5_WDT_DISABLE_REG_OFFSET,
174 .mask_reset_reg = EXYNOS5_WDT_MASK_RESET_REG_OFFSET,
176 .rst_stat_reg = EXYNOS5_RST_STAT_REG_OFFSET,
177 .rst_stat_bit = 23, /* A57 WDTRESET */
178 .quirks = QUIRK_HAS_PMU_CONFIG | QUIRK_HAS_RST_STAT \
179 | QUIRK_HAS_WTCLRINT_REG,
182 static const struct of_device_id s3c2410_wdt_match[] = {
183 { .compatible = "samsung,s3c2410-wdt",
184 .data = &drv_data_s3c2410 },
185 { .compatible = "samsung,s3c6410-wdt",
186 .data = &drv_data_s3c6410 },
187 { .compatible = "samsung,exynos5250-wdt",
188 .data = &drv_data_exynos5250 },
189 { .compatible = "samsung,exynos5420-wdt",
190 .data = &drv_data_exynos5420 },
191 { .compatible = "samsung,exynos7-wdt",
192 .data = &drv_data_exynos7 },
195 MODULE_DEVICE_TABLE(of, s3c2410_wdt_match);
198 static const struct platform_device_id s3c2410_wdt_ids[] = {
200 .name = "s3c2410-wdt",
201 .driver_data = (unsigned long)&drv_data_s3c2410,
205 MODULE_DEVICE_TABLE(platform, s3c2410_wdt_ids);
207 /* watchdog control routines */
209 #define DBG(fmt, ...) \
212 pr_info(fmt, ##__VA_ARGS__); \
217 static inline unsigned int s3c2410wdt_max_timeout(struct clk *clock)
219 unsigned long freq = clk_get_rate(clock);
221 return S3C2410_WTCNT_MAXCNT / (freq / (S3C2410_WTCON_PRESCALE_MAX + 1)
222 / S3C2410_WTCON_MAXDIV);
225 static inline struct s3c2410_wdt *freq_to_wdt(struct notifier_block *nb)
227 return container_of(nb, struct s3c2410_wdt, freq_transition);
230 static int s3c2410wdt_mask_and_disable_reset(struct s3c2410_wdt *wdt, bool mask)
233 u32 mask_val = 1 << wdt->drv_data->mask_bit;
236 /* No need to do anything if no PMU CONFIG needed */
237 if (!(wdt->drv_data->quirks & QUIRK_HAS_PMU_CONFIG))
243 ret = regmap_update_bits(wdt->pmureg,
244 wdt->drv_data->disable_reg,
249 ret = regmap_update_bits(wdt->pmureg,
250 wdt->drv_data->mask_reset_reg,
254 dev_err(wdt->dev, "failed to update reg(%d)\n", ret);
259 static int s3c2410wdt_keepalive(struct watchdog_device *wdd)
261 struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
263 spin_lock(&wdt->lock);
264 writel(wdt->count, wdt->reg_base + S3C2410_WTCNT);
265 spin_unlock(&wdt->lock);
270 static void __s3c2410wdt_stop(struct s3c2410_wdt *wdt)
274 wtcon = readl(wdt->reg_base + S3C2410_WTCON);
275 wtcon &= ~(S3C2410_WTCON_ENABLE | S3C2410_WTCON_RSTEN);
276 writel(wtcon, wdt->reg_base + S3C2410_WTCON);
279 static int s3c2410wdt_stop(struct watchdog_device *wdd)
281 struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
283 spin_lock(&wdt->lock);
284 __s3c2410wdt_stop(wdt);
285 spin_unlock(&wdt->lock);
290 static int s3c2410wdt_start(struct watchdog_device *wdd)
293 struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
295 spin_lock(&wdt->lock);
297 __s3c2410wdt_stop(wdt);
299 wtcon = readl(wdt->reg_base + S3C2410_WTCON);
300 wtcon |= S3C2410_WTCON_ENABLE | S3C2410_WTCON_DIV128;
303 wtcon |= S3C2410_WTCON_INTEN;
304 wtcon &= ~S3C2410_WTCON_RSTEN;
306 wtcon &= ~S3C2410_WTCON_INTEN;
307 wtcon |= S3C2410_WTCON_RSTEN;
310 DBG("%s: count=0x%08x, wtcon=%08lx\n",
311 __func__, wdt->count, wtcon);
313 writel(wdt->count, wdt->reg_base + S3C2410_WTDAT);
314 writel(wdt->count, wdt->reg_base + S3C2410_WTCNT);
315 writel(wtcon, wdt->reg_base + S3C2410_WTCON);
316 spin_unlock(&wdt->lock);
321 static inline int s3c2410wdt_is_running(struct s3c2410_wdt *wdt)
323 return readl(wdt->reg_base + S3C2410_WTCON) & S3C2410_WTCON_ENABLE;
326 static int s3c2410wdt_set_heartbeat(struct watchdog_device *wdd, unsigned timeout)
328 struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
329 unsigned long freq = clk_get_rate(wdt->clock);
331 unsigned int divisor = 1;
337 freq = DIV_ROUND_UP(freq, 128);
338 count = timeout * freq;
340 DBG("%s: count=%d, timeout=%d, freq=%lu\n",
341 __func__, count, timeout, freq);
343 /* if the count is bigger than the watchdog register,
344 then work out what we need to do (and if) we can
345 actually make this value
348 if (count >= 0x10000) {
349 divisor = DIV_ROUND_UP(count, 0xffff);
351 if (divisor > 0x100) {
352 dev_err(wdt->dev, "timeout %d too big\n", timeout);
357 DBG("%s: timeout=%d, divisor=%d, count=%d (%08x)\n",
358 __func__, timeout, divisor, count, DIV_ROUND_UP(count, divisor));
360 count = DIV_ROUND_UP(count, divisor);
363 /* update the pre-scaler */
364 wtcon = readl(wdt->reg_base + S3C2410_WTCON);
365 wtcon &= ~S3C2410_WTCON_PRESCALE_MASK;
366 wtcon |= S3C2410_WTCON_PRESCALE(divisor-1);
368 writel(count, wdt->reg_base + S3C2410_WTDAT);
369 writel(wtcon, wdt->reg_base + S3C2410_WTCON);
371 wdd->timeout = (count * divisor) / freq;
376 static int s3c2410wdt_restart(struct watchdog_device *wdd, unsigned long action,
379 struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
380 void __iomem *wdt_base = wdt->reg_base;
382 /* disable watchdog, to be safe */
383 writel(0, wdt_base + S3C2410_WTCON);
385 /* put initial values into count and data */
386 writel(0x80, wdt_base + S3C2410_WTCNT);
387 writel(0x80, wdt_base + S3C2410_WTDAT);
389 /* set the watchdog to go and reset... */
390 writel(S3C2410_WTCON_ENABLE | S3C2410_WTCON_DIV16 |
391 S3C2410_WTCON_RSTEN | S3C2410_WTCON_PRESCALE(0x20),
392 wdt_base + S3C2410_WTCON);
394 /* wait for reset to assert... */
400 #define OPTIONS (WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE)
402 static const struct watchdog_info s3c2410_wdt_ident = {
404 .firmware_version = 0,
405 .identity = "S3C2410 Watchdog",
408 static struct watchdog_ops s3c2410wdt_ops = {
409 .owner = THIS_MODULE,
410 .start = s3c2410wdt_start,
411 .stop = s3c2410wdt_stop,
412 .ping = s3c2410wdt_keepalive,
413 .set_timeout = s3c2410wdt_set_heartbeat,
414 .restart = s3c2410wdt_restart,
417 static struct watchdog_device s3c2410_wdd = {
418 .info = &s3c2410_wdt_ident,
419 .ops = &s3c2410wdt_ops,
420 .timeout = CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME,
423 /* interrupt handler code */
425 static irqreturn_t s3c2410wdt_irq(int irqno, void *param)
427 struct s3c2410_wdt *wdt = platform_get_drvdata(param);
429 dev_info(wdt->dev, "watchdog timer expired (irq)\n");
431 s3c2410wdt_keepalive(&wdt->wdt_device);
433 if (wdt->drv_data->quirks & QUIRK_HAS_WTCLRINT_REG)
434 writel(0x1, wdt->reg_base + S3C2410_WTCLRINT);
439 #ifdef CONFIG_ARM_S3C24XX_CPUFREQ
441 static int s3c2410wdt_cpufreq_transition(struct notifier_block *nb,
442 unsigned long val, void *data)
445 struct s3c2410_wdt *wdt = freq_to_wdt(nb);
447 if (!s3c2410wdt_is_running(wdt))
450 if (val == CPUFREQ_PRECHANGE) {
451 /* To ensure that over the change we don't cause the
452 * watchdog to trigger, we perform an keep-alive if
453 * the watchdog is running.
456 s3c2410wdt_keepalive(&wdt->wdt_device);
457 } else if (val == CPUFREQ_POSTCHANGE) {
458 s3c2410wdt_stop(&wdt->wdt_device);
460 ret = s3c2410wdt_set_heartbeat(&wdt->wdt_device,
461 wdt->wdt_device.timeout);
464 s3c2410wdt_start(&wdt->wdt_device);
473 dev_err(wdt->dev, "cannot set new value for timeout %d\n",
474 wdt->wdt_device.timeout);
478 static inline int s3c2410wdt_cpufreq_register(struct s3c2410_wdt *wdt)
480 wdt->freq_transition.notifier_call = s3c2410wdt_cpufreq_transition;
482 return cpufreq_register_notifier(&wdt->freq_transition,
483 CPUFREQ_TRANSITION_NOTIFIER);
486 static inline void s3c2410wdt_cpufreq_deregister(struct s3c2410_wdt *wdt)
488 wdt->freq_transition.notifier_call = s3c2410wdt_cpufreq_transition;
490 cpufreq_unregister_notifier(&wdt->freq_transition,
491 CPUFREQ_TRANSITION_NOTIFIER);
496 static inline int s3c2410wdt_cpufreq_register(struct s3c2410_wdt *wdt)
501 static inline void s3c2410wdt_cpufreq_deregister(struct s3c2410_wdt *wdt)
506 static inline unsigned int s3c2410wdt_get_bootstatus(struct s3c2410_wdt *wdt)
508 unsigned int rst_stat;
511 if (!(wdt->drv_data->quirks & QUIRK_HAS_RST_STAT))
514 ret = regmap_read(wdt->pmureg, wdt->drv_data->rst_stat_reg, &rst_stat);
516 dev_warn(wdt->dev, "Couldn't get RST_STAT register\n");
517 else if (rst_stat & BIT(wdt->drv_data->rst_stat_bit))
518 return WDIOF_CARDRESET;
523 /* s3c2410_get_wdt_driver_data */
524 static inline struct s3c2410_wdt_variant *
525 get_wdt_drv_data(struct platform_device *pdev)
527 if (pdev->dev.of_node) {
528 const struct of_device_id *match;
529 match = of_match_node(s3c2410_wdt_match, pdev->dev.of_node);
530 return (struct s3c2410_wdt_variant *)match->data;
532 return (struct s3c2410_wdt_variant *)
533 platform_get_device_id(pdev)->driver_data;
537 static int s3c2410wdt_probe(struct platform_device *pdev)
540 struct s3c2410_wdt *wdt;
541 struct resource *wdt_mem;
542 struct resource *wdt_irq;
547 DBG("%s: probe=%p\n", __func__, pdev);
551 wdt = devm_kzalloc(dev, sizeof(*wdt), GFP_KERNEL);
555 wdt->dev = &pdev->dev;
556 spin_lock_init(&wdt->lock);
557 wdt->wdt_device = s3c2410_wdd;
559 wdt->drv_data = get_wdt_drv_data(pdev);
560 if (wdt->drv_data->quirks & QUIRKS_HAVE_PMUREG) {
561 wdt->pmureg = syscon_regmap_lookup_by_phandle(dev->of_node,
562 "samsung,syscon-phandle");
563 if (IS_ERR(wdt->pmureg)) {
564 dev_err(dev, "syscon regmap lookup failed.\n");
565 return PTR_ERR(wdt->pmureg);
569 wdt_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
570 if (wdt_irq == NULL) {
571 dev_err(dev, "no irq resource specified\n");
576 /* get the memory region for the watchdog timer */
577 wdt_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
578 wdt->reg_base = devm_ioremap_resource(dev, wdt_mem);
579 if (IS_ERR(wdt->reg_base)) {
580 ret = PTR_ERR(wdt->reg_base);
584 DBG("probe: mapped reg_base=%p\n", wdt->reg_base);
586 wdt->clock = devm_clk_get(dev, "watchdog");
587 if (IS_ERR(wdt->clock)) {
588 dev_err(dev, "failed to find watchdog clock source\n");
589 ret = PTR_ERR(wdt->clock);
593 ret = clk_prepare_enable(wdt->clock);
595 dev_err(dev, "failed to enable clock\n");
599 wdt->wdt_device.min_timeout = 1;
600 wdt->wdt_device.max_timeout = s3c2410wdt_max_timeout(wdt->clock);
602 ret = s3c2410wdt_cpufreq_register(wdt);
604 dev_err(dev, "failed to register cpufreq\n");
608 watchdog_set_drvdata(&wdt->wdt_device, wdt);
610 /* see if we can actually set the requested timer margin, and if
611 * not, try the default value */
613 watchdog_init_timeout(&wdt->wdt_device, tmr_margin, &pdev->dev);
614 ret = s3c2410wdt_set_heartbeat(&wdt->wdt_device,
615 wdt->wdt_device.timeout);
617 started = s3c2410wdt_set_heartbeat(&wdt->wdt_device,
618 CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME);
622 "tmr_margin value out of range, default %d used\n",
623 CONFIG_S3C2410_WATCHDOG_DEFAULT_TIME);
625 dev_info(dev, "default timer value is out of range, "
629 ret = devm_request_irq(dev, wdt_irq->start, s3c2410wdt_irq, 0,
632 dev_err(dev, "failed to install irq (%d)\n", ret);
636 watchdog_set_nowayout(&wdt->wdt_device, nowayout);
637 watchdog_set_restart_priority(&wdt->wdt_device, 128);
639 wdt->wdt_device.bootstatus = s3c2410wdt_get_bootstatus(wdt);
640 wdt->wdt_device.parent = &pdev->dev;
642 ret = watchdog_register_device(&wdt->wdt_device);
644 dev_err(dev, "cannot register watchdog (%d)\n", ret);
648 ret = s3c2410wdt_mask_and_disable_reset(wdt, false);
652 if (tmr_atboot && started == 0) {
653 dev_info(dev, "starting watchdog timer\n");
654 s3c2410wdt_start(&wdt->wdt_device);
655 } else if (!tmr_atboot) {
656 /* if we're not enabling the watchdog, then ensure it is
657 * disabled if it has been left running from the bootloader
660 s3c2410wdt_stop(&wdt->wdt_device);
663 platform_set_drvdata(pdev, wdt);
665 /* print out a statement of readiness */
667 wtcon = readl(wdt->reg_base + S3C2410_WTCON);
669 dev_info(dev, "watchdog %sactive, reset %sabled, irq %sabled\n",
670 (wtcon & S3C2410_WTCON_ENABLE) ? "" : "in",
671 (wtcon & S3C2410_WTCON_RSTEN) ? "en" : "dis",
672 (wtcon & S3C2410_WTCON_INTEN) ? "en" : "dis");
677 watchdog_unregister_device(&wdt->wdt_device);
680 s3c2410wdt_cpufreq_deregister(wdt);
683 clk_disable_unprepare(wdt->clock);
689 static int s3c2410wdt_remove(struct platform_device *dev)
692 struct s3c2410_wdt *wdt = platform_get_drvdata(dev);
694 ret = s3c2410wdt_mask_and_disable_reset(wdt, true);
698 watchdog_unregister_device(&wdt->wdt_device);
700 s3c2410wdt_cpufreq_deregister(wdt);
702 clk_disable_unprepare(wdt->clock);
707 static void s3c2410wdt_shutdown(struct platform_device *dev)
709 struct s3c2410_wdt *wdt = platform_get_drvdata(dev);
711 s3c2410wdt_mask_and_disable_reset(wdt, true);
713 s3c2410wdt_stop(&wdt->wdt_device);
716 #ifdef CONFIG_PM_SLEEP
718 static int s3c2410wdt_suspend(struct device *dev)
721 struct s3c2410_wdt *wdt = dev_get_drvdata(dev);
723 /* Save watchdog state, and turn it off. */
724 wdt->wtcon_save = readl(wdt->reg_base + S3C2410_WTCON);
725 wdt->wtdat_save = readl(wdt->reg_base + S3C2410_WTDAT);
727 ret = s3c2410wdt_mask_and_disable_reset(wdt, true);
731 /* Note that WTCNT doesn't need to be saved. */
732 s3c2410wdt_stop(&wdt->wdt_device);
737 static int s3c2410wdt_resume(struct device *dev)
740 struct s3c2410_wdt *wdt = dev_get_drvdata(dev);
742 /* Restore watchdog state. */
743 writel(wdt->wtdat_save, wdt->reg_base + S3C2410_WTDAT);
744 writel(wdt->wtdat_save, wdt->reg_base + S3C2410_WTCNT);/* Reset count */
745 writel(wdt->wtcon_save, wdt->reg_base + S3C2410_WTCON);
747 ret = s3c2410wdt_mask_and_disable_reset(wdt, false);
751 dev_info(dev, "watchdog %sabled\n",
752 (wdt->wtcon_save & S3C2410_WTCON_ENABLE) ? "en" : "dis");
758 static SIMPLE_DEV_PM_OPS(s3c2410wdt_pm_ops, s3c2410wdt_suspend,
761 static struct platform_driver s3c2410wdt_driver = {
762 .probe = s3c2410wdt_probe,
763 .remove = s3c2410wdt_remove,
764 .shutdown = s3c2410wdt_shutdown,
765 .id_table = s3c2410_wdt_ids,
767 .name = "s3c2410-wdt",
768 .pm = &s3c2410wdt_pm_ops,
769 .of_match_table = of_match_ptr(s3c2410_wdt_match),
773 module_platform_driver(s3c2410wdt_driver);
775 MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>, "
776 "Dimitry Andric <dimitry.andric@tomtom.com>");
777 MODULE_DESCRIPTION("S3C2410 Watchdog Device Driver");
778 MODULE_LICENSE("GPL");