GNU Linux-libre 4.9.331-gnu1
[releases.git] / drivers / usb / host / xhci-mem.c
1 /*
2  * xHCI host controller driver
3  *
4  * Copyright (C) 2008 Intel Corp.
5  *
6  * Author: Sarah Sharp
7  * Some code borrowed from the Linux EHCI driver.
8  *
9  * This program is free software; you can redistribute it and/or modify
10  * it under the terms of the GNU General Public License version 2 as
11  * published by the Free Software Foundation.
12  *
13  * This program is distributed in the hope that it will be useful, but
14  * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15  * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
16  * for more details.
17  *
18  * You should have received a copy of the GNU General Public License
19  * along with this program; if not, write to the Free Software Foundation,
20  * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21  */
22
23 #include <linux/usb.h>
24 #include <linux/pci.h>
25 #include <linux/slab.h>
26 #include <linux/dmapool.h>
27 #include <linux/dma-mapping.h>
28
29 #include "xhci.h"
30 #include "xhci-trace.h"
31
32 /*
33  * Allocates a generic ring segment from the ring pool, sets the dma address,
34  * initializes the segment to zero, and sets the private next pointer to NULL.
35  *
36  * Section 4.11.1.1:
37  * "All components of all Command and Transfer TRBs shall be initialized to '0'"
38  */
39 static struct xhci_segment *xhci_segment_alloc(struct xhci_hcd *xhci,
40                                                unsigned int cycle_state,
41                                                unsigned int max_packet,
42                                                gfp_t flags)
43 {
44         struct xhci_segment *seg;
45         dma_addr_t      dma;
46         int             i;
47
48         seg = kzalloc(sizeof *seg, flags);
49         if (!seg)
50                 return NULL;
51
52         seg->trbs = dma_pool_zalloc(xhci->segment_pool, flags, &dma);
53         if (!seg->trbs) {
54                 kfree(seg);
55                 return NULL;
56         }
57
58         if (max_packet) {
59                 seg->bounce_buf = kzalloc(max_packet, flags);
60                 if (!seg->bounce_buf) {
61                         dma_pool_free(xhci->segment_pool, seg->trbs, dma);
62                         kfree(seg);
63                         return NULL;
64                 }
65         }
66         /* If the cycle state is 0, set the cycle bit to 1 for all the TRBs */
67         if (cycle_state == 0) {
68                 for (i = 0; i < TRBS_PER_SEGMENT; i++)
69                         seg->trbs[i].link.control |= cpu_to_le32(TRB_CYCLE);
70         }
71         seg->dma = dma;
72         seg->next = NULL;
73
74         return seg;
75 }
76
77 static void xhci_segment_free(struct xhci_hcd *xhci, struct xhci_segment *seg)
78 {
79         if (seg->trbs) {
80                 dma_pool_free(xhci->segment_pool, seg->trbs, seg->dma);
81                 seg->trbs = NULL;
82         }
83         kfree(seg->bounce_buf);
84         kfree(seg);
85 }
86
87 static void xhci_free_segments_for_ring(struct xhci_hcd *xhci,
88                                 struct xhci_segment *first)
89 {
90         struct xhci_segment *seg;
91
92         seg = first->next;
93         while (seg != first) {
94                 struct xhci_segment *next = seg->next;
95                 xhci_segment_free(xhci, seg);
96                 seg = next;
97         }
98         xhci_segment_free(xhci, first);
99 }
100
101 /*
102  * Make the prev segment point to the next segment.
103  *
104  * Change the last TRB in the prev segment to be a Link TRB which points to the
105  * DMA address of the next segment.  The caller needs to set any Link TRB
106  * related flags, such as End TRB, Toggle Cycle, and no snoop.
107  */
108 static void xhci_link_segments(struct xhci_hcd *xhci, struct xhci_segment *prev,
109                 struct xhci_segment *next, enum xhci_ring_type type)
110 {
111         u32 val;
112
113         if (!prev || !next)
114                 return;
115         prev->next = next;
116         if (type != TYPE_EVENT) {
117                 prev->trbs[TRBS_PER_SEGMENT-1].link.segment_ptr =
118                         cpu_to_le64(next->dma);
119
120                 /* Set the last TRB in the segment to have a TRB type ID of Link TRB */
121                 val = le32_to_cpu(prev->trbs[TRBS_PER_SEGMENT-1].link.control);
122                 val &= ~TRB_TYPE_BITMASK;
123                 val |= TRB_TYPE(TRB_LINK);
124                 /* Always set the chain bit with 0.95 hardware */
125                 /* Set chain bit for isoc rings on AMD 0.96 host */
126                 if (xhci_link_trb_quirk(xhci) ||
127                                 (type == TYPE_ISOC &&
128                                  (xhci->quirks & XHCI_AMD_0x96_HOST)))
129                         val |= TRB_CHAIN;
130                 prev->trbs[TRBS_PER_SEGMENT-1].link.control = cpu_to_le32(val);
131         }
132 }
133
134 /*
135  * Link the ring to the new segments.
136  * Set Toggle Cycle for the new ring if needed.
137  */
138 static void xhci_link_rings(struct xhci_hcd *xhci, struct xhci_ring *ring,
139                 struct xhci_segment *first, struct xhci_segment *last,
140                 unsigned int num_segs)
141 {
142         struct xhci_segment *next;
143
144         if (!ring || !first || !last)
145                 return;
146
147         next = ring->enq_seg->next;
148         xhci_link_segments(xhci, ring->enq_seg, first, ring->type);
149         xhci_link_segments(xhci, last, next, ring->type);
150         ring->num_segs += num_segs;
151         ring->num_trbs_free += (TRBS_PER_SEGMENT - 1) * num_segs;
152
153         if (ring->type != TYPE_EVENT && ring->enq_seg == ring->last_seg) {
154                 ring->last_seg->trbs[TRBS_PER_SEGMENT-1].link.control
155                         &= ~cpu_to_le32(LINK_TOGGLE);
156                 last->trbs[TRBS_PER_SEGMENT-1].link.control
157                         |= cpu_to_le32(LINK_TOGGLE);
158                 ring->last_seg = last;
159         }
160 }
161
162 /*
163  * We need a radix tree for mapping physical addresses of TRBs to which stream
164  * ID they belong to.  We need to do this because the host controller won't tell
165  * us which stream ring the TRB came from.  We could store the stream ID in an
166  * event data TRB, but that doesn't help us for the cancellation case, since the
167  * endpoint may stop before it reaches that event data TRB.
168  *
169  * The radix tree maps the upper portion of the TRB DMA address to a ring
170  * segment that has the same upper portion of DMA addresses.  For example, say I
171  * have segments of size 1KB, that are always 1KB aligned.  A segment may
172  * start at 0x10c91000 and end at 0x10c913f0.  If I use the upper 10 bits, the
173  * key to the stream ID is 0x43244.  I can use the DMA address of the TRB to
174  * pass the radix tree a key to get the right stream ID:
175  *
176  *      0x10c90fff >> 10 = 0x43243
177  *      0x10c912c0 >> 10 = 0x43244
178  *      0x10c91400 >> 10 = 0x43245
179  *
180  * Obviously, only those TRBs with DMA addresses that are within the segment
181  * will make the radix tree return the stream ID for that ring.
182  *
183  * Caveats for the radix tree:
184  *
185  * The radix tree uses an unsigned long as a key pair.  On 32-bit systems, an
186  * unsigned long will be 32-bits; on a 64-bit system an unsigned long will be
187  * 64-bits.  Since we only request 32-bit DMA addresses, we can use that as the
188  * key on 32-bit or 64-bit systems (it would also be fine if we asked for 64-bit
189  * PCI DMA addresses on a 64-bit system).  There might be a problem on 32-bit
190  * extended systems (where the DMA address can be bigger than 32-bits),
191  * if we allow the PCI dma mask to be bigger than 32-bits.  So don't do that.
192  */
193 static int xhci_insert_segment_mapping(struct radix_tree_root *trb_address_map,
194                 struct xhci_ring *ring,
195                 struct xhci_segment *seg,
196                 gfp_t mem_flags)
197 {
198         unsigned long key;
199         int ret;
200
201         key = (unsigned long)(seg->dma >> TRB_SEGMENT_SHIFT);
202         /* Skip any segments that were already added. */
203         if (radix_tree_lookup(trb_address_map, key))
204                 return 0;
205
206         ret = radix_tree_maybe_preload(mem_flags);
207         if (ret)
208                 return ret;
209         ret = radix_tree_insert(trb_address_map,
210                         key, ring);
211         radix_tree_preload_end();
212         return ret;
213 }
214
215 static void xhci_remove_segment_mapping(struct radix_tree_root *trb_address_map,
216                 struct xhci_segment *seg)
217 {
218         unsigned long key;
219
220         key = (unsigned long)(seg->dma >> TRB_SEGMENT_SHIFT);
221         if (radix_tree_lookup(trb_address_map, key))
222                 radix_tree_delete(trb_address_map, key);
223 }
224
225 static int xhci_update_stream_segment_mapping(
226                 struct radix_tree_root *trb_address_map,
227                 struct xhci_ring *ring,
228                 struct xhci_segment *first_seg,
229                 struct xhci_segment *last_seg,
230                 gfp_t mem_flags)
231 {
232         struct xhci_segment *seg;
233         struct xhci_segment *failed_seg;
234         int ret;
235
236         if (WARN_ON_ONCE(trb_address_map == NULL))
237                 return 0;
238
239         seg = first_seg;
240         do {
241                 ret = xhci_insert_segment_mapping(trb_address_map,
242                                 ring, seg, mem_flags);
243                 if (ret)
244                         goto remove_streams;
245                 if (seg == last_seg)
246                         return 0;
247                 seg = seg->next;
248         } while (seg != first_seg);
249
250         return 0;
251
252 remove_streams:
253         failed_seg = seg;
254         seg = first_seg;
255         do {
256                 xhci_remove_segment_mapping(trb_address_map, seg);
257                 if (seg == failed_seg)
258                         return ret;
259                 seg = seg->next;
260         } while (seg != first_seg);
261
262         return ret;
263 }
264
265 static void xhci_remove_stream_mapping(struct xhci_ring *ring)
266 {
267         struct xhci_segment *seg;
268
269         if (WARN_ON_ONCE(ring->trb_address_map == NULL))
270                 return;
271
272         seg = ring->first_seg;
273         do {
274                 xhci_remove_segment_mapping(ring->trb_address_map, seg);
275                 seg = seg->next;
276         } while (seg != ring->first_seg);
277 }
278
279 static int xhci_update_stream_mapping(struct xhci_ring *ring, gfp_t mem_flags)
280 {
281         return xhci_update_stream_segment_mapping(ring->trb_address_map, ring,
282                         ring->first_seg, ring->last_seg, mem_flags);
283 }
284
285 /* XXX: Do we need the hcd structure in all these functions? */
286 void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring)
287 {
288         if (!ring)
289                 return;
290
291         if (ring->first_seg) {
292                 if (ring->type == TYPE_STREAM)
293                         xhci_remove_stream_mapping(ring);
294                 xhci_free_segments_for_ring(xhci, ring->first_seg);
295         }
296
297         kfree(ring);
298 }
299
300 static void xhci_initialize_ring_info(struct xhci_ring *ring,
301                                         unsigned int cycle_state)
302 {
303         /* The ring is empty, so the enqueue pointer == dequeue pointer */
304         ring->enqueue = ring->first_seg->trbs;
305         ring->enq_seg = ring->first_seg;
306         ring->dequeue = ring->enqueue;
307         ring->deq_seg = ring->first_seg;
308         /* The ring is initialized to 0. The producer must write 1 to the cycle
309          * bit to handover ownership of the TRB, so PCS = 1.  The consumer must
310          * compare CCS to the cycle bit to check ownership, so CCS = 1.
311          *
312          * New rings are initialized with cycle state equal to 1; if we are
313          * handling ring expansion, set the cycle state equal to the old ring.
314          */
315         ring->cycle_state = cycle_state;
316         /* Not necessary for new rings, but needed for re-initialized rings */
317         ring->enq_updates = 0;
318         ring->deq_updates = 0;
319
320         /*
321          * Each segment has a link TRB, and leave an extra TRB for SW
322          * accounting purpose
323          */
324         ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
325 }
326
327 /* Allocate segments and link them for a ring */
328 static int xhci_alloc_segments_for_ring(struct xhci_hcd *xhci,
329                 struct xhci_segment **first, struct xhci_segment **last,
330                 unsigned int num_segs, unsigned int cycle_state,
331                 enum xhci_ring_type type, unsigned int max_packet, gfp_t flags)
332 {
333         struct xhci_segment *prev;
334
335         prev = xhci_segment_alloc(xhci, cycle_state, max_packet, flags);
336         if (!prev)
337                 return -ENOMEM;
338         num_segs--;
339
340         *first = prev;
341         while (num_segs > 0) {
342                 struct xhci_segment     *next;
343
344                 next = xhci_segment_alloc(xhci, cycle_state, max_packet, flags);
345                 if (!next) {
346                         prev = *first;
347                         while (prev) {
348                                 next = prev->next;
349                                 xhci_segment_free(xhci, prev);
350                                 prev = next;
351                         }
352                         return -ENOMEM;
353                 }
354                 xhci_link_segments(xhci, prev, next, type);
355
356                 prev = next;
357                 num_segs--;
358         }
359         xhci_link_segments(xhci, prev, *first, type);
360         *last = prev;
361
362         return 0;
363 }
364
365 /**
366  * Create a new ring with zero or more segments.
367  *
368  * Link each segment together into a ring.
369  * Set the end flag and the cycle toggle bit on the last segment.
370  * See section 4.9.1 and figures 15 and 16.
371  */
372 static struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci,
373                 unsigned int num_segs, unsigned int cycle_state,
374                 enum xhci_ring_type type, unsigned int max_packet, gfp_t flags)
375 {
376         struct xhci_ring        *ring;
377         int ret;
378
379         ring = kzalloc(sizeof *(ring), flags);
380         if (!ring)
381                 return NULL;
382
383         ring->num_segs = num_segs;
384         ring->bounce_buf_len = max_packet;
385         INIT_LIST_HEAD(&ring->td_list);
386         ring->type = type;
387         if (num_segs == 0)
388                 return ring;
389
390         ret = xhci_alloc_segments_for_ring(xhci, &ring->first_seg,
391                         &ring->last_seg, num_segs, cycle_state, type,
392                         max_packet, flags);
393         if (ret)
394                 goto fail;
395
396         /* Only event ring does not use link TRB */
397         if (type != TYPE_EVENT) {
398                 /* See section 4.9.2.1 and 6.4.4.1 */
399                 ring->last_seg->trbs[TRBS_PER_SEGMENT - 1].link.control |=
400                         cpu_to_le32(LINK_TOGGLE);
401         }
402         xhci_initialize_ring_info(ring, cycle_state);
403         return ring;
404
405 fail:
406         kfree(ring);
407         return NULL;
408 }
409
410 void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
411                 struct xhci_virt_device *virt_dev,
412                 unsigned int ep_index)
413 {
414         int rings_cached;
415
416         rings_cached = virt_dev->num_rings_cached;
417         if (rings_cached < XHCI_MAX_RINGS_CACHED) {
418                 virt_dev->ring_cache[rings_cached] =
419                         virt_dev->eps[ep_index].ring;
420                 virt_dev->num_rings_cached++;
421                 xhci_dbg(xhci, "Cached old ring, "
422                                 "%d ring%s cached\n",
423                                 virt_dev->num_rings_cached,
424                                 (virt_dev->num_rings_cached > 1) ? "s" : "");
425         } else {
426                 xhci_ring_free(xhci, virt_dev->eps[ep_index].ring);
427                 xhci_dbg(xhci, "Ring cache full (%d rings), "
428                                 "freeing ring\n",
429                                 virt_dev->num_rings_cached);
430         }
431         virt_dev->eps[ep_index].ring = NULL;
432 }
433
434 /* Zero an endpoint ring (except for link TRBs) and move the enqueue and dequeue
435  * pointers to the beginning of the ring.
436  */
437 static void xhci_reinit_cached_ring(struct xhci_hcd *xhci,
438                         struct xhci_ring *ring, unsigned int cycle_state,
439                         enum xhci_ring_type type)
440 {
441         struct xhci_segment     *seg = ring->first_seg;
442         int i;
443
444         do {
445                 memset(seg->trbs, 0,
446                                 sizeof(union xhci_trb)*TRBS_PER_SEGMENT);
447                 if (cycle_state == 0) {
448                         for (i = 0; i < TRBS_PER_SEGMENT; i++)
449                                 seg->trbs[i].link.control |=
450                                         cpu_to_le32(TRB_CYCLE);
451                 }
452                 /* All endpoint rings have link TRBs */
453                 xhci_link_segments(xhci, seg, seg->next, type);
454                 seg = seg->next;
455         } while (seg != ring->first_seg);
456         ring->type = type;
457         xhci_initialize_ring_info(ring, cycle_state);
458         /* td list should be empty since all URBs have been cancelled,
459          * but just in case...
460          */
461         INIT_LIST_HEAD(&ring->td_list);
462 }
463
464 /*
465  * Expand an existing ring.
466  * Look for a cached ring or allocate a new ring which has same segment numbers
467  * and link the two rings.
468  */
469 int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
470                                 unsigned int num_trbs, gfp_t flags)
471 {
472         struct xhci_segment     *first;
473         struct xhci_segment     *last;
474         unsigned int            num_segs;
475         unsigned int            num_segs_needed;
476         int                     ret;
477
478         num_segs_needed = (num_trbs + (TRBS_PER_SEGMENT - 1) - 1) /
479                                 (TRBS_PER_SEGMENT - 1);
480
481         /* Allocate number of segments we needed, or double the ring size */
482         num_segs = ring->num_segs > num_segs_needed ?
483                         ring->num_segs : num_segs_needed;
484
485         ret = xhci_alloc_segments_for_ring(xhci, &first, &last,
486                         num_segs, ring->cycle_state, ring->type,
487                         ring->bounce_buf_len, flags);
488         if (ret)
489                 return -ENOMEM;
490
491         if (ring->type == TYPE_STREAM)
492                 ret = xhci_update_stream_segment_mapping(ring->trb_address_map,
493                                                 ring, first, last, flags);
494         if (ret) {
495                 struct xhci_segment *next;
496                 do {
497                         next = first->next;
498                         xhci_segment_free(xhci, first);
499                         if (first == last)
500                                 break;
501                         first = next;
502                 } while (true);
503                 return ret;
504         }
505
506         xhci_link_rings(xhci, ring, first, last, num_segs);
507         xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
508                         "ring expansion succeed, now has %d segments",
509                         ring->num_segs);
510
511         return 0;
512 }
513
514 #define CTX_SIZE(_hcc) (HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
515
516 static struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci,
517                                                     int type, gfp_t flags)
518 {
519         struct xhci_container_ctx *ctx;
520
521         if ((type != XHCI_CTX_TYPE_DEVICE) && (type != XHCI_CTX_TYPE_INPUT))
522                 return NULL;
523
524         ctx = kzalloc(sizeof(*ctx), flags);
525         if (!ctx)
526                 return NULL;
527
528         ctx->type = type;
529         ctx->size = HCC_64BYTE_CONTEXT(xhci->hcc_params) ? 2048 : 1024;
530         if (type == XHCI_CTX_TYPE_INPUT)
531                 ctx->size += CTX_SIZE(xhci->hcc_params);
532
533         ctx->bytes = dma_pool_zalloc(xhci->device_pool, flags, &ctx->dma);
534         if (!ctx->bytes) {
535                 kfree(ctx);
536                 return NULL;
537         }
538         return ctx;
539 }
540
541 static void xhci_free_container_ctx(struct xhci_hcd *xhci,
542                              struct xhci_container_ctx *ctx)
543 {
544         if (!ctx)
545                 return;
546         dma_pool_free(xhci->device_pool, ctx->bytes, ctx->dma);
547         kfree(ctx);
548 }
549
550 struct xhci_input_control_ctx *xhci_get_input_control_ctx(
551                                               struct xhci_container_ctx *ctx)
552 {
553         if (ctx->type != XHCI_CTX_TYPE_INPUT)
554                 return NULL;
555
556         return (struct xhci_input_control_ctx *)ctx->bytes;
557 }
558
559 struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci,
560                                         struct xhci_container_ctx *ctx)
561 {
562         if (ctx->type == XHCI_CTX_TYPE_DEVICE)
563                 return (struct xhci_slot_ctx *)ctx->bytes;
564
565         return (struct xhci_slot_ctx *)
566                 (ctx->bytes + CTX_SIZE(xhci->hcc_params));
567 }
568
569 struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci,
570                                     struct xhci_container_ctx *ctx,
571                                     unsigned int ep_index)
572 {
573         /* increment ep index by offset of start of ep ctx array */
574         ep_index++;
575         if (ctx->type == XHCI_CTX_TYPE_INPUT)
576                 ep_index++;
577
578         return (struct xhci_ep_ctx *)
579                 (ctx->bytes + (ep_index * CTX_SIZE(xhci->hcc_params)));
580 }
581
582
583 /***************** Streams structures manipulation *************************/
584
585 static void xhci_free_stream_ctx(struct xhci_hcd *xhci,
586                 unsigned int num_stream_ctxs,
587                 struct xhci_stream_ctx *stream_ctx, dma_addr_t dma)
588 {
589         struct device *dev = xhci_to_hcd(xhci)->self.controller;
590         size_t size = sizeof(struct xhci_stream_ctx) * num_stream_ctxs;
591
592         if (size > MEDIUM_STREAM_ARRAY_SIZE)
593                 dma_free_coherent(dev, size,
594                                 stream_ctx, dma);
595         else if (size <= SMALL_STREAM_ARRAY_SIZE)
596                 return dma_pool_free(xhci->small_streams_pool,
597                                 stream_ctx, dma);
598         else
599                 return dma_pool_free(xhci->medium_streams_pool,
600                                 stream_ctx, dma);
601 }
602
603 /*
604  * The stream context array for each endpoint with bulk streams enabled can
605  * vary in size, based on:
606  *  - how many streams the endpoint supports,
607  *  - the maximum primary stream array size the host controller supports,
608  *  - and how many streams the device driver asks for.
609  *
610  * The stream context array must be a power of 2, and can be as small as
611  * 64 bytes or as large as 1MB.
612  */
613 static struct xhci_stream_ctx *xhci_alloc_stream_ctx(struct xhci_hcd *xhci,
614                 unsigned int num_stream_ctxs, dma_addr_t *dma,
615                 gfp_t mem_flags)
616 {
617         struct device *dev = xhci_to_hcd(xhci)->self.controller;
618         size_t size = sizeof(struct xhci_stream_ctx) * num_stream_ctxs;
619
620         if (size > MEDIUM_STREAM_ARRAY_SIZE)
621                 return dma_alloc_coherent(dev, size,
622                                 dma, mem_flags);
623         else if (size <= SMALL_STREAM_ARRAY_SIZE)
624                 return dma_pool_alloc(xhci->small_streams_pool,
625                                 mem_flags, dma);
626         else
627                 return dma_pool_alloc(xhci->medium_streams_pool,
628                                 mem_flags, dma);
629 }
630
631 struct xhci_ring *xhci_dma_to_transfer_ring(
632                 struct xhci_virt_ep *ep,
633                 u64 address)
634 {
635         if (ep->ep_state & EP_HAS_STREAMS)
636                 return radix_tree_lookup(&ep->stream_info->trb_address_map,
637                                 address >> TRB_SEGMENT_SHIFT);
638         return ep->ring;
639 }
640
641 struct xhci_ring *xhci_stream_id_to_ring(
642                 struct xhci_virt_device *dev,
643                 unsigned int ep_index,
644                 unsigned int stream_id)
645 {
646         struct xhci_virt_ep *ep = &dev->eps[ep_index];
647
648         if (stream_id == 0)
649                 return ep->ring;
650         if (!ep->stream_info)
651                 return NULL;
652
653         if (stream_id >= ep->stream_info->num_streams)
654                 return NULL;
655         return ep->stream_info->stream_rings[stream_id];
656 }
657
658 /*
659  * Change an endpoint's internal structure so it supports stream IDs.  The
660  * number of requested streams includes stream 0, which cannot be used by device
661  * drivers.
662  *
663  * The number of stream contexts in the stream context array may be bigger than
664  * the number of streams the driver wants to use.  This is because the number of
665  * stream context array entries must be a power of two.
666  */
667 struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
668                 unsigned int num_stream_ctxs,
669                 unsigned int num_streams,
670                 unsigned int max_packet, gfp_t mem_flags)
671 {
672         struct xhci_stream_info *stream_info;
673         u32 cur_stream;
674         struct xhci_ring *cur_ring;
675         u64 addr;
676         int ret;
677
678         xhci_dbg(xhci, "Allocating %u streams and %u "
679                         "stream context array entries.\n",
680                         num_streams, num_stream_ctxs);
681         if (xhci->cmd_ring_reserved_trbs == MAX_RSVD_CMD_TRBS) {
682                 xhci_dbg(xhci, "Command ring has no reserved TRBs available\n");
683                 return NULL;
684         }
685         xhci->cmd_ring_reserved_trbs++;
686
687         stream_info = kzalloc(sizeof(struct xhci_stream_info), mem_flags);
688         if (!stream_info)
689                 goto cleanup_trbs;
690
691         stream_info->num_streams = num_streams;
692         stream_info->num_stream_ctxs = num_stream_ctxs;
693
694         /* Initialize the array of virtual pointers to stream rings. */
695         stream_info->stream_rings = kzalloc(
696                         sizeof(struct xhci_ring *)*num_streams,
697                         mem_flags);
698         if (!stream_info->stream_rings)
699                 goto cleanup_info;
700
701         /* Initialize the array of DMA addresses for stream rings for the HW. */
702         stream_info->stream_ctx_array = xhci_alloc_stream_ctx(xhci,
703                         num_stream_ctxs, &stream_info->ctx_array_dma,
704                         mem_flags);
705         if (!stream_info->stream_ctx_array)
706                 goto cleanup_ring_array;
707         memset(stream_info->stream_ctx_array, 0,
708                         sizeof(struct xhci_stream_ctx)*num_stream_ctxs);
709
710         /* Allocate everything needed to free the stream rings later */
711         stream_info->free_streams_command =
712                 xhci_alloc_command(xhci, true, true, mem_flags);
713         if (!stream_info->free_streams_command)
714                 goto cleanup_ctx;
715
716         INIT_RADIX_TREE(&stream_info->trb_address_map, GFP_ATOMIC);
717
718         /* Allocate rings for all the streams that the driver will use,
719          * and add their segment DMA addresses to the radix tree.
720          * Stream 0 is reserved.
721          */
722
723         for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
724                 stream_info->stream_rings[cur_stream] =
725                         xhci_ring_alloc(xhci, 2, 1, TYPE_STREAM, max_packet,
726                                         mem_flags);
727                 cur_ring = stream_info->stream_rings[cur_stream];
728                 if (!cur_ring)
729                         goto cleanup_rings;
730                 cur_ring->stream_id = cur_stream;
731                 cur_ring->trb_address_map = &stream_info->trb_address_map;
732                 /* Set deq ptr, cycle bit, and stream context type */
733                 addr = cur_ring->first_seg->dma |
734                         SCT_FOR_CTX(SCT_PRI_TR) |
735                         cur_ring->cycle_state;
736                 stream_info->stream_ctx_array[cur_stream].stream_ring =
737                         cpu_to_le64(addr);
738                 xhci_dbg(xhci, "Setting stream %d ring ptr to 0x%08llx\n",
739                                 cur_stream, (unsigned long long) addr);
740
741                 ret = xhci_update_stream_mapping(cur_ring, mem_flags);
742                 if (ret) {
743                         xhci_ring_free(xhci, cur_ring);
744                         stream_info->stream_rings[cur_stream] = NULL;
745                         goto cleanup_rings;
746                 }
747         }
748         /* Leave the other unused stream ring pointers in the stream context
749          * array initialized to zero.  This will cause the xHC to give us an
750          * error if the device asks for a stream ID we don't have setup (if it
751          * was any other way, the host controller would assume the ring is
752          * "empty" and wait forever for data to be queued to that stream ID).
753          */
754
755         return stream_info;
756
757 cleanup_rings:
758         for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
759                 cur_ring = stream_info->stream_rings[cur_stream];
760                 if (cur_ring) {
761                         xhci_ring_free(xhci, cur_ring);
762                         stream_info->stream_rings[cur_stream] = NULL;
763                 }
764         }
765         xhci_free_command(xhci, stream_info->free_streams_command);
766 cleanup_ctx:
767         xhci_free_stream_ctx(xhci,
768                 stream_info->num_stream_ctxs,
769                 stream_info->stream_ctx_array,
770                 stream_info->ctx_array_dma);
771 cleanup_ring_array:
772         kfree(stream_info->stream_rings);
773 cleanup_info:
774         kfree(stream_info);
775 cleanup_trbs:
776         xhci->cmd_ring_reserved_trbs--;
777         return NULL;
778 }
779 /*
780  * Sets the MaxPStreams field and the Linear Stream Array field.
781  * Sets the dequeue pointer to the stream context array.
782  */
783 void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
784                 struct xhci_ep_ctx *ep_ctx,
785                 struct xhci_stream_info *stream_info)
786 {
787         u32 max_primary_streams;
788         /* MaxPStreams is the number of stream context array entries, not the
789          * number we're actually using.  Must be in 2^(MaxPstreams + 1) format.
790          * fls(0) = 0, fls(0x1) = 1, fls(0x10) = 2, fls(0x100) = 3, etc.
791          */
792         max_primary_streams = fls(stream_info->num_stream_ctxs) - 2;
793         xhci_dbg_trace(xhci,  trace_xhci_dbg_context_change,
794                         "Setting number of stream ctx array entries to %u",
795                         1 << (max_primary_streams + 1));
796         ep_ctx->ep_info &= cpu_to_le32(~EP_MAXPSTREAMS_MASK);
797         ep_ctx->ep_info |= cpu_to_le32(EP_MAXPSTREAMS(max_primary_streams)
798                                        | EP_HAS_LSA);
799         ep_ctx->deq  = cpu_to_le64(stream_info->ctx_array_dma);
800 }
801
802 /*
803  * Sets the MaxPStreams field and the Linear Stream Array field to 0.
804  * Reinstalls the "normal" endpoint ring (at its previous dequeue mark,
805  * not at the beginning of the ring).
806  */
807 void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
808                 struct xhci_virt_ep *ep)
809 {
810         dma_addr_t addr;
811         ep_ctx->ep_info &= cpu_to_le32(~(EP_MAXPSTREAMS_MASK | EP_HAS_LSA));
812         addr = xhci_trb_virt_to_dma(ep->ring->deq_seg, ep->ring->dequeue);
813         ep_ctx->deq  = cpu_to_le64(addr | ep->ring->cycle_state);
814 }
815
816 /* Frees all stream contexts associated with the endpoint,
817  *
818  * Caller should fix the endpoint context streams fields.
819  */
820 void xhci_free_stream_info(struct xhci_hcd *xhci,
821                 struct xhci_stream_info *stream_info)
822 {
823         int cur_stream;
824         struct xhci_ring *cur_ring;
825
826         if (!stream_info)
827                 return;
828
829         for (cur_stream = 1; cur_stream < stream_info->num_streams;
830                         cur_stream++) {
831                 cur_ring = stream_info->stream_rings[cur_stream];
832                 if (cur_ring) {
833                         xhci_ring_free(xhci, cur_ring);
834                         stream_info->stream_rings[cur_stream] = NULL;
835                 }
836         }
837         xhci_free_command(xhci, stream_info->free_streams_command);
838         xhci->cmd_ring_reserved_trbs--;
839         if (stream_info->stream_ctx_array)
840                 xhci_free_stream_ctx(xhci,
841                                 stream_info->num_stream_ctxs,
842                                 stream_info->stream_ctx_array,
843                                 stream_info->ctx_array_dma);
844
845         kfree(stream_info->stream_rings);
846         kfree(stream_info);
847 }
848
849
850 /***************** Device context manipulation *************************/
851
852 static void xhci_init_endpoint_timer(struct xhci_hcd *xhci,
853                 struct xhci_virt_ep *ep)
854 {
855         setup_timer(&ep->stop_cmd_timer, xhci_stop_endpoint_command_watchdog,
856                     (unsigned long)ep);
857         ep->xhci = xhci;
858 }
859
860 static void xhci_free_tt_info(struct xhci_hcd *xhci,
861                 struct xhci_virt_device *virt_dev,
862                 int slot_id)
863 {
864         struct list_head *tt_list_head;
865         struct xhci_tt_bw_info *tt_info, *next;
866         bool slot_found = false;
867
868         /* If the device never made it past the Set Address stage,
869          * it may not have the real_port set correctly.
870          */
871         if (virt_dev->real_port == 0 ||
872                         virt_dev->real_port > HCS_MAX_PORTS(xhci->hcs_params1)) {
873                 xhci_dbg(xhci, "Bad real port.\n");
874                 return;
875         }
876
877         tt_list_head = &(xhci->rh_bw[virt_dev->real_port - 1].tts);
878         list_for_each_entry_safe(tt_info, next, tt_list_head, tt_list) {
879                 /* Multi-TT hubs will have more than one entry */
880                 if (tt_info->slot_id == slot_id) {
881                         slot_found = true;
882                         list_del(&tt_info->tt_list);
883                         kfree(tt_info);
884                 } else if (slot_found) {
885                         break;
886                 }
887         }
888 }
889
890 int xhci_alloc_tt_info(struct xhci_hcd *xhci,
891                 struct xhci_virt_device *virt_dev,
892                 struct usb_device *hdev,
893                 struct usb_tt *tt, gfp_t mem_flags)
894 {
895         struct xhci_tt_bw_info          *tt_info;
896         unsigned int                    num_ports;
897         int                             i, j;
898
899         if (!tt->multi)
900                 num_ports = 1;
901         else
902                 num_ports = hdev->maxchild;
903
904         for (i = 0; i < num_ports; i++, tt_info++) {
905                 struct xhci_interval_bw_table *bw_table;
906
907                 tt_info = kzalloc(sizeof(*tt_info), mem_flags);
908                 if (!tt_info)
909                         goto free_tts;
910                 INIT_LIST_HEAD(&tt_info->tt_list);
911                 list_add(&tt_info->tt_list,
912                                 &xhci->rh_bw[virt_dev->real_port - 1].tts);
913                 tt_info->slot_id = virt_dev->udev->slot_id;
914                 if (tt->multi)
915                         tt_info->ttport = i+1;
916                 bw_table = &tt_info->bw_table;
917                 for (j = 0; j < XHCI_MAX_INTERVAL; j++)
918                         INIT_LIST_HEAD(&bw_table->interval_bw[j].endpoints);
919         }
920         return 0;
921
922 free_tts:
923         xhci_free_tt_info(xhci, virt_dev, virt_dev->udev->slot_id);
924         return -ENOMEM;
925 }
926
927
928 /* All the xhci_tds in the ring's TD list should be freed at this point.
929  * Should be called with xhci->lock held if there is any chance the TT lists
930  * will be manipulated by the configure endpoint, allocate device, or update
931  * hub functions while this function is removing the TT entries from the list.
932  */
933 void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id)
934 {
935         struct xhci_virt_device *dev;
936         int i;
937         int old_active_eps = 0;
938
939         /* Slot ID 0 is reserved */
940         if (slot_id == 0 || !xhci->devs[slot_id])
941                 return;
942
943         dev = xhci->devs[slot_id];
944         xhci->dcbaa->dev_context_ptrs[slot_id] = 0;
945         if (!dev)
946                 return;
947
948         if (dev->tt_info)
949                 old_active_eps = dev->tt_info->active_eps;
950
951         for (i = 0; i < 31; ++i) {
952                 if (dev->eps[i].ring)
953                         xhci_ring_free(xhci, dev->eps[i].ring);
954                 if (dev->eps[i].stream_info)
955                         xhci_free_stream_info(xhci,
956                                         dev->eps[i].stream_info);
957                 /* Endpoints on the TT/root port lists should have been removed
958                  * when usb_disable_device() was called for the device.
959                  * We can't drop them anyway, because the udev might have gone
960                  * away by this point, and we can't tell what speed it was.
961                  */
962                 if (!list_empty(&dev->eps[i].bw_endpoint_list))
963                         xhci_warn(xhci, "Slot %u endpoint %u "
964                                         "not removed from BW list!\n",
965                                         slot_id, i);
966         }
967         /* If this is a hub, free the TT(s) from the TT list */
968         xhci_free_tt_info(xhci, dev, slot_id);
969         /* If necessary, update the number of active TTs on this root port */
970         xhci_update_tt_active_eps(xhci, dev, old_active_eps);
971
972         if (dev->ring_cache) {
973                 for (i = 0; i < dev->num_rings_cached; i++)
974                         xhci_ring_free(xhci, dev->ring_cache[i]);
975                 kfree(dev->ring_cache);
976         }
977
978         if (dev->in_ctx)
979                 xhci_free_container_ctx(xhci, dev->in_ctx);
980         if (dev->out_ctx)
981                 xhci_free_container_ctx(xhci, dev->out_ctx);
982
983         if (dev->udev && dev->udev->slot_id)
984                 dev->udev->slot_id = 0;
985         kfree(xhci->devs[slot_id]);
986         xhci->devs[slot_id] = NULL;
987 }
988
989 /*
990  * Free a virt_device structure.
991  * If the virt_device added a tt_info (a hub) and has children pointing to
992  * that tt_info, then free the child first. Recursive.
993  * We can't rely on udev at this point to find child-parent relationships.
994  */
995 void xhci_free_virt_devices_depth_first(struct xhci_hcd *xhci, int slot_id)
996 {
997         struct xhci_virt_device *vdev;
998         struct list_head *tt_list_head;
999         struct xhci_tt_bw_info *tt_info, *next;
1000         int i;
1001
1002         vdev = xhci->devs[slot_id];
1003         if (!vdev)
1004                 return;
1005
1006         if (vdev->real_port == 0 ||
1007                         vdev->real_port > HCS_MAX_PORTS(xhci->hcs_params1)) {
1008                 xhci_dbg(xhci, "Bad vdev->real_port.\n");
1009                 goto out;
1010         }
1011
1012         tt_list_head = &(xhci->rh_bw[vdev->real_port - 1].tts);
1013         list_for_each_entry_safe(tt_info, next, tt_list_head, tt_list) {
1014                 /* is this a hub device that added a tt_info to the tts list */
1015                 if (tt_info->slot_id == slot_id) {
1016                         /* are any devices using this tt_info? */
1017                         for (i = 1; i < HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
1018                                 vdev = xhci->devs[i];
1019                                 if (vdev && (vdev->tt_info == tt_info))
1020                                         xhci_free_virt_devices_depth_first(
1021                                                 xhci, i);
1022                         }
1023                 }
1024         }
1025 out:
1026         /* we are now at a leaf device */
1027         xhci_free_virt_device(xhci, slot_id);
1028 }
1029
1030 int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id,
1031                 struct usb_device *udev, gfp_t flags)
1032 {
1033         struct xhci_virt_device *dev;
1034         int i;
1035
1036         /* Slot ID 0 is reserved */
1037         if (slot_id == 0 || xhci->devs[slot_id]) {
1038                 xhci_warn(xhci, "Bad Slot ID %d\n", slot_id);
1039                 return 0;
1040         }
1041
1042         dev = kzalloc(sizeof(*dev), flags);
1043         if (!dev)
1044                 return 0;
1045
1046         /* Allocate the (output) device context that will be used in the HC. */
1047         dev->out_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_DEVICE, flags);
1048         if (!dev->out_ctx)
1049                 goto fail;
1050
1051         xhci_dbg(xhci, "Slot %d output ctx = 0x%llx (dma)\n", slot_id,
1052                         (unsigned long long)dev->out_ctx->dma);
1053
1054         /* Allocate the (input) device context for address device command */
1055         dev->in_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT, flags);
1056         if (!dev->in_ctx)
1057                 goto fail;
1058
1059         xhci_dbg(xhci, "Slot %d input ctx = 0x%llx (dma)\n", slot_id,
1060                         (unsigned long long)dev->in_ctx->dma);
1061
1062         /* Initialize the cancellation list and watchdog timers for each ep */
1063         for (i = 0; i < 31; i++) {
1064                 xhci_init_endpoint_timer(xhci, &dev->eps[i]);
1065                 INIT_LIST_HEAD(&dev->eps[i].cancelled_td_list);
1066                 INIT_LIST_HEAD(&dev->eps[i].bw_endpoint_list);
1067         }
1068
1069         /* Allocate endpoint 0 ring */
1070         dev->eps[0].ring = xhci_ring_alloc(xhci, 2, 1, TYPE_CTRL, 0, flags);
1071         if (!dev->eps[0].ring)
1072                 goto fail;
1073
1074         /* Allocate pointers to the ring cache */
1075         dev->ring_cache = kzalloc(
1076                         sizeof(struct xhci_ring *)*XHCI_MAX_RINGS_CACHED,
1077                         flags);
1078         if (!dev->ring_cache)
1079                 goto fail;
1080         dev->num_rings_cached = 0;
1081
1082         init_completion(&dev->cmd_completion);
1083         dev->udev = udev;
1084
1085         /* Point to output device context in dcbaa. */
1086         xhci->dcbaa->dev_context_ptrs[slot_id] = cpu_to_le64(dev->out_ctx->dma);
1087         xhci_dbg(xhci, "Set slot id %d dcbaa entry %p to 0x%llx\n",
1088                  slot_id,
1089                  &xhci->dcbaa->dev_context_ptrs[slot_id],
1090                  le64_to_cpu(xhci->dcbaa->dev_context_ptrs[slot_id]));
1091
1092         xhci->devs[slot_id] = dev;
1093
1094         return 1;
1095 fail:
1096         if (dev->eps[0].ring)
1097                 xhci_ring_free(xhci, dev->eps[0].ring);
1098         if (dev->in_ctx)
1099                 xhci_free_container_ctx(xhci, dev->in_ctx);
1100         if (dev->out_ctx)
1101                 xhci_free_container_ctx(xhci, dev->out_ctx);
1102         kfree(dev);
1103
1104         return 0;
1105 }
1106
1107 void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1108                 struct usb_device *udev)
1109 {
1110         struct xhci_virt_device *virt_dev;
1111         struct xhci_ep_ctx      *ep0_ctx;
1112         struct xhci_ring        *ep_ring;
1113
1114         virt_dev = xhci->devs[udev->slot_id];
1115         ep0_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, 0);
1116         ep_ring = virt_dev->eps[0].ring;
1117         /*
1118          * FIXME we don't keep track of the dequeue pointer very well after a
1119          * Set TR dequeue pointer, so we're setting the dequeue pointer of the
1120          * host to our enqueue pointer.  This should only be called after a
1121          * configured device has reset, so all control transfers should have
1122          * been completed or cancelled before the reset.
1123          */
1124         ep0_ctx->deq = cpu_to_le64(xhci_trb_virt_to_dma(ep_ring->enq_seg,
1125                                                         ep_ring->enqueue)
1126                                    | ep_ring->cycle_state);
1127 }
1128
1129 /*
1130  * The xHCI roothub may have ports of differing speeds in any order in the port
1131  * status registers.  xhci->port_array provides an array of the port speed for
1132  * each offset into the port status registers.
1133  *
1134  * The xHCI hardware wants to know the roothub port number that the USB device
1135  * is attached to (or the roothub port its ancestor hub is attached to).  All we
1136  * know is the index of that port under either the USB 2.0 or the USB 3.0
1137  * roothub, but that doesn't give us the real index into the HW port status
1138  * registers. Call xhci_find_raw_port_number() to get real index.
1139  */
1140 static u32 xhci_find_real_port_number(struct xhci_hcd *xhci,
1141                 struct usb_device *udev)
1142 {
1143         struct usb_device *top_dev;
1144         struct usb_hcd *hcd;
1145
1146         if (udev->speed >= USB_SPEED_SUPER)
1147                 hcd = xhci->shared_hcd;
1148         else
1149                 hcd = xhci->main_hcd;
1150
1151         for (top_dev = udev; top_dev->parent && top_dev->parent->parent;
1152                         top_dev = top_dev->parent)
1153                 /* Found device below root hub */;
1154
1155         return  xhci_find_raw_port_number(hcd, top_dev->portnum);
1156 }
1157
1158 /* Setup an xHCI virtual device for a Set Address command */
1159 int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev)
1160 {
1161         struct xhci_virt_device *dev;
1162         struct xhci_ep_ctx      *ep0_ctx;
1163         struct xhci_slot_ctx    *slot_ctx;
1164         u32                     port_num;
1165         u32                     max_packets;
1166         struct usb_device *top_dev;
1167
1168         dev = xhci->devs[udev->slot_id];
1169         /* Slot ID 0 is reserved */
1170         if (udev->slot_id == 0 || !dev) {
1171                 xhci_warn(xhci, "Slot ID %d is not assigned to this device\n",
1172                                 udev->slot_id);
1173                 return -EINVAL;
1174         }
1175         ep0_ctx = xhci_get_ep_ctx(xhci, dev->in_ctx, 0);
1176         slot_ctx = xhci_get_slot_ctx(xhci, dev->in_ctx);
1177
1178         /* 3) Only the control endpoint is valid - one endpoint context */
1179         slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1) | udev->route);
1180         switch (udev->speed) {
1181         case USB_SPEED_SUPER_PLUS:
1182                 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_SSP);
1183                 max_packets = MAX_PACKET(512);
1184                 break;
1185         case USB_SPEED_SUPER:
1186                 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_SS);
1187                 max_packets = MAX_PACKET(512);
1188                 break;
1189         case USB_SPEED_HIGH:
1190                 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_HS);
1191                 max_packets = MAX_PACKET(64);
1192                 break;
1193         /* USB core guesses at a 64-byte max packet first for FS devices */
1194         case USB_SPEED_FULL:
1195                 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_FS);
1196                 max_packets = MAX_PACKET(64);
1197                 break;
1198         case USB_SPEED_LOW:
1199                 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_LS);
1200                 max_packets = MAX_PACKET(8);
1201                 break;
1202         case USB_SPEED_WIRELESS:
1203                 xhci_dbg(xhci, "FIXME xHCI doesn't support wireless speeds\n");
1204                 return -EINVAL;
1205                 break;
1206         default:
1207                 /* Speed was set earlier, this shouldn't happen. */
1208                 return -EINVAL;
1209         }
1210         /* Find the root hub port this device is under */
1211         port_num = xhci_find_real_port_number(xhci, udev);
1212         if (!port_num)
1213                 return -EINVAL;
1214         slot_ctx->dev_info2 |= cpu_to_le32(ROOT_HUB_PORT(port_num));
1215         /* Set the port number in the virtual_device to the faked port number */
1216         for (top_dev = udev; top_dev->parent && top_dev->parent->parent;
1217                         top_dev = top_dev->parent)
1218                 /* Found device below root hub */;
1219         dev->fake_port = top_dev->portnum;
1220         dev->real_port = port_num;
1221         xhci_dbg(xhci, "Set root hub portnum to %d\n", port_num);
1222         xhci_dbg(xhci, "Set fake root hub portnum to %d\n", dev->fake_port);
1223
1224         /* Find the right bandwidth table that this device will be a part of.
1225          * If this is a full speed device attached directly to a root port (or a
1226          * decendent of one), it counts as a primary bandwidth domain, not a
1227          * secondary bandwidth domain under a TT.  An xhci_tt_info structure
1228          * will never be created for the HS root hub.
1229          */
1230         if (!udev->tt || !udev->tt->hub->parent) {
1231                 dev->bw_table = &xhci->rh_bw[port_num - 1].bw_table;
1232         } else {
1233                 struct xhci_root_port_bw_info *rh_bw;
1234                 struct xhci_tt_bw_info *tt_bw;
1235
1236                 rh_bw = &xhci->rh_bw[port_num - 1];
1237                 /* Find the right TT. */
1238                 list_for_each_entry(tt_bw, &rh_bw->tts, tt_list) {
1239                         if (tt_bw->slot_id != udev->tt->hub->slot_id)
1240                                 continue;
1241
1242                         if (!dev->udev->tt->multi ||
1243                                         (udev->tt->multi &&
1244                                          tt_bw->ttport == dev->udev->ttport)) {
1245                                 dev->bw_table = &tt_bw->bw_table;
1246                                 dev->tt_info = tt_bw;
1247                                 break;
1248                         }
1249                 }
1250                 if (!dev->tt_info)
1251                         xhci_warn(xhci, "WARN: Didn't find a matching TT\n");
1252         }
1253
1254         /* Is this a LS/FS device under an external HS hub? */
1255         if (udev->tt && udev->tt->hub->parent) {
1256                 slot_ctx->tt_info = cpu_to_le32(udev->tt->hub->slot_id |
1257                                                 (udev->ttport << 8));
1258                 if (udev->tt->multi)
1259                         slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
1260         }
1261         xhci_dbg(xhci, "udev->tt = %p\n", udev->tt);
1262         xhci_dbg(xhci, "udev->ttport = 0x%x\n", udev->ttport);
1263
1264         /* Step 4 - ring already allocated */
1265         /* Step 5 */
1266         ep0_ctx->ep_info2 = cpu_to_le32(EP_TYPE(CTRL_EP));
1267
1268         /* EP 0 can handle "burst" sizes of 1, so Max Burst Size field is 0 */
1269         ep0_ctx->ep_info2 |= cpu_to_le32(MAX_BURST(0) | ERROR_COUNT(3) |
1270                                          max_packets);
1271
1272         ep0_ctx->deq = cpu_to_le64(dev->eps[0].ring->first_seg->dma |
1273                                    dev->eps[0].ring->cycle_state);
1274
1275         /* Steps 7 and 8 were done in xhci_alloc_virt_device() */
1276
1277         return 0;
1278 }
1279
1280 /*
1281  * Convert interval expressed as 2^(bInterval - 1) == interval into
1282  * straight exponent value 2^n == interval.
1283  *
1284  */
1285 static unsigned int xhci_parse_exponent_interval(struct usb_device *udev,
1286                 struct usb_host_endpoint *ep)
1287 {
1288         unsigned int interval;
1289
1290         interval = clamp_val(ep->desc.bInterval, 1, 16) - 1;
1291         if (interval != ep->desc.bInterval - 1)
1292                 dev_warn(&udev->dev,
1293                          "ep %#x - rounding interval to %d %sframes\n",
1294                          ep->desc.bEndpointAddress,
1295                          1 << interval,
1296                          udev->speed == USB_SPEED_FULL ? "" : "micro");
1297
1298         if (udev->speed == USB_SPEED_FULL) {
1299                 /*
1300                  * Full speed isoc endpoints specify interval in frames,
1301                  * not microframes. We are using microframes everywhere,
1302                  * so adjust accordingly.
1303                  */
1304                 interval += 3;  /* 1 frame = 2^3 uframes */
1305         }
1306
1307         return interval;
1308 }
1309
1310 /*
1311  * Convert bInterval expressed in microframes (in 1-255 range) to exponent of
1312  * microframes, rounded down to nearest power of 2.
1313  */
1314 static unsigned int xhci_microframes_to_exponent(struct usb_device *udev,
1315                 struct usb_host_endpoint *ep, unsigned int desc_interval,
1316                 unsigned int min_exponent, unsigned int max_exponent)
1317 {
1318         unsigned int interval;
1319
1320         interval = fls(desc_interval) - 1;
1321         interval = clamp_val(interval, min_exponent, max_exponent);
1322         if ((1 << interval) != desc_interval)
1323                 dev_dbg(&udev->dev,
1324                          "ep %#x - rounding interval to %d microframes, ep desc says %d microframes\n",
1325                          ep->desc.bEndpointAddress,
1326                          1 << interval,
1327                          desc_interval);
1328
1329         return interval;
1330 }
1331
1332 static unsigned int xhci_parse_microframe_interval(struct usb_device *udev,
1333                 struct usb_host_endpoint *ep)
1334 {
1335         if (ep->desc.bInterval == 0)
1336                 return 0;
1337         return xhci_microframes_to_exponent(udev, ep,
1338                         ep->desc.bInterval, 0, 15);
1339 }
1340
1341
1342 static unsigned int xhci_parse_frame_interval(struct usb_device *udev,
1343                 struct usb_host_endpoint *ep)
1344 {
1345         return xhci_microframes_to_exponent(udev, ep,
1346                         ep->desc.bInterval * 8, 3, 10);
1347 }
1348
1349 /* Return the polling or NAK interval.
1350  *
1351  * The polling interval is expressed in "microframes".  If xHCI's Interval field
1352  * is set to N, it will service the endpoint every 2^(Interval)*125us.
1353  *
1354  * The NAK interval is one NAK per 1 to 255 microframes, or no NAKs if interval
1355  * is set to 0.
1356  */
1357 static unsigned int xhci_get_endpoint_interval(struct usb_device *udev,
1358                 struct usb_host_endpoint *ep)
1359 {
1360         unsigned int interval = 0;
1361
1362         switch (udev->speed) {
1363         case USB_SPEED_HIGH:
1364                 /* Max NAK rate */
1365                 if (usb_endpoint_xfer_control(&ep->desc) ||
1366                     usb_endpoint_xfer_bulk(&ep->desc)) {
1367                         interval = xhci_parse_microframe_interval(udev, ep);
1368                         break;
1369                 }
1370                 /* Fall through - SS and HS isoc/int have same decoding */
1371
1372         case USB_SPEED_SUPER_PLUS:
1373         case USB_SPEED_SUPER:
1374                 if (usb_endpoint_xfer_int(&ep->desc) ||
1375                     usb_endpoint_xfer_isoc(&ep->desc)) {
1376                         interval = xhci_parse_exponent_interval(udev, ep);
1377                 }
1378                 break;
1379
1380         case USB_SPEED_FULL:
1381                 if (usb_endpoint_xfer_isoc(&ep->desc)) {
1382                         interval = xhci_parse_exponent_interval(udev, ep);
1383                         break;
1384                 }
1385                 /*
1386                  * Fall through for interrupt endpoint interval decoding
1387                  * since it uses the same rules as low speed interrupt
1388                  * endpoints.
1389                  */
1390
1391         case USB_SPEED_LOW:
1392                 if (usb_endpoint_xfer_int(&ep->desc) ||
1393                     usb_endpoint_xfer_isoc(&ep->desc)) {
1394
1395                         interval = xhci_parse_frame_interval(udev, ep);
1396                 }
1397                 break;
1398
1399         default:
1400                 BUG();
1401         }
1402         return interval;
1403 }
1404
1405 /* The "Mult" field in the endpoint context is only set for SuperSpeed isoc eps.
1406  * High speed endpoint descriptors can define "the number of additional
1407  * transaction opportunities per microframe", but that goes in the Max Burst
1408  * endpoint context field.
1409  */
1410 static u32 xhci_get_endpoint_mult(struct usb_device *udev,
1411                 struct usb_host_endpoint *ep)
1412 {
1413         if (udev->speed < USB_SPEED_SUPER ||
1414                         !usb_endpoint_xfer_isoc(&ep->desc))
1415                 return 0;
1416         return ep->ss_ep_comp.bmAttributes;
1417 }
1418
1419 static u32 xhci_get_endpoint_max_burst(struct usb_device *udev,
1420                                        struct usb_host_endpoint *ep)
1421 {
1422         /* Super speed and Plus have max burst in ep companion desc */
1423         if (udev->speed >= USB_SPEED_SUPER)
1424                 return ep->ss_ep_comp.bMaxBurst;
1425
1426         if (udev->speed == USB_SPEED_HIGH &&
1427             (usb_endpoint_xfer_isoc(&ep->desc) ||
1428              usb_endpoint_xfer_int(&ep->desc)))
1429                 return (usb_endpoint_maxp(&ep->desc) & 0x1800) >> 11;
1430
1431         return 0;
1432 }
1433
1434 static u32 xhci_get_endpoint_type(struct usb_host_endpoint *ep)
1435 {
1436         int in;
1437
1438         in = usb_endpoint_dir_in(&ep->desc);
1439
1440         if (usb_endpoint_xfer_control(&ep->desc))
1441                 return CTRL_EP;
1442         if (usb_endpoint_xfer_bulk(&ep->desc))
1443                 return in ? BULK_IN_EP : BULK_OUT_EP;
1444         if (usb_endpoint_xfer_isoc(&ep->desc))
1445                 return in ? ISOC_IN_EP : ISOC_OUT_EP;
1446         if (usb_endpoint_xfer_int(&ep->desc))
1447                 return in ? INT_IN_EP : INT_OUT_EP;
1448         return 0;
1449 }
1450
1451 /* Return the maximum endpoint service interval time (ESIT) payload.
1452  * Basically, this is the maxpacket size, multiplied by the burst size
1453  * and mult size.
1454  */
1455 static u32 xhci_get_max_esit_payload(struct usb_device *udev,
1456                 struct usb_host_endpoint *ep)
1457 {
1458         int max_burst;
1459         int max_packet;
1460
1461         /* Only applies for interrupt or isochronous endpoints */
1462         if (usb_endpoint_xfer_control(&ep->desc) ||
1463                         usb_endpoint_xfer_bulk(&ep->desc))
1464                 return 0;
1465
1466         /* SuperSpeedPlus Isoc ep sending over 48k per esit */
1467         if ((udev->speed >= USB_SPEED_SUPER_PLUS) &&
1468             USB_SS_SSP_ISOC_COMP(ep->ss_ep_comp.bmAttributes))
1469                 return le32_to_cpu(ep->ssp_isoc_ep_comp.dwBytesPerInterval);
1470         /* SuperSpeed or SuperSpeedPlus Isoc ep with less than 48k per esit */
1471         else if (udev->speed >= USB_SPEED_SUPER)
1472                 return le16_to_cpu(ep->ss_ep_comp.wBytesPerInterval);
1473
1474         max_packet = GET_MAX_PACKET(usb_endpoint_maxp(&ep->desc));
1475         max_burst = (usb_endpoint_maxp(&ep->desc) & 0x1800) >> 11;
1476         /* A 0 in max burst means 1 transfer per ESIT */
1477         return max_packet * (max_burst + 1);
1478 }
1479
1480 /* Set up an endpoint with one ring segment.  Do not allocate stream rings.
1481  * Drivers will have to call usb_alloc_streams() to do that.
1482  */
1483 int xhci_endpoint_init(struct xhci_hcd *xhci,
1484                 struct xhci_virt_device *virt_dev,
1485                 struct usb_device *udev,
1486                 struct usb_host_endpoint *ep,
1487                 gfp_t mem_flags)
1488 {
1489         unsigned int ep_index;
1490         struct xhci_ep_ctx *ep_ctx;
1491         struct xhci_ring *ep_ring;
1492         unsigned int max_packet;
1493         enum xhci_ring_type ring_type;
1494         u32 max_esit_payload;
1495         u32 endpoint_type;
1496         unsigned int max_burst;
1497         unsigned int interval;
1498         unsigned int mult;
1499         unsigned int avg_trb_len;
1500         unsigned int err_count = 0;
1501
1502         ep_index = xhci_get_endpoint_index(&ep->desc);
1503         ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
1504
1505         endpoint_type = xhci_get_endpoint_type(ep);
1506         if (!endpoint_type)
1507                 return -EINVAL;
1508
1509         ring_type = usb_endpoint_type(&ep->desc);
1510
1511         /*
1512          * Get values to fill the endpoint context, mostly from ep descriptor.
1513          * The average TRB buffer lengt for bulk endpoints is unclear as we
1514          * have no clue on scatter gather list entry size. For Isoc and Int,
1515          * set it to max available. See xHCI 1.1 spec 4.14.1.1 for details.
1516          */
1517         max_esit_payload = xhci_get_max_esit_payload(udev, ep);
1518         interval = xhci_get_endpoint_interval(udev, ep);
1519
1520         /* Periodic endpoint bInterval limit quirk */
1521         if (usb_endpoint_xfer_int(&ep->desc) ||
1522             usb_endpoint_xfer_isoc(&ep->desc)) {
1523                 if ((xhci->quirks & XHCI_LIMIT_ENDPOINT_INTERVAL_7) &&
1524                     udev->speed >= USB_SPEED_HIGH &&
1525                     interval >= 7) {
1526                         interval = 6;
1527                 }
1528         }
1529
1530         mult = xhci_get_endpoint_mult(udev, ep);
1531         max_packet = GET_MAX_PACKET(usb_endpoint_maxp(&ep->desc));
1532         max_burst = xhci_get_endpoint_max_burst(udev, ep);
1533         avg_trb_len = max_esit_payload;
1534
1535         /* FIXME dig Mult and streams info out of ep companion desc */
1536
1537         /* Allow 3 retries for everything but isoc, set CErr = 3 */
1538         if (!usb_endpoint_xfer_isoc(&ep->desc))
1539                 err_count = 3;
1540         /* HS bulk max packet should be 512, FS bulk supports 8, 16, 32 or 64 */
1541         if (usb_endpoint_xfer_bulk(&ep->desc)) {
1542                 if (udev->speed == USB_SPEED_HIGH)
1543                         max_packet = 512;
1544                 if (udev->speed == USB_SPEED_FULL) {
1545                         max_packet = rounddown_pow_of_two(max_packet);
1546                         max_packet = clamp_val(max_packet, 8, 64);
1547                 }
1548         }
1549         /* xHCI 1.0 and 1.1 indicates that ctrl ep avg TRB Length should be 8 */
1550         if (usb_endpoint_xfer_control(&ep->desc) && xhci->hci_version >= 0x100)
1551                 avg_trb_len = 8;
1552         /* xhci 1.1 with LEC support doesn't use mult field, use RsvdZ */
1553         if ((xhci->hci_version > 0x100) && HCC2_LEC(xhci->hcc_params2))
1554                 mult = 0;
1555
1556         /* Set up the endpoint ring */
1557         virt_dev->eps[ep_index].new_ring =
1558                 xhci_ring_alloc(xhci, 2, 1, ring_type, max_packet, mem_flags);
1559         if (!virt_dev->eps[ep_index].new_ring) {
1560                 /* Attempt to use the ring cache */
1561                 if (virt_dev->num_rings_cached == 0)
1562                         return -ENOMEM;
1563                 virt_dev->num_rings_cached--;
1564                 virt_dev->eps[ep_index].new_ring =
1565                         virt_dev->ring_cache[virt_dev->num_rings_cached];
1566                 virt_dev->ring_cache[virt_dev->num_rings_cached] = NULL;
1567                 xhci_reinit_cached_ring(xhci, virt_dev->eps[ep_index].new_ring,
1568                                         1, ring_type);
1569         }
1570         virt_dev->eps[ep_index].skip = false;
1571         ep_ring = virt_dev->eps[ep_index].new_ring;
1572
1573         /* Fill the endpoint context */
1574         ep_ctx->ep_info = cpu_to_le32(EP_MAX_ESIT_PAYLOAD_HI(max_esit_payload) |
1575                                       EP_INTERVAL(interval) |
1576                                       EP_MULT(mult));
1577         ep_ctx->ep_info2 = cpu_to_le32(EP_TYPE(endpoint_type) |
1578                                        MAX_PACKET(max_packet) |
1579                                        MAX_BURST(max_burst) |
1580                                        ERROR_COUNT(err_count));
1581         ep_ctx->deq = cpu_to_le64(ep_ring->first_seg->dma |
1582                                   ep_ring->cycle_state);
1583
1584         ep_ctx->tx_info = cpu_to_le32(EP_MAX_ESIT_PAYLOAD_LO(max_esit_payload) |
1585                                       EP_AVG_TRB_LENGTH(avg_trb_len));
1586
1587         /* FIXME Debug endpoint context */
1588         return 0;
1589 }
1590
1591 void xhci_endpoint_zero(struct xhci_hcd *xhci,
1592                 struct xhci_virt_device *virt_dev,
1593                 struct usb_host_endpoint *ep)
1594 {
1595         unsigned int ep_index;
1596         struct xhci_ep_ctx *ep_ctx;
1597
1598         ep_index = xhci_get_endpoint_index(&ep->desc);
1599         ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
1600
1601         ep_ctx->ep_info = 0;
1602         ep_ctx->ep_info2 = 0;
1603         ep_ctx->deq = 0;
1604         ep_ctx->tx_info = 0;
1605         /* Don't free the endpoint ring until the set interface or configuration
1606          * request succeeds.
1607          */
1608 }
1609
1610 void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info)
1611 {
1612         bw_info->ep_interval = 0;
1613         bw_info->mult = 0;
1614         bw_info->num_packets = 0;
1615         bw_info->max_packet_size = 0;
1616         bw_info->type = 0;
1617         bw_info->max_esit_payload = 0;
1618 }
1619
1620 void xhci_update_bw_info(struct xhci_hcd *xhci,
1621                 struct xhci_container_ctx *in_ctx,
1622                 struct xhci_input_control_ctx *ctrl_ctx,
1623                 struct xhci_virt_device *virt_dev)
1624 {
1625         struct xhci_bw_info *bw_info;
1626         struct xhci_ep_ctx *ep_ctx;
1627         unsigned int ep_type;
1628         int i;
1629
1630         for (i = 1; i < 31; ++i) {
1631                 bw_info = &virt_dev->eps[i].bw_info;
1632
1633                 /* We can't tell what endpoint type is being dropped, but
1634                  * unconditionally clearing the bandwidth info for non-periodic
1635                  * endpoints should be harmless because the info will never be
1636                  * set in the first place.
1637                  */
1638                 if (!EP_IS_ADDED(ctrl_ctx, i) && EP_IS_DROPPED(ctrl_ctx, i)) {
1639                         /* Dropped endpoint */
1640                         xhci_clear_endpoint_bw_info(bw_info);
1641                         continue;
1642                 }
1643
1644                 if (EP_IS_ADDED(ctrl_ctx, i)) {
1645                         ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, i);
1646                         ep_type = CTX_TO_EP_TYPE(le32_to_cpu(ep_ctx->ep_info2));
1647
1648                         /* Ignore non-periodic endpoints */
1649                         if (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
1650                                         ep_type != ISOC_IN_EP &&
1651                                         ep_type != INT_IN_EP)
1652                                 continue;
1653
1654                         /* Added or changed endpoint */
1655                         bw_info->ep_interval = CTX_TO_EP_INTERVAL(
1656                                         le32_to_cpu(ep_ctx->ep_info));
1657                         /* Number of packets and mult are zero-based in the
1658                          * input context, but we want one-based for the
1659                          * interval table.
1660                          */
1661                         bw_info->mult = CTX_TO_EP_MULT(
1662                                         le32_to_cpu(ep_ctx->ep_info)) + 1;
1663                         bw_info->num_packets = CTX_TO_MAX_BURST(
1664                                         le32_to_cpu(ep_ctx->ep_info2)) + 1;
1665                         bw_info->max_packet_size = MAX_PACKET_DECODED(
1666                                         le32_to_cpu(ep_ctx->ep_info2));
1667                         bw_info->type = ep_type;
1668                         bw_info->max_esit_payload = CTX_TO_MAX_ESIT_PAYLOAD(
1669                                         le32_to_cpu(ep_ctx->tx_info));
1670                 }
1671         }
1672 }
1673
1674 /* Copy output xhci_ep_ctx to the input xhci_ep_ctx copy.
1675  * Useful when you want to change one particular aspect of the endpoint and then
1676  * issue a configure endpoint command.
1677  */
1678 void xhci_endpoint_copy(struct xhci_hcd *xhci,
1679                 struct xhci_container_ctx *in_ctx,
1680                 struct xhci_container_ctx *out_ctx,
1681                 unsigned int ep_index)
1682 {
1683         struct xhci_ep_ctx *out_ep_ctx;
1684         struct xhci_ep_ctx *in_ep_ctx;
1685
1686         out_ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
1687         in_ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
1688
1689         in_ep_ctx->ep_info = out_ep_ctx->ep_info;
1690         in_ep_ctx->ep_info2 = out_ep_ctx->ep_info2;
1691         in_ep_ctx->deq = out_ep_ctx->deq;
1692         in_ep_ctx->tx_info = out_ep_ctx->tx_info;
1693 }
1694
1695 /* Copy output xhci_slot_ctx to the input xhci_slot_ctx.
1696  * Useful when you want to change one particular aspect of the endpoint and then
1697  * issue a configure endpoint command.  Only the context entries field matters,
1698  * but we'll copy the whole thing anyway.
1699  */
1700 void xhci_slot_copy(struct xhci_hcd *xhci,
1701                 struct xhci_container_ctx *in_ctx,
1702                 struct xhci_container_ctx *out_ctx)
1703 {
1704         struct xhci_slot_ctx *in_slot_ctx;
1705         struct xhci_slot_ctx *out_slot_ctx;
1706
1707         in_slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
1708         out_slot_ctx = xhci_get_slot_ctx(xhci, out_ctx);
1709
1710         in_slot_ctx->dev_info = out_slot_ctx->dev_info;
1711         in_slot_ctx->dev_info2 = out_slot_ctx->dev_info2;
1712         in_slot_ctx->tt_info = out_slot_ctx->tt_info;
1713         in_slot_ctx->dev_state = out_slot_ctx->dev_state;
1714 }
1715
1716 /* Set up the scratchpad buffer array and scratchpad buffers, if needed. */
1717 static int scratchpad_alloc(struct xhci_hcd *xhci, gfp_t flags)
1718 {
1719         int i;
1720         struct device *dev = xhci_to_hcd(xhci)->self.controller;
1721         int num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
1722
1723         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
1724                         "Allocating %d scratchpad buffers", num_sp);
1725
1726         if (!num_sp)
1727                 return 0;
1728
1729         xhci->scratchpad = kzalloc(sizeof(*xhci->scratchpad), flags);
1730         if (!xhci->scratchpad)
1731                 goto fail_sp;
1732
1733         xhci->scratchpad->sp_array = dma_alloc_coherent(dev,
1734                                      num_sp * sizeof(u64),
1735                                      &xhci->scratchpad->sp_dma, flags);
1736         if (!xhci->scratchpad->sp_array)
1737                 goto fail_sp2;
1738
1739         xhci->scratchpad->sp_buffers = kzalloc(sizeof(void *) * num_sp, flags);
1740         if (!xhci->scratchpad->sp_buffers)
1741                 goto fail_sp3;
1742
1743         xhci->scratchpad->sp_dma_buffers =
1744                 kzalloc(sizeof(dma_addr_t) * num_sp, flags);
1745
1746         if (!xhci->scratchpad->sp_dma_buffers)
1747                 goto fail_sp4;
1748
1749         xhci->dcbaa->dev_context_ptrs[0] = cpu_to_le64(xhci->scratchpad->sp_dma);
1750         for (i = 0; i < num_sp; i++) {
1751                 dma_addr_t dma;
1752                 void *buf = dma_zalloc_coherent(dev, xhci->page_size, &dma,
1753                                 flags);
1754                 if (!buf)
1755                         goto fail_sp5;
1756
1757                 xhci->scratchpad->sp_array[i] = dma;
1758                 xhci->scratchpad->sp_buffers[i] = buf;
1759                 xhci->scratchpad->sp_dma_buffers[i] = dma;
1760         }
1761
1762         return 0;
1763
1764  fail_sp5:
1765         for (i = i - 1; i >= 0; i--) {
1766                 dma_free_coherent(dev, xhci->page_size,
1767                                     xhci->scratchpad->sp_buffers[i],
1768                                     xhci->scratchpad->sp_dma_buffers[i]);
1769         }
1770         kfree(xhci->scratchpad->sp_dma_buffers);
1771
1772  fail_sp4:
1773         kfree(xhci->scratchpad->sp_buffers);
1774
1775  fail_sp3:
1776         dma_free_coherent(dev, num_sp * sizeof(u64),
1777                             xhci->scratchpad->sp_array,
1778                             xhci->scratchpad->sp_dma);
1779
1780  fail_sp2:
1781         kfree(xhci->scratchpad);
1782         xhci->scratchpad = NULL;
1783
1784  fail_sp:
1785         return -ENOMEM;
1786 }
1787
1788 static void scratchpad_free(struct xhci_hcd *xhci)
1789 {
1790         int num_sp;
1791         int i;
1792         struct device *dev = xhci_to_hcd(xhci)->self.controller;
1793
1794         if (!xhci->scratchpad)
1795                 return;
1796
1797         num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
1798
1799         for (i = 0; i < num_sp; i++) {
1800                 dma_free_coherent(dev, xhci->page_size,
1801                                     xhci->scratchpad->sp_buffers[i],
1802                                     xhci->scratchpad->sp_dma_buffers[i]);
1803         }
1804         kfree(xhci->scratchpad->sp_dma_buffers);
1805         kfree(xhci->scratchpad->sp_buffers);
1806         dma_free_coherent(dev, num_sp * sizeof(u64),
1807                             xhci->scratchpad->sp_array,
1808                             xhci->scratchpad->sp_dma);
1809         kfree(xhci->scratchpad);
1810         xhci->scratchpad = NULL;
1811 }
1812
1813 struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
1814                 bool allocate_in_ctx, bool allocate_completion,
1815                 gfp_t mem_flags)
1816 {
1817         struct xhci_command *command;
1818
1819         command = kzalloc(sizeof(*command), mem_flags);
1820         if (!command)
1821                 return NULL;
1822
1823         if (allocate_in_ctx) {
1824                 command->in_ctx =
1825                         xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT,
1826                                         mem_flags);
1827                 if (!command->in_ctx) {
1828                         kfree(command);
1829                         return NULL;
1830                 }
1831         }
1832
1833         if (allocate_completion) {
1834                 command->completion =
1835                         kzalloc(sizeof(struct completion), mem_flags);
1836                 if (!command->completion) {
1837                         xhci_free_container_ctx(xhci, command->in_ctx);
1838                         kfree(command);
1839                         return NULL;
1840                 }
1841                 init_completion(command->completion);
1842         }
1843
1844         command->status = 0;
1845         INIT_LIST_HEAD(&command->cmd_list);
1846         return command;
1847 }
1848
1849 void xhci_urb_free_priv(struct urb_priv *urb_priv)
1850 {
1851         if (urb_priv) {
1852                 kfree(urb_priv->td[0]);
1853                 kfree(urb_priv);
1854         }
1855 }
1856
1857 void xhci_free_command(struct xhci_hcd *xhci,
1858                 struct xhci_command *command)
1859 {
1860         xhci_free_container_ctx(xhci,
1861                         command->in_ctx);
1862         kfree(command->completion);
1863         kfree(command);
1864 }
1865
1866 void xhci_mem_cleanup(struct xhci_hcd *xhci)
1867 {
1868         struct device   *dev = xhci_to_hcd(xhci)->self.controller;
1869         int size;
1870         int i, j, num_ports;
1871
1872         cancel_delayed_work_sync(&xhci->cmd_timer);
1873
1874         /* Free the Event Ring Segment Table and the actual Event Ring */
1875         size = sizeof(struct xhci_erst_entry)*(xhci->erst.num_entries);
1876         if (xhci->erst.entries)
1877                 dma_free_coherent(dev, size,
1878                                 xhci->erst.entries, xhci->erst.erst_dma_addr);
1879         xhci->erst.entries = NULL;
1880         xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Freed ERST");
1881         if (xhci->event_ring)
1882                 xhci_ring_free(xhci, xhci->event_ring);
1883         xhci->event_ring = NULL;
1884         xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Freed event ring");
1885
1886         if (xhci->lpm_command)
1887                 xhci_free_command(xhci, xhci->lpm_command);
1888         xhci->lpm_command = NULL;
1889         if (xhci->cmd_ring)
1890                 xhci_ring_free(xhci, xhci->cmd_ring);
1891         xhci->cmd_ring = NULL;
1892         xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Freed command ring");
1893         xhci_cleanup_command_queue(xhci);
1894
1895         num_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1896         for (i = 0; i < num_ports && xhci->rh_bw; i++) {
1897                 struct xhci_interval_bw_table *bwt = &xhci->rh_bw[i].bw_table;
1898                 for (j = 0; j < XHCI_MAX_INTERVAL; j++) {
1899                         struct list_head *ep = &bwt->interval_bw[j].endpoints;
1900                         while (!list_empty(ep))
1901                                 list_del_init(ep->next);
1902                 }
1903         }
1904
1905         for (i = HCS_MAX_SLOTS(xhci->hcs_params1); i > 0; i--)
1906                 xhci_free_virt_devices_depth_first(xhci, i);
1907
1908         dma_pool_destroy(xhci->segment_pool);
1909         xhci->segment_pool = NULL;
1910         xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Freed segment pool");
1911
1912         dma_pool_destroy(xhci->device_pool);
1913         xhci->device_pool = NULL;
1914         xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Freed device context pool");
1915
1916         dma_pool_destroy(xhci->small_streams_pool);
1917         xhci->small_streams_pool = NULL;
1918         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
1919                         "Freed small stream array pool");
1920
1921         dma_pool_destroy(xhci->medium_streams_pool);
1922         xhci->medium_streams_pool = NULL;
1923         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
1924                         "Freed medium stream array pool");
1925
1926         if (xhci->dcbaa)
1927                 dma_free_coherent(dev, sizeof(*xhci->dcbaa),
1928                                 xhci->dcbaa, xhci->dcbaa->dma);
1929         xhci->dcbaa = NULL;
1930
1931         scratchpad_free(xhci);
1932
1933         if (!xhci->rh_bw)
1934                 goto no_bw;
1935
1936         for (i = 0; i < num_ports; i++) {
1937                 struct xhci_tt_bw_info *tt, *n;
1938                 list_for_each_entry_safe(tt, n, &xhci->rh_bw[i].tts, tt_list) {
1939                         list_del(&tt->tt_list);
1940                         kfree(tt);
1941                 }
1942         }
1943
1944 no_bw:
1945         xhci->cmd_ring_reserved_trbs = 0;
1946         xhci->num_usb2_ports = 0;
1947         xhci->num_usb3_ports = 0;
1948         xhci->num_active_eps = 0;
1949         kfree(xhci->usb2_ports);
1950         kfree(xhci->usb3_ports);
1951         kfree(xhci->port_array);
1952         kfree(xhci->rh_bw);
1953         kfree(xhci->ext_caps);
1954         kfree(xhci->usb2_rhub.psi);
1955         kfree(xhci->usb3_rhub.psi);
1956
1957         xhci->usb2_ports = NULL;
1958         xhci->usb3_ports = NULL;
1959         xhci->port_array = NULL;
1960         xhci->usb2_rhub.psi = NULL;
1961         xhci->usb3_rhub.psi = NULL;
1962         xhci->rh_bw = NULL;
1963         xhci->ext_caps = NULL;
1964
1965         xhci->page_size = 0;
1966         xhci->page_shift = 0;
1967         xhci->bus_state[0].bus_suspended = 0;
1968         xhci->bus_state[1].bus_suspended = 0;
1969 }
1970
1971 static int xhci_test_trb_in_td(struct xhci_hcd *xhci,
1972                 struct xhci_segment *input_seg,
1973                 union xhci_trb *start_trb,
1974                 union xhci_trb *end_trb,
1975                 dma_addr_t input_dma,
1976                 struct xhci_segment *result_seg,
1977                 char *test_name, int test_number)
1978 {
1979         unsigned long long start_dma;
1980         unsigned long long end_dma;
1981         struct xhci_segment *seg;
1982
1983         start_dma = xhci_trb_virt_to_dma(input_seg, start_trb);
1984         end_dma = xhci_trb_virt_to_dma(input_seg, end_trb);
1985
1986         seg = trb_in_td(xhci, input_seg, start_trb, end_trb, input_dma, false);
1987         if (seg != result_seg) {
1988                 xhci_warn(xhci, "WARN: %s TRB math test %d failed!\n",
1989                                 test_name, test_number);
1990                 xhci_warn(xhci, "Tested TRB math w/ seg %p and "
1991                                 "input DMA 0x%llx\n",
1992                                 input_seg,
1993                                 (unsigned long long) input_dma);
1994                 xhci_warn(xhci, "starting TRB %p (0x%llx DMA), "
1995                                 "ending TRB %p (0x%llx DMA)\n",
1996                                 start_trb, start_dma,
1997                                 end_trb, end_dma);
1998                 xhci_warn(xhci, "Expected seg %p, got seg %p\n",
1999                                 result_seg, seg);
2000                 trb_in_td(xhci, input_seg, start_trb, end_trb, input_dma,
2001                           true);
2002                 return -1;
2003         }
2004         return 0;
2005 }
2006
2007 /* TRB math checks for xhci_trb_in_td(), using the command and event rings. */
2008 static int xhci_check_trb_in_td_math(struct xhci_hcd *xhci)
2009 {
2010         struct {
2011                 dma_addr_t              input_dma;
2012                 struct xhci_segment     *result_seg;
2013         } simple_test_vector [] = {
2014                 /* A zeroed DMA field should fail */
2015                 { 0, NULL },
2016                 /* One TRB before the ring start should fail */
2017                 { xhci->event_ring->first_seg->dma - 16, NULL },
2018                 /* One byte before the ring start should fail */
2019                 { xhci->event_ring->first_seg->dma - 1, NULL },
2020                 /* Starting TRB should succeed */
2021                 { xhci->event_ring->first_seg->dma, xhci->event_ring->first_seg },
2022                 /* Ending TRB should succeed */
2023                 { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16,
2024                         xhci->event_ring->first_seg },
2025                 /* One byte after the ring end should fail */
2026                 { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16 + 1, NULL },
2027                 /* One TRB after the ring end should fail */
2028                 { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT)*16, NULL },
2029                 /* An address of all ones should fail */
2030                 { (dma_addr_t) (~0), NULL },
2031         };
2032         struct {
2033                 struct xhci_segment     *input_seg;
2034                 union xhci_trb          *start_trb;
2035                 union xhci_trb          *end_trb;
2036                 dma_addr_t              input_dma;
2037                 struct xhci_segment     *result_seg;
2038         } complex_test_vector [] = {
2039                 /* Test feeding a valid DMA address from a different ring */
2040                 {       .input_seg = xhci->event_ring->first_seg,
2041                         .start_trb = xhci->event_ring->first_seg->trbs,
2042                         .end_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
2043                         .input_dma = xhci->cmd_ring->first_seg->dma,
2044                         .result_seg = NULL,
2045                 },
2046                 /* Test feeding a valid end TRB from a different ring */
2047                 {       .input_seg = xhci->event_ring->first_seg,
2048                         .start_trb = xhci->event_ring->first_seg->trbs,
2049                         .end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
2050                         .input_dma = xhci->cmd_ring->first_seg->dma,
2051                         .result_seg = NULL,
2052                 },
2053                 /* Test feeding a valid start and end TRB from a different ring */
2054                 {       .input_seg = xhci->event_ring->first_seg,
2055                         .start_trb = xhci->cmd_ring->first_seg->trbs,
2056                         .end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
2057                         .input_dma = xhci->cmd_ring->first_seg->dma,
2058                         .result_seg = NULL,
2059                 },
2060                 /* TRB in this ring, but after this TD */
2061                 {       .input_seg = xhci->event_ring->first_seg,
2062                         .start_trb = &xhci->event_ring->first_seg->trbs[0],
2063                         .end_trb = &xhci->event_ring->first_seg->trbs[3],
2064                         .input_dma = xhci->event_ring->first_seg->dma + 4*16,
2065                         .result_seg = NULL,
2066                 },
2067                 /* TRB in this ring, but before this TD */
2068                 {       .input_seg = xhci->event_ring->first_seg,
2069                         .start_trb = &xhci->event_ring->first_seg->trbs[3],
2070                         .end_trb = &xhci->event_ring->first_seg->trbs[6],
2071                         .input_dma = xhci->event_ring->first_seg->dma + 2*16,
2072                         .result_seg = NULL,
2073                 },
2074                 /* TRB in this ring, but after this wrapped TD */
2075                 {       .input_seg = xhci->event_ring->first_seg,
2076                         .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
2077                         .end_trb = &xhci->event_ring->first_seg->trbs[1],
2078                         .input_dma = xhci->event_ring->first_seg->dma + 2*16,
2079                         .result_seg = NULL,
2080                 },
2081                 /* TRB in this ring, but before this wrapped TD */
2082                 {       .input_seg = xhci->event_ring->first_seg,
2083                         .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
2084                         .end_trb = &xhci->event_ring->first_seg->trbs[1],
2085                         .input_dma = xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 4)*16,
2086                         .result_seg = NULL,
2087                 },
2088                 /* TRB not in this ring, and we have a wrapped TD */
2089                 {       .input_seg = xhci->event_ring->first_seg,
2090                         .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
2091                         .end_trb = &xhci->event_ring->first_seg->trbs[1],
2092                         .input_dma = xhci->cmd_ring->first_seg->dma + 2*16,
2093                         .result_seg = NULL,
2094                 },
2095         };
2096
2097         unsigned int num_tests;
2098         int i, ret;
2099
2100         num_tests = ARRAY_SIZE(simple_test_vector);
2101         for (i = 0; i < num_tests; i++) {
2102                 ret = xhci_test_trb_in_td(xhci,
2103                                 xhci->event_ring->first_seg,
2104                                 xhci->event_ring->first_seg->trbs,
2105                                 &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
2106                                 simple_test_vector[i].input_dma,
2107                                 simple_test_vector[i].result_seg,
2108                                 "Simple", i);
2109                 if (ret < 0)
2110                         return ret;
2111         }
2112
2113         num_tests = ARRAY_SIZE(complex_test_vector);
2114         for (i = 0; i < num_tests; i++) {
2115                 ret = xhci_test_trb_in_td(xhci,
2116                                 complex_test_vector[i].input_seg,
2117                                 complex_test_vector[i].start_trb,
2118                                 complex_test_vector[i].end_trb,
2119                                 complex_test_vector[i].input_dma,
2120                                 complex_test_vector[i].result_seg,
2121                                 "Complex", i);
2122                 if (ret < 0)
2123                         return ret;
2124         }
2125         xhci_dbg(xhci, "TRB math tests passed.\n");
2126         return 0;
2127 }
2128
2129 static void xhci_set_hc_event_deq(struct xhci_hcd *xhci)
2130 {
2131         u64 temp;
2132         dma_addr_t deq;
2133
2134         deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2135                         xhci->event_ring->dequeue);
2136         if (deq == 0 && !in_interrupt())
2137                 xhci_warn(xhci, "WARN something wrong with SW event ring "
2138                                 "dequeue ptr.\n");
2139         /* Update HC event ring dequeue pointer */
2140         temp = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2141         temp &= ERST_PTR_MASK;
2142         /* Don't clear the EHB bit (which is RW1C) because
2143          * there might be more events to service.
2144          */
2145         temp &= ~ERST_EHB;
2146         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2147                         "// Write event ring dequeue pointer, "
2148                         "preserving EHB bit");
2149         xhci_write_64(xhci, ((u64) deq & (u64) ~ERST_PTR_MASK) | temp,
2150                         &xhci->ir_set->erst_dequeue);
2151 }
2152
2153 static void xhci_add_in_port(struct xhci_hcd *xhci, unsigned int num_ports,
2154                 __le32 __iomem *addr, int max_caps)
2155 {
2156         u32 temp, port_offset, port_count;
2157         int i;
2158         u8 major_revision, minor_revision;
2159         struct xhci_hub *rhub;
2160
2161         temp = readl(addr);
2162         major_revision = XHCI_EXT_PORT_MAJOR(temp);
2163         minor_revision = XHCI_EXT_PORT_MINOR(temp);
2164
2165         if (major_revision == 0x03) {
2166                 rhub = &xhci->usb3_rhub;
2167                 /*
2168                  * Some hosts incorrectly use sub-minor version for minor
2169                  * version (i.e. 0x02 instead of 0x20 for bcdUSB 0x320 and 0x01
2170                  * for bcdUSB 0x310). Since there is no USB release with sub
2171                  * minor version 0x301 to 0x309, we can assume that they are
2172                  * incorrect and fix it here.
2173                  */
2174                 if (minor_revision > 0x00 && minor_revision < 0x10)
2175                         minor_revision <<= 4;
2176         } else if (major_revision <= 0x02) {
2177                 rhub = &xhci->usb2_rhub;
2178         } else {
2179                 xhci_warn(xhci, "Ignoring unknown port speed, "
2180                                 "Ext Cap %p, revision = 0x%x\n",
2181                                 addr, major_revision);
2182                 /* Ignoring port protocol we can't understand. FIXME */
2183                 return;
2184         }
2185         rhub->maj_rev = XHCI_EXT_PORT_MAJOR(temp);
2186
2187         if (rhub->min_rev < minor_revision)
2188                 rhub->min_rev = minor_revision;
2189
2190         /* Port offset and count in the third dword, see section 7.2 */
2191         temp = readl(addr + 2);
2192         port_offset = XHCI_EXT_PORT_OFF(temp);
2193         port_count = XHCI_EXT_PORT_COUNT(temp);
2194         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2195                         "Ext Cap %p, port offset = %u, "
2196                         "count = %u, revision = 0x%x",
2197                         addr, port_offset, port_count, major_revision);
2198         /* Port count includes the current port offset */
2199         if (port_offset == 0 || (port_offset + port_count - 1) > num_ports)
2200                 /* WTF? "Valid values are â€˜1’ to MaxPorts" */
2201                 return;
2202
2203         rhub->psi_count = XHCI_EXT_PORT_PSIC(temp);
2204         if (rhub->psi_count) {
2205                 rhub->psi = kcalloc(rhub->psi_count, sizeof(*rhub->psi),
2206                                     GFP_KERNEL);
2207                 if (!rhub->psi)
2208                         rhub->psi_count = 0;
2209
2210                 rhub->psi_uid_count++;
2211                 for (i = 0; i < rhub->psi_count; i++) {
2212                         rhub->psi[i] = readl(addr + 4 + i);
2213
2214                         /* count unique ID values, two consecutive entries can
2215                          * have the same ID if link is assymetric
2216                          */
2217                         if (i && (XHCI_EXT_PORT_PSIV(rhub->psi[i]) !=
2218                                   XHCI_EXT_PORT_PSIV(rhub->psi[i - 1])))
2219                                 rhub->psi_uid_count++;
2220
2221                         xhci_dbg(xhci, "PSIV:%d PSIE:%d PLT:%d PFD:%d LP:%d PSIM:%d\n",
2222                                   XHCI_EXT_PORT_PSIV(rhub->psi[i]),
2223                                   XHCI_EXT_PORT_PSIE(rhub->psi[i]),
2224                                   XHCI_EXT_PORT_PLT(rhub->psi[i]),
2225                                   XHCI_EXT_PORT_PFD(rhub->psi[i]),
2226                                   XHCI_EXT_PORT_LP(rhub->psi[i]),
2227                                   XHCI_EXT_PORT_PSIM(rhub->psi[i]));
2228                 }
2229         }
2230         /* cache usb2 port capabilities */
2231         if (major_revision < 0x03 && xhci->num_ext_caps < max_caps)
2232                 xhci->ext_caps[xhci->num_ext_caps++] = temp;
2233
2234         /* Check the host's USB2 LPM capability */
2235         if ((xhci->hci_version == 0x96) && (major_revision != 0x03) &&
2236                         (temp & XHCI_L1C)) {
2237                 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2238                                 "xHCI 0.96: support USB2 software lpm");
2239                 xhci->sw_lpm_support = 1;
2240         }
2241
2242         if ((xhci->hci_version >= 0x100) && (major_revision != 0x03)) {
2243                 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2244                                 "xHCI 1.0: support USB2 software lpm");
2245                 xhci->sw_lpm_support = 1;
2246                 if (temp & XHCI_HLC) {
2247                         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2248                                         "xHCI 1.0: support USB2 hardware lpm");
2249                         xhci->hw_lpm_support = 1;
2250                 }
2251         }
2252
2253         port_offset--;
2254         for (i = port_offset; i < (port_offset + port_count); i++) {
2255                 /* Duplicate entry.  Ignore the port if the revisions differ. */
2256                 if (xhci->port_array[i] != 0) {
2257                         xhci_warn(xhci, "Duplicate port entry, Ext Cap %p,"
2258                                         " port %u\n", addr, i);
2259                         xhci_warn(xhci, "Port was marked as USB %u, "
2260                                         "duplicated as USB %u\n",
2261                                         xhci->port_array[i], major_revision);
2262                         /* Only adjust the roothub port counts if we haven't
2263                          * found a similar duplicate.
2264                          */
2265                         if (xhci->port_array[i] != major_revision &&
2266                                 xhci->port_array[i] != DUPLICATE_ENTRY) {
2267                                 if (xhci->port_array[i] == 0x03)
2268                                         xhci->num_usb3_ports--;
2269                                 else
2270                                         xhci->num_usb2_ports--;
2271                                 xhci->port_array[i] = DUPLICATE_ENTRY;
2272                         }
2273                         /* FIXME: Should we disable the port? */
2274                         continue;
2275                 }
2276                 xhci->port_array[i] = major_revision;
2277                 if (major_revision == 0x03)
2278                         xhci->num_usb3_ports++;
2279                 else
2280                         xhci->num_usb2_ports++;
2281         }
2282         /* FIXME: Should we disable ports not in the Extended Capabilities? */
2283 }
2284
2285 /*
2286  * Scan the Extended Capabilities for the "Supported Protocol Capabilities" that
2287  * specify what speeds each port is supposed to be.  We can't count on the port
2288  * speed bits in the PORTSC register being correct until a device is connected,
2289  * but we need to set up the two fake roothubs with the correct number of USB
2290  * 3.0 and USB 2.0 ports at host controller initialization time.
2291  */
2292 static int xhci_setup_port_arrays(struct xhci_hcd *xhci, gfp_t flags)
2293 {
2294         void __iomem *base;
2295         u32 offset;
2296         unsigned int num_ports;
2297         int i, j, port_index;
2298         int cap_count = 0;
2299         u32 cap_start;
2300
2301         num_ports = HCS_MAX_PORTS(xhci->hcs_params1);
2302         xhci->port_array = kzalloc(sizeof(*xhci->port_array)*num_ports, flags);
2303         if (!xhci->port_array)
2304                 return -ENOMEM;
2305
2306         xhci->rh_bw = kzalloc(sizeof(*xhci->rh_bw)*num_ports, flags);
2307         if (!xhci->rh_bw)
2308                 return -ENOMEM;
2309         for (i = 0; i < num_ports; i++) {
2310                 struct xhci_interval_bw_table *bw_table;
2311
2312                 INIT_LIST_HEAD(&xhci->rh_bw[i].tts);
2313                 bw_table = &xhci->rh_bw[i].bw_table;
2314                 for (j = 0; j < XHCI_MAX_INTERVAL; j++)
2315                         INIT_LIST_HEAD(&bw_table->interval_bw[j].endpoints);
2316         }
2317         base = &xhci->cap_regs->hc_capbase;
2318
2319         cap_start = xhci_find_next_ext_cap(base, 0, XHCI_EXT_CAPS_PROTOCOL);
2320         if (!cap_start) {
2321                 xhci_err(xhci, "No Extended Capability registers, unable to set up roothub\n");
2322                 return -ENODEV;
2323         }
2324
2325         offset = cap_start;
2326         /* count extended protocol capability entries for later caching */
2327         while (offset) {
2328                 cap_count++;
2329                 offset = xhci_find_next_ext_cap(base, offset,
2330                                                       XHCI_EXT_CAPS_PROTOCOL);
2331         }
2332
2333         xhci->ext_caps = kzalloc(sizeof(*xhci->ext_caps) * cap_count, flags);
2334         if (!xhci->ext_caps)
2335                 return -ENOMEM;
2336
2337         offset = cap_start;
2338
2339         while (offset) {
2340                 xhci_add_in_port(xhci, num_ports, base + offset, cap_count);
2341                 if (xhci->num_usb2_ports + xhci->num_usb3_ports == num_ports)
2342                         break;
2343                 offset = xhci_find_next_ext_cap(base, offset,
2344                                                 XHCI_EXT_CAPS_PROTOCOL);
2345         }
2346
2347         if (xhci->num_usb2_ports == 0 && xhci->num_usb3_ports == 0) {
2348                 xhci_warn(xhci, "No ports on the roothubs?\n");
2349                 return -ENODEV;
2350         }
2351         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2352                         "Found %u USB 2.0 ports and %u USB 3.0 ports.",
2353                         xhci->num_usb2_ports, xhci->num_usb3_ports);
2354
2355         /* Place limits on the number of roothub ports so that the hub
2356          * descriptors aren't longer than the USB core will allocate.
2357          */
2358         if (xhci->num_usb3_ports > 15) {
2359                 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2360                                 "Limiting USB 3.0 roothub ports to 15.");
2361                 xhci->num_usb3_ports = 15;
2362         }
2363         if (xhci->num_usb2_ports > USB_MAXCHILDREN) {
2364                 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2365                                 "Limiting USB 2.0 roothub ports to %u.",
2366                                 USB_MAXCHILDREN);
2367                 xhci->num_usb2_ports = USB_MAXCHILDREN;
2368         }
2369
2370         /*
2371          * Note we could have all USB 3.0 ports, or all USB 2.0 ports.
2372          * Not sure how the USB core will handle a hub with no ports...
2373          */
2374         if (xhci->num_usb2_ports) {
2375                 xhci->usb2_ports = kmalloc(sizeof(*xhci->usb2_ports)*
2376                                 xhci->num_usb2_ports, flags);
2377                 if (!xhci->usb2_ports)
2378                         return -ENOMEM;
2379
2380                 port_index = 0;
2381                 for (i = 0; i < num_ports; i++) {
2382                         if (xhci->port_array[i] == 0x03 ||
2383                                         xhci->port_array[i] == 0 ||
2384                                         xhci->port_array[i] == DUPLICATE_ENTRY)
2385                                 continue;
2386
2387                         xhci->usb2_ports[port_index] =
2388                                 &xhci->op_regs->port_status_base +
2389                                 NUM_PORT_REGS*i;
2390                         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2391                                         "USB 2.0 port at index %u, "
2392                                         "addr = %p", i,
2393                                         xhci->usb2_ports[port_index]);
2394                         port_index++;
2395                         if (port_index == xhci->num_usb2_ports)
2396                                 break;
2397                 }
2398         }
2399         if (xhci->num_usb3_ports) {
2400                 xhci->usb3_ports = kmalloc(sizeof(*xhci->usb3_ports)*
2401                                 xhci->num_usb3_ports, flags);
2402                 if (!xhci->usb3_ports)
2403                         return -ENOMEM;
2404
2405                 port_index = 0;
2406                 for (i = 0; i < num_ports; i++)
2407                         if (xhci->port_array[i] == 0x03) {
2408                                 xhci->usb3_ports[port_index] =
2409                                         &xhci->op_regs->port_status_base +
2410                                         NUM_PORT_REGS*i;
2411                                 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2412                                                 "USB 3.0 port at index %u, "
2413                                                 "addr = %p", i,
2414                                                 xhci->usb3_ports[port_index]);
2415                                 port_index++;
2416                                 if (port_index == xhci->num_usb3_ports)
2417                                         break;
2418                         }
2419         }
2420         return 0;
2421 }
2422
2423 int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags)
2424 {
2425         dma_addr_t      dma;
2426         struct device   *dev = xhci_to_hcd(xhci)->self.controller;
2427         unsigned int    val, val2;
2428         u64             val_64;
2429         struct xhci_segment     *seg;
2430         u32 page_size, temp;
2431         int i;
2432
2433         INIT_LIST_HEAD(&xhci->cmd_list);
2434
2435         /* init command timeout work */
2436         INIT_DELAYED_WORK(&xhci->cmd_timer, xhci_handle_command_timeout);
2437         init_completion(&xhci->cmd_ring_stop_completion);
2438
2439         page_size = readl(&xhci->op_regs->page_size);
2440         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2441                         "Supported page size register = 0x%x", page_size);
2442         for (i = 0; i < 16; i++) {
2443                 if ((0x1 & page_size) != 0)
2444                         break;
2445                 page_size = page_size >> 1;
2446         }
2447         if (i < 16)
2448                 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2449                         "Supported page size of %iK", (1 << (i+12)) / 1024);
2450         else
2451                 xhci_warn(xhci, "WARN: no supported page size\n");
2452         /* Use 4K pages, since that's common and the minimum the HC supports */
2453         xhci->page_shift = 12;
2454         xhci->page_size = 1 << xhci->page_shift;
2455         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2456                         "HCD page size set to %iK", xhci->page_size / 1024);
2457
2458         /*
2459          * Program the Number of Device Slots Enabled field in the CONFIG
2460          * register with the max value of slots the HC can handle.
2461          */
2462         val = HCS_MAX_SLOTS(readl(&xhci->cap_regs->hcs_params1));
2463         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2464                         "// xHC can handle at most %d device slots.", val);
2465         val2 = readl(&xhci->op_regs->config_reg);
2466         val |= (val2 & ~HCS_SLOTS_MASK);
2467         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2468                         "// Setting Max device slots reg = 0x%x.", val);
2469         writel(val, &xhci->op_regs->config_reg);
2470
2471         /*
2472          * Section 5.4.8 - doorbell array must be
2473          * "physically contiguous and 64-byte (cache line) aligned".
2474          */
2475         xhci->dcbaa = dma_alloc_coherent(dev, sizeof(*xhci->dcbaa), &dma,
2476                         flags);
2477         if (!xhci->dcbaa)
2478                 goto fail;
2479         memset(xhci->dcbaa, 0, sizeof *(xhci->dcbaa));
2480         xhci->dcbaa->dma = dma;
2481         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2482                         "// Device context base array address = 0x%llx (DMA), %p (virt)",
2483                         (unsigned long long)xhci->dcbaa->dma, xhci->dcbaa);
2484         xhci_write_64(xhci, dma, &xhci->op_regs->dcbaa_ptr);
2485
2486         /*
2487          * Initialize the ring segment pool.  The ring must be a contiguous
2488          * structure comprised of TRBs.  The TRBs must be 16 byte aligned,
2489          * however, the command ring segment needs 64-byte aligned segments
2490          * and our use of dma addresses in the trb_address_map radix tree needs
2491          * TRB_SEGMENT_SIZE alignment, so we pick the greater alignment need.
2492          */
2493         xhci->segment_pool = dma_pool_create("xHCI ring segments", dev,
2494                         TRB_SEGMENT_SIZE, TRB_SEGMENT_SIZE, xhci->page_size);
2495
2496         /* See Table 46 and Note on Figure 55 */
2497         xhci->device_pool = dma_pool_create("xHCI input/output contexts", dev,
2498                         2112, 64, xhci->page_size);
2499         if (!xhci->segment_pool || !xhci->device_pool)
2500                 goto fail;
2501
2502         /* Linear stream context arrays don't have any boundary restrictions,
2503          * and only need to be 16-byte aligned.
2504          */
2505         xhci->small_streams_pool =
2506                 dma_pool_create("xHCI 256 byte stream ctx arrays",
2507                         dev, SMALL_STREAM_ARRAY_SIZE, 16, 0);
2508         xhci->medium_streams_pool =
2509                 dma_pool_create("xHCI 1KB stream ctx arrays",
2510                         dev, MEDIUM_STREAM_ARRAY_SIZE, 16, 0);
2511         /* Any stream context array bigger than MEDIUM_STREAM_ARRAY_SIZE
2512          * will be allocated with dma_alloc_coherent()
2513          */
2514
2515         if (!xhci->small_streams_pool || !xhci->medium_streams_pool)
2516                 goto fail;
2517
2518         /* Set up the command ring to have one segments for now. */
2519         xhci->cmd_ring = xhci_ring_alloc(xhci, 1, 1, TYPE_COMMAND, 0, flags);
2520         if (!xhci->cmd_ring)
2521                 goto fail;
2522         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2523                         "Allocated command ring at %p", xhci->cmd_ring);
2524         xhci_dbg_trace(xhci, trace_xhci_dbg_init, "First segment DMA is 0x%llx",
2525                         (unsigned long long)xhci->cmd_ring->first_seg->dma);
2526
2527         /* Set the address in the Command Ring Control register */
2528         val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
2529         val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
2530                 (xhci->cmd_ring->first_seg->dma & (u64) ~CMD_RING_RSVD_BITS) |
2531                 xhci->cmd_ring->cycle_state;
2532         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2533                         "// Setting command ring address to 0x%016llx", val_64);
2534         xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
2535         xhci_dbg_cmd_ptrs(xhci);
2536
2537         xhci->lpm_command = xhci_alloc_command(xhci, true, true, flags);
2538         if (!xhci->lpm_command)
2539                 goto fail;
2540
2541         /* Reserve one command ring TRB for disabling LPM.
2542          * Since the USB core grabs the shared usb_bus bandwidth mutex before
2543          * disabling LPM, we only need to reserve one TRB for all devices.
2544          */
2545         xhci->cmd_ring_reserved_trbs++;
2546
2547         val = readl(&xhci->cap_regs->db_off);
2548         val &= DBOFF_MASK;
2549         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2550                         "// Doorbell array is located at offset 0x%x"
2551                         " from cap regs base addr", val);
2552         xhci->dba = (void __iomem *) xhci->cap_regs + val;
2553         xhci_dbg_regs(xhci);
2554         xhci_print_run_regs(xhci);
2555         /* Set ir_set to interrupt register set 0 */
2556         xhci->ir_set = &xhci->run_regs->ir_set[0];
2557
2558         /*
2559          * Event ring setup: Allocate a normal ring, but also setup
2560          * the event ring segment table (ERST).  Section 4.9.3.
2561          */
2562         xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Allocating event ring");
2563         xhci->event_ring = xhci_ring_alloc(xhci, ERST_NUM_SEGS, 1, TYPE_EVENT,
2564                                         0, flags);
2565         if (!xhci->event_ring)
2566                 goto fail;
2567         if (xhci_check_trb_in_td_math(xhci) < 0)
2568                 goto fail;
2569
2570         xhci->erst.entries = dma_alloc_coherent(dev,
2571                         sizeof(struct xhci_erst_entry) * ERST_NUM_SEGS, &dma,
2572                         flags);
2573         if (!xhci->erst.entries)
2574                 goto fail;
2575         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2576                         "// Allocated event ring segment table at 0x%llx",
2577                         (unsigned long long)dma);
2578
2579         memset(xhci->erst.entries, 0, sizeof(struct xhci_erst_entry)*ERST_NUM_SEGS);
2580         xhci->erst.num_entries = ERST_NUM_SEGS;
2581         xhci->erst.erst_dma_addr = dma;
2582         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2583                         "Set ERST to 0; private num segs = %i, virt addr = %p, dma addr = 0x%llx",
2584                         xhci->erst.num_entries,
2585                         xhci->erst.entries,
2586                         (unsigned long long)xhci->erst.erst_dma_addr);
2587
2588         /* set ring base address and size for each segment table entry */
2589         for (val = 0, seg = xhci->event_ring->first_seg; val < ERST_NUM_SEGS; val++) {
2590                 struct xhci_erst_entry *entry = &xhci->erst.entries[val];
2591                 entry->seg_addr = cpu_to_le64(seg->dma);
2592                 entry->seg_size = cpu_to_le32(TRBS_PER_SEGMENT);
2593                 entry->rsvd = 0;
2594                 seg = seg->next;
2595         }
2596
2597         /* set ERST count with the number of entries in the segment table */
2598         val = readl(&xhci->ir_set->erst_size);
2599         val &= ERST_SIZE_MASK;
2600         val |= ERST_NUM_SEGS;
2601         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2602                         "// Write ERST size = %i to ir_set 0 (some bits preserved)",
2603                         val);
2604         writel(val, &xhci->ir_set->erst_size);
2605
2606         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2607                         "// Set ERST entries to point to event ring.");
2608         /* set the segment table base address */
2609         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2610                         "// Set ERST base address for ir_set 0 = 0x%llx",
2611                         (unsigned long long)xhci->erst.erst_dma_addr);
2612         val_64 = xhci_read_64(xhci, &xhci->ir_set->erst_base);
2613         val_64 &= ERST_PTR_MASK;
2614         val_64 |= (xhci->erst.erst_dma_addr & (u64) ~ERST_PTR_MASK);
2615         xhci_write_64(xhci, val_64, &xhci->ir_set->erst_base);
2616
2617         /* Set the event ring dequeue address */
2618         xhci_set_hc_event_deq(xhci);
2619         xhci_dbg_trace(xhci, trace_xhci_dbg_init,
2620                         "Wrote ERST address to ir_set 0.");
2621         xhci_print_ir_set(xhci, 0);
2622
2623         /*
2624          * XXX: Might need to set the Interrupter Moderation Register to
2625          * something other than the default (~1ms minimum between interrupts).
2626          * See section 5.5.1.2.
2627          */
2628         init_completion(&xhci->addr_dev);
2629         for (i = 0; i < MAX_HC_SLOTS; ++i)
2630                 xhci->devs[i] = NULL;
2631         for (i = 0; i < USB_MAXCHILDREN; ++i) {
2632                 xhci->bus_state[0].resume_done[i] = 0;
2633                 xhci->bus_state[1].resume_done[i] = 0;
2634                 /* Only the USB 2.0 completions will ever be used. */
2635                 init_completion(&xhci->bus_state[1].rexit_done[i]);
2636         }
2637
2638         if (scratchpad_alloc(xhci, flags))
2639                 goto fail;
2640         if (xhci_setup_port_arrays(xhci, flags))
2641                 goto fail;
2642
2643         /* Enable USB 3.0 device notifications for function remote wake, which
2644          * is necessary for allowing USB 3.0 devices to do remote wakeup from
2645          * U3 (device suspend).
2646          */
2647         temp = readl(&xhci->op_regs->dev_notification);
2648         temp &= ~DEV_NOTE_MASK;
2649         temp |= DEV_NOTE_FWAKE;
2650         writel(temp, &xhci->op_regs->dev_notification);
2651
2652         return 0;
2653
2654 fail:
2655         xhci_warn(xhci, "Couldn't initialize memory\n");
2656         xhci_halt(xhci);
2657         xhci_reset(xhci);
2658         xhci_mem_cleanup(xhci);
2659         return -ENOMEM;
2660 }