GNU Linux-libre 4.4.285-gnu1
[releases.git] / drivers / tty / serial / pch_uart.c
1 /*
2  *Copyright (C) 2011 LAPIS Semiconductor Co., Ltd.
3  *
4  *This program is free software; you can redistribute it and/or modify
5  *it under the terms of the GNU General Public License as published by
6  *the Free Software Foundation; version 2 of the License.
7  *
8  *This program is distributed in the hope that it will be useful,
9  *but WITHOUT ANY WARRANTY; without even the implied warranty of
10  *MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
11  *GNU General Public License for more details.
12  *
13  *You should have received a copy of the GNU General Public License
14  *along with this program; if not, write to the Free Software
15  *Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307, USA.
16  */
17 #if defined(CONFIG_SERIAL_PCH_UART_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
18 #define SUPPORT_SYSRQ
19 #endif
20 #include <linux/kernel.h>
21 #include <linux/serial_reg.h>
22 #include <linux/slab.h>
23 #include <linux/module.h>
24 #include <linux/pci.h>
25 #include <linux/console.h>
26 #include <linux/serial_core.h>
27 #include <linux/tty.h>
28 #include <linux/tty_flip.h>
29 #include <linux/interrupt.h>
30 #include <linux/io.h>
31 #include <linux/dmi.h>
32 #include <linux/nmi.h>
33 #include <linux/delay.h>
34
35 #include <linux/debugfs.h>
36 #include <linux/dmaengine.h>
37 #include <linux/pch_dma.h>
38
39 enum {
40         PCH_UART_HANDLED_RX_INT_SHIFT,
41         PCH_UART_HANDLED_TX_INT_SHIFT,
42         PCH_UART_HANDLED_RX_ERR_INT_SHIFT,
43         PCH_UART_HANDLED_RX_TRG_INT_SHIFT,
44         PCH_UART_HANDLED_MS_INT_SHIFT,
45         PCH_UART_HANDLED_LS_INT_SHIFT,
46 };
47
48 enum {
49         PCH_UART_8LINE,
50         PCH_UART_2LINE,
51 };
52
53 #define PCH_UART_DRIVER_DEVICE "ttyPCH"
54
55 /* Set the max number of UART port
56  * Intel EG20T PCH: 4 port
57  * LAPIS Semiconductor ML7213 IOH: 3 port
58  * LAPIS Semiconductor ML7223 IOH: 2 port
59 */
60 #define PCH_UART_NR     4
61
62 #define PCH_UART_HANDLED_RX_INT (1<<((PCH_UART_HANDLED_RX_INT_SHIFT)<<1))
63 #define PCH_UART_HANDLED_TX_INT (1<<((PCH_UART_HANDLED_TX_INT_SHIFT)<<1))
64 #define PCH_UART_HANDLED_RX_ERR_INT     (1<<((\
65                                         PCH_UART_HANDLED_RX_ERR_INT_SHIFT)<<1))
66 #define PCH_UART_HANDLED_RX_TRG_INT     (1<<((\
67                                         PCH_UART_HANDLED_RX_TRG_INT_SHIFT)<<1))
68 #define PCH_UART_HANDLED_MS_INT (1<<((PCH_UART_HANDLED_MS_INT_SHIFT)<<1))
69
70 #define PCH_UART_HANDLED_LS_INT (1<<((PCH_UART_HANDLED_LS_INT_SHIFT)<<1))
71
72 #define PCH_UART_RBR            0x00
73 #define PCH_UART_THR            0x00
74
75 #define PCH_UART_IER_MASK       (PCH_UART_IER_ERBFI|PCH_UART_IER_ETBEI|\
76                                 PCH_UART_IER_ELSI|PCH_UART_IER_EDSSI)
77 #define PCH_UART_IER_ERBFI      0x00000001
78 #define PCH_UART_IER_ETBEI      0x00000002
79 #define PCH_UART_IER_ELSI       0x00000004
80 #define PCH_UART_IER_EDSSI      0x00000008
81
82 #define PCH_UART_IIR_IP                 0x00000001
83 #define PCH_UART_IIR_IID                0x00000006
84 #define PCH_UART_IIR_MSI                0x00000000
85 #define PCH_UART_IIR_TRI                0x00000002
86 #define PCH_UART_IIR_RRI                0x00000004
87 #define PCH_UART_IIR_REI                0x00000006
88 #define PCH_UART_IIR_TOI                0x00000008
89 #define PCH_UART_IIR_FIFO256            0x00000020
90 #define PCH_UART_IIR_FIFO64             PCH_UART_IIR_FIFO256
91 #define PCH_UART_IIR_FE                 0x000000C0
92
93 #define PCH_UART_FCR_FIFOE              0x00000001
94 #define PCH_UART_FCR_RFR                0x00000002
95 #define PCH_UART_FCR_TFR                0x00000004
96 #define PCH_UART_FCR_DMS                0x00000008
97 #define PCH_UART_FCR_FIFO256            0x00000020
98 #define PCH_UART_FCR_RFTL               0x000000C0
99
100 #define PCH_UART_FCR_RFTL1              0x00000000
101 #define PCH_UART_FCR_RFTL64             0x00000040
102 #define PCH_UART_FCR_RFTL128            0x00000080
103 #define PCH_UART_FCR_RFTL224            0x000000C0
104 #define PCH_UART_FCR_RFTL16             PCH_UART_FCR_RFTL64
105 #define PCH_UART_FCR_RFTL32             PCH_UART_FCR_RFTL128
106 #define PCH_UART_FCR_RFTL56             PCH_UART_FCR_RFTL224
107 #define PCH_UART_FCR_RFTL4              PCH_UART_FCR_RFTL64
108 #define PCH_UART_FCR_RFTL8              PCH_UART_FCR_RFTL128
109 #define PCH_UART_FCR_RFTL14             PCH_UART_FCR_RFTL224
110 #define PCH_UART_FCR_RFTL_SHIFT         6
111
112 #define PCH_UART_LCR_WLS        0x00000003
113 #define PCH_UART_LCR_STB        0x00000004
114 #define PCH_UART_LCR_PEN        0x00000008
115 #define PCH_UART_LCR_EPS        0x00000010
116 #define PCH_UART_LCR_SP         0x00000020
117 #define PCH_UART_LCR_SB         0x00000040
118 #define PCH_UART_LCR_DLAB       0x00000080
119 #define PCH_UART_LCR_NP         0x00000000
120 #define PCH_UART_LCR_OP         PCH_UART_LCR_PEN
121 #define PCH_UART_LCR_EP         (PCH_UART_LCR_PEN | PCH_UART_LCR_EPS)
122 #define PCH_UART_LCR_1P         (PCH_UART_LCR_PEN | PCH_UART_LCR_SP)
123 #define PCH_UART_LCR_0P         (PCH_UART_LCR_PEN | PCH_UART_LCR_EPS |\
124                                 PCH_UART_LCR_SP)
125
126 #define PCH_UART_LCR_5BIT       0x00000000
127 #define PCH_UART_LCR_6BIT       0x00000001
128 #define PCH_UART_LCR_7BIT       0x00000002
129 #define PCH_UART_LCR_8BIT       0x00000003
130
131 #define PCH_UART_MCR_DTR        0x00000001
132 #define PCH_UART_MCR_RTS        0x00000002
133 #define PCH_UART_MCR_OUT        0x0000000C
134 #define PCH_UART_MCR_LOOP       0x00000010
135 #define PCH_UART_MCR_AFE        0x00000020
136
137 #define PCH_UART_LSR_DR         0x00000001
138 #define PCH_UART_LSR_ERR        (1<<7)
139
140 #define PCH_UART_MSR_DCTS       0x00000001
141 #define PCH_UART_MSR_DDSR       0x00000002
142 #define PCH_UART_MSR_TERI       0x00000004
143 #define PCH_UART_MSR_DDCD       0x00000008
144 #define PCH_UART_MSR_CTS        0x00000010
145 #define PCH_UART_MSR_DSR        0x00000020
146 #define PCH_UART_MSR_RI         0x00000040
147 #define PCH_UART_MSR_DCD        0x00000080
148 #define PCH_UART_MSR_DELTA      (PCH_UART_MSR_DCTS | PCH_UART_MSR_DDSR |\
149                                 PCH_UART_MSR_TERI | PCH_UART_MSR_DDCD)
150
151 #define PCH_UART_DLL            0x00
152 #define PCH_UART_DLM            0x01
153
154 #define PCH_UART_BRCSR          0x0E
155
156 #define PCH_UART_IID_RLS        (PCH_UART_IIR_REI)
157 #define PCH_UART_IID_RDR        (PCH_UART_IIR_RRI)
158 #define PCH_UART_IID_RDR_TO     (PCH_UART_IIR_RRI | PCH_UART_IIR_TOI)
159 #define PCH_UART_IID_THRE       (PCH_UART_IIR_TRI)
160 #define PCH_UART_IID_MS         (PCH_UART_IIR_MSI)
161
162 #define PCH_UART_HAL_PARITY_NONE        (PCH_UART_LCR_NP)
163 #define PCH_UART_HAL_PARITY_ODD         (PCH_UART_LCR_OP)
164 #define PCH_UART_HAL_PARITY_EVEN        (PCH_UART_LCR_EP)
165 #define PCH_UART_HAL_PARITY_FIX1        (PCH_UART_LCR_1P)
166 #define PCH_UART_HAL_PARITY_FIX0        (PCH_UART_LCR_0P)
167 #define PCH_UART_HAL_5BIT               (PCH_UART_LCR_5BIT)
168 #define PCH_UART_HAL_6BIT               (PCH_UART_LCR_6BIT)
169 #define PCH_UART_HAL_7BIT               (PCH_UART_LCR_7BIT)
170 #define PCH_UART_HAL_8BIT               (PCH_UART_LCR_8BIT)
171 #define PCH_UART_HAL_STB1               0
172 #define PCH_UART_HAL_STB2               (PCH_UART_LCR_STB)
173
174 #define PCH_UART_HAL_CLR_TX_FIFO        (PCH_UART_FCR_TFR)
175 #define PCH_UART_HAL_CLR_RX_FIFO        (PCH_UART_FCR_RFR)
176 #define PCH_UART_HAL_CLR_ALL_FIFO       (PCH_UART_HAL_CLR_TX_FIFO | \
177                                         PCH_UART_HAL_CLR_RX_FIFO)
178
179 #define PCH_UART_HAL_DMA_MODE0          0
180 #define PCH_UART_HAL_FIFO_DIS           0
181 #define PCH_UART_HAL_FIFO16             (PCH_UART_FCR_FIFOE)
182 #define PCH_UART_HAL_FIFO256            (PCH_UART_FCR_FIFOE | \
183                                         PCH_UART_FCR_FIFO256)
184 #define PCH_UART_HAL_FIFO64             (PCH_UART_HAL_FIFO256)
185 #define PCH_UART_HAL_TRIGGER1           (PCH_UART_FCR_RFTL1)
186 #define PCH_UART_HAL_TRIGGER64          (PCH_UART_FCR_RFTL64)
187 #define PCH_UART_HAL_TRIGGER128         (PCH_UART_FCR_RFTL128)
188 #define PCH_UART_HAL_TRIGGER224         (PCH_UART_FCR_RFTL224)
189 #define PCH_UART_HAL_TRIGGER16          (PCH_UART_FCR_RFTL16)
190 #define PCH_UART_HAL_TRIGGER32          (PCH_UART_FCR_RFTL32)
191 #define PCH_UART_HAL_TRIGGER56          (PCH_UART_FCR_RFTL56)
192 #define PCH_UART_HAL_TRIGGER4           (PCH_UART_FCR_RFTL4)
193 #define PCH_UART_HAL_TRIGGER8           (PCH_UART_FCR_RFTL8)
194 #define PCH_UART_HAL_TRIGGER14          (PCH_UART_FCR_RFTL14)
195 #define PCH_UART_HAL_TRIGGER_L          (PCH_UART_FCR_RFTL64)
196 #define PCH_UART_HAL_TRIGGER_M          (PCH_UART_FCR_RFTL128)
197 #define PCH_UART_HAL_TRIGGER_H          (PCH_UART_FCR_RFTL224)
198
199 #define PCH_UART_HAL_RX_INT             (PCH_UART_IER_ERBFI)
200 #define PCH_UART_HAL_TX_INT             (PCH_UART_IER_ETBEI)
201 #define PCH_UART_HAL_RX_ERR_INT         (PCH_UART_IER_ELSI)
202 #define PCH_UART_HAL_MS_INT             (PCH_UART_IER_EDSSI)
203 #define PCH_UART_HAL_ALL_INT            (PCH_UART_IER_MASK)
204
205 #define PCH_UART_HAL_DTR                (PCH_UART_MCR_DTR)
206 #define PCH_UART_HAL_RTS                (PCH_UART_MCR_RTS)
207 #define PCH_UART_HAL_OUT                (PCH_UART_MCR_OUT)
208 #define PCH_UART_HAL_LOOP               (PCH_UART_MCR_LOOP)
209 #define PCH_UART_HAL_AFE                (PCH_UART_MCR_AFE)
210
211 #define PCI_VENDOR_ID_ROHM              0x10DB
212
213 #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
214
215 #define DEFAULT_UARTCLK   1843200 /*   1.8432 MHz */
216 #define CMITC_UARTCLK   192000000 /* 192.0000 MHz */
217 #define FRI2_64_UARTCLK  64000000 /*  64.0000 MHz */
218 #define FRI2_48_UARTCLK  48000000 /*  48.0000 MHz */
219 #define NTC1_UARTCLK     64000000 /*  64.0000 MHz */
220 #define MINNOW_UARTCLK   50000000 /*  50.0000 MHz */
221
222 struct pch_uart_buffer {
223         unsigned char *buf;
224         int size;
225 };
226
227 struct eg20t_port {
228         struct uart_port port;
229         int port_type;
230         void __iomem *membase;
231         resource_size_t mapbase;
232         unsigned int iobase;
233         struct pci_dev *pdev;
234         int fifo_size;
235         unsigned int uartclk;
236         int start_tx;
237         int start_rx;
238         int tx_empty;
239         int trigger;
240         int trigger_level;
241         struct pch_uart_buffer rxbuf;
242         unsigned int dmsr;
243         unsigned int fcr;
244         unsigned int mcr;
245         unsigned int use_dma;
246         struct dma_async_tx_descriptor  *desc_tx;
247         struct dma_async_tx_descriptor  *desc_rx;
248         struct pch_dma_slave            param_tx;
249         struct pch_dma_slave            param_rx;
250         struct dma_chan                 *chan_tx;
251         struct dma_chan                 *chan_rx;
252         struct scatterlist              *sg_tx_p;
253         int                             nent;
254         int                             orig_nent;
255         struct scatterlist              sg_rx;
256         int                             tx_dma_use;
257         void                            *rx_buf_virt;
258         dma_addr_t                      rx_buf_dma;
259
260         struct dentry   *debugfs;
261 #define IRQ_NAME_SIZE 17
262         char                            irq_name[IRQ_NAME_SIZE];
263
264         /* protect the eg20t_port private structure and io access to membase */
265         spinlock_t lock;
266 };
267
268 /**
269  * struct pch_uart_driver_data - private data structure for UART-DMA
270  * @port_type:                  The number of DMA channel
271  * @line_no:                    UART port line number (0, 1, 2...)
272  */
273 struct pch_uart_driver_data {
274         int port_type;
275         int line_no;
276 };
277
278 enum pch_uart_num_t {
279         pch_et20t_uart0 = 0,
280         pch_et20t_uart1,
281         pch_et20t_uart2,
282         pch_et20t_uart3,
283         pch_ml7213_uart0,
284         pch_ml7213_uart1,
285         pch_ml7213_uart2,
286         pch_ml7223_uart0,
287         pch_ml7223_uart1,
288         pch_ml7831_uart0,
289         pch_ml7831_uart1,
290 };
291
292 static struct pch_uart_driver_data drv_dat[] = {
293         [pch_et20t_uart0] = {PCH_UART_8LINE, 0},
294         [pch_et20t_uart1] = {PCH_UART_2LINE, 1},
295         [pch_et20t_uart2] = {PCH_UART_2LINE, 2},
296         [pch_et20t_uart3] = {PCH_UART_2LINE, 3},
297         [pch_ml7213_uart0] = {PCH_UART_8LINE, 0},
298         [pch_ml7213_uart1] = {PCH_UART_2LINE, 1},
299         [pch_ml7213_uart2] = {PCH_UART_2LINE, 2},
300         [pch_ml7223_uart0] = {PCH_UART_8LINE, 0},
301         [pch_ml7223_uart1] = {PCH_UART_2LINE, 1},
302         [pch_ml7831_uart0] = {PCH_UART_8LINE, 0},
303         [pch_ml7831_uart1] = {PCH_UART_2LINE, 1},
304 };
305
306 #ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
307 static struct eg20t_port *pch_uart_ports[PCH_UART_NR];
308 #endif
309 static unsigned int default_baud = 9600;
310 static unsigned int user_uartclk = 0;
311 static const int trigger_level_256[4] = { 1, 64, 128, 224 };
312 static const int trigger_level_64[4] = { 1, 16, 32, 56 };
313 static const int trigger_level_16[4] = { 1, 4, 8, 14 };
314 static const int trigger_level_1[4] = { 1, 1, 1, 1 };
315
316 #ifdef CONFIG_DEBUG_FS
317
318 #define PCH_REGS_BUFSIZE        1024
319
320
321 static ssize_t port_show_regs(struct file *file, char __user *user_buf,
322                                 size_t count, loff_t *ppos)
323 {
324         struct eg20t_port *priv = file->private_data;
325         char *buf;
326         u32 len = 0;
327         ssize_t ret;
328         unsigned char lcr;
329
330         buf = kzalloc(PCH_REGS_BUFSIZE, GFP_KERNEL);
331         if (!buf)
332                 return 0;
333
334         len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
335                         "PCH EG20T port[%d] regs:\n", priv->port.line);
336
337         len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
338                         "=================================\n");
339         len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
340                         "IER: \t0x%02x\n", ioread8(priv->membase + UART_IER));
341         len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
342                         "IIR: \t0x%02x\n", ioread8(priv->membase + UART_IIR));
343         len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
344                         "LCR: \t0x%02x\n", ioread8(priv->membase + UART_LCR));
345         len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
346                         "MCR: \t0x%02x\n", ioread8(priv->membase + UART_MCR));
347         len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
348                         "LSR: \t0x%02x\n", ioread8(priv->membase + UART_LSR));
349         len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
350                         "MSR: \t0x%02x\n", ioread8(priv->membase + UART_MSR));
351         len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
352                         "BRCSR: \t0x%02x\n",
353                         ioread8(priv->membase + PCH_UART_BRCSR));
354
355         lcr = ioread8(priv->membase + UART_LCR);
356         iowrite8(PCH_UART_LCR_DLAB, priv->membase + UART_LCR);
357         len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
358                         "DLL: \t0x%02x\n", ioread8(priv->membase + UART_DLL));
359         len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
360                         "DLM: \t0x%02x\n", ioread8(priv->membase + UART_DLM));
361         iowrite8(lcr, priv->membase + UART_LCR);
362
363         if (len > PCH_REGS_BUFSIZE)
364                 len = PCH_REGS_BUFSIZE;
365
366         ret =  simple_read_from_buffer(user_buf, count, ppos, buf, len);
367         kfree(buf);
368         return ret;
369 }
370
371 static const struct file_operations port_regs_ops = {
372         .owner          = THIS_MODULE,
373         .open           = simple_open,
374         .read           = port_show_regs,
375         .llseek         = default_llseek,
376 };
377 #endif  /* CONFIG_DEBUG_FS */
378
379 static struct dmi_system_id pch_uart_dmi_table[] = {
380         {
381                 .ident = "CM-iTC",
382                 {
383                         DMI_MATCH(DMI_BOARD_NAME, "CM-iTC"),
384                 },
385                 (void *)CMITC_UARTCLK,
386         },
387         {
388                 .ident = "FRI2",
389                 {
390                         DMI_MATCH(DMI_BIOS_VERSION, "FRI2"),
391                 },
392                 (void *)FRI2_64_UARTCLK,
393         },
394         {
395                 .ident = "Fish River Island II",
396                 {
397                         DMI_MATCH(DMI_PRODUCT_NAME, "Fish River Island II"),
398                 },
399                 (void *)FRI2_48_UARTCLK,
400         },
401         {
402                 .ident = "COMe-mTT",
403                 {
404                         DMI_MATCH(DMI_BOARD_NAME, "COMe-mTT"),
405                 },
406                 (void *)NTC1_UARTCLK,
407         },
408         {
409                 .ident = "nanoETXexpress-TT",
410                 {
411                         DMI_MATCH(DMI_BOARD_NAME, "nanoETXexpress-TT"),
412                 },
413                 (void *)NTC1_UARTCLK,
414         },
415         {
416                 .ident = "MinnowBoard",
417                 {
418                         DMI_MATCH(DMI_BOARD_NAME, "MinnowBoard"),
419                 },
420                 (void *)MINNOW_UARTCLK,
421         },
422 };
423
424 /* Return UART clock, checking for board specific clocks. */
425 static unsigned int pch_uart_get_uartclk(void)
426 {
427         const struct dmi_system_id *d;
428
429         if (user_uartclk)
430                 return user_uartclk;
431
432         d = dmi_first_match(pch_uart_dmi_table);
433         if (d)
434                 return (unsigned long)d->driver_data;
435
436         return DEFAULT_UARTCLK;
437 }
438
439 static void pch_uart_hal_enable_interrupt(struct eg20t_port *priv,
440                                           unsigned int flag)
441 {
442         u8 ier = ioread8(priv->membase + UART_IER);
443         ier |= flag & PCH_UART_IER_MASK;
444         iowrite8(ier, priv->membase + UART_IER);
445 }
446
447 static void pch_uart_hal_disable_interrupt(struct eg20t_port *priv,
448                                            unsigned int flag)
449 {
450         u8 ier = ioread8(priv->membase + UART_IER);
451         ier &= ~(flag & PCH_UART_IER_MASK);
452         iowrite8(ier, priv->membase + UART_IER);
453 }
454
455 static int pch_uart_hal_set_line(struct eg20t_port *priv, unsigned int baud,
456                                  unsigned int parity, unsigned int bits,
457                                  unsigned int stb)
458 {
459         unsigned int dll, dlm, lcr;
460         int div;
461
462         div = DIV_ROUND_CLOSEST(priv->uartclk / 16, baud);
463         if (div < 0 || USHRT_MAX <= div) {
464                 dev_err(priv->port.dev, "Invalid Baud(div=0x%x)\n", div);
465                 return -EINVAL;
466         }
467
468         dll = (unsigned int)div & 0x00FFU;
469         dlm = ((unsigned int)div >> 8) & 0x00FFU;
470
471         if (parity & ~(PCH_UART_LCR_PEN | PCH_UART_LCR_EPS | PCH_UART_LCR_SP)) {
472                 dev_err(priv->port.dev, "Invalid parity(0x%x)\n", parity);
473                 return -EINVAL;
474         }
475
476         if (bits & ~PCH_UART_LCR_WLS) {
477                 dev_err(priv->port.dev, "Invalid bits(0x%x)\n", bits);
478                 return -EINVAL;
479         }
480
481         if (stb & ~PCH_UART_LCR_STB) {
482                 dev_err(priv->port.dev, "Invalid STB(0x%x)\n", stb);
483                 return -EINVAL;
484         }
485
486         lcr = parity;
487         lcr |= bits;
488         lcr |= stb;
489
490         dev_dbg(priv->port.dev, "%s:baud = %u, div = %04x, lcr = %02x (%lu)\n",
491                  __func__, baud, div, lcr, jiffies);
492         iowrite8(PCH_UART_LCR_DLAB, priv->membase + UART_LCR);
493         iowrite8(dll, priv->membase + PCH_UART_DLL);
494         iowrite8(dlm, priv->membase + PCH_UART_DLM);
495         iowrite8(lcr, priv->membase + UART_LCR);
496
497         return 0;
498 }
499
500 static int pch_uart_hal_fifo_reset(struct eg20t_port *priv,
501                                     unsigned int flag)
502 {
503         if (flag & ~(PCH_UART_FCR_TFR | PCH_UART_FCR_RFR)) {
504                 dev_err(priv->port.dev, "%s:Invalid flag(0x%x)\n",
505                         __func__, flag);
506                 return -EINVAL;
507         }
508
509         iowrite8(PCH_UART_FCR_FIFOE | priv->fcr, priv->membase + UART_FCR);
510         iowrite8(PCH_UART_FCR_FIFOE | priv->fcr | flag,
511                  priv->membase + UART_FCR);
512         iowrite8(priv->fcr, priv->membase + UART_FCR);
513
514         return 0;
515 }
516
517 static int pch_uart_hal_set_fifo(struct eg20t_port *priv,
518                                  unsigned int dmamode,
519                                  unsigned int fifo_size, unsigned int trigger)
520 {
521         u8 fcr;
522
523         if (dmamode & ~PCH_UART_FCR_DMS) {
524                 dev_err(priv->port.dev, "%s:Invalid DMA Mode(0x%x)\n",
525                         __func__, dmamode);
526                 return -EINVAL;
527         }
528
529         if (fifo_size & ~(PCH_UART_FCR_FIFOE | PCH_UART_FCR_FIFO256)) {
530                 dev_err(priv->port.dev, "%s:Invalid FIFO SIZE(0x%x)\n",
531                         __func__, fifo_size);
532                 return -EINVAL;
533         }
534
535         if (trigger & ~PCH_UART_FCR_RFTL) {
536                 dev_err(priv->port.dev, "%s:Invalid TRIGGER(0x%x)\n",
537                         __func__, trigger);
538                 return -EINVAL;
539         }
540
541         switch (priv->fifo_size) {
542         case 256:
543                 priv->trigger_level =
544                     trigger_level_256[trigger >> PCH_UART_FCR_RFTL_SHIFT];
545                 break;
546         case 64:
547                 priv->trigger_level =
548                     trigger_level_64[trigger >> PCH_UART_FCR_RFTL_SHIFT];
549                 break;
550         case 16:
551                 priv->trigger_level =
552                     trigger_level_16[trigger >> PCH_UART_FCR_RFTL_SHIFT];
553                 break;
554         default:
555                 priv->trigger_level =
556                     trigger_level_1[trigger >> PCH_UART_FCR_RFTL_SHIFT];
557                 break;
558         }
559         fcr =
560             dmamode | fifo_size | trigger | PCH_UART_FCR_RFR | PCH_UART_FCR_TFR;
561         iowrite8(PCH_UART_FCR_FIFOE, priv->membase + UART_FCR);
562         iowrite8(PCH_UART_FCR_FIFOE | PCH_UART_FCR_RFR | PCH_UART_FCR_TFR,
563                  priv->membase + UART_FCR);
564         iowrite8(fcr, priv->membase + UART_FCR);
565         priv->fcr = fcr;
566
567         return 0;
568 }
569
570 static u8 pch_uart_hal_get_modem(struct eg20t_port *priv)
571 {
572         unsigned int msr = ioread8(priv->membase + UART_MSR);
573         priv->dmsr = msr & PCH_UART_MSR_DELTA;
574         return (u8)msr;
575 }
576
577 static void pch_uart_hal_write(struct eg20t_port *priv,
578                               const unsigned char *buf, int tx_size)
579 {
580         int i;
581         unsigned int thr;
582
583         for (i = 0; i < tx_size;) {
584                 thr = buf[i++];
585                 iowrite8(thr, priv->membase + PCH_UART_THR);
586         }
587 }
588
589 static int pch_uart_hal_read(struct eg20t_port *priv, unsigned char *buf,
590                              int rx_size)
591 {
592         int i;
593         u8 rbr, lsr;
594         struct uart_port *port = &priv->port;
595
596         lsr = ioread8(priv->membase + UART_LSR);
597         for (i = 0, lsr = ioread8(priv->membase + UART_LSR);
598              i < rx_size && lsr & (UART_LSR_DR | UART_LSR_BI);
599              lsr = ioread8(priv->membase + UART_LSR)) {
600                 rbr = ioread8(priv->membase + PCH_UART_RBR);
601
602                 if (lsr & UART_LSR_BI) {
603                         port->icount.brk++;
604                         if (uart_handle_break(port))
605                                 continue;
606                 }
607 #ifdef SUPPORT_SYSRQ
608                 if (port->sysrq) {
609                         if (uart_handle_sysrq_char(port, rbr))
610                                 continue;
611                 }
612 #endif
613
614                 buf[i++] = rbr;
615         }
616         return i;
617 }
618
619 static unsigned char pch_uart_hal_get_iid(struct eg20t_port *priv)
620 {
621         return ioread8(priv->membase + UART_IIR) &\
622                       (PCH_UART_IIR_IID | PCH_UART_IIR_TOI | PCH_UART_IIR_IP);
623 }
624
625 static u8 pch_uart_hal_get_line_status(struct eg20t_port *priv)
626 {
627         return ioread8(priv->membase + UART_LSR);
628 }
629
630 static void pch_uart_hal_set_break(struct eg20t_port *priv, int on)
631 {
632         unsigned int lcr;
633
634         lcr = ioread8(priv->membase + UART_LCR);
635         if (on)
636                 lcr |= PCH_UART_LCR_SB;
637         else
638                 lcr &= ~PCH_UART_LCR_SB;
639
640         iowrite8(lcr, priv->membase + UART_LCR);
641 }
642
643 static int push_rx(struct eg20t_port *priv, const unsigned char *buf,
644                    int size)
645 {
646         struct uart_port *port = &priv->port;
647         struct tty_port *tport = &port->state->port;
648
649         tty_insert_flip_string(tport, buf, size);
650         tty_flip_buffer_push(tport);
651
652         return 0;
653 }
654
655 static int pop_tx_x(struct eg20t_port *priv, unsigned char *buf)
656 {
657         int ret = 0;
658         struct uart_port *port = &priv->port;
659
660         if (port->x_char) {
661                 dev_dbg(priv->port.dev, "%s:X character send %02x (%lu)\n",
662                         __func__, port->x_char, jiffies);
663                 buf[0] = port->x_char;
664                 port->x_char = 0;
665                 ret = 1;
666         }
667
668         return ret;
669 }
670
671 static int dma_push_rx(struct eg20t_port *priv, int size)
672 {
673         int room;
674         struct uart_port *port = &priv->port;
675         struct tty_port *tport = &port->state->port;
676
677         room = tty_buffer_request_room(tport, size);
678
679         if (room < size)
680                 dev_warn(port->dev, "Rx overrun: dropping %u bytes\n",
681                          size - room);
682         if (!room)
683                 return 0;
684
685         tty_insert_flip_string(tport, sg_virt(&priv->sg_rx), size);
686
687         port->icount.rx += room;
688
689         return room;
690 }
691
692 static void pch_free_dma(struct uart_port *port)
693 {
694         struct eg20t_port *priv;
695         priv = container_of(port, struct eg20t_port, port);
696
697         if (priv->chan_tx) {
698                 dma_release_channel(priv->chan_tx);
699                 priv->chan_tx = NULL;
700         }
701         if (priv->chan_rx) {
702                 dma_release_channel(priv->chan_rx);
703                 priv->chan_rx = NULL;
704         }
705
706         if (priv->rx_buf_dma) {
707                 dma_free_coherent(port->dev, port->fifosize, priv->rx_buf_virt,
708                                   priv->rx_buf_dma);
709                 priv->rx_buf_virt = NULL;
710                 priv->rx_buf_dma = 0;
711         }
712
713         return;
714 }
715
716 static bool filter(struct dma_chan *chan, void *slave)
717 {
718         struct pch_dma_slave *param = slave;
719
720         if ((chan->chan_id == param->chan_id) && (param->dma_dev ==
721                                                   chan->device->dev)) {
722                 chan->private = param;
723                 return true;
724         } else {
725                 return false;
726         }
727 }
728
729 static void pch_request_dma(struct uart_port *port)
730 {
731         dma_cap_mask_t mask;
732         struct dma_chan *chan;
733         struct pci_dev *dma_dev;
734         struct pch_dma_slave *param;
735         struct eg20t_port *priv =
736                                 container_of(port, struct eg20t_port, port);
737         dma_cap_zero(mask);
738         dma_cap_set(DMA_SLAVE, mask);
739
740         /* Get DMA's dev information */
741         dma_dev = pci_get_slot(priv->pdev->bus,
742                         PCI_DEVFN(PCI_SLOT(priv->pdev->devfn), 0));
743
744         /* Set Tx DMA */
745         param = &priv->param_tx;
746         param->dma_dev = &dma_dev->dev;
747         param->chan_id = priv->port.line * 2; /* Tx = 0, 2, 4, ... */
748
749         param->tx_reg = port->mapbase + UART_TX;
750         chan = dma_request_channel(mask, filter, param);
751         if (!chan) {
752                 dev_err(priv->port.dev, "%s:dma_request_channel FAILS(Tx)\n",
753                         __func__);
754                 return;
755         }
756         priv->chan_tx = chan;
757
758         /* Set Rx DMA */
759         param = &priv->param_rx;
760         param->dma_dev = &dma_dev->dev;
761         param->chan_id = priv->port.line * 2 + 1; /* Rx = Tx + 1 */
762
763         param->rx_reg = port->mapbase + UART_RX;
764         chan = dma_request_channel(mask, filter, param);
765         if (!chan) {
766                 dev_err(priv->port.dev, "%s:dma_request_channel FAILS(Rx)\n",
767                         __func__);
768                 dma_release_channel(priv->chan_tx);
769                 priv->chan_tx = NULL;
770                 return;
771         }
772
773         /* Get Consistent memory for DMA */
774         priv->rx_buf_virt = dma_alloc_coherent(port->dev, port->fifosize,
775                                     &priv->rx_buf_dma, GFP_KERNEL);
776         priv->chan_rx = chan;
777 }
778
779 static void pch_dma_rx_complete(void *arg)
780 {
781         struct eg20t_port *priv = arg;
782         struct uart_port *port = &priv->port;
783         int count;
784
785         dma_sync_sg_for_cpu(port->dev, &priv->sg_rx, 1, DMA_FROM_DEVICE);
786         count = dma_push_rx(priv, priv->trigger_level);
787         if (count)
788                 tty_flip_buffer_push(&port->state->port);
789         async_tx_ack(priv->desc_rx);
790         pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_RX_INT |
791                                             PCH_UART_HAL_RX_ERR_INT);
792 }
793
794 static void pch_dma_tx_complete(void *arg)
795 {
796         struct eg20t_port *priv = arg;
797         struct uart_port *port = &priv->port;
798         struct circ_buf *xmit = &port->state->xmit;
799         struct scatterlist *sg = priv->sg_tx_p;
800         int i;
801
802         for (i = 0; i < priv->nent; i++, sg++) {
803                 xmit->tail += sg_dma_len(sg);
804                 port->icount.tx += sg_dma_len(sg);
805         }
806         xmit->tail &= UART_XMIT_SIZE - 1;
807         async_tx_ack(priv->desc_tx);
808         dma_unmap_sg(port->dev, sg, priv->orig_nent, DMA_TO_DEVICE);
809         priv->tx_dma_use = 0;
810         priv->nent = 0;
811         priv->orig_nent = 0;
812         kfree(priv->sg_tx_p);
813         pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_TX_INT);
814 }
815
816 static int pop_tx(struct eg20t_port *priv, int size)
817 {
818         int count = 0;
819         struct uart_port *port = &priv->port;
820         struct circ_buf *xmit = &port->state->xmit;
821
822         if (uart_tx_stopped(port) || uart_circ_empty(xmit) || count >= size)
823                 goto pop_tx_end;
824
825         do {
826                 int cnt_to_end =
827                     CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
828                 int sz = min(size - count, cnt_to_end);
829                 pch_uart_hal_write(priv, &xmit->buf[xmit->tail], sz);
830                 xmit->tail = (xmit->tail + sz) & (UART_XMIT_SIZE - 1);
831                 count += sz;
832         } while (!uart_circ_empty(xmit) && count < size);
833
834 pop_tx_end:
835         dev_dbg(priv->port.dev, "%d characters. Remained %d characters.(%lu)\n",
836                  count, size - count, jiffies);
837
838         return count;
839 }
840
841 static int handle_rx_to(struct eg20t_port *priv)
842 {
843         struct pch_uart_buffer *buf;
844         int rx_size;
845         int ret;
846         if (!priv->start_rx) {
847                 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_RX_INT |
848                                                      PCH_UART_HAL_RX_ERR_INT);
849                 return 0;
850         }
851         buf = &priv->rxbuf;
852         do {
853                 rx_size = pch_uart_hal_read(priv, buf->buf, buf->size);
854                 ret = push_rx(priv, buf->buf, rx_size);
855                 if (ret)
856                         return 0;
857         } while (rx_size == buf->size);
858
859         return PCH_UART_HANDLED_RX_INT;
860 }
861
862 static int handle_rx(struct eg20t_port *priv)
863 {
864         return handle_rx_to(priv);
865 }
866
867 static int dma_handle_rx(struct eg20t_port *priv)
868 {
869         struct uart_port *port = &priv->port;
870         struct dma_async_tx_descriptor *desc;
871         struct scatterlist *sg;
872
873         priv = container_of(port, struct eg20t_port, port);
874         sg = &priv->sg_rx;
875
876         sg_init_table(&priv->sg_rx, 1); /* Initialize SG table */
877
878         sg_dma_len(sg) = priv->trigger_level;
879
880         sg_set_page(&priv->sg_rx, virt_to_page(priv->rx_buf_virt),
881                      sg_dma_len(sg), (unsigned long)priv->rx_buf_virt &
882                      ~PAGE_MASK);
883
884         sg_dma_address(sg) = priv->rx_buf_dma;
885
886         desc = dmaengine_prep_slave_sg(priv->chan_rx,
887                         sg, 1, DMA_DEV_TO_MEM,
888                         DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
889
890         if (!desc)
891                 return 0;
892
893         priv->desc_rx = desc;
894         desc->callback = pch_dma_rx_complete;
895         desc->callback_param = priv;
896         desc->tx_submit(desc);
897         dma_async_issue_pending(priv->chan_rx);
898
899         return PCH_UART_HANDLED_RX_INT;
900 }
901
902 static unsigned int handle_tx(struct eg20t_port *priv)
903 {
904         struct uart_port *port = &priv->port;
905         struct circ_buf *xmit = &port->state->xmit;
906         int fifo_size;
907         int tx_size;
908         int size;
909         int tx_empty;
910
911         if (!priv->start_tx) {
912                 dev_info(priv->port.dev, "%s:Tx isn't started. (%lu)\n",
913                         __func__, jiffies);
914                 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
915                 priv->tx_empty = 1;
916                 return 0;
917         }
918
919         fifo_size = max(priv->fifo_size, 1);
920         tx_empty = 1;
921         if (pop_tx_x(priv, xmit->buf)) {
922                 pch_uart_hal_write(priv, xmit->buf, 1);
923                 port->icount.tx++;
924                 tx_empty = 0;
925                 fifo_size--;
926         }
927         size = min(xmit->head - xmit->tail, fifo_size);
928         if (size < 0)
929                 size = fifo_size;
930
931         tx_size = pop_tx(priv, size);
932         if (tx_size > 0) {
933                 port->icount.tx += tx_size;
934                 tx_empty = 0;
935         }
936
937         priv->tx_empty = tx_empty;
938
939         if (tx_empty) {
940                 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
941                 uart_write_wakeup(port);
942         }
943
944         return PCH_UART_HANDLED_TX_INT;
945 }
946
947 static unsigned int dma_handle_tx(struct eg20t_port *priv)
948 {
949         struct uart_port *port = &priv->port;
950         struct circ_buf *xmit = &port->state->xmit;
951         struct scatterlist *sg;
952         int nent;
953         int fifo_size;
954         int tx_empty;
955         struct dma_async_tx_descriptor *desc;
956         int num;
957         int i;
958         int bytes;
959         int size;
960         int rem;
961
962         if (!priv->start_tx) {
963                 dev_info(priv->port.dev, "%s:Tx isn't started. (%lu)\n",
964                         __func__, jiffies);
965                 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
966                 priv->tx_empty = 1;
967                 return 0;
968         }
969
970         if (priv->tx_dma_use) {
971                 dev_dbg(priv->port.dev, "%s:Tx is not completed. (%lu)\n",
972                         __func__, jiffies);
973                 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
974                 priv->tx_empty = 1;
975                 return 0;
976         }
977
978         fifo_size = max(priv->fifo_size, 1);
979         tx_empty = 1;
980         if (pop_tx_x(priv, xmit->buf)) {
981                 pch_uart_hal_write(priv, xmit->buf, 1);
982                 port->icount.tx++;
983                 tx_empty = 0;
984                 fifo_size--;
985         }
986
987         bytes = min((int)CIRC_CNT(xmit->head, xmit->tail,
988                              UART_XMIT_SIZE), CIRC_CNT_TO_END(xmit->head,
989                              xmit->tail, UART_XMIT_SIZE));
990         if (!bytes) {
991                 dev_dbg(priv->port.dev, "%s 0 bytes return\n", __func__);
992                 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
993                 uart_write_wakeup(port);
994                 return 0;
995         }
996
997         if (bytes > fifo_size) {
998                 num = bytes / fifo_size + 1;
999                 size = fifo_size;
1000                 rem = bytes % fifo_size;
1001         } else {
1002                 num = 1;
1003                 size = bytes;
1004                 rem = bytes;
1005         }
1006
1007         dev_dbg(priv->port.dev, "%s num=%d size=%d rem=%d\n",
1008                 __func__, num, size, rem);
1009
1010         priv->tx_dma_use = 1;
1011
1012         priv->sg_tx_p = kzalloc(sizeof(struct scatterlist)*num, GFP_ATOMIC);
1013         if (!priv->sg_tx_p) {
1014                 dev_err(priv->port.dev, "%s:kzalloc Failed\n", __func__);
1015                 return 0;
1016         }
1017
1018         sg_init_table(priv->sg_tx_p, num); /* Initialize SG table */
1019         sg = priv->sg_tx_p;
1020
1021         for (i = 0; i < num; i++, sg++) {
1022                 if (i == (num - 1))
1023                         sg_set_page(sg, virt_to_page(xmit->buf),
1024                                     rem, fifo_size * i);
1025                 else
1026                         sg_set_page(sg, virt_to_page(xmit->buf),
1027                                     size, fifo_size * i);
1028         }
1029
1030         sg = priv->sg_tx_p;
1031         nent = dma_map_sg(port->dev, sg, num, DMA_TO_DEVICE);
1032         if (!nent) {
1033                 dev_err(priv->port.dev, "%s:dma_map_sg Failed\n", __func__);
1034                 return 0;
1035         }
1036         priv->orig_nent = num;
1037         priv->nent = nent;
1038
1039         for (i = 0; i < nent; i++, sg++) {
1040                 sg->offset = (xmit->tail & (UART_XMIT_SIZE - 1)) +
1041                               fifo_size * i;
1042                 sg_dma_address(sg) = (sg_dma_address(sg) &
1043                                     ~(UART_XMIT_SIZE - 1)) + sg->offset;
1044                 if (i == (nent - 1))
1045                         sg_dma_len(sg) = rem;
1046                 else
1047                         sg_dma_len(sg) = size;
1048         }
1049
1050         desc = dmaengine_prep_slave_sg(priv->chan_tx,
1051                                         priv->sg_tx_p, nent, DMA_MEM_TO_DEV,
1052                                         DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1053         if (!desc) {
1054                 dev_err(priv->port.dev, "%s:dmaengine_prep_slave_sg Failed\n",
1055                         __func__);
1056                 return 0;
1057         }
1058         dma_sync_sg_for_device(port->dev, priv->sg_tx_p, nent, DMA_TO_DEVICE);
1059         priv->desc_tx = desc;
1060         desc->callback = pch_dma_tx_complete;
1061         desc->callback_param = priv;
1062
1063         desc->tx_submit(desc);
1064
1065         dma_async_issue_pending(priv->chan_tx);
1066
1067         return PCH_UART_HANDLED_TX_INT;
1068 }
1069
1070 static void pch_uart_err_ir(struct eg20t_port *priv, unsigned int lsr)
1071 {
1072         struct uart_port *port = &priv->port;
1073         struct tty_struct *tty = tty_port_tty_get(&port->state->port);
1074         char   *error_msg[5] = {};
1075         int    i = 0;
1076
1077         if (lsr & PCH_UART_LSR_ERR)
1078                 error_msg[i++] = "Error data in FIFO\n";
1079
1080         if (lsr & UART_LSR_FE) {
1081                 port->icount.frame++;
1082                 error_msg[i++] = "  Framing Error\n";
1083         }
1084
1085         if (lsr & UART_LSR_PE) {
1086                 port->icount.parity++;
1087                 error_msg[i++] = "  Parity Error\n";
1088         }
1089
1090         if (lsr & UART_LSR_OE) {
1091                 port->icount.overrun++;
1092                 error_msg[i++] = "  Overrun Error\n";
1093         }
1094
1095         if (tty == NULL) {
1096                 for (i = 0; error_msg[i] != NULL; i++)
1097                         dev_err(&priv->pdev->dev, error_msg[i]);
1098         } else {
1099                 tty_kref_put(tty);
1100         }
1101 }
1102
1103 static irqreturn_t pch_uart_interrupt(int irq, void *dev_id)
1104 {
1105         struct eg20t_port *priv = dev_id;
1106         unsigned int handled;
1107         u8 lsr;
1108         int ret = 0;
1109         unsigned char iid;
1110         unsigned long flags;
1111         int next = 1;
1112         u8 msr;
1113
1114         spin_lock_irqsave(&priv->lock, flags);
1115         handled = 0;
1116         while (next) {
1117                 iid = pch_uart_hal_get_iid(priv);
1118                 if (iid & PCH_UART_IIR_IP) /* No Interrupt */
1119                         break;
1120                 switch (iid) {
1121                 case PCH_UART_IID_RLS:  /* Receiver Line Status */
1122                         lsr = pch_uart_hal_get_line_status(priv);
1123                         if (lsr & (PCH_UART_LSR_ERR | UART_LSR_FE |
1124                                                 UART_LSR_PE | UART_LSR_OE)) {
1125                                 pch_uart_err_ir(priv, lsr);
1126                                 ret = PCH_UART_HANDLED_RX_ERR_INT;
1127                         } else {
1128                                 ret = PCH_UART_HANDLED_LS_INT;
1129                         }
1130                         break;
1131                 case PCH_UART_IID_RDR:  /* Received Data Ready */
1132                         if (priv->use_dma) {
1133                                 pch_uart_hal_disable_interrupt(priv,
1134                                                 PCH_UART_HAL_RX_INT |
1135                                                 PCH_UART_HAL_RX_ERR_INT);
1136                                 ret = dma_handle_rx(priv);
1137                                 if (!ret)
1138                                         pch_uart_hal_enable_interrupt(priv,
1139                                                 PCH_UART_HAL_RX_INT |
1140                                                 PCH_UART_HAL_RX_ERR_INT);
1141                         } else {
1142                                 ret = handle_rx(priv);
1143                         }
1144                         break;
1145                 case PCH_UART_IID_RDR_TO:       /* Received Data Ready
1146                                                    (FIFO Timeout) */
1147                         ret = handle_rx_to(priv);
1148                         break;
1149                 case PCH_UART_IID_THRE: /* Transmitter Holding Register
1150                                                    Empty */
1151                         if (priv->use_dma)
1152                                 ret = dma_handle_tx(priv);
1153                         else
1154                                 ret = handle_tx(priv);
1155                         break;
1156                 case PCH_UART_IID_MS:   /* Modem Status */
1157                         msr = pch_uart_hal_get_modem(priv);
1158                         next = 0; /* MS ir prioirty is the lowest. So, MS ir
1159                                      means final interrupt */
1160                         if ((msr & UART_MSR_ANY_DELTA) == 0)
1161                                 break;
1162                         ret |= PCH_UART_HANDLED_MS_INT;
1163                         break;
1164                 default:        /* Never junp to this label */
1165                         dev_err(priv->port.dev, "%s:iid=%02x (%lu)\n", __func__,
1166                                 iid, jiffies);
1167                         ret = -1;
1168                         next = 0;
1169                         break;
1170                 }
1171                 handled |= (unsigned int)ret;
1172         }
1173
1174         spin_unlock_irqrestore(&priv->lock, flags);
1175         return IRQ_RETVAL(handled);
1176 }
1177
1178 /* This function tests whether the transmitter fifo and shifter for the port
1179                                                 described by 'port' is empty. */
1180 static unsigned int pch_uart_tx_empty(struct uart_port *port)
1181 {
1182         struct eg20t_port *priv;
1183
1184         priv = container_of(port, struct eg20t_port, port);
1185         if (priv->tx_empty)
1186                 return TIOCSER_TEMT;
1187         else
1188                 return 0;
1189 }
1190
1191 /* Returns the current state of modem control inputs. */
1192 static unsigned int pch_uart_get_mctrl(struct uart_port *port)
1193 {
1194         struct eg20t_port *priv;
1195         u8 modem;
1196         unsigned int ret = 0;
1197
1198         priv = container_of(port, struct eg20t_port, port);
1199         modem = pch_uart_hal_get_modem(priv);
1200
1201         if (modem & UART_MSR_DCD)
1202                 ret |= TIOCM_CAR;
1203
1204         if (modem & UART_MSR_RI)
1205                 ret |= TIOCM_RNG;
1206
1207         if (modem & UART_MSR_DSR)
1208                 ret |= TIOCM_DSR;
1209
1210         if (modem & UART_MSR_CTS)
1211                 ret |= TIOCM_CTS;
1212
1213         return ret;
1214 }
1215
1216 static void pch_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
1217 {
1218         u32 mcr = 0;
1219         struct eg20t_port *priv = container_of(port, struct eg20t_port, port);
1220
1221         if (mctrl & TIOCM_DTR)
1222                 mcr |= UART_MCR_DTR;
1223         if (mctrl & TIOCM_RTS)
1224                 mcr |= UART_MCR_RTS;
1225         if (mctrl & TIOCM_LOOP)
1226                 mcr |= UART_MCR_LOOP;
1227
1228         if (priv->mcr & UART_MCR_AFE)
1229                 mcr |= UART_MCR_AFE;
1230
1231         if (mctrl)
1232                 iowrite8(mcr, priv->membase + UART_MCR);
1233 }
1234
1235 static void pch_uart_stop_tx(struct uart_port *port)
1236 {
1237         struct eg20t_port *priv;
1238         priv = container_of(port, struct eg20t_port, port);
1239         priv->start_tx = 0;
1240         priv->tx_dma_use = 0;
1241 }
1242
1243 static void pch_uart_start_tx(struct uart_port *port)
1244 {
1245         struct eg20t_port *priv;
1246
1247         priv = container_of(port, struct eg20t_port, port);
1248
1249         if (priv->use_dma) {
1250                 if (priv->tx_dma_use) {
1251                         dev_dbg(priv->port.dev, "%s : Tx DMA is NOT empty.\n",
1252                                 __func__);
1253                         return;
1254                 }
1255         }
1256
1257         priv->start_tx = 1;
1258         pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_TX_INT);
1259 }
1260
1261 static void pch_uart_stop_rx(struct uart_port *port)
1262 {
1263         struct eg20t_port *priv;
1264         priv = container_of(port, struct eg20t_port, port);
1265         priv->start_rx = 0;
1266         pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_RX_INT |
1267                                              PCH_UART_HAL_RX_ERR_INT);
1268 }
1269
1270 /* Enable the modem status interrupts. */
1271 static void pch_uart_enable_ms(struct uart_port *port)
1272 {
1273         struct eg20t_port *priv;
1274         priv = container_of(port, struct eg20t_port, port);
1275         pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_MS_INT);
1276 }
1277
1278 /* Control the transmission of a break signal. */
1279 static void pch_uart_break_ctl(struct uart_port *port, int ctl)
1280 {
1281         struct eg20t_port *priv;
1282         unsigned long flags;
1283
1284         priv = container_of(port, struct eg20t_port, port);
1285         spin_lock_irqsave(&priv->lock, flags);
1286         pch_uart_hal_set_break(priv, ctl);
1287         spin_unlock_irqrestore(&priv->lock, flags);
1288 }
1289
1290 /* Grab any interrupt resources and initialise any low level driver state. */
1291 static int pch_uart_startup(struct uart_port *port)
1292 {
1293         struct eg20t_port *priv;
1294         int ret;
1295         int fifo_size;
1296         int trigger_level;
1297
1298         priv = container_of(port, struct eg20t_port, port);
1299         priv->tx_empty = 1;
1300
1301         if (port->uartclk)
1302                 priv->uartclk = port->uartclk;
1303         else
1304                 port->uartclk = priv->uartclk;
1305
1306         pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
1307         ret = pch_uart_hal_set_line(priv, default_baud,
1308                               PCH_UART_HAL_PARITY_NONE, PCH_UART_HAL_8BIT,
1309                               PCH_UART_HAL_STB1);
1310         if (ret)
1311                 return ret;
1312
1313         switch (priv->fifo_size) {
1314         case 256:
1315                 fifo_size = PCH_UART_HAL_FIFO256;
1316                 break;
1317         case 64:
1318                 fifo_size = PCH_UART_HAL_FIFO64;
1319                 break;
1320         case 16:
1321                 fifo_size = PCH_UART_HAL_FIFO16;
1322                 break;
1323         case 1:
1324         default:
1325                 fifo_size = PCH_UART_HAL_FIFO_DIS;
1326                 break;
1327         }
1328
1329         switch (priv->trigger) {
1330         case PCH_UART_HAL_TRIGGER1:
1331                 trigger_level = 1;
1332                 break;
1333         case PCH_UART_HAL_TRIGGER_L:
1334                 trigger_level = priv->fifo_size / 4;
1335                 break;
1336         case PCH_UART_HAL_TRIGGER_M:
1337                 trigger_level = priv->fifo_size / 2;
1338                 break;
1339         case PCH_UART_HAL_TRIGGER_H:
1340         default:
1341                 trigger_level = priv->fifo_size - (priv->fifo_size / 8);
1342                 break;
1343         }
1344
1345         priv->trigger_level = trigger_level;
1346         ret = pch_uart_hal_set_fifo(priv, PCH_UART_HAL_DMA_MODE0,
1347                                     fifo_size, priv->trigger);
1348         if (ret < 0)
1349                 return ret;
1350
1351         ret = request_irq(priv->port.irq, pch_uart_interrupt, IRQF_SHARED,
1352                         priv->irq_name, priv);
1353         if (ret < 0)
1354                 return ret;
1355
1356         if (priv->use_dma)
1357                 pch_request_dma(port);
1358
1359         priv->start_rx = 1;
1360         pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_RX_INT |
1361                                             PCH_UART_HAL_RX_ERR_INT);
1362         uart_update_timeout(port, CS8, default_baud);
1363
1364         return 0;
1365 }
1366
1367 static void pch_uart_shutdown(struct uart_port *port)
1368 {
1369         struct eg20t_port *priv;
1370         int ret;
1371
1372         priv = container_of(port, struct eg20t_port, port);
1373         pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
1374         pch_uart_hal_fifo_reset(priv, PCH_UART_HAL_CLR_ALL_FIFO);
1375         ret = pch_uart_hal_set_fifo(priv, PCH_UART_HAL_DMA_MODE0,
1376                               PCH_UART_HAL_FIFO_DIS, PCH_UART_HAL_TRIGGER1);
1377         if (ret)
1378                 dev_err(priv->port.dev,
1379                         "pch_uart_hal_set_fifo Failed(ret=%d)\n", ret);
1380
1381         pch_free_dma(port);
1382
1383         free_irq(priv->port.irq, priv);
1384 }
1385
1386 /* Change the port parameters, including word length, parity, stop
1387  *bits.  Update read_status_mask and ignore_status_mask to indicate
1388  *the types of events we are interested in receiving.  */
1389 static void pch_uart_set_termios(struct uart_port *port,
1390                                  struct ktermios *termios, struct ktermios *old)
1391 {
1392         int rtn;
1393         unsigned int baud, parity, bits, stb;
1394         struct eg20t_port *priv;
1395         unsigned long flags;
1396
1397         priv = container_of(port, struct eg20t_port, port);
1398         switch (termios->c_cflag & CSIZE) {
1399         case CS5:
1400                 bits = PCH_UART_HAL_5BIT;
1401                 break;
1402         case CS6:
1403                 bits = PCH_UART_HAL_6BIT;
1404                 break;
1405         case CS7:
1406                 bits = PCH_UART_HAL_7BIT;
1407                 break;
1408         default:                /* CS8 */
1409                 bits = PCH_UART_HAL_8BIT;
1410                 break;
1411         }
1412         if (termios->c_cflag & CSTOPB)
1413                 stb = PCH_UART_HAL_STB2;
1414         else
1415                 stb = PCH_UART_HAL_STB1;
1416
1417         if (termios->c_cflag & PARENB) {
1418                 if (termios->c_cflag & PARODD)
1419                         parity = PCH_UART_HAL_PARITY_ODD;
1420                 else
1421                         parity = PCH_UART_HAL_PARITY_EVEN;
1422
1423         } else
1424                 parity = PCH_UART_HAL_PARITY_NONE;
1425
1426         /* Only UART0 has auto hardware flow function */
1427         if ((termios->c_cflag & CRTSCTS) && (priv->fifo_size == 256))
1428                 priv->mcr |= UART_MCR_AFE;
1429         else
1430                 priv->mcr &= ~UART_MCR_AFE;
1431
1432         termios->c_cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
1433
1434         baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 16);
1435
1436         spin_lock_irqsave(&priv->lock, flags);
1437         spin_lock(&port->lock);
1438
1439         uart_update_timeout(port, termios->c_cflag, baud);
1440         rtn = pch_uart_hal_set_line(priv, baud, parity, bits, stb);
1441         if (rtn)
1442                 goto out;
1443
1444         pch_uart_set_mctrl(&priv->port, priv->port.mctrl);
1445         /* Don't rewrite B0 */
1446         if (tty_termios_baud_rate(termios))
1447                 tty_termios_encode_baud_rate(termios, baud, baud);
1448
1449 out:
1450         spin_unlock(&port->lock);
1451         spin_unlock_irqrestore(&priv->lock, flags);
1452 }
1453
1454 static const char *pch_uart_type(struct uart_port *port)
1455 {
1456         return KBUILD_MODNAME;
1457 }
1458
1459 static void pch_uart_release_port(struct uart_port *port)
1460 {
1461         struct eg20t_port *priv;
1462
1463         priv = container_of(port, struct eg20t_port, port);
1464         pci_iounmap(priv->pdev, priv->membase);
1465         pci_release_regions(priv->pdev);
1466 }
1467
1468 static int pch_uart_request_port(struct uart_port *port)
1469 {
1470         struct eg20t_port *priv;
1471         int ret;
1472         void __iomem *membase;
1473
1474         priv = container_of(port, struct eg20t_port, port);
1475         ret = pci_request_regions(priv->pdev, KBUILD_MODNAME);
1476         if (ret < 0)
1477                 return -EBUSY;
1478
1479         membase = pci_iomap(priv->pdev, 1, 0);
1480         if (!membase) {
1481                 pci_release_regions(priv->pdev);
1482                 return -EBUSY;
1483         }
1484         priv->membase = port->membase = membase;
1485
1486         return 0;
1487 }
1488
1489 static void pch_uart_config_port(struct uart_port *port, int type)
1490 {
1491         struct eg20t_port *priv;
1492
1493         priv = container_of(port, struct eg20t_port, port);
1494         if (type & UART_CONFIG_TYPE) {
1495                 port->type = priv->port_type;
1496                 pch_uart_request_port(port);
1497         }
1498 }
1499
1500 static int pch_uart_verify_port(struct uart_port *port,
1501                                 struct serial_struct *serinfo)
1502 {
1503         struct eg20t_port *priv;
1504
1505         priv = container_of(port, struct eg20t_port, port);
1506         if (serinfo->flags & UPF_LOW_LATENCY) {
1507                 dev_info(priv->port.dev,
1508                         "PCH UART : Use PIO Mode (without DMA)\n");
1509                 priv->use_dma = 0;
1510                 serinfo->flags &= ~UPF_LOW_LATENCY;
1511         } else {
1512 #ifndef CONFIG_PCH_DMA
1513                 dev_err(priv->port.dev, "%s : PCH DMA is not Loaded.\n",
1514                         __func__);
1515                 return -EOPNOTSUPP;
1516 #endif
1517                 if (!priv->use_dma) {
1518                         pch_request_dma(port);
1519                         if (priv->chan_rx)
1520                                 priv->use_dma = 1;
1521                 }
1522                 dev_info(priv->port.dev, "PCH UART: %s\n",
1523                                 priv->use_dma ?
1524                                 "Use DMA Mode" : "No DMA");
1525         }
1526
1527         return 0;
1528 }
1529
1530 #if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_PCH_UART_CONSOLE)
1531 /*
1532  *      Wait for transmitter & holding register to empty
1533  */
1534 static void wait_for_xmitr(struct eg20t_port *up, int bits)
1535 {
1536         unsigned int status, tmout = 10000;
1537
1538         /* Wait up to 10ms for the character(s) to be sent. */
1539         for (;;) {
1540                 status = ioread8(up->membase + UART_LSR);
1541
1542                 if ((status & bits) == bits)
1543                         break;
1544                 if (--tmout == 0)
1545                         break;
1546                 udelay(1);
1547         }
1548
1549         /* Wait up to 1s for flow control if necessary */
1550         if (up->port.flags & UPF_CONS_FLOW) {
1551                 unsigned int tmout;
1552                 for (tmout = 1000000; tmout; tmout--) {
1553                         unsigned int msr = ioread8(up->membase + UART_MSR);
1554                         if (msr & UART_MSR_CTS)
1555                                 break;
1556                         udelay(1);
1557                         touch_nmi_watchdog();
1558                 }
1559         }
1560 }
1561 #endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_PCH_UART_CONSOLE */
1562
1563 #ifdef CONFIG_CONSOLE_POLL
1564 /*
1565  * Console polling routines for communicate via uart while
1566  * in an interrupt or debug context.
1567  */
1568 static int pch_uart_get_poll_char(struct uart_port *port)
1569 {
1570         struct eg20t_port *priv =
1571                 container_of(port, struct eg20t_port, port);
1572         u8 lsr = ioread8(priv->membase + UART_LSR);
1573
1574         if (!(lsr & UART_LSR_DR))
1575                 return NO_POLL_CHAR;
1576
1577         return ioread8(priv->membase + PCH_UART_RBR);
1578 }
1579
1580
1581 static void pch_uart_put_poll_char(struct uart_port *port,
1582                          unsigned char c)
1583 {
1584         unsigned int ier;
1585         struct eg20t_port *priv =
1586                 container_of(port, struct eg20t_port, port);
1587
1588         /*
1589          * First save the IER then disable the interrupts
1590          */
1591         ier = ioread8(priv->membase + UART_IER);
1592         pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
1593
1594         wait_for_xmitr(priv, UART_LSR_THRE);
1595         /*
1596          * Send the character out.
1597          */
1598         iowrite8(c, priv->membase + PCH_UART_THR);
1599
1600         /*
1601          * Finally, wait for transmitter to become empty
1602          * and restore the IER
1603          */
1604         wait_for_xmitr(priv, BOTH_EMPTY);
1605         iowrite8(ier, priv->membase + UART_IER);
1606 }
1607 #endif /* CONFIG_CONSOLE_POLL */
1608
1609 static struct uart_ops pch_uart_ops = {
1610         .tx_empty = pch_uart_tx_empty,
1611         .set_mctrl = pch_uart_set_mctrl,
1612         .get_mctrl = pch_uart_get_mctrl,
1613         .stop_tx = pch_uart_stop_tx,
1614         .start_tx = pch_uart_start_tx,
1615         .stop_rx = pch_uart_stop_rx,
1616         .enable_ms = pch_uart_enable_ms,
1617         .break_ctl = pch_uart_break_ctl,
1618         .startup = pch_uart_startup,
1619         .shutdown = pch_uart_shutdown,
1620         .set_termios = pch_uart_set_termios,
1621 /*      .pm             = pch_uart_pm,          Not supported yet */
1622         .type = pch_uart_type,
1623         .release_port = pch_uart_release_port,
1624         .request_port = pch_uart_request_port,
1625         .config_port = pch_uart_config_port,
1626         .verify_port = pch_uart_verify_port,
1627 #ifdef CONFIG_CONSOLE_POLL
1628         .poll_get_char = pch_uart_get_poll_char,
1629         .poll_put_char = pch_uart_put_poll_char,
1630 #endif
1631 };
1632
1633 #ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1634
1635 static void pch_console_putchar(struct uart_port *port, int ch)
1636 {
1637         struct eg20t_port *priv =
1638                 container_of(port, struct eg20t_port, port);
1639
1640         wait_for_xmitr(priv, UART_LSR_THRE);
1641         iowrite8(ch, priv->membase + PCH_UART_THR);
1642 }
1643
1644 /*
1645  *      Print a string to the serial port trying not to disturb
1646  *      any possible real use of the port...
1647  *
1648  *      The console_lock must be held when we get here.
1649  */
1650 static void
1651 pch_console_write(struct console *co, const char *s, unsigned int count)
1652 {
1653         struct eg20t_port *priv;
1654         unsigned long flags;
1655         int priv_locked = 1;
1656         int port_locked = 1;
1657         u8 ier;
1658
1659         priv = pch_uart_ports[co->index];
1660
1661         touch_nmi_watchdog();
1662
1663         local_irq_save(flags);
1664         if (priv->port.sysrq) {
1665                 /* call to uart_handle_sysrq_char already took the priv lock */
1666                 priv_locked = 0;
1667                 /* serial8250_handle_port() already took the port lock */
1668                 port_locked = 0;
1669         } else if (oops_in_progress) {
1670                 priv_locked = spin_trylock(&priv->lock);
1671                 port_locked = spin_trylock(&priv->port.lock);
1672         } else {
1673                 spin_lock(&priv->lock);
1674                 spin_lock(&priv->port.lock);
1675         }
1676
1677         /*
1678          *      First save the IER then disable the interrupts
1679          */
1680         ier = ioread8(priv->membase + UART_IER);
1681
1682         pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
1683
1684         uart_console_write(&priv->port, s, count, pch_console_putchar);
1685
1686         /*
1687          *      Finally, wait for transmitter to become empty
1688          *      and restore the IER
1689          */
1690         wait_for_xmitr(priv, BOTH_EMPTY);
1691         iowrite8(ier, priv->membase + UART_IER);
1692
1693         if (port_locked)
1694                 spin_unlock(&priv->port.lock);
1695         if (priv_locked)
1696                 spin_unlock(&priv->lock);
1697         local_irq_restore(flags);
1698 }
1699
1700 static int __init pch_console_setup(struct console *co, char *options)
1701 {
1702         struct uart_port *port;
1703         int baud = default_baud;
1704         int bits = 8;
1705         int parity = 'n';
1706         int flow = 'n';
1707
1708         /*
1709          * Check whether an invalid uart number has been specified, and
1710          * if so, search for the first available port that does have
1711          * console support.
1712          */
1713         if (co->index >= PCH_UART_NR)
1714                 co->index = 0;
1715         port = &pch_uart_ports[co->index]->port;
1716
1717         if (!port || (!port->iobase && !port->membase))
1718                 return -ENODEV;
1719
1720         port->uartclk = pch_uart_get_uartclk();
1721
1722         if (options)
1723                 uart_parse_options(options, &baud, &parity, &bits, &flow);
1724
1725         return uart_set_options(port, co, baud, parity, bits, flow);
1726 }
1727
1728 static struct uart_driver pch_uart_driver;
1729
1730 static struct console pch_console = {
1731         .name           = PCH_UART_DRIVER_DEVICE,
1732         .write          = pch_console_write,
1733         .device         = uart_console_device,
1734         .setup          = pch_console_setup,
1735         .flags          = CON_PRINTBUFFER | CON_ANYTIME,
1736         .index          = -1,
1737         .data           = &pch_uart_driver,
1738 };
1739
1740 #define PCH_CONSOLE     (&pch_console)
1741 #else
1742 #define PCH_CONSOLE     NULL
1743 #endif  /* CONFIG_SERIAL_PCH_UART_CONSOLE */
1744
1745 static struct uart_driver pch_uart_driver = {
1746         .owner = THIS_MODULE,
1747         .driver_name = KBUILD_MODNAME,
1748         .dev_name = PCH_UART_DRIVER_DEVICE,
1749         .major = 0,
1750         .minor = 0,
1751         .nr = PCH_UART_NR,
1752         .cons = PCH_CONSOLE,
1753 };
1754
1755 static struct eg20t_port *pch_uart_init_port(struct pci_dev *pdev,
1756                                              const struct pci_device_id *id)
1757 {
1758         struct eg20t_port *priv;
1759         int ret;
1760         unsigned int iobase;
1761         unsigned int mapbase;
1762         unsigned char *rxbuf;
1763         int fifosize;
1764         int port_type;
1765         struct pch_uart_driver_data *board;
1766 #ifdef CONFIG_DEBUG_FS
1767         char name[32];  /* for debugfs file name */
1768 #endif
1769
1770         board = &drv_dat[id->driver_data];
1771         port_type = board->port_type;
1772
1773         priv = kzalloc(sizeof(struct eg20t_port), GFP_KERNEL);
1774         if (priv == NULL)
1775                 goto init_port_alloc_err;
1776
1777         rxbuf = (unsigned char *)__get_free_page(GFP_KERNEL);
1778         if (!rxbuf)
1779                 goto init_port_free_txbuf;
1780
1781         switch (port_type) {
1782         case PORT_UNKNOWN:
1783                 fifosize = 256; /* EG20T/ML7213: UART0 */
1784                 break;
1785         case PORT_8250:
1786                 fifosize = 64; /* EG20T:UART1~3  ML7213: UART1~2*/
1787                 break;
1788         default:
1789                 dev_err(&pdev->dev, "Invalid Port Type(=%d)\n", port_type);
1790                 goto init_port_hal_free;
1791         }
1792
1793         pci_enable_msi(pdev);
1794         pci_set_master(pdev);
1795
1796         spin_lock_init(&priv->lock);
1797
1798         iobase = pci_resource_start(pdev, 0);
1799         mapbase = pci_resource_start(pdev, 1);
1800         priv->mapbase = mapbase;
1801         priv->iobase = iobase;
1802         priv->pdev = pdev;
1803         priv->tx_empty = 1;
1804         priv->rxbuf.buf = rxbuf;
1805         priv->rxbuf.size = PAGE_SIZE;
1806
1807         priv->fifo_size = fifosize;
1808         priv->uartclk = pch_uart_get_uartclk();
1809         priv->port_type = PORT_MAX_8250 + port_type + 1;
1810         priv->port.dev = &pdev->dev;
1811         priv->port.iobase = iobase;
1812         priv->port.membase = NULL;
1813         priv->port.mapbase = mapbase;
1814         priv->port.irq = pdev->irq;
1815         priv->port.iotype = UPIO_PORT;
1816         priv->port.ops = &pch_uart_ops;
1817         priv->port.flags = UPF_BOOT_AUTOCONF;
1818         priv->port.fifosize = fifosize;
1819         priv->port.line = board->line_no;
1820         priv->trigger = PCH_UART_HAL_TRIGGER_M;
1821
1822         snprintf(priv->irq_name, IRQ_NAME_SIZE,
1823                  KBUILD_MODNAME ":" PCH_UART_DRIVER_DEVICE "%d",
1824                  priv->port.line);
1825
1826         spin_lock_init(&priv->port.lock);
1827
1828         pci_set_drvdata(pdev, priv);
1829         priv->trigger_level = 1;
1830         priv->fcr = 0;
1831
1832 #ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1833         pch_uart_ports[board->line_no] = priv;
1834 #endif
1835         ret = uart_add_one_port(&pch_uart_driver, &priv->port);
1836         if (ret < 0)
1837                 goto init_port_hal_free;
1838
1839 #ifdef CONFIG_DEBUG_FS
1840         snprintf(name, sizeof(name), "uart%d_regs", board->line_no);
1841         priv->debugfs = debugfs_create_file(name, S_IFREG | S_IRUGO,
1842                                 NULL, priv, &port_regs_ops);
1843 #endif
1844
1845         return priv;
1846
1847 init_port_hal_free:
1848 #ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1849         pch_uart_ports[board->line_no] = NULL;
1850 #endif
1851         free_page((unsigned long)rxbuf);
1852 init_port_free_txbuf:
1853         kfree(priv);
1854 init_port_alloc_err:
1855
1856         return NULL;
1857 }
1858
1859 static void pch_uart_exit_port(struct eg20t_port *priv)
1860 {
1861
1862 #ifdef CONFIG_DEBUG_FS
1863         if (priv->debugfs)
1864                 debugfs_remove(priv->debugfs);
1865 #endif
1866         uart_remove_one_port(&pch_uart_driver, &priv->port);
1867         free_page((unsigned long)priv->rxbuf.buf);
1868 }
1869
1870 static void pch_uart_pci_remove(struct pci_dev *pdev)
1871 {
1872         struct eg20t_port *priv = pci_get_drvdata(pdev);
1873
1874         pci_disable_msi(pdev);
1875
1876 #ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1877         pch_uart_ports[priv->port.line] = NULL;
1878 #endif
1879         pch_uart_exit_port(priv);
1880         pci_disable_device(pdev);
1881         kfree(priv);
1882         return;
1883 }
1884 #ifdef CONFIG_PM
1885 static int pch_uart_pci_suspend(struct pci_dev *pdev, pm_message_t state)
1886 {
1887         struct eg20t_port *priv = pci_get_drvdata(pdev);
1888
1889         uart_suspend_port(&pch_uart_driver, &priv->port);
1890
1891         pci_save_state(pdev);
1892         pci_set_power_state(pdev, pci_choose_state(pdev, state));
1893         return 0;
1894 }
1895
1896 static int pch_uart_pci_resume(struct pci_dev *pdev)
1897 {
1898         struct eg20t_port *priv = pci_get_drvdata(pdev);
1899         int ret;
1900
1901         pci_set_power_state(pdev, PCI_D0);
1902         pci_restore_state(pdev);
1903
1904         ret = pci_enable_device(pdev);
1905         if (ret) {
1906                 dev_err(&pdev->dev,
1907                 "%s-pci_enable_device failed(ret=%d) ", __func__, ret);
1908                 return ret;
1909         }
1910
1911         uart_resume_port(&pch_uart_driver, &priv->port);
1912
1913         return 0;
1914 }
1915 #else
1916 #define pch_uart_pci_suspend NULL
1917 #define pch_uart_pci_resume NULL
1918 #endif
1919
1920 static const struct pci_device_id pch_uart_pci_id[] = {
1921         {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8811),
1922          .driver_data = pch_et20t_uart0},
1923         {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8812),
1924          .driver_data = pch_et20t_uart1},
1925         {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8813),
1926          .driver_data = pch_et20t_uart2},
1927         {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8814),
1928          .driver_data = pch_et20t_uart3},
1929         {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8027),
1930          .driver_data = pch_ml7213_uart0},
1931         {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8028),
1932          .driver_data = pch_ml7213_uart1},
1933         {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8029),
1934          .driver_data = pch_ml7213_uart2},
1935         {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x800C),
1936          .driver_data = pch_ml7223_uart0},
1937         {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x800D),
1938          .driver_data = pch_ml7223_uart1},
1939         {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8811),
1940          .driver_data = pch_ml7831_uart0},
1941         {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8812),
1942          .driver_data = pch_ml7831_uart1},
1943         {0,},
1944 };
1945
1946 static int pch_uart_pci_probe(struct pci_dev *pdev,
1947                                         const struct pci_device_id *id)
1948 {
1949         int ret;
1950         struct eg20t_port *priv;
1951
1952         ret = pci_enable_device(pdev);
1953         if (ret < 0)
1954                 goto probe_error;
1955
1956         priv = pch_uart_init_port(pdev, id);
1957         if (!priv) {
1958                 ret = -EBUSY;
1959                 goto probe_disable_device;
1960         }
1961         pci_set_drvdata(pdev, priv);
1962
1963         return ret;
1964
1965 probe_disable_device:
1966         pci_disable_msi(pdev);
1967         pci_disable_device(pdev);
1968 probe_error:
1969         return ret;
1970 }
1971
1972 static struct pci_driver pch_uart_pci_driver = {
1973         .name = "pch_uart",
1974         .id_table = pch_uart_pci_id,
1975         .probe = pch_uart_pci_probe,
1976         .remove = pch_uart_pci_remove,
1977         .suspend = pch_uart_pci_suspend,
1978         .resume = pch_uart_pci_resume,
1979 };
1980
1981 static int __init pch_uart_module_init(void)
1982 {
1983         int ret;
1984
1985         /* register as UART driver */
1986         ret = uart_register_driver(&pch_uart_driver);
1987         if (ret < 0)
1988                 return ret;
1989
1990         /* register as PCI driver */
1991         ret = pci_register_driver(&pch_uart_pci_driver);
1992         if (ret < 0)
1993                 uart_unregister_driver(&pch_uart_driver);
1994
1995         return ret;
1996 }
1997 module_init(pch_uart_module_init);
1998
1999 static void __exit pch_uart_module_exit(void)
2000 {
2001         pci_unregister_driver(&pch_uart_pci_driver);
2002         uart_unregister_driver(&pch_uart_driver);
2003 }
2004 module_exit(pch_uart_module_exit);
2005
2006 MODULE_LICENSE("GPL v2");
2007 MODULE_DESCRIPTION("Intel EG20T PCH UART PCI Driver");
2008 MODULE_DEVICE_TABLE(pci, pch_uart_pci_id);
2009
2010 module_param(default_baud, uint, S_IRUGO);
2011 MODULE_PARM_DESC(default_baud,
2012                  "Default BAUD for initial driver state and console (default 9600)");
2013 module_param(user_uartclk, uint, S_IRUGO);
2014 MODULE_PARM_DESC(user_uartclk,
2015                  "Override UART default or board specific UART clock");