1 // SPDX-License-Identifier: GPL-2.0
3 * Serial port driver for NXP LPC18xx/43xx UART
5 * Copyright (C) 2015 Joachim Eastwood <manabian@gmail.com>
8 * Copyright (c) 2014 MundoReader S.L.
9 * Matthias Brugger <matthias.bgg@gmail.com>
12 #include <linux/clk.h>
14 #include <linux/module.h>
16 #include <linux/platform_device.h>
20 /* Additional LPC18xx/43xx 8250 registers and bits */
21 #define LPC18XX_UART_RS485CTRL (0x04c / sizeof(u32))
22 #define LPC18XX_UART_RS485CTRL_NMMEN BIT(0)
23 #define LPC18XX_UART_RS485CTRL_DCTRL BIT(4)
24 #define LPC18XX_UART_RS485CTRL_OINV BIT(5)
25 #define LPC18XX_UART_RS485DLY (0x054 / sizeof(u32))
26 #define LPC18XX_UART_RS485DLY_MAX 255
28 struct lpc18xx_uart_data {
29 struct uart_8250_dma dma;
35 static int lpc18xx_rs485_config(struct uart_port *port, struct ktermios *termios,
36 struct serial_rs485 *rs485)
38 struct uart_8250_port *up = up_to_u8250p(port);
39 u32 rs485_ctrl_reg = 0;
40 u32 rs485_dly_reg = 0;
43 if (rs485->flags & SER_RS485_ENABLED) {
44 rs485_ctrl_reg |= LPC18XX_UART_RS485CTRL_NMMEN |
45 LPC18XX_UART_RS485CTRL_DCTRL;
47 if (rs485->flags & SER_RS485_RTS_ON_SEND)
48 rs485_ctrl_reg |= LPC18XX_UART_RS485CTRL_OINV;
51 if (rs485->delay_rts_after_send) {
52 baud_clk = port->uartclk / up->dl_read(up);
53 rs485_dly_reg = DIV_ROUND_UP(rs485->delay_rts_after_send
54 * baud_clk, MSEC_PER_SEC);
56 if (rs485_dly_reg > LPC18XX_UART_RS485DLY_MAX)
57 rs485_dly_reg = LPC18XX_UART_RS485DLY_MAX;
59 /* Calculate the resulting delay in ms */
60 rs485->delay_rts_after_send = (rs485_dly_reg * MSEC_PER_SEC)
64 serial_out(up, LPC18XX_UART_RS485CTRL, rs485_ctrl_reg);
65 serial_out(up, LPC18XX_UART_RS485DLY, rs485_dly_reg);
70 static void lpc18xx_uart_serial_out(struct uart_port *p, int offset, int value)
73 * For DMA mode one must ensure that the UART_FCR_DMA_SELECT
74 * bit is set when FIFO is enabled. Even if DMA is not used
75 * setting this bit doesn't seem to affect anything.
77 if (offset == UART_FCR && (value & UART_FCR_ENABLE_FIFO))
78 value |= UART_FCR_DMA_SELECT;
80 offset = offset << p->regshift;
81 writel(value, p->membase + offset);
84 static const struct serial_rs485 lpc18xx_rs485_supported = {
85 .flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND | SER_RS485_RTS_AFTER_SEND,
86 .delay_rts_after_send = 1,
87 /* Delay RTS before send is not supported */
90 static int lpc18xx_serial_probe(struct platform_device *pdev)
92 struct lpc18xx_uart_data *data;
93 struct uart_8250_port uart;
97 irq = platform_get_irq(pdev, 0);
101 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
103 dev_err(&pdev->dev, "memory resource not found");
107 memset(&uart, 0, sizeof(uart));
109 uart.port.membase = devm_ioremap(&pdev->dev, res->start,
111 if (!uart.port.membase)
114 data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
118 data->clk_uart = devm_clk_get(&pdev->dev, "uartclk");
119 if (IS_ERR(data->clk_uart)) {
120 dev_err(&pdev->dev, "uart clock not found\n");
121 return PTR_ERR(data->clk_uart);
124 data->clk_reg = devm_clk_get(&pdev->dev, "reg");
125 if (IS_ERR(data->clk_reg)) {
126 dev_err(&pdev->dev, "reg clock not found\n");
127 return PTR_ERR(data->clk_reg);
130 ret = clk_prepare_enable(data->clk_reg);
132 dev_err(&pdev->dev, "unable to enable reg clock\n");
136 ret = clk_prepare_enable(data->clk_uart);
138 dev_err(&pdev->dev, "unable to enable uart clock\n");
142 ret = of_alias_get_id(pdev->dev.of_node, "serial");
144 uart.port.line = ret;
146 data->dma.rx_param = data;
147 data->dma.tx_param = data;
149 spin_lock_init(&uart.port.lock);
150 uart.port.dev = &pdev->dev;
152 uart.port.iotype = UPIO_MEM32;
153 uart.port.mapbase = res->start;
154 uart.port.regshift = 2;
155 uart.port.type = PORT_16550A;
156 uart.port.flags = UPF_FIXED_PORT | UPF_FIXED_TYPE | UPF_SKIP_TEST;
157 uart.port.uartclk = clk_get_rate(data->clk_uart);
158 uart.port.private_data = data;
159 uart.port.rs485_config = lpc18xx_rs485_config;
160 uart.port.rs485_supported = lpc18xx_rs485_supported;
161 uart.port.serial_out = lpc18xx_uart_serial_out;
163 uart.dma = &data->dma;
164 uart.dma->rxconf.src_maxburst = 1;
165 uart.dma->txconf.dst_maxburst = 1;
167 ret = serial8250_register_8250_port(&uart);
169 dev_err(&pdev->dev, "unable to register 8250 port\n");
174 platform_set_drvdata(pdev, data);
179 clk_disable_unprepare(data->clk_uart);
181 clk_disable_unprepare(data->clk_reg);
185 static void lpc18xx_serial_remove(struct platform_device *pdev)
187 struct lpc18xx_uart_data *data = platform_get_drvdata(pdev);
189 serial8250_unregister_port(data->line);
190 clk_disable_unprepare(data->clk_uart);
191 clk_disable_unprepare(data->clk_reg);
194 static const struct of_device_id lpc18xx_serial_match[] = {
195 { .compatible = "nxp,lpc1850-uart" },
198 MODULE_DEVICE_TABLE(of, lpc18xx_serial_match);
200 static struct platform_driver lpc18xx_serial_driver = {
201 .probe = lpc18xx_serial_probe,
202 .remove_new = lpc18xx_serial_remove,
204 .name = "lpc18xx-uart",
205 .of_match_table = lpc18xx_serial_match,
208 module_platform_driver(lpc18xx_serial_driver);
210 MODULE_AUTHOR("Joachim Eastwood <manabian@gmail.com>");
211 MODULE_DESCRIPTION("Serial port driver NXP LPC18xx/43xx devices");
212 MODULE_LICENSE("GPL v2");