1 // SPDX-License-Identifier: GPL-2.0-only
4 * Copyright (C) 2021, Linaro Limited. All rights reserved.
6 #include <linux/module.h>
7 #include <linux/interrupt.h>
8 #include <linux/irqdomain.h>
10 #include <linux/platform_device.h>
11 #include <linux/of_platform.h>
12 #include <linux/slab.h>
13 #include <linux/firmware/qcom/qcom_scm.h>
15 #define LMH_NODE_DCVS 0x44435653
16 #define LMH_CLUSTER0_NODE_ID 0x6370302D
17 #define LMH_CLUSTER1_NODE_ID 0x6370312D
19 #define LMH_SUB_FN_THERMAL 0x54484D4C
20 #define LMH_SUB_FN_CRNT 0x43524E54
21 #define LMH_SUB_FN_REL 0x52454C00
22 #define LMH_SUB_FN_BCL 0x42434C00
24 #define LMH_ALGO_MODE_ENABLE 0x454E424C
25 #define LMH_TH_HI_THRESHOLD 0x48494748
26 #define LMH_TH_LOW_THRESHOLD 0x4C4F5700
27 #define LMH_TH_ARM_THRESHOLD 0x41524D00
29 #define LMH_REG_DCVS_INTR_CLR 0x8
31 #define LMH_ENABLE_ALGOS 1
35 struct irq_domain *domain;
39 static irqreturn_t lmh_handle_irq(int hw_irq, void *data)
41 struct lmh_hw_data *lmh_data = data;
42 int irq = irq_find_mapping(lmh_data->domain, 0);
44 /* Call the cpufreq driver to handle the interrupt */
46 generic_handle_irq(irq);
51 static void lmh_enable_interrupt(struct irq_data *d)
53 struct lmh_hw_data *lmh_data = irq_data_get_irq_chip_data(d);
55 /* Clear the existing interrupt */
56 writel(0xff, lmh_data->base + LMH_REG_DCVS_INTR_CLR);
57 enable_irq(lmh_data->irq);
60 static void lmh_disable_interrupt(struct irq_data *d)
62 struct lmh_hw_data *lmh_data = irq_data_get_irq_chip_data(d);
64 disable_irq_nosync(lmh_data->irq);
67 static struct irq_chip lmh_irq_chip = {
69 .irq_enable = lmh_enable_interrupt,
70 .irq_disable = lmh_disable_interrupt
73 static int lmh_irq_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw)
75 struct lmh_hw_data *lmh_data = d->host_data;
77 irq_set_chip_and_handler(irq, &lmh_irq_chip, handle_simple_irq);
78 irq_set_chip_data(irq, lmh_data);
83 static const struct irq_domain_ops lmh_irq_ops = {
85 .xlate = irq_domain_xlate_onecell,
88 static int lmh_probe(struct platform_device *pdev)
90 struct device *dev = &pdev->dev;
91 struct device_node *np = dev->of_node;
92 struct device_node *cpu_node;
93 struct lmh_hw_data *lmh_data;
94 int temp_low, temp_high, temp_arm, cpu_id, ret;
95 unsigned int enable_alg;
98 lmh_data = devm_kzalloc(dev, sizeof(*lmh_data), GFP_KERNEL);
102 lmh_data->base = devm_platform_ioremap_resource(pdev, 0);
103 if (IS_ERR(lmh_data->base))
104 return PTR_ERR(lmh_data->base);
106 cpu_node = of_parse_phandle(np, "cpus", 0);
109 cpu_id = of_cpu_node_to_id(cpu_node);
110 of_node_put(cpu_node);
112 ret = of_property_read_u32(np, "qcom,lmh-temp-high-millicelsius", &temp_high);
114 dev_err(dev, "missing qcom,lmh-temp-high-millicelsius property\n");
118 ret = of_property_read_u32(np, "qcom,lmh-temp-low-millicelsius", &temp_low);
120 dev_err(dev, "missing qcom,lmh-temp-low-millicelsius property\n");
124 ret = of_property_read_u32(np, "qcom,lmh-temp-arm-millicelsius", &temp_arm);
126 dev_err(dev, "missing qcom,lmh-temp-arm-millicelsius property\n");
131 * Only sdm845 has lmh hardware currently enabled from hlos. If this is needed
132 * for other platforms, revisit this to check if the <cpu-id, node-id> should be part
133 * of a dt match table.
136 node_id = LMH_CLUSTER0_NODE_ID;
137 } else if (cpu_id == 4) {
138 node_id = LMH_CLUSTER1_NODE_ID;
140 dev_err(dev, "Wrong CPU id associated with LMh node\n");
144 if (!qcom_scm_lmh_dcvsh_available())
147 enable_alg = (uintptr_t)of_device_get_match_data(dev);
150 ret = qcom_scm_lmh_dcvsh(LMH_SUB_FN_CRNT, LMH_ALGO_MODE_ENABLE, 1,
151 LMH_NODE_DCVS, node_id, 0);
153 dev_err(dev, "Error %d enabling current subfunction\n", ret);
155 ret = qcom_scm_lmh_dcvsh(LMH_SUB_FN_REL, LMH_ALGO_MODE_ENABLE, 1,
156 LMH_NODE_DCVS, node_id, 0);
158 dev_err(dev, "Error %d enabling reliability subfunction\n", ret);
160 ret = qcom_scm_lmh_dcvsh(LMH_SUB_FN_BCL, LMH_ALGO_MODE_ENABLE, 1,
161 LMH_NODE_DCVS, node_id, 0);
163 dev_err(dev, "Error %d enabling BCL subfunction\n", ret);
165 ret = qcom_scm_lmh_dcvsh(LMH_SUB_FN_THERMAL, LMH_ALGO_MODE_ENABLE, 1,
166 LMH_NODE_DCVS, node_id, 0);
168 dev_err(dev, "Error %d enabling thermal subfunction\n", ret);
172 ret = qcom_scm_lmh_profile_change(0x1);
174 dev_err(dev, "Error %d changing profile\n", ret);
179 /* Set default thermal trips */
180 ret = qcom_scm_lmh_dcvsh(LMH_SUB_FN_THERMAL, LMH_TH_ARM_THRESHOLD, temp_arm,
181 LMH_NODE_DCVS, node_id, 0);
183 dev_err(dev, "Error setting thermal ARM threshold%d\n", ret);
187 ret = qcom_scm_lmh_dcvsh(LMH_SUB_FN_THERMAL, LMH_TH_HI_THRESHOLD, temp_high,
188 LMH_NODE_DCVS, node_id, 0);
190 dev_err(dev, "Error setting thermal HI threshold%d\n", ret);
194 ret = qcom_scm_lmh_dcvsh(LMH_SUB_FN_THERMAL, LMH_TH_LOW_THRESHOLD, temp_low,
195 LMH_NODE_DCVS, node_id, 0);
197 dev_err(dev, "Error setting thermal ARM threshold%d\n", ret);
201 lmh_data->irq = platform_get_irq(pdev, 0);
202 lmh_data->domain = irq_domain_add_linear(np, 1, &lmh_irq_ops, lmh_data);
203 if (!lmh_data->domain) {
204 dev_err(dev, "Error adding irq_domain\n");
208 /* Disable the irq and let cpufreq enable it when ready to handle the interrupt */
209 irq_set_status_flags(lmh_data->irq, IRQ_NOAUTOEN);
210 ret = devm_request_irq(dev, lmh_data->irq, lmh_handle_irq,
211 IRQF_ONESHOT | IRQF_NO_SUSPEND,
212 "lmh-irq", lmh_data);
214 dev_err(dev, "Error %d registering irq %x\n", ret, lmh_data->irq);
215 irq_domain_remove(lmh_data->domain);
222 static const struct of_device_id lmh_table[] = {
223 { .compatible = "qcom,sc8180x-lmh", },
224 { .compatible = "qcom,sdm845-lmh", .data = (void *)LMH_ENABLE_ALGOS},
225 { .compatible = "qcom,sm8150-lmh", },
228 MODULE_DEVICE_TABLE(of, lmh_table);
230 static struct platform_driver lmh_driver = {
234 .of_match_table = lmh_table,
235 .suppress_bind_attrs = true,
238 module_platform_driver(lmh_driver);
240 MODULE_LICENSE("GPL v2");
241 MODULE_DESCRIPTION("QCOM LMh driver");