1 // SPDX-License-Identifier: GPL-2.0-only
3 * SPI bus driver for the Topcliff PCH used by Intel SoCs
5 * Copyright (C) 2011 LAPIS Semiconductor Co., Ltd.
8 #include <linux/delay.h>
10 #include <linux/wait.h>
11 #include <linux/spi/spi.h>
12 #include <linux/interrupt.h>
13 #include <linux/sched.h>
14 #include <linux/spi/spidev.h>
15 #include <linux/module.h>
16 #include <linux/device.h>
17 #include <linux/platform_device.h>
19 #include <linux/dmaengine.h>
20 #include <linux/pch_dma.h>
22 /* Register offsets */
23 #define PCH_SPCR 0x00 /* SPI control register */
24 #define PCH_SPBRR 0x04 /* SPI baud rate register */
25 #define PCH_SPSR 0x08 /* SPI status register */
26 #define PCH_SPDWR 0x0C /* SPI write data register */
27 #define PCH_SPDRR 0x10 /* SPI read data register */
28 #define PCH_SSNXCR 0x18 /* SSN Expand Control Register */
29 #define PCH_SRST 0x1C /* SPI reset register */
30 #define PCH_ADDRESS_SIZE 0x20
32 #define PCH_SPSR_TFD 0x000007C0
33 #define PCH_SPSR_RFD 0x0000F800
35 #define PCH_READABLE(x) (((x) & PCH_SPSR_RFD)>>11)
36 #define PCH_WRITABLE(x) (((x) & PCH_SPSR_TFD)>>6)
38 #define PCH_RX_THOLD 7
39 #define PCH_RX_THOLD_MAX 15
41 #define PCH_TX_THOLD 2
43 #define PCH_MAX_BAUDRATE 5000000
44 #define PCH_MAX_FIFO_DEPTH 16
46 #define STATUS_RUNNING 1
47 #define STATUS_EXITING 2
48 #define PCH_SLEEP_TIME 10
51 #define SSN_HIGH 0x03U
52 #define SSN_NO_CONTROL 0x00U
53 #define PCH_MAX_CS 0xFF
54 #define PCI_DEVICE_ID_GE_SPI 0x8816
56 #define SPCR_SPE_BIT (1 << 0)
57 #define SPCR_MSTR_BIT (1 << 1)
58 #define SPCR_LSBF_BIT (1 << 4)
59 #define SPCR_CPHA_BIT (1 << 5)
60 #define SPCR_CPOL_BIT (1 << 6)
61 #define SPCR_TFIE_BIT (1 << 8)
62 #define SPCR_RFIE_BIT (1 << 9)
63 #define SPCR_FIE_BIT (1 << 10)
64 #define SPCR_ORIE_BIT (1 << 11)
65 #define SPCR_MDFIE_BIT (1 << 12)
66 #define SPCR_FICLR_BIT (1 << 24)
67 #define SPSR_TFI_BIT (1 << 0)
68 #define SPSR_RFI_BIT (1 << 1)
69 #define SPSR_FI_BIT (1 << 2)
70 #define SPSR_ORF_BIT (1 << 3)
71 #define SPBRR_SIZE_BIT (1 << 10)
73 #define PCH_ALL (SPCR_TFIE_BIT|SPCR_RFIE_BIT|SPCR_FIE_BIT|\
74 SPCR_ORIE_BIT|SPCR_MDFIE_BIT)
76 #define SPCR_RFIC_FIELD 20
77 #define SPCR_TFIC_FIELD 16
79 #define MASK_SPBRR_SPBR_BITS ((1 << 10) - 1)
80 #define MASK_RFIC_SPCR_BITS (0xf << SPCR_RFIC_FIELD)
81 #define MASK_TFIC_SPCR_BITS (0xf << SPCR_TFIC_FIELD)
83 #define PCH_CLOCK_HZ 50000000
84 #define PCH_MAX_SPBR 1023
86 /* Definition for ML7213/ML7223/ML7831 by LAPIS Semiconductor */
87 #define PCI_DEVICE_ID_ML7213_SPI 0x802c
88 #define PCI_DEVICE_ID_ML7223_SPI 0x800F
89 #define PCI_DEVICE_ID_ML7831_SPI 0x8816
92 * Set the number of SPI instance max
93 * Intel EG20T PCH : 1ch
94 * LAPIS Semiconductor ML7213 IOH : 2ch
95 * LAPIS Semiconductor ML7223 IOH : 1ch
96 * LAPIS Semiconductor ML7831 IOH : 1ch
98 #define PCH_SPI_MAX_DEV 2
100 #define PCH_BUF_SIZE 4096
101 #define PCH_DMA_TRANS_SIZE 12
103 static int use_dma = 1;
105 struct pch_spi_dma_ctrl {
106 struct pci_dev *dma_dev;
107 struct dma_async_tx_descriptor *desc_tx;
108 struct dma_async_tx_descriptor *desc_rx;
109 struct pch_dma_slave param_tx;
110 struct pch_dma_slave param_rx;
111 struct dma_chan *chan_tx;
112 struct dma_chan *chan_rx;
113 struct scatterlist *sg_tx_p;
114 struct scatterlist *sg_rx_p;
115 struct scatterlist sg_tx;
116 struct scatterlist sg_rx;
120 dma_addr_t tx_buf_dma;
121 dma_addr_t rx_buf_dma;
124 * struct pch_spi_data - Holds the SPI channel specific details
125 * @io_remap_addr: The remapped PCI base address
126 * @io_base_addr: Base address
127 * @master: Pointer to the SPI master structure
128 * @work: Reference to work queue handler
129 * @wait: Wait queue for waking up upon receiving an
131 * @transfer_complete: Status of SPI Transfer
132 * @bcurrent_msg_processing: Status flag for message processing
133 * @lock: Lock for protecting this structure
134 * @queue: SPI Message queue
135 * @status: Status of the SPI driver
136 * @bpw_len: Length of data to be transferred in bits per
138 * @transfer_active: Flag showing active transfer
139 * @tx_index: Transmit data count; for bookkeeping during
141 * @rx_index: Receive data count; for bookkeeping during
143 * @pkt_tx_buff: Buffer for data to be transmitted
144 * @pkt_rx_buff: Buffer for received data
145 * @n_curnt_chip: The chip number that this SPI driver currently
147 * @current_chip: Reference to the current chip that this SPI
148 * driver currently operates on
149 * @current_msg: The current message that this SPI driver is
151 * @cur_trans: The current transfer that this SPI driver is
153 * @board_dat: Reference to the SPI device data structure
154 * @plat_dev: platform_device structure
155 * @ch: SPI channel number
156 * @dma: Local DMA information
157 * @use_dma: True if DMA is to be used
158 * @irq_reg_sts: Status of IRQ registration
159 * @save_total_len: Save length while data is being transferred
161 struct pch_spi_data {
162 void __iomem *io_remap_addr;
163 unsigned long io_base_addr;
164 struct spi_master *master;
165 struct work_struct work;
166 wait_queue_head_t wait;
167 u8 transfer_complete;
168 u8 bcurrent_msg_processing;
170 struct list_head queue;
179 struct spi_device *current_chip;
180 struct spi_message *current_msg;
181 struct spi_transfer *cur_trans;
182 struct pch_spi_board_data *board_dat;
183 struct platform_device *plat_dev;
185 struct pch_spi_dma_ctrl dma;
192 * struct pch_spi_board_data - Holds the SPI device specific details
193 * @pdev: Pointer to the PCI device
194 * @suspend_sts: Status of suspend
195 * @num: The number of SPI device instance
197 struct pch_spi_board_data {
198 struct pci_dev *pdev;
203 struct pch_pd_dev_save {
205 struct platform_device *pd_save[PCH_SPI_MAX_DEV];
206 struct pch_spi_board_data *board_dat;
209 static const struct pci_device_id pch_spi_pcidev_id[] = {
210 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_GE_SPI), 1, },
211 { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7213_SPI), 2, },
212 { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7223_SPI), 1, },
213 { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7831_SPI), 1, },
218 * pch_spi_writereg() - Performs register writes
219 * @master: Pointer to struct spi_master.
220 * @idx: Register offset.
221 * @val: Value to be written to register.
223 static inline void pch_spi_writereg(struct spi_master *master, int idx, u32 val)
225 struct pch_spi_data *data = spi_master_get_devdata(master);
226 iowrite32(val, (data->io_remap_addr + idx));
230 * pch_spi_readreg() - Performs register reads
231 * @master: Pointer to struct spi_master.
232 * @idx: Register offset.
234 static inline u32 pch_spi_readreg(struct spi_master *master, int idx)
236 struct pch_spi_data *data = spi_master_get_devdata(master);
237 return ioread32(data->io_remap_addr + idx);
240 static inline void pch_spi_setclr_reg(struct spi_master *master, int idx,
243 u32 tmp = pch_spi_readreg(master, idx);
244 tmp = (tmp & ~clr) | set;
245 pch_spi_writereg(master, idx, tmp);
248 static void pch_spi_set_master_mode(struct spi_master *master)
250 pch_spi_setclr_reg(master, PCH_SPCR, SPCR_MSTR_BIT, 0);
254 * pch_spi_clear_fifo() - Clears the Transmit and Receive FIFOs
255 * @master: Pointer to struct spi_master.
257 static void pch_spi_clear_fifo(struct spi_master *master)
259 pch_spi_setclr_reg(master, PCH_SPCR, SPCR_FICLR_BIT, 0);
260 pch_spi_setclr_reg(master, PCH_SPCR, 0, SPCR_FICLR_BIT);
263 static void pch_spi_handler_sub(struct pch_spi_data *data, u32 reg_spsr_val,
264 void __iomem *io_remap_addr)
266 u32 n_read, tx_index, rx_index, bpw_len;
267 u16 *pkt_rx_buffer, *pkt_tx_buff;
274 spsr = io_remap_addr + PCH_SPSR;
275 iowrite32(reg_spsr_val, spsr);
277 if (data->transfer_active) {
278 rx_index = data->rx_index;
279 tx_index = data->tx_index;
280 bpw_len = data->bpw_len;
281 pkt_rx_buffer = data->pkt_rx_buff;
282 pkt_tx_buff = data->pkt_tx_buff;
284 spdrr = io_remap_addr + PCH_SPDRR;
285 spdwr = io_remap_addr + PCH_SPDWR;
287 n_read = PCH_READABLE(reg_spsr_val);
289 for (read_cnt = 0; (read_cnt < n_read); read_cnt++) {
290 pkt_rx_buffer[rx_index++] = ioread32(spdrr);
291 if (tx_index < bpw_len)
292 iowrite32(pkt_tx_buff[tx_index++], spdwr);
295 /* disable RFI if not needed */
296 if ((bpw_len - rx_index) <= PCH_MAX_FIFO_DEPTH) {
297 reg_spcr_val = ioread32(io_remap_addr + PCH_SPCR);
298 reg_spcr_val &= ~SPCR_RFIE_BIT; /* disable RFI */
300 /* reset rx threshold */
301 reg_spcr_val &= ~MASK_RFIC_SPCR_BITS;
302 reg_spcr_val |= (PCH_RX_THOLD_MAX << SPCR_RFIC_FIELD);
304 iowrite32(reg_spcr_val, (io_remap_addr + PCH_SPCR));
308 data->tx_index = tx_index;
309 data->rx_index = rx_index;
311 /* if transfer complete interrupt */
312 if (reg_spsr_val & SPSR_FI_BIT) {
313 if ((tx_index == bpw_len) && (rx_index == tx_index)) {
314 /* disable interrupts */
315 pch_spi_setclr_reg(data->master, PCH_SPCR, 0,
318 /* transfer is completed;
319 inform pch_spi_process_messages */
320 data->transfer_complete = true;
321 data->transfer_active = false;
322 wake_up(&data->wait);
324 dev_vdbg(&data->master->dev,
325 "%s : Transfer is not completed",
333 * pch_spi_handler() - Interrupt handler
334 * @irq: The interrupt number.
335 * @dev_id: Pointer to struct pch_spi_board_data.
337 static irqreturn_t pch_spi_handler(int irq, void *dev_id)
341 void __iomem *io_remap_addr;
342 irqreturn_t ret = IRQ_NONE;
343 struct pch_spi_data *data = dev_id;
344 struct pch_spi_board_data *board_dat = data->board_dat;
346 if (board_dat->suspend_sts) {
347 dev_dbg(&board_dat->pdev->dev,
348 "%s returning due to suspend\n", __func__);
352 io_remap_addr = data->io_remap_addr;
353 spsr = io_remap_addr + PCH_SPSR;
355 reg_spsr_val = ioread32(spsr);
357 if (reg_spsr_val & SPSR_ORF_BIT) {
358 dev_err(&board_dat->pdev->dev, "%s Over run error\n", __func__);
359 if (data->current_msg->complete) {
360 data->transfer_complete = true;
361 data->current_msg->status = -EIO;
362 data->current_msg->complete(data->current_msg->context);
363 data->bcurrent_msg_processing = false;
364 data->current_msg = NULL;
365 data->cur_trans = NULL;
372 /* Check if the interrupt is for SPI device */
373 if (reg_spsr_val & (SPSR_FI_BIT | SPSR_RFI_BIT)) {
374 pch_spi_handler_sub(data, reg_spsr_val, io_remap_addr);
378 dev_dbg(&board_dat->pdev->dev, "%s EXIT return value=%d\n",
385 * pch_spi_set_baud_rate() - Sets SPBR field in SPBRR
386 * @master: Pointer to struct spi_master.
387 * @speed_hz: Baud rate.
389 static void pch_spi_set_baud_rate(struct spi_master *master, u32 speed_hz)
391 u32 n_spbr = PCH_CLOCK_HZ / (speed_hz * 2);
393 /* if baud rate is less than we can support limit it */
394 if (n_spbr > PCH_MAX_SPBR)
395 n_spbr = PCH_MAX_SPBR;
397 pch_spi_setclr_reg(master, PCH_SPBRR, n_spbr, MASK_SPBRR_SPBR_BITS);
401 * pch_spi_set_bits_per_word() - Sets SIZE field in SPBRR
402 * @master: Pointer to struct spi_master.
403 * @bits_per_word: Bits per word for SPI transfer.
405 static void pch_spi_set_bits_per_word(struct spi_master *master,
408 if (bits_per_word == 8)
409 pch_spi_setclr_reg(master, PCH_SPBRR, 0, SPBRR_SIZE_BIT);
411 pch_spi_setclr_reg(master, PCH_SPBRR, SPBRR_SIZE_BIT, 0);
415 * pch_spi_setup_transfer() - Configures the PCH SPI hardware for transfer
416 * @spi: Pointer to struct spi_device.
418 static void pch_spi_setup_transfer(struct spi_device *spi)
422 dev_dbg(&spi->dev, "%s SPBRR content =%x setting baud rate=%d\n",
423 __func__, pch_spi_readreg(spi->master, PCH_SPBRR),
425 pch_spi_set_baud_rate(spi->master, spi->max_speed_hz);
427 /* set bits per word */
428 pch_spi_set_bits_per_word(spi->master, spi->bits_per_word);
430 if (!(spi->mode & SPI_LSB_FIRST))
431 flags |= SPCR_LSBF_BIT;
432 if (spi->mode & SPI_CPOL)
433 flags |= SPCR_CPOL_BIT;
434 if (spi->mode & SPI_CPHA)
435 flags |= SPCR_CPHA_BIT;
436 pch_spi_setclr_reg(spi->master, PCH_SPCR, flags,
437 (SPCR_LSBF_BIT | SPCR_CPOL_BIT | SPCR_CPHA_BIT));
439 /* Clear the FIFO by toggling FICLR to 1 and back to 0 */
440 pch_spi_clear_fifo(spi->master);
444 * pch_spi_reset() - Clears SPI registers
445 * @master: Pointer to struct spi_master.
447 static void pch_spi_reset(struct spi_master *master)
449 /* write 1 to reset SPI */
450 pch_spi_writereg(master, PCH_SRST, 0x1);
453 pch_spi_writereg(master, PCH_SRST, 0x0);
456 static int pch_spi_transfer(struct spi_device *pspi, struct spi_message *pmsg)
459 struct spi_transfer *transfer;
460 struct pch_spi_data *data = spi_master_get_devdata(pspi->master);
464 spin_lock_irqsave(&data->lock, flags);
465 /* validate Tx/Rx buffers and Transfer length */
466 list_for_each_entry(transfer, &pmsg->transfers, transfer_list) {
467 if (!transfer->tx_buf && !transfer->rx_buf) {
469 "%s Tx and Rx buffer NULL\n", __func__);
471 goto err_return_spinlock;
474 if (!transfer->len) {
475 dev_err(&pspi->dev, "%s Transfer length invalid\n",
478 goto err_return_spinlock;
482 "%s Tx/Rx buffer valid. Transfer length valid\n",
485 spin_unlock_irqrestore(&data->lock, flags);
487 /* We won't process any messages if we have been asked to terminate */
488 if (data->status == STATUS_EXITING) {
489 dev_err(&pspi->dev, "%s status = STATUS_EXITING.\n", __func__);
494 /* If suspended ,return -EINVAL */
495 if (data->board_dat->suspend_sts) {
496 dev_err(&pspi->dev, "%s suspend; returning EINVAL\n", __func__);
501 /* set status of message */
502 pmsg->actual_length = 0;
503 dev_dbg(&pspi->dev, "%s - pmsg->status =%d\n", __func__, pmsg->status);
505 pmsg->status = -EINPROGRESS;
506 spin_lock_irqsave(&data->lock, flags);
507 /* add message to queue */
508 list_add_tail(&pmsg->queue, &data->queue);
509 spin_unlock_irqrestore(&data->lock, flags);
511 dev_dbg(&pspi->dev, "%s - Invoked list_add_tail\n", __func__);
513 schedule_work(&data->work);
514 dev_dbg(&pspi->dev, "%s - Invoked queue work\n", __func__);
519 dev_dbg(&pspi->dev, "%s RETURN=%d\n", __func__, retval);
522 dev_dbg(&pspi->dev, "%s RETURN=%d\n", __func__, retval);
523 spin_unlock_irqrestore(&data->lock, flags);
527 static inline void pch_spi_select_chip(struct pch_spi_data *data,
528 struct spi_device *pspi)
530 if (data->current_chip != NULL) {
531 if (pspi->chip_select != data->n_curnt_chip) {
532 dev_dbg(&pspi->dev, "%s : different slave\n", __func__);
533 data->current_chip = NULL;
537 data->current_chip = pspi;
539 data->n_curnt_chip = data->current_chip->chip_select;
541 dev_dbg(&pspi->dev, "%s :Invoking pch_spi_setup_transfer\n", __func__);
542 pch_spi_setup_transfer(pspi);
545 static void pch_spi_set_tx(struct pch_spi_data *data, int *bpw)
550 struct spi_message *pmsg, *tmp;
554 /* set baud rate if needed */
555 if (data->cur_trans->speed_hz) {
556 dev_dbg(&data->master->dev, "%s:setting baud rate\n", __func__);
557 pch_spi_set_baud_rate(data->master, data->cur_trans->speed_hz);
560 /* set bits per word if needed */
561 if (data->cur_trans->bits_per_word &&
562 (data->current_msg->spi->bits_per_word != data->cur_trans->bits_per_word)) {
563 dev_dbg(&data->master->dev, "%s:set bits per word\n", __func__);
564 pch_spi_set_bits_per_word(data->master,
565 data->cur_trans->bits_per_word);
566 *bpw = data->cur_trans->bits_per_word;
568 *bpw = data->current_msg->spi->bits_per_word;
571 /* reset Tx/Rx index */
575 data->bpw_len = data->cur_trans->len / (*bpw / 8);
577 /* find alloc size */
578 size = data->cur_trans->len * sizeof(*data->pkt_tx_buff);
580 /* allocate memory for pkt_tx_buff & pkt_rx_buffer */
581 data->pkt_tx_buff = kzalloc(size, GFP_KERNEL);
582 if (data->pkt_tx_buff != NULL) {
583 data->pkt_rx_buff = kzalloc(size, GFP_KERNEL);
584 if (!data->pkt_rx_buff) {
585 kfree(data->pkt_tx_buff);
586 data->pkt_tx_buff = NULL;
590 if (!data->pkt_rx_buff) {
591 /* flush queue and set status of all transfers to -ENOMEM */
592 list_for_each_entry_safe(pmsg, tmp, data->queue.next, queue) {
593 pmsg->status = -ENOMEM;
596 pmsg->complete(pmsg->context);
598 /* delete from queue */
599 list_del_init(&pmsg->queue);
605 if (data->cur_trans->tx_buf != NULL) {
607 tx_buf = data->cur_trans->tx_buf;
608 for (j = 0; j < data->bpw_len; j++)
609 data->pkt_tx_buff[j] = *tx_buf++;
611 tx_sbuf = data->cur_trans->tx_buf;
612 for (j = 0; j < data->bpw_len; j++)
613 data->pkt_tx_buff[j] = *tx_sbuf++;
617 /* if len greater than PCH_MAX_FIFO_DEPTH, write 16,else len bytes */
618 n_writes = data->bpw_len;
619 if (n_writes > PCH_MAX_FIFO_DEPTH)
620 n_writes = PCH_MAX_FIFO_DEPTH;
622 dev_dbg(&data->master->dev,
623 "\n%s:Pulling down SSN low - writing 0x2 to SSNXCR\n",
625 pch_spi_writereg(data->master, PCH_SSNXCR, SSN_LOW);
627 for (j = 0; j < n_writes; j++)
628 pch_spi_writereg(data->master, PCH_SPDWR, data->pkt_tx_buff[j]);
630 /* update tx_index */
633 /* reset transfer complete flag */
634 data->transfer_complete = false;
635 data->transfer_active = true;
638 static void pch_spi_nomore_transfer(struct pch_spi_data *data)
640 struct spi_message *pmsg, *tmp;
641 dev_dbg(&data->master->dev, "%s called\n", __func__);
642 /* Invoke complete callback
643 * [To the spi core..indicating end of transfer] */
644 data->current_msg->status = 0;
646 if (data->current_msg->complete) {
647 dev_dbg(&data->master->dev,
648 "%s:Invoking callback of SPI core\n", __func__);
649 data->current_msg->complete(data->current_msg->context);
652 /* update status in global variable */
653 data->bcurrent_msg_processing = false;
655 dev_dbg(&data->master->dev,
656 "%s:data->bcurrent_msg_processing = false\n", __func__);
658 data->current_msg = NULL;
659 data->cur_trans = NULL;
661 /* check if we have items in list and not suspending
662 * return 1 if list empty */
663 if ((list_empty(&data->queue) == 0) &&
664 (!data->board_dat->suspend_sts) &&
665 (data->status != STATUS_EXITING)) {
666 /* We have some more work to do (either there is more tranint
667 * bpw;sfer requests in the current message or there are
670 dev_dbg(&data->master->dev, "%s:Invoke queue_work\n", __func__);
671 schedule_work(&data->work);
672 } else if (data->board_dat->suspend_sts ||
673 data->status == STATUS_EXITING) {
674 dev_dbg(&data->master->dev,
675 "%s suspend/remove initiated, flushing queue\n",
677 list_for_each_entry_safe(pmsg, tmp, data->queue.next, queue) {
681 pmsg->complete(pmsg->context);
683 /* delete from queue */
684 list_del_init(&pmsg->queue);
689 static void pch_spi_set_ir(struct pch_spi_data *data)
691 /* enable interrupts, set threshold, enable SPI */
692 if ((data->bpw_len) > PCH_MAX_FIFO_DEPTH)
693 /* set receive threshold to PCH_RX_THOLD */
694 pch_spi_setclr_reg(data->master, PCH_SPCR,
695 PCH_RX_THOLD << SPCR_RFIC_FIELD |
696 SPCR_FIE_BIT | SPCR_RFIE_BIT |
697 SPCR_ORIE_BIT | SPCR_SPE_BIT,
698 MASK_RFIC_SPCR_BITS | PCH_ALL);
700 /* set receive threshold to maximum */
701 pch_spi_setclr_reg(data->master, PCH_SPCR,
702 PCH_RX_THOLD_MAX << SPCR_RFIC_FIELD |
703 SPCR_FIE_BIT | SPCR_ORIE_BIT |
705 MASK_RFIC_SPCR_BITS | PCH_ALL);
707 /* Wait until the transfer completes; go to sleep after
708 initiating the transfer. */
709 dev_dbg(&data->master->dev,
710 "%s:waiting for transfer to get over\n", __func__);
712 wait_event_interruptible(data->wait, data->transfer_complete);
714 /* clear all interrupts */
715 pch_spi_writereg(data->master, PCH_SPSR,
716 pch_spi_readreg(data->master, PCH_SPSR));
717 /* Disable interrupts and SPI transfer */
718 pch_spi_setclr_reg(data->master, PCH_SPCR, 0, PCH_ALL | SPCR_SPE_BIT);
720 pch_spi_clear_fifo(data->master);
723 static void pch_spi_copy_rx_data(struct pch_spi_data *data, int bpw)
730 if (!data->cur_trans->rx_buf)
734 rx_buf = data->cur_trans->rx_buf;
735 for (j = 0; j < data->bpw_len; j++)
736 *rx_buf++ = data->pkt_rx_buff[j] & 0xFF;
738 rx_sbuf = data->cur_trans->rx_buf;
739 for (j = 0; j < data->bpw_len; j++)
740 *rx_sbuf++ = data->pkt_rx_buff[j];
744 static void pch_spi_copy_rx_data_for_dma(struct pch_spi_data *data, int bpw)
749 const u8 *rx_dma_buf;
750 const u16 *rx_dma_sbuf;
753 if (!data->cur_trans->rx_buf)
757 rx_buf = data->cur_trans->rx_buf;
758 rx_dma_buf = data->dma.rx_buf_virt;
759 for (j = 0; j < data->bpw_len; j++)
760 *rx_buf++ = *rx_dma_buf++ & 0xFF;
761 data->cur_trans->rx_buf = rx_buf;
763 rx_sbuf = data->cur_trans->rx_buf;
764 rx_dma_sbuf = data->dma.rx_buf_virt;
765 for (j = 0; j < data->bpw_len; j++)
766 *rx_sbuf++ = *rx_dma_sbuf++;
767 data->cur_trans->rx_buf = rx_sbuf;
771 static int pch_spi_start_transfer(struct pch_spi_data *data)
773 struct pch_spi_dma_ctrl *dma;
779 spin_lock_irqsave(&data->lock, flags);
781 /* disable interrupts, SPI set enable */
782 pch_spi_setclr_reg(data->master, PCH_SPCR, SPCR_SPE_BIT, PCH_ALL);
784 spin_unlock_irqrestore(&data->lock, flags);
786 /* Wait until the transfer completes; go to sleep after
787 initiating the transfer. */
788 dev_dbg(&data->master->dev,
789 "%s:waiting for transfer to get over\n", __func__);
790 rtn = wait_event_interruptible_timeout(data->wait,
791 data->transfer_complete,
792 msecs_to_jiffies(2 * HZ));
794 dev_err(&data->master->dev,
795 "%s wait-event timeout\n", __func__);
797 dma_sync_sg_for_cpu(&data->master->dev, dma->sg_rx_p, dma->nent,
800 dma_sync_sg_for_cpu(&data->master->dev, dma->sg_tx_p, dma->nent,
802 memset(data->dma.tx_buf_virt, 0, PAGE_SIZE);
804 async_tx_ack(dma->desc_rx);
805 async_tx_ack(dma->desc_tx);
809 spin_lock_irqsave(&data->lock, flags);
811 /* clear fifo threshold, disable interrupts, disable SPI transfer */
812 pch_spi_setclr_reg(data->master, PCH_SPCR, 0,
813 MASK_RFIC_SPCR_BITS | MASK_TFIC_SPCR_BITS | PCH_ALL |
815 /* clear all interrupts */
816 pch_spi_writereg(data->master, PCH_SPSR,
817 pch_spi_readreg(data->master, PCH_SPSR));
819 pch_spi_clear_fifo(data->master);
821 spin_unlock_irqrestore(&data->lock, flags);
826 static void pch_dma_rx_complete(void *arg)
828 struct pch_spi_data *data = arg;
830 /* transfer is completed;inform pch_spi_process_messages_dma */
831 data->transfer_complete = true;
832 wake_up_interruptible(&data->wait);
835 static bool pch_spi_filter(struct dma_chan *chan, void *slave)
837 struct pch_dma_slave *param = slave;
839 if ((chan->chan_id == param->chan_id) &&
840 (param->dma_dev == chan->device->dev)) {
841 chan->private = param;
848 static void pch_spi_request_dma(struct pch_spi_data *data, int bpw)
851 struct dma_chan *chan;
852 struct pci_dev *dma_dev;
853 struct pch_dma_slave *param;
854 struct pch_spi_dma_ctrl *dma;
858 width = PCH_DMA_WIDTH_1_BYTE;
860 width = PCH_DMA_WIDTH_2_BYTES;
864 dma_cap_set(DMA_SLAVE, mask);
866 /* Get DMA's dev information */
867 dma_dev = pci_get_slot(data->board_dat->pdev->bus,
868 PCI_DEVFN(PCI_SLOT(data->board_dat->pdev->devfn), 0));
871 param = &dma->param_tx;
872 param->dma_dev = &dma_dev->dev;
873 param->chan_id = data->ch * 2; /* Tx = 0, 2 */
874 param->tx_reg = data->io_base_addr + PCH_SPDWR;
875 param->width = width;
876 chan = dma_request_channel(mask, pch_spi_filter, param);
878 dev_err(&data->master->dev,
879 "ERROR: dma_request_channel FAILS(Tx)\n");
885 param = &dma->param_rx;
886 param->dma_dev = &dma_dev->dev;
887 param->chan_id = data->ch * 2 + 1; /* Rx = Tx + 1 */
888 param->rx_reg = data->io_base_addr + PCH_SPDRR;
889 param->width = width;
890 chan = dma_request_channel(mask, pch_spi_filter, param);
892 dev_err(&data->master->dev,
893 "ERROR: dma_request_channel FAILS(Rx)\n");
894 dma_release_channel(dma->chan_tx);
900 dma->dma_dev = dma_dev;
903 pci_dev_put(dma_dev);
907 static void pch_spi_release_dma(struct pch_spi_data *data)
909 struct pch_spi_dma_ctrl *dma;
913 dma_release_channel(dma->chan_tx);
917 dma_release_channel(dma->chan_rx);
921 pci_dev_put(dma->dma_dev);
924 static void pch_spi_handle_dma(struct pch_spi_data *data, int *bpw)
930 struct scatterlist *sg;
931 struct dma_async_tx_descriptor *desc_tx;
932 struct dma_async_tx_descriptor *desc_rx;
939 struct pch_spi_dma_ctrl *dma;
943 /* set baud rate if needed */
944 if (data->cur_trans->speed_hz) {
945 dev_dbg(&data->master->dev, "%s:setting baud rate\n", __func__);
946 spin_lock_irqsave(&data->lock, flags);
947 pch_spi_set_baud_rate(data->master, data->cur_trans->speed_hz);
948 spin_unlock_irqrestore(&data->lock, flags);
951 /* set bits per word if needed */
952 if (data->cur_trans->bits_per_word &&
953 (data->current_msg->spi->bits_per_word !=
954 data->cur_trans->bits_per_word)) {
955 dev_dbg(&data->master->dev, "%s:set bits per word\n", __func__);
956 spin_lock_irqsave(&data->lock, flags);
957 pch_spi_set_bits_per_word(data->master,
958 data->cur_trans->bits_per_word);
959 spin_unlock_irqrestore(&data->lock, flags);
960 *bpw = data->cur_trans->bits_per_word;
962 *bpw = data->current_msg->spi->bits_per_word;
964 data->bpw_len = data->cur_trans->len / (*bpw / 8);
966 if (data->bpw_len > PCH_BUF_SIZE) {
967 data->bpw_len = PCH_BUF_SIZE;
968 data->cur_trans->len -= PCH_BUF_SIZE;
972 if (data->cur_trans->tx_buf != NULL) {
974 tx_buf = data->cur_trans->tx_buf;
975 tx_dma_buf = dma->tx_buf_virt;
976 for (i = 0; i < data->bpw_len; i++)
977 *tx_dma_buf++ = *tx_buf++;
979 tx_sbuf = data->cur_trans->tx_buf;
980 tx_dma_sbuf = dma->tx_buf_virt;
981 for (i = 0; i < data->bpw_len; i++)
982 *tx_dma_sbuf++ = *tx_sbuf++;
986 /* Calculate Rx parameter for DMA transmitting */
987 if (data->bpw_len > PCH_DMA_TRANS_SIZE) {
988 if (data->bpw_len % PCH_DMA_TRANS_SIZE) {
989 num = data->bpw_len / PCH_DMA_TRANS_SIZE + 1;
990 rem = data->bpw_len % PCH_DMA_TRANS_SIZE;
992 num = data->bpw_len / PCH_DMA_TRANS_SIZE;
993 rem = PCH_DMA_TRANS_SIZE;
995 size = PCH_DMA_TRANS_SIZE;
998 size = data->bpw_len;
1001 dev_dbg(&data->master->dev, "%s num=%d size=%d rem=%d\n",
1002 __func__, num, size, rem);
1003 spin_lock_irqsave(&data->lock, flags);
1005 /* set receive fifo threshold and transmit fifo threshold */
1006 pch_spi_setclr_reg(data->master, PCH_SPCR,
1007 ((size - 1) << SPCR_RFIC_FIELD) |
1008 (PCH_TX_THOLD << SPCR_TFIC_FIELD),
1009 MASK_RFIC_SPCR_BITS | MASK_TFIC_SPCR_BITS);
1011 spin_unlock_irqrestore(&data->lock, flags);
1014 dma->sg_rx_p = kmalloc_array(num, sizeof(*dma->sg_rx_p), GFP_ATOMIC);
1018 sg_init_table(dma->sg_rx_p, num); /* Initialize SG table */
1019 /* offset, length setting */
1021 for (i = 0; i < num; i++, sg++) {
1022 if (i == (num - 2)) {
1023 sg->offset = size * i;
1024 sg->offset = sg->offset * (*bpw / 8);
1025 sg_set_page(sg, virt_to_page(dma->rx_buf_virt), rem,
1027 sg_dma_len(sg) = rem;
1028 } else if (i == (num - 1)) {
1029 sg->offset = size * (i - 1) + rem;
1030 sg->offset = sg->offset * (*bpw / 8);
1031 sg_set_page(sg, virt_to_page(dma->rx_buf_virt), size,
1033 sg_dma_len(sg) = size;
1035 sg->offset = size * i;
1036 sg->offset = sg->offset * (*bpw / 8);
1037 sg_set_page(sg, virt_to_page(dma->rx_buf_virt), size,
1039 sg_dma_len(sg) = size;
1041 sg_dma_address(sg) = dma->rx_buf_dma + sg->offset;
1044 desc_rx = dmaengine_prep_slave_sg(dma->chan_rx, sg,
1045 num, DMA_DEV_TO_MEM,
1046 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1048 dev_err(&data->master->dev,
1049 "%s:dmaengine_prep_slave_sg Failed\n", __func__);
1052 dma_sync_sg_for_device(&data->master->dev, sg, num, DMA_FROM_DEVICE);
1053 desc_rx->callback = pch_dma_rx_complete;
1054 desc_rx->callback_param = data;
1056 dma->desc_rx = desc_rx;
1058 /* Calculate Tx parameter for DMA transmitting */
1059 if (data->bpw_len > PCH_MAX_FIFO_DEPTH) {
1060 head = PCH_MAX_FIFO_DEPTH - PCH_DMA_TRANS_SIZE;
1061 if (data->bpw_len % PCH_DMA_TRANS_SIZE > 4) {
1062 num = data->bpw_len / PCH_DMA_TRANS_SIZE + 1;
1063 rem = data->bpw_len % PCH_DMA_TRANS_SIZE - head;
1065 num = data->bpw_len / PCH_DMA_TRANS_SIZE;
1066 rem = data->bpw_len % PCH_DMA_TRANS_SIZE +
1067 PCH_DMA_TRANS_SIZE - head;
1069 size = PCH_DMA_TRANS_SIZE;
1072 size = data->bpw_len;
1073 rem = data->bpw_len;
1077 dma->sg_tx_p = kmalloc_array(num, sizeof(*dma->sg_tx_p), GFP_ATOMIC);
1081 sg_init_table(dma->sg_tx_p, num); /* Initialize SG table */
1082 /* offset, length setting */
1084 for (i = 0; i < num; i++, sg++) {
1087 sg_set_page(sg, virt_to_page(dma->tx_buf_virt), size + head,
1089 sg_dma_len(sg) = size + head;
1090 } else if (i == (num - 1)) {
1091 sg->offset = head + size * i;
1092 sg->offset = sg->offset * (*bpw / 8);
1093 sg_set_page(sg, virt_to_page(dma->tx_buf_virt), rem,
1095 sg_dma_len(sg) = rem;
1097 sg->offset = head + size * i;
1098 sg->offset = sg->offset * (*bpw / 8);
1099 sg_set_page(sg, virt_to_page(dma->tx_buf_virt), size,
1101 sg_dma_len(sg) = size;
1103 sg_dma_address(sg) = dma->tx_buf_dma + sg->offset;
1106 desc_tx = dmaengine_prep_slave_sg(dma->chan_tx,
1107 sg, num, DMA_MEM_TO_DEV,
1108 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1110 dev_err(&data->master->dev,
1111 "%s:dmaengine_prep_slave_sg Failed\n", __func__);
1114 dma_sync_sg_for_device(&data->master->dev, sg, num, DMA_TO_DEVICE);
1115 desc_tx->callback = NULL;
1116 desc_tx->callback_param = data;
1118 dma->desc_tx = desc_tx;
1120 dev_dbg(&data->master->dev, "%s:Pulling down SSN low - writing 0x2 to SSNXCR\n", __func__);
1122 spin_lock_irqsave(&data->lock, flags);
1123 pch_spi_writereg(data->master, PCH_SSNXCR, SSN_LOW);
1124 desc_rx->tx_submit(desc_rx);
1125 desc_tx->tx_submit(desc_tx);
1126 spin_unlock_irqrestore(&data->lock, flags);
1128 /* reset transfer complete flag */
1129 data->transfer_complete = false;
1132 static void pch_spi_process_messages(struct work_struct *pwork)
1134 struct spi_message *pmsg, *tmp;
1135 struct pch_spi_data *data;
1138 data = container_of(pwork, struct pch_spi_data, work);
1139 dev_dbg(&data->master->dev, "%s data initialized\n", __func__);
1141 spin_lock(&data->lock);
1142 /* check if suspend has been initiated;if yes flush queue */
1143 if (data->board_dat->suspend_sts || (data->status == STATUS_EXITING)) {
1144 dev_dbg(&data->master->dev,
1145 "%s suspend/remove initiated, flushing queue\n", __func__);
1146 list_for_each_entry_safe(pmsg, tmp, data->queue.next, queue) {
1147 pmsg->status = -EIO;
1149 if (pmsg->complete) {
1150 spin_unlock(&data->lock);
1151 pmsg->complete(pmsg->context);
1152 spin_lock(&data->lock);
1155 /* delete from queue */
1156 list_del_init(&pmsg->queue);
1159 spin_unlock(&data->lock);
1163 data->bcurrent_msg_processing = true;
1164 dev_dbg(&data->master->dev,
1165 "%s Set data->bcurrent_msg_processing= true\n", __func__);
1167 /* Get the message from the queue and delete it from there. */
1168 data->current_msg = list_entry(data->queue.next, struct spi_message,
1171 list_del_init(&data->current_msg->queue);
1173 data->current_msg->status = 0;
1175 pch_spi_select_chip(data, data->current_msg->spi);
1177 spin_unlock(&data->lock);
1180 pch_spi_request_dma(data,
1181 data->current_msg->spi->bits_per_word);
1182 pch_spi_writereg(data->master, PCH_SSNXCR, SSN_NO_CONTROL);
1185 /* If we are already processing a message get the next
1186 transfer structure from the message otherwise retrieve
1187 the 1st transfer request from the message. */
1188 spin_lock(&data->lock);
1189 if (data->cur_trans == NULL) {
1191 list_entry(data->current_msg->transfers.next,
1192 struct spi_transfer, transfer_list);
1193 dev_dbg(&data->master->dev,
1194 "%s :Getting 1st transfer message\n",
1198 list_entry(data->cur_trans->transfer_list.next,
1199 struct spi_transfer, transfer_list);
1200 dev_dbg(&data->master->dev,
1201 "%s :Getting next transfer message\n",
1204 spin_unlock(&data->lock);
1206 if (!data->cur_trans->len)
1208 cnt = (data->cur_trans->len - 1) / PCH_BUF_SIZE + 1;
1209 data->save_total_len = data->cur_trans->len;
1210 if (data->use_dma) {
1212 char *save_rx_buf = data->cur_trans->rx_buf;
1214 for (i = 0; i < cnt; i++) {
1215 pch_spi_handle_dma(data, &bpw);
1216 if (!pch_spi_start_transfer(data)) {
1217 data->transfer_complete = true;
1218 data->current_msg->status = -EIO;
1219 data->current_msg->complete
1220 (data->current_msg->context);
1221 data->bcurrent_msg_processing = false;
1222 data->current_msg = NULL;
1223 data->cur_trans = NULL;
1226 pch_spi_copy_rx_data_for_dma(data, bpw);
1228 data->cur_trans->rx_buf = save_rx_buf;
1230 pch_spi_set_tx(data, &bpw);
1231 pch_spi_set_ir(data);
1232 pch_spi_copy_rx_data(data, bpw);
1233 kfree(data->pkt_rx_buff);
1234 data->pkt_rx_buff = NULL;
1235 kfree(data->pkt_tx_buff);
1236 data->pkt_tx_buff = NULL;
1238 /* increment message count */
1239 data->cur_trans->len = data->save_total_len;
1240 data->current_msg->actual_length += data->cur_trans->len;
1242 dev_dbg(&data->master->dev,
1243 "%s:data->current_msg->actual_length=%d\n",
1244 __func__, data->current_msg->actual_length);
1246 spi_transfer_delay_exec(data->cur_trans);
1248 spin_lock(&data->lock);
1250 /* No more transfer in this message. */
1251 if ((data->cur_trans->transfer_list.next) ==
1252 &(data->current_msg->transfers)) {
1253 pch_spi_nomore_transfer(data);
1256 spin_unlock(&data->lock);
1258 } while (data->cur_trans != NULL);
1261 pch_spi_writereg(data->master, PCH_SSNXCR, SSN_HIGH);
1263 pch_spi_release_dma(data);
1266 static void pch_spi_free_resources(struct pch_spi_board_data *board_dat,
1267 struct pch_spi_data *data)
1269 dev_dbg(&board_dat->pdev->dev, "%s ENTRY\n", __func__);
1271 flush_work(&data->work);
1274 static int pch_spi_get_resources(struct pch_spi_board_data *board_dat,
1275 struct pch_spi_data *data)
1277 dev_dbg(&board_dat->pdev->dev, "%s ENTRY\n", __func__);
1279 /* reset PCH SPI h/w */
1280 pch_spi_reset(data->master);
1281 dev_dbg(&board_dat->pdev->dev,
1282 "%s pch_spi_reset invoked successfully\n", __func__);
1284 dev_dbg(&board_dat->pdev->dev, "%s data->irq_reg_sts=true\n", __func__);
1289 static void pch_free_dma_buf(struct pch_spi_board_data *board_dat,
1290 struct pch_spi_data *data)
1292 struct pch_spi_dma_ctrl *dma;
1295 if (dma->tx_buf_dma)
1296 dma_free_coherent(&board_dat->pdev->dev, PCH_BUF_SIZE,
1297 dma->tx_buf_virt, dma->tx_buf_dma);
1298 if (dma->rx_buf_dma)
1299 dma_free_coherent(&board_dat->pdev->dev, PCH_BUF_SIZE,
1300 dma->rx_buf_virt, dma->rx_buf_dma);
1303 static int pch_alloc_dma_buf(struct pch_spi_board_data *board_dat,
1304 struct pch_spi_data *data)
1306 struct pch_spi_dma_ctrl *dma;
1311 /* Get Consistent memory for Tx DMA */
1312 dma->tx_buf_virt = dma_alloc_coherent(&board_dat->pdev->dev,
1313 PCH_BUF_SIZE, &dma->tx_buf_dma, GFP_KERNEL);
1314 if (!dma->tx_buf_virt)
1317 /* Get Consistent memory for Rx DMA */
1318 dma->rx_buf_virt = dma_alloc_coherent(&board_dat->pdev->dev,
1319 PCH_BUF_SIZE, &dma->rx_buf_dma, GFP_KERNEL);
1320 if (!dma->rx_buf_virt)
1326 static int pch_spi_pd_probe(struct platform_device *plat_dev)
1329 struct spi_master *master;
1330 struct pch_spi_board_data *board_dat = dev_get_platdata(&plat_dev->dev);
1331 struct pch_spi_data *data;
1333 dev_dbg(&plat_dev->dev, "%s:debug\n", __func__);
1335 master = spi_alloc_master(&board_dat->pdev->dev,
1336 sizeof(struct pch_spi_data));
1338 dev_err(&plat_dev->dev, "spi_alloc_master[%d] failed.\n",
1343 data = spi_master_get_devdata(master);
1344 data->master = master;
1346 platform_set_drvdata(plat_dev, data);
1348 /* baseaddress + address offset) */
1349 data->io_base_addr = pci_resource_start(board_dat->pdev, 1) +
1350 PCH_ADDRESS_SIZE * plat_dev->id;
1351 data->io_remap_addr = pci_iomap(board_dat->pdev, 1, 0);
1352 if (!data->io_remap_addr) {
1353 dev_err(&plat_dev->dev, "%s pci_iomap failed\n", __func__);
1357 data->io_remap_addr += PCH_ADDRESS_SIZE * plat_dev->id;
1359 dev_dbg(&plat_dev->dev, "[ch%d] remap_addr=%p\n",
1360 plat_dev->id, data->io_remap_addr);
1362 /* initialize members of SPI master */
1363 master->num_chipselect = PCH_MAX_CS;
1364 master->transfer = pch_spi_transfer;
1365 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST;
1366 master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
1367 master->max_speed_hz = PCH_MAX_BAUDRATE;
1369 data->board_dat = board_dat;
1370 data->plat_dev = plat_dev;
1371 data->n_curnt_chip = 255;
1372 data->status = STATUS_RUNNING;
1373 data->ch = plat_dev->id;
1374 data->use_dma = use_dma;
1376 INIT_LIST_HEAD(&data->queue);
1377 spin_lock_init(&data->lock);
1378 INIT_WORK(&data->work, pch_spi_process_messages);
1379 init_waitqueue_head(&data->wait);
1381 ret = pch_spi_get_resources(board_dat, data);
1383 dev_err(&plat_dev->dev, "%s fail(retval=%d)\n", __func__, ret);
1384 goto err_spi_get_resources;
1387 ret = request_irq(board_dat->pdev->irq, pch_spi_handler,
1388 IRQF_SHARED, KBUILD_MODNAME, data);
1390 dev_err(&plat_dev->dev,
1391 "%s request_irq failed\n", __func__);
1392 goto err_request_irq;
1394 data->irq_reg_sts = true;
1396 pch_spi_set_master_mode(master);
1399 dev_info(&plat_dev->dev, "Use DMA for data transfers\n");
1400 ret = pch_alloc_dma_buf(board_dat, data);
1402 goto err_spi_register_master;
1405 ret = spi_register_master(master);
1407 dev_err(&plat_dev->dev,
1408 "%s spi_register_master FAILED\n", __func__);
1409 goto err_spi_register_master;
1414 err_spi_register_master:
1415 pch_free_dma_buf(board_dat, data);
1416 free_irq(board_dat->pdev->irq, data);
1418 pch_spi_free_resources(board_dat, data);
1419 err_spi_get_resources:
1420 pci_iounmap(board_dat->pdev, data->io_remap_addr);
1422 spi_master_put(master);
1427 static int pch_spi_pd_remove(struct platform_device *plat_dev)
1429 struct pch_spi_board_data *board_dat = dev_get_platdata(&plat_dev->dev);
1430 struct pch_spi_data *data = platform_get_drvdata(plat_dev);
1432 unsigned long flags;
1434 dev_dbg(&plat_dev->dev, "%s:[ch%d] irq=%d\n",
1435 __func__, plat_dev->id, board_dat->pdev->irq);
1438 pch_free_dma_buf(board_dat, data);
1440 /* check for any pending messages; no action is taken if the queue
1441 * is still full; but at least we tried. Unload anyway */
1443 spin_lock_irqsave(&data->lock, flags);
1444 data->status = STATUS_EXITING;
1445 while ((list_empty(&data->queue) == 0) && --count) {
1446 dev_dbg(&board_dat->pdev->dev, "%s :queue not empty\n",
1448 spin_unlock_irqrestore(&data->lock, flags);
1449 msleep(PCH_SLEEP_TIME);
1450 spin_lock_irqsave(&data->lock, flags);
1452 spin_unlock_irqrestore(&data->lock, flags);
1454 pch_spi_free_resources(board_dat, data);
1455 /* disable interrupts & free IRQ */
1456 if (data->irq_reg_sts) {
1457 /* disable interrupts */
1458 pch_spi_setclr_reg(data->master, PCH_SPCR, 0, PCH_ALL);
1459 data->irq_reg_sts = false;
1460 free_irq(board_dat->pdev->irq, data);
1463 pci_iounmap(board_dat->pdev, data->io_remap_addr);
1464 spi_unregister_master(data->master);
1469 static int pch_spi_pd_suspend(struct platform_device *pd_dev,
1473 struct pch_spi_board_data *board_dat = dev_get_platdata(&pd_dev->dev);
1474 struct pch_spi_data *data = platform_get_drvdata(pd_dev);
1476 dev_dbg(&pd_dev->dev, "%s ENTRY\n", __func__);
1479 dev_err(&pd_dev->dev,
1480 "%s pci_get_drvdata returned NULL\n", __func__);
1484 /* check if the current message is processed:
1485 Only after thats done the transfer will be suspended */
1487 while ((--count) > 0) {
1488 if (!(data->bcurrent_msg_processing))
1490 msleep(PCH_SLEEP_TIME);
1494 if (data->irq_reg_sts) {
1495 /* disable all interrupts */
1496 pch_spi_setclr_reg(data->master, PCH_SPCR, 0, PCH_ALL);
1497 pch_spi_reset(data->master);
1498 free_irq(board_dat->pdev->irq, data);
1500 data->irq_reg_sts = false;
1501 dev_dbg(&pd_dev->dev,
1502 "%s free_irq invoked successfully.\n", __func__);
1508 static int pch_spi_pd_resume(struct platform_device *pd_dev)
1510 struct pch_spi_board_data *board_dat = dev_get_platdata(&pd_dev->dev);
1511 struct pch_spi_data *data = platform_get_drvdata(pd_dev);
1515 dev_err(&pd_dev->dev,
1516 "%s pci_get_drvdata returned NULL\n", __func__);
1520 if (!data->irq_reg_sts) {
1522 retval = request_irq(board_dat->pdev->irq, pch_spi_handler,
1523 IRQF_SHARED, KBUILD_MODNAME, data);
1525 dev_err(&pd_dev->dev,
1526 "%s request_irq failed\n", __func__);
1530 /* reset PCH SPI h/w */
1531 pch_spi_reset(data->master);
1532 pch_spi_set_master_mode(data->master);
1533 data->irq_reg_sts = true;
1538 #define pch_spi_pd_suspend NULL
1539 #define pch_spi_pd_resume NULL
1542 static struct platform_driver pch_spi_pd_driver = {
1546 .probe = pch_spi_pd_probe,
1547 .remove = pch_spi_pd_remove,
1548 .suspend = pch_spi_pd_suspend,
1549 .resume = pch_spi_pd_resume
1552 static int pch_spi_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1554 struct pch_spi_board_data *board_dat;
1555 struct platform_device *pd_dev = NULL;
1558 struct pch_pd_dev_save *pd_dev_save;
1560 pd_dev_save = kzalloc(sizeof(*pd_dev_save), GFP_KERNEL);
1564 board_dat = kzalloc(sizeof(*board_dat), GFP_KERNEL);
1570 retval = pci_request_regions(pdev, KBUILD_MODNAME);
1572 dev_err(&pdev->dev, "%s request_region failed\n", __func__);
1573 goto pci_request_regions;
1576 board_dat->pdev = pdev;
1577 board_dat->num = id->driver_data;
1578 pd_dev_save->num = id->driver_data;
1579 pd_dev_save->board_dat = board_dat;
1581 retval = pci_enable_device(pdev);
1583 dev_err(&pdev->dev, "%s pci_enable_device failed\n", __func__);
1584 goto pci_enable_device;
1587 for (i = 0; i < board_dat->num; i++) {
1588 pd_dev = platform_device_alloc("pch-spi", i);
1590 dev_err(&pdev->dev, "platform_device_alloc failed\n");
1592 goto err_platform_device;
1594 pd_dev_save->pd_save[i] = pd_dev;
1595 pd_dev->dev.parent = &pdev->dev;
1597 retval = platform_device_add_data(pd_dev, board_dat,
1598 sizeof(*board_dat));
1601 "platform_device_add_data failed\n");
1602 platform_device_put(pd_dev);
1603 goto err_platform_device;
1606 retval = platform_device_add(pd_dev);
1608 dev_err(&pdev->dev, "platform_device_add failed\n");
1609 platform_device_put(pd_dev);
1610 goto err_platform_device;
1614 pci_set_drvdata(pdev, pd_dev_save);
1618 err_platform_device:
1620 platform_device_unregister(pd_dev_save->pd_save[i]);
1621 pci_disable_device(pdev);
1623 pci_release_regions(pdev);
1624 pci_request_regions:
1632 static void pch_spi_remove(struct pci_dev *pdev)
1635 struct pch_pd_dev_save *pd_dev_save = pci_get_drvdata(pdev);
1637 dev_dbg(&pdev->dev, "%s ENTRY:pdev=%p\n", __func__, pdev);
1639 for (i = 0; i < pd_dev_save->num; i++)
1640 platform_device_unregister(pd_dev_save->pd_save[i]);
1642 pci_disable_device(pdev);
1643 pci_release_regions(pdev);
1644 kfree(pd_dev_save->board_dat);
1648 static int __maybe_unused pch_spi_suspend(struct device *dev)
1650 struct pch_pd_dev_save *pd_dev_save = dev_get_drvdata(dev);
1652 dev_dbg(dev, "%s ENTRY\n", __func__);
1654 pd_dev_save->board_dat->suspend_sts = true;
1659 static int __maybe_unused pch_spi_resume(struct device *dev)
1661 struct pch_pd_dev_save *pd_dev_save = dev_get_drvdata(dev);
1663 dev_dbg(dev, "%s ENTRY\n", __func__);
1665 /* set suspend status to false */
1666 pd_dev_save->board_dat->suspend_sts = false;
1671 static SIMPLE_DEV_PM_OPS(pch_spi_pm_ops, pch_spi_suspend, pch_spi_resume);
1673 static struct pci_driver pch_spi_pcidev_driver = {
1675 .id_table = pch_spi_pcidev_id,
1676 .probe = pch_spi_probe,
1677 .remove = pch_spi_remove,
1678 .driver.pm = &pch_spi_pm_ops,
1681 static int __init pch_spi_init(void)
1684 ret = platform_driver_register(&pch_spi_pd_driver);
1688 ret = pci_register_driver(&pch_spi_pcidev_driver);
1690 platform_driver_unregister(&pch_spi_pd_driver);
1696 module_init(pch_spi_init);
1698 static void __exit pch_spi_exit(void)
1700 pci_unregister_driver(&pch_spi_pcidev_driver);
1701 platform_driver_unregister(&pch_spi_pd_driver);
1703 module_exit(pch_spi_exit);
1705 module_param(use_dma, int, 0644);
1706 MODULE_PARM_DESC(use_dma,
1707 "to use DMA for data transfers pass 1 else 0; default 1");
1709 MODULE_LICENSE("GPL");
1710 MODULE_DESCRIPTION("Intel EG20T PCH/LAPIS Semiconductor ML7xxx IOH SPI Driver");
1711 MODULE_DEVICE_TABLE(pci, pch_spi_pcidev_id);