1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * SuperTrak EX Series Storage Controller driver for Linux
5 * Copyright (C) 2005-2015 Promise Technology Inc.
8 * Ed Lin <promise_linux@promise.com>
11 #include <linux/init.h>
12 #include <linux/errno.h>
13 #include <linux/kernel.h>
14 #include <linux/delay.h>
15 #include <linux/slab.h>
16 #include <linux/time.h>
17 #include <linux/pci.h>
18 #include <linux/blkdev.h>
19 #include <linux/interrupt.h>
20 #include <linux/types.h>
21 #include <linux/module.h>
22 #include <linux/spinlock.h>
23 #include <linux/ktime.h>
24 #include <linux/reboot.h>
27 #include <asm/byteorder.h>
28 #include <scsi/scsi.h>
29 #include <scsi/scsi_device.h>
30 #include <scsi/scsi_cmnd.h>
31 #include <scsi/scsi_host.h>
32 #include <scsi/scsi_tcq.h>
33 #include <scsi/scsi_dbg.h>
34 #include <scsi/scsi_eh.h>
36 #define DRV_NAME "stex"
37 #define ST_DRIVER_VERSION "6.02.0000.01"
38 #define ST_VER_MAJOR 6
39 #define ST_VER_MINOR 02
41 #define ST_BUILD_VER 01
44 /* MU register offset */
45 IMR0 = 0x10, /* MU_INBOUND_MESSAGE_REG0 */
46 IMR1 = 0x14, /* MU_INBOUND_MESSAGE_REG1 */
47 OMR0 = 0x18, /* MU_OUTBOUND_MESSAGE_REG0 */
48 OMR1 = 0x1c, /* MU_OUTBOUND_MESSAGE_REG1 */
49 IDBL = 0x20, /* MU_INBOUND_DOORBELL */
50 IIS = 0x24, /* MU_INBOUND_INTERRUPT_STATUS */
51 IIM = 0x28, /* MU_INBOUND_INTERRUPT_MASK */
52 ODBL = 0x2c, /* MU_OUTBOUND_DOORBELL */
53 OIS = 0x30, /* MU_OUTBOUND_INTERRUPT_STATUS */
54 OIM = 0x3c, /* MU_OUTBOUND_INTERRUPT_MASK */
68 MAILBOX_BASE = 0x1000,
69 MAILBOX_HNDSHK_STS = 0x0,
71 /* MU register value */
72 MU_INBOUND_DOORBELL_HANDSHAKE = (1 << 0),
73 MU_INBOUND_DOORBELL_REQHEADCHANGED = (1 << 1),
74 MU_INBOUND_DOORBELL_STATUSTAILCHANGED = (1 << 2),
75 MU_INBOUND_DOORBELL_HMUSTOPPED = (1 << 3),
76 MU_INBOUND_DOORBELL_RESET = (1 << 4),
78 MU_OUTBOUND_DOORBELL_HANDSHAKE = (1 << 0),
79 MU_OUTBOUND_DOORBELL_REQUESTTAILCHANGED = (1 << 1),
80 MU_OUTBOUND_DOORBELL_STATUSHEADCHANGED = (1 << 2),
81 MU_OUTBOUND_DOORBELL_BUSCHANGE = (1 << 3),
82 MU_OUTBOUND_DOORBELL_HASEVENT = (1 << 4),
83 MU_OUTBOUND_DOORBELL_REQUEST_RESET = (1 << 27),
86 MU_STATE_STARTING = 1,
88 MU_STATE_RESETTING = 3,
91 MU_STATE_NOCONNECT = 6,
94 MU_HANDSHAKE_SIGNATURE = 0x55aaaa55,
95 MU_HANDSHAKE_SIGNATURE_HALF = 0x5a5a0000,
96 MU_HARD_RESET_WAIT = 30000,
99 /* firmware returned values */
100 SRB_STATUS_SUCCESS = 0x01,
101 SRB_STATUS_ERROR = 0x04,
102 SRB_STATUS_BUSY = 0x05,
103 SRB_STATUS_INVALID_REQUEST = 0x06,
104 SRB_STATUS_SELECTION_TIMEOUT = 0x0A,
105 SRB_SEE_SENSE = 0x80,
108 TASK_ATTRIBUTE_SIMPLE = 0x0,
109 TASK_ATTRIBUTE_HEADOFQUEUE = 0x1,
110 TASK_ATTRIBUTE_ORDERED = 0x2,
111 TASK_ATTRIBUTE_ACA = 0x4,
115 SS_STS_NORMAL = 0x80000000,
116 SS_STS_DONE = 0x40000000,
117 SS_STS_HANDSHAKE = 0x20000000,
119 SS_HEAD_HANDSHAKE = 0x80,
121 SS_H2I_INT_RESET = 0x100,
123 SS_I2H_REQUEST_RESET = 0x2000,
125 SS_MU_OPERATIONAL = 0x80000000,
129 STEX_CDB_LENGTH = 16,
130 STATUS_VAR_LEN = 128,
133 SG_CF_EOT = 0x80, /* end of table */
134 SG_CF_64B = 0x40, /* 64 bit item */
135 SG_CF_HOST = 0x20, /* sg in host memory */
138 MSG_DATA_DIR_OUT = 2,
147 PASSTHRU_REQ_TYPE = 0x00000001,
148 PASSTHRU_REQ_NO_WAKEUP = 0x00000100,
149 ST_INTERNAL_TIMEOUT = 180,
154 /* vendor specific commands of Promise */
156 SINBAND_MGT_CMD = 0xd9,
158 CONTROLLER_CMD = 0xe1,
159 DEBUGGING_CMD = 0xe2,
162 PASSTHRU_GET_ADAPTER = 0x05,
163 PASSTHRU_GET_DRVVER = 0x10,
165 CTLR_CONFIG_CMD = 0x03,
166 CTLR_SHUTDOWN = 0x0d,
168 CTLR_POWER_STATE_CHANGE = 0x0e,
169 CTLR_POWER_SAVING = 0x01,
171 PASSTHRU_SIGNATURE = 0x4e415041,
172 MGT_CMD_SIGNATURE = 0xba,
176 ST_ADDITIONAL_MEM = 0x200000,
177 ST_ADDITIONAL_MEM_MIN = 0x80000,
178 PMIC_SHUTDOWN = 0x0D,
189 u8 ctrl; /* SG_CF_xxx */
195 struct st_ss_sgitem {
207 struct st_msg_header {
215 struct handshake_frame {
216 __le64 rb_phy; /* request payload queue physical address */
217 __le16 req_sz; /* size of each request payload */
218 __le16 req_cnt; /* count of reqs the buffer can hold */
219 __le16 status_sz; /* size of each status payload */
220 __le16 status_cnt; /* count of status the buffer can hold */
221 __le64 hosttime; /* seconds from Jan 1, 1970 (GMT) */
222 u8 partner_type; /* who sends this frame */
224 __le32 partner_ver_major;
225 __le32 partner_ver_minor;
226 __le32 partner_ver_oem;
227 __le32 partner_ver_build;
228 __le32 extra_offset; /* NEW */
229 __le32 extra_size; /* NEW */
241 u8 payload_sz; /* payload size in 4-byte, not used */
242 u8 cdb[STEX_CDB_LENGTH];
253 u8 payload_sz; /* payload size in 4-byte */
254 u8 variable[STATUS_VAR_LEN];
269 struct ver_info drv_ver;
270 struct ver_info bios_ver;
301 struct scsi_cmnd *cmd;
304 unsigned int sense_bufflen;
314 void __iomem *mmio_base; /* iomapped PCI memory space */
316 dma_addr_t dma_handle;
319 struct Scsi_Host *host;
320 struct pci_dev *pdev;
322 struct req_msg * (*alloc_rq) (struct st_hba *);
323 int (*map_sg)(struct st_hba *, struct req_msg *, struct st_ccb *);
324 void (*send) (struct st_hba *, struct req_msg *, u16);
331 struct status_msg *status_buffer;
332 void *copy_buffer; /* temp buffer for driver-handled commands */
334 struct st_ccb *wait_ccb;
337 char work_q_name[20];
338 struct workqueue_struct *work_q;
339 struct work_struct reset_work;
340 wait_queue_head_t reset_waitq;
341 unsigned int mu_status;
342 unsigned int cardtype;
353 struct st_card_info {
354 struct req_msg * (*alloc_rq) (struct st_hba *);
355 int (*map_sg)(struct st_hba *, struct req_msg *, struct st_ccb *);
356 void (*send) (struct st_hba *, struct req_msg *, u16);
358 unsigned int max_lun;
359 unsigned int max_channel;
366 static int stex_halt(struct notifier_block *nb, ulong event, void *buf);
367 static struct notifier_block stex_notifier = {
372 module_param(msi, int, 0);
373 MODULE_PARM_DESC(msi, "Enable Message Signaled Interrupts(0=off, 1=on)");
375 static const char console_inq_page[] =
377 0x03,0x00,0x03,0x03,0xFA,0x00,0x00,0x30,
378 0x50,0x72,0x6F,0x6D,0x69,0x73,0x65,0x20, /* "Promise " */
379 0x52,0x41,0x49,0x44,0x20,0x43,0x6F,0x6E, /* "RAID Con" */
380 0x73,0x6F,0x6C,0x65,0x20,0x20,0x20,0x20, /* "sole " */
381 0x31,0x2E,0x30,0x30,0x20,0x20,0x20,0x20, /* "1.00 " */
382 0x53,0x58,0x2F,0x52,0x53,0x41,0x46,0x2D, /* "SX/RSAF-" */
383 0x54,0x45,0x31,0x2E,0x30,0x30,0x20,0x20, /* "TE1.00 " */
384 0x0C,0x20,0x20,0x20,0x20,0x20,0x20,0x20
387 MODULE_AUTHOR("Ed Lin");
388 MODULE_DESCRIPTION("Promise Technology SuperTrak EX Controllers");
389 MODULE_LICENSE("GPL");
390 MODULE_VERSION(ST_DRIVER_VERSION);
392 static struct status_msg *stex_get_status(struct st_hba *hba)
394 struct status_msg *status = hba->status_buffer + hba->status_tail;
397 hba->status_tail %= hba->sts_count+1;
402 static void stex_invalid_field(struct scsi_cmnd *cmd,
403 void (*done)(struct scsi_cmnd *))
405 cmd->result = (DRIVER_SENSE << 24) | SAM_STAT_CHECK_CONDITION;
407 /* "Invalid field in cdb" */
408 scsi_build_sense_buffer(0, cmd->sense_buffer, ILLEGAL_REQUEST, 0x24,
413 static struct req_msg *stex_alloc_req(struct st_hba *hba)
415 struct req_msg *req = hba->dma_mem + hba->req_head * hba->rq_size;
418 hba->req_head %= hba->rq_count+1;
423 static struct req_msg *stex_ss_alloc_req(struct st_hba *hba)
425 return (struct req_msg *)(hba->dma_mem +
426 hba->req_head * hba->rq_size + sizeof(struct st_msg_header));
429 static int stex_map_sg(struct st_hba *hba,
430 struct req_msg *req, struct st_ccb *ccb)
432 struct scsi_cmnd *cmd;
433 struct scatterlist *sg;
434 struct st_sgtable *dst;
435 struct st_sgitem *table;
439 nseg = scsi_dma_map(cmd);
442 dst = (struct st_sgtable *)req->variable;
444 ccb->sg_count = nseg;
445 dst->sg_count = cpu_to_le16((u16)nseg);
446 dst->max_sg_count = cpu_to_le16(hba->host->sg_tablesize);
447 dst->sz_in_byte = cpu_to_le32(scsi_bufflen(cmd));
449 table = (struct st_sgitem *)(dst + 1);
450 scsi_for_each_sg(cmd, sg, nseg, i) {
451 table[i].count = cpu_to_le32((u32)sg_dma_len(sg));
452 table[i].addr = cpu_to_le64(sg_dma_address(sg));
453 table[i].ctrl = SG_CF_64B | SG_CF_HOST;
455 table[--i].ctrl |= SG_CF_EOT;
461 static int stex_ss_map_sg(struct st_hba *hba,
462 struct req_msg *req, struct st_ccb *ccb)
464 struct scsi_cmnd *cmd;
465 struct scatterlist *sg;
466 struct st_sgtable *dst;
467 struct st_ss_sgitem *table;
471 nseg = scsi_dma_map(cmd);
474 dst = (struct st_sgtable *)req->variable;
476 ccb->sg_count = nseg;
477 dst->sg_count = cpu_to_le16((u16)nseg);
478 dst->max_sg_count = cpu_to_le16(hba->host->sg_tablesize);
479 dst->sz_in_byte = cpu_to_le32(scsi_bufflen(cmd));
481 table = (struct st_ss_sgitem *)(dst + 1);
482 scsi_for_each_sg(cmd, sg, nseg, i) {
483 table[i].count = cpu_to_le32((u32)sg_dma_len(sg));
485 cpu_to_le32(sg_dma_address(sg) & 0xffffffff);
487 cpu_to_le32((sg_dma_address(sg) >> 16) >> 16);
494 static void stex_controller_info(struct st_hba *hba, struct st_ccb *ccb)
497 size_t count = sizeof(struct st_frame);
499 p = hba->copy_buffer;
500 scsi_sg_copy_to_buffer(ccb->cmd, p, count);
501 memset(p->base, 0, sizeof(u32)*6);
502 *(unsigned long *)(p->base) = pci_resource_start(hba->pdev, 0);
505 p->drv_ver.major = ST_VER_MAJOR;
506 p->drv_ver.minor = ST_VER_MINOR;
507 p->drv_ver.oem = ST_OEM;
508 p->drv_ver.build = ST_BUILD_VER;
510 p->bus = hba->pdev->bus->number;
511 p->slot = hba->pdev->devfn;
513 p->irq_vec = hba->pdev->irq;
514 p->id = hba->pdev->vendor << 16 | hba->pdev->device;
516 hba->pdev->subsystem_vendor << 16 | hba->pdev->subsystem_device;
518 scsi_sg_copy_from_buffer(ccb->cmd, p, count);
522 stex_send_cmd(struct st_hba *hba, struct req_msg *req, u16 tag)
524 req->tag = cpu_to_le16(tag);
526 hba->ccb[tag].req = req;
529 writel(hba->req_head, hba->mmio_base + IMR0);
530 writel(MU_INBOUND_DOORBELL_REQHEADCHANGED, hba->mmio_base + IDBL);
531 readl(hba->mmio_base + IDBL); /* flush */
535 stex_ss_send_cmd(struct st_hba *hba, struct req_msg *req, u16 tag)
537 struct scsi_cmnd *cmd;
538 struct st_msg_header *msg_h;
541 req->tag = cpu_to_le16(tag);
543 hba->ccb[tag].req = req;
546 cmd = hba->ccb[tag].cmd;
547 msg_h = (struct st_msg_header *)req - 1;
549 msg_h->channel = (u8)cmd->device->channel;
550 msg_h->timeout = cpu_to_le16(cmd->request->timeout/HZ);
552 addr = hba->dma_handle + hba->req_head * hba->rq_size;
553 addr += (hba->ccb[tag].sg_count+4)/11;
554 msg_h->handle = cpu_to_le64(addr);
557 hba->req_head %= hba->rq_count+1;
558 if (hba->cardtype == st_P3) {
559 writel((addr >> 16) >> 16, hba->mmio_base + YH2I_REQ_HI);
560 writel(addr, hba->mmio_base + YH2I_REQ);
562 writel((addr >> 16) >> 16, hba->mmio_base + YH2I_REQ_HI);
563 readl(hba->mmio_base + YH2I_REQ_HI); /* flush */
564 writel(addr, hba->mmio_base + YH2I_REQ);
565 readl(hba->mmio_base + YH2I_REQ); /* flush */
569 static void return_abnormal_state(struct st_hba *hba, int status)
575 spin_lock_irqsave(hba->host->host_lock, flags);
576 for (tag = 0; tag < hba->host->can_queue; tag++) {
577 ccb = &hba->ccb[tag];
578 if (ccb->req == NULL)
582 scsi_dma_unmap(ccb->cmd);
583 ccb->cmd->result = status << 16;
584 ccb->cmd->scsi_done(ccb->cmd);
588 spin_unlock_irqrestore(hba->host->host_lock, flags);
591 stex_slave_config(struct scsi_device *sdev)
593 sdev->use_10_for_rw = 1;
594 sdev->use_10_for_ms = 1;
595 blk_queue_rq_timeout(sdev->request_queue, 60 * HZ);
601 stex_queuecommand_lck(struct scsi_cmnd *cmd, void (*done)(struct scsi_cmnd *))
604 struct Scsi_Host *host;
605 unsigned int id, lun;
609 host = cmd->device->host;
610 id = cmd->device->id;
611 lun = cmd->device->lun;
612 hba = (struct st_hba *) &host->hostdata[0];
613 if (hba->mu_status == MU_STATE_NOCONNECT) {
614 cmd->result = DID_NO_CONNECT;
618 if (unlikely(hba->mu_status != MU_STATE_STARTED))
619 return SCSI_MLQUEUE_HOST_BUSY;
621 switch (cmd->cmnd[0]) {
624 static char ms10_caching_page[12] =
625 { 0, 0x12, 0, 0, 0, 0, 0, 0, 0x8, 0xa, 0x4, 0 };
628 page = cmd->cmnd[2] & 0x3f;
629 if (page == 0x8 || page == 0x3f) {
630 scsi_sg_copy_from_buffer(cmd, ms10_caching_page,
631 sizeof(ms10_caching_page));
632 cmd->result = DID_OK << 16 | COMMAND_COMPLETE << 8;
635 stex_invalid_field(cmd, done);
640 * The shasta firmware does not report actual luns in the
641 * target, so fail the command to force sequential lun scan.
642 * Also, the console device does not support this command.
644 if (hba->cardtype == st_shasta || id == host->max_id - 1) {
645 stex_invalid_field(cmd, done);
649 case TEST_UNIT_READY:
650 if (id == host->max_id - 1) {
651 cmd->result = DID_OK << 16 | COMMAND_COMPLETE << 8;
657 if (lun >= host->max_lun) {
658 cmd->result = DID_NO_CONNECT << 16;
662 if (id != host->max_id - 1)
664 if (!lun && !cmd->device->channel &&
665 (cmd->cmnd[1] & INQUIRY_EVPD) == 0) {
666 scsi_sg_copy_from_buffer(cmd, (void *)console_inq_page,
667 sizeof(console_inq_page));
668 cmd->result = DID_OK << 16 | COMMAND_COMPLETE << 8;
671 stex_invalid_field(cmd, done);
674 if (cmd->cmnd[1] == PASSTHRU_GET_DRVVER) {
675 const struct st_drvver ver = {
676 .major = ST_VER_MAJOR,
677 .minor = ST_VER_MINOR,
679 .build = ST_BUILD_VER,
680 .signature[0] = PASSTHRU_SIGNATURE,
681 .console_id = host->max_id - 1,
682 .host_no = hba->host->host_no,
684 size_t cp_len = sizeof(ver);
686 cp_len = scsi_sg_copy_from_buffer(cmd, &ver, cp_len);
687 cmd->result = sizeof(ver) == cp_len ?
688 DID_OK << 16 | COMMAND_COMPLETE << 8 :
689 DID_ERROR << 16 | COMMAND_COMPLETE << 8;
697 cmd->scsi_done = done;
699 tag = cmd->request->tag;
701 if (unlikely(tag >= host->can_queue))
702 return SCSI_MLQUEUE_HOST_BUSY;
704 req = hba->alloc_rq(hba);
710 memcpy(req->cdb, cmd->cmnd, STEX_CDB_LENGTH);
712 if (cmd->sc_data_direction == DMA_FROM_DEVICE)
713 req->data_dir = MSG_DATA_DIR_IN;
714 else if (cmd->sc_data_direction == DMA_TO_DEVICE)
715 req->data_dir = MSG_DATA_DIR_OUT;
717 req->data_dir = MSG_DATA_DIR_ND;
719 hba->ccb[tag].cmd = cmd;
720 hba->ccb[tag].sense_bufflen = SCSI_SENSE_BUFFERSIZE;
721 hba->ccb[tag].sense_buffer = cmd->sense_buffer;
723 if (!hba->map_sg(hba, req, &hba->ccb[tag])) {
724 hba->ccb[tag].sg_count = 0;
725 memset(&req->variable[0], 0, 8);
728 hba->send(hba, req, tag);
732 static DEF_SCSI_QCMD(stex_queuecommand)
734 static void stex_scsi_done(struct st_ccb *ccb)
736 struct scsi_cmnd *cmd = ccb->cmd;
739 if (ccb->srb_status == SRB_STATUS_SUCCESS || ccb->srb_status == 0) {
740 result = ccb->scsi_status;
741 switch (ccb->scsi_status) {
743 result |= DID_OK << 16 | COMMAND_COMPLETE << 8;
745 case SAM_STAT_CHECK_CONDITION:
746 result |= DRIVER_SENSE << 24;
749 result |= DID_BUS_BUSY << 16 | COMMAND_COMPLETE << 8;
752 result |= DID_ERROR << 16 | COMMAND_COMPLETE << 8;
756 else if (ccb->srb_status & SRB_SEE_SENSE)
757 result = DRIVER_SENSE << 24 | SAM_STAT_CHECK_CONDITION;
758 else switch (ccb->srb_status) {
759 case SRB_STATUS_SELECTION_TIMEOUT:
760 result = DID_NO_CONNECT << 16 | COMMAND_COMPLETE << 8;
762 case SRB_STATUS_BUSY:
763 result = DID_BUS_BUSY << 16 | COMMAND_COMPLETE << 8;
765 case SRB_STATUS_INVALID_REQUEST:
766 case SRB_STATUS_ERROR:
768 result = DID_ERROR << 16 | COMMAND_COMPLETE << 8;
772 cmd->result = result;
776 static void stex_copy_data(struct st_ccb *ccb,
777 struct status_msg *resp, unsigned int variable)
779 if (resp->scsi_status != SAM_STAT_GOOD) {
780 if (ccb->sense_buffer != NULL)
781 memcpy(ccb->sense_buffer, resp->variable,
782 min(variable, ccb->sense_bufflen));
786 if (ccb->cmd == NULL)
788 scsi_sg_copy_from_buffer(ccb->cmd, resp->variable, variable);
791 static void stex_check_cmd(struct st_hba *hba,
792 struct st_ccb *ccb, struct status_msg *resp)
794 if (ccb->cmd->cmnd[0] == MGT_CMD &&
795 resp->scsi_status != SAM_STAT_CHECK_CONDITION)
796 scsi_set_resid(ccb->cmd, scsi_bufflen(ccb->cmd) -
797 le32_to_cpu(*(__le32 *)&resp->variable[0]));
800 static void stex_mu_intr(struct st_hba *hba, u32 doorbell)
802 void __iomem *base = hba->mmio_base;
803 struct status_msg *resp;
808 if (unlikely(!(doorbell & MU_OUTBOUND_DOORBELL_STATUSHEADCHANGED)))
811 /* status payloads */
812 hba->status_head = readl(base + OMR1);
813 if (unlikely(hba->status_head > hba->sts_count)) {
814 printk(KERN_WARNING DRV_NAME "(%s): invalid status head\n",
815 pci_name(hba->pdev));
820 * it's not a valid status payload if:
821 * 1. there are no pending requests(e.g. during init stage)
822 * 2. there are some pending requests, but the controller is in
823 * reset status, and its type is not st_yosemite
824 * firmware of st_yosemite in reset status will return pending requests
825 * to driver, so we allow it to pass
827 if (unlikely(hba->out_req_cnt <= 0 ||
828 (hba->mu_status == MU_STATE_RESETTING &&
829 hba->cardtype != st_yosemite))) {
830 hba->status_tail = hba->status_head;
834 while (hba->status_tail != hba->status_head) {
835 resp = stex_get_status(hba);
836 tag = le16_to_cpu(resp->tag);
837 if (unlikely(tag >= hba->host->can_queue)) {
838 printk(KERN_WARNING DRV_NAME
839 "(%s): invalid tag\n", pci_name(hba->pdev));
844 ccb = &hba->ccb[tag];
845 if (unlikely(hba->wait_ccb == ccb))
846 hba->wait_ccb = NULL;
847 if (unlikely(ccb->req == NULL)) {
848 printk(KERN_WARNING DRV_NAME
849 "(%s): lagging req\n", pci_name(hba->pdev));
853 size = resp->payload_sz * sizeof(u32); /* payload size */
854 if (unlikely(size < sizeof(*resp) - STATUS_VAR_LEN ||
855 size > sizeof(*resp))) {
856 printk(KERN_WARNING DRV_NAME "(%s): bad status size\n",
857 pci_name(hba->pdev));
859 size -= sizeof(*resp) - STATUS_VAR_LEN; /* copy size */
861 stex_copy_data(ccb, resp, size);
865 ccb->srb_status = resp->srb_status;
866 ccb->scsi_status = resp->scsi_status;
868 if (likely(ccb->cmd != NULL)) {
869 if (hba->cardtype == st_yosemite)
870 stex_check_cmd(hba, ccb, resp);
872 if (unlikely(ccb->cmd->cmnd[0] == PASSTHRU_CMD &&
873 ccb->cmd->cmnd[1] == PASSTHRU_GET_ADAPTER))
874 stex_controller_info(hba, ccb);
876 scsi_dma_unmap(ccb->cmd);
883 writel(hba->status_head, base + IMR1);
884 readl(base + IMR1); /* flush */
887 static irqreturn_t stex_intr(int irq, void *__hba)
889 struct st_hba *hba = __hba;
890 void __iomem *base = hba->mmio_base;
894 spin_lock_irqsave(hba->host->host_lock, flags);
896 data = readl(base + ODBL);
898 if (data && data != 0xffffffff) {
899 /* clear the interrupt */
900 writel(data, base + ODBL);
901 readl(base + ODBL); /* flush */
902 stex_mu_intr(hba, data);
903 spin_unlock_irqrestore(hba->host->host_lock, flags);
904 if (unlikely(data & MU_OUTBOUND_DOORBELL_REQUEST_RESET &&
905 hba->cardtype == st_shasta))
906 queue_work(hba->work_q, &hba->reset_work);
910 spin_unlock_irqrestore(hba->host->host_lock, flags);
915 static void stex_ss_mu_intr(struct st_hba *hba)
917 struct status_msg *resp;
925 if (unlikely(hba->out_req_cnt <= 0 ||
926 hba->mu_status == MU_STATE_RESETTING))
929 while (count < hba->sts_count) {
930 scratch = hba->scratch + hba->status_tail;
931 value = le32_to_cpu(*scratch);
932 if (unlikely(!(value & SS_STS_NORMAL)))
935 resp = hba->status_buffer + hba->status_tail;
939 hba->status_tail %= hba->sts_count+1;
942 if (unlikely(tag >= hba->host->can_queue)) {
943 printk(KERN_WARNING DRV_NAME
944 "(%s): invalid tag\n", pci_name(hba->pdev));
949 ccb = &hba->ccb[tag];
950 if (unlikely(hba->wait_ccb == ccb))
951 hba->wait_ccb = NULL;
952 if (unlikely(ccb->req == NULL)) {
953 printk(KERN_WARNING DRV_NAME
954 "(%s): lagging req\n", pci_name(hba->pdev));
959 if (likely(value & SS_STS_DONE)) { /* normal case */
960 ccb->srb_status = SRB_STATUS_SUCCESS;
961 ccb->scsi_status = SAM_STAT_GOOD;
963 ccb->srb_status = resp->srb_status;
964 ccb->scsi_status = resp->scsi_status;
965 size = resp->payload_sz * sizeof(u32);
966 if (unlikely(size < sizeof(*resp) - STATUS_VAR_LEN ||
967 size > sizeof(*resp))) {
968 printk(KERN_WARNING DRV_NAME
969 "(%s): bad status size\n",
970 pci_name(hba->pdev));
972 size -= sizeof(*resp) - STATUS_VAR_LEN;
974 stex_copy_data(ccb, resp, size);
976 if (likely(ccb->cmd != NULL))
977 stex_check_cmd(hba, ccb, resp);
980 if (likely(ccb->cmd != NULL)) {
981 scsi_dma_unmap(ccb->cmd);
988 static irqreturn_t stex_ss_intr(int irq, void *__hba)
990 struct st_hba *hba = __hba;
991 void __iomem *base = hba->mmio_base;
995 spin_lock_irqsave(hba->host->host_lock, flags);
997 if (hba->cardtype == st_yel) {
998 data = readl(base + YI2H_INT);
999 if (data && data != 0xffffffff) {
1000 /* clear the interrupt */
1001 writel(data, base + YI2H_INT_C);
1002 stex_ss_mu_intr(hba);
1003 spin_unlock_irqrestore(hba->host->host_lock, flags);
1004 if (unlikely(data & SS_I2H_REQUEST_RESET))
1005 queue_work(hba->work_q, &hba->reset_work);
1009 data = readl(base + PSCRATCH4);
1010 if (data != 0xffffffff) {
1012 /* clear the interrupt */
1013 writel(data, base + PSCRATCH1);
1014 writel((1 << 22), base + YH2I_INT);
1016 stex_ss_mu_intr(hba);
1017 spin_unlock_irqrestore(hba->host->host_lock, flags);
1018 if (unlikely(data & SS_I2H_REQUEST_RESET))
1019 queue_work(hba->work_q, &hba->reset_work);
1024 spin_unlock_irqrestore(hba->host->host_lock, flags);
1029 static int stex_common_handshake(struct st_hba *hba)
1031 void __iomem *base = hba->mmio_base;
1032 struct handshake_frame *h;
1033 dma_addr_t status_phys;
1035 unsigned long before;
1037 if (readl(base + OMR0) != MU_HANDSHAKE_SIGNATURE) {
1038 writel(MU_INBOUND_DOORBELL_HANDSHAKE, base + IDBL);
1041 while (readl(base + OMR0) != MU_HANDSHAKE_SIGNATURE) {
1042 if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1043 printk(KERN_ERR DRV_NAME
1044 "(%s): no handshake signature\n",
1045 pci_name(hba->pdev));
1055 data = readl(base + OMR1);
1056 if ((data & 0xffff0000) == MU_HANDSHAKE_SIGNATURE_HALF) {
1058 if (hba->host->can_queue > data) {
1059 hba->host->can_queue = data;
1060 hba->host->cmd_per_lun = data;
1064 h = (struct handshake_frame *)hba->status_buffer;
1065 h->rb_phy = cpu_to_le64(hba->dma_handle);
1066 h->req_sz = cpu_to_le16(hba->rq_size);
1067 h->req_cnt = cpu_to_le16(hba->rq_count+1);
1068 h->status_sz = cpu_to_le16(sizeof(struct status_msg));
1069 h->status_cnt = cpu_to_le16(hba->sts_count+1);
1070 h->hosttime = cpu_to_le64(ktime_get_real_seconds());
1071 h->partner_type = HMU_PARTNER_TYPE;
1072 if (hba->extra_offset) {
1073 h->extra_offset = cpu_to_le32(hba->extra_offset);
1074 h->extra_size = cpu_to_le32(hba->dma_size - hba->extra_offset);
1076 h->extra_offset = h->extra_size = 0;
1078 status_phys = hba->dma_handle + (hba->rq_count+1) * hba->rq_size;
1079 writel(status_phys, base + IMR0);
1081 writel((status_phys >> 16) >> 16, base + IMR1);
1084 writel((status_phys >> 16) >> 16, base + OMR0); /* old fw compatible */
1086 writel(MU_INBOUND_DOORBELL_HANDSHAKE, base + IDBL);
1087 readl(base + IDBL); /* flush */
1091 while (readl(base + OMR0) != MU_HANDSHAKE_SIGNATURE) {
1092 if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1093 printk(KERN_ERR DRV_NAME
1094 "(%s): no signature after handshake frame\n",
1095 pci_name(hba->pdev));
1102 writel(0, base + IMR0);
1104 writel(0, base + OMR0);
1106 writel(0, base + IMR1);
1108 writel(0, base + OMR1);
1109 readl(base + OMR1); /* flush */
1113 static int stex_ss_handshake(struct st_hba *hba)
1115 void __iomem *base = hba->mmio_base;
1116 struct st_msg_header *msg_h;
1117 struct handshake_frame *h;
1119 u32 data, scratch_size, mailboxdata, operationaldata;
1120 unsigned long before;
1125 if (hba->cardtype == st_yel) {
1126 operationaldata = readl(base + YIOA_STATUS);
1127 while (operationaldata != SS_MU_OPERATIONAL) {
1128 if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1129 printk(KERN_ERR DRV_NAME
1130 "(%s): firmware not operational\n",
1131 pci_name(hba->pdev));
1135 operationaldata = readl(base + YIOA_STATUS);
1138 operationaldata = readl(base + PSCRATCH3);
1139 while (operationaldata != SS_MU_OPERATIONAL) {
1140 if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1141 printk(KERN_ERR DRV_NAME
1142 "(%s): firmware not operational\n",
1143 pci_name(hba->pdev));
1147 operationaldata = readl(base + PSCRATCH3);
1151 msg_h = (struct st_msg_header *)hba->dma_mem;
1152 msg_h->handle = cpu_to_le64(hba->dma_handle);
1153 msg_h->flag = SS_HEAD_HANDSHAKE;
1155 h = (struct handshake_frame *)(msg_h + 1);
1156 h->rb_phy = cpu_to_le64(hba->dma_handle);
1157 h->req_sz = cpu_to_le16(hba->rq_size);
1158 h->req_cnt = cpu_to_le16(hba->rq_count+1);
1159 h->status_sz = cpu_to_le16(sizeof(struct status_msg));
1160 h->status_cnt = cpu_to_le16(hba->sts_count+1);
1161 h->hosttime = cpu_to_le64(ktime_get_real_seconds());
1162 h->partner_type = HMU_PARTNER_TYPE;
1163 h->extra_offset = h->extra_size = 0;
1164 scratch_size = (hba->sts_count+1)*sizeof(u32);
1165 h->scratch_size = cpu_to_le32(scratch_size);
1167 if (hba->cardtype == st_yel) {
1168 data = readl(base + YINT_EN);
1170 writel(data, base + YINT_EN);
1171 writel((hba->dma_handle >> 16) >> 16, base + YH2I_REQ_HI);
1172 readl(base + YH2I_REQ_HI);
1173 writel(hba->dma_handle, base + YH2I_REQ);
1174 readl(base + YH2I_REQ); /* flush */
1176 data = readl(base + YINT_EN);
1179 writel(data, base + YINT_EN);
1180 if (hba->msi_lock == 0) {
1181 /* P3 MSI Register cannot access twice */
1182 writel((1 << 6), base + YH2I_INT);
1185 writel((hba->dma_handle >> 16) >> 16, base + YH2I_REQ_HI);
1186 writel(hba->dma_handle, base + YH2I_REQ);
1190 scratch = hba->scratch;
1191 if (hba->cardtype == st_yel) {
1192 while (!(le32_to_cpu(*scratch) & SS_STS_HANDSHAKE)) {
1193 if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1194 printk(KERN_ERR DRV_NAME
1195 "(%s): no signature after handshake frame\n",
1196 pci_name(hba->pdev));
1204 mailboxdata = readl(base + MAILBOX_BASE + MAILBOX_HNDSHK_STS);
1205 while (mailboxdata != SS_STS_HANDSHAKE) {
1206 if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1207 printk(KERN_ERR DRV_NAME
1208 "(%s): no signature after handshake frame\n",
1209 pci_name(hba->pdev));
1215 mailboxdata = readl(base + MAILBOX_BASE + MAILBOX_HNDSHK_STS);
1218 memset(scratch, 0, scratch_size);
1224 static int stex_handshake(struct st_hba *hba)
1227 unsigned long flags;
1228 unsigned int mu_status;
1230 if (hba->cardtype == st_yel || hba->cardtype == st_P3)
1231 err = stex_ss_handshake(hba);
1233 err = stex_common_handshake(hba);
1234 spin_lock_irqsave(hba->host->host_lock, flags);
1235 mu_status = hba->mu_status;
1239 hba->status_head = 0;
1240 hba->status_tail = 0;
1241 hba->out_req_cnt = 0;
1242 hba->mu_status = MU_STATE_STARTED;
1244 hba->mu_status = MU_STATE_FAILED;
1245 if (mu_status == MU_STATE_RESETTING)
1246 wake_up_all(&hba->reset_waitq);
1247 spin_unlock_irqrestore(hba->host->host_lock, flags);
1251 static int stex_abort(struct scsi_cmnd *cmd)
1253 struct Scsi_Host *host = cmd->device->host;
1254 struct st_hba *hba = (struct st_hba *)host->hostdata;
1255 u16 tag = cmd->request->tag;
1258 int result = SUCCESS;
1259 unsigned long flags;
1261 scmd_printk(KERN_INFO, cmd, "aborting command\n");
1263 base = hba->mmio_base;
1264 spin_lock_irqsave(host->host_lock, flags);
1265 if (tag < host->can_queue &&
1266 hba->ccb[tag].req && hba->ccb[tag].cmd == cmd)
1267 hba->wait_ccb = &hba->ccb[tag];
1271 if (hba->cardtype == st_yel) {
1272 data = readl(base + YI2H_INT);
1273 if (data == 0 || data == 0xffffffff)
1276 writel(data, base + YI2H_INT_C);
1277 stex_ss_mu_intr(hba);
1278 } else if (hba->cardtype == st_P3) {
1279 data = readl(base + PSCRATCH4);
1280 if (data == 0xffffffff)
1283 writel(data, base + PSCRATCH1);
1284 writel((1 << 22), base + YH2I_INT);
1286 stex_ss_mu_intr(hba);
1288 data = readl(base + ODBL);
1289 if (data == 0 || data == 0xffffffff)
1292 writel(data, base + ODBL);
1293 readl(base + ODBL); /* flush */
1294 stex_mu_intr(hba, data);
1296 if (hba->wait_ccb == NULL) {
1297 printk(KERN_WARNING DRV_NAME
1298 "(%s): lost interrupt\n", pci_name(hba->pdev));
1303 scsi_dma_unmap(cmd);
1304 hba->wait_ccb->req = NULL; /* nullify the req's future return */
1305 hba->wait_ccb = NULL;
1308 spin_unlock_irqrestore(host->host_lock, flags);
1312 static void stex_hard_reset(struct st_hba *hba)
1314 struct pci_bus *bus;
1319 for (i = 0; i < 16; i++)
1320 pci_read_config_dword(hba->pdev, i * 4,
1321 &hba->pdev->saved_config_space[i]);
1323 /* Reset secondary bus. Our controller(MU/ATU) is the only device on
1324 secondary bus. Consult Intel 80331/3 developer's manual for detail */
1325 bus = hba->pdev->bus;
1326 pci_read_config_byte(bus->self, PCI_BRIDGE_CONTROL, &pci_bctl);
1327 pci_bctl |= PCI_BRIDGE_CTL_BUS_RESET;
1328 pci_write_config_byte(bus->self, PCI_BRIDGE_CONTROL, pci_bctl);
1331 * 1 ms may be enough for 8-port controllers. But 16-port controllers
1332 * require more time to finish bus reset. Use 100 ms here for safety
1335 pci_bctl &= ~PCI_BRIDGE_CTL_BUS_RESET;
1336 pci_write_config_byte(bus->self, PCI_BRIDGE_CONTROL, pci_bctl);
1338 for (i = 0; i < MU_HARD_RESET_WAIT; i++) {
1339 pci_read_config_word(hba->pdev, PCI_COMMAND, &pci_cmd);
1340 if (pci_cmd != 0xffff && (pci_cmd & PCI_COMMAND_MASTER))
1346 for (i = 0; i < 16; i++)
1347 pci_write_config_dword(hba->pdev, i * 4,
1348 hba->pdev->saved_config_space[i]);
1351 static int stex_yos_reset(struct st_hba *hba)
1354 unsigned long flags, before;
1357 base = hba->mmio_base;
1358 writel(MU_INBOUND_DOORBELL_RESET, base + IDBL);
1359 readl(base + IDBL); /* flush */
1361 while (hba->out_req_cnt > 0) {
1362 if (time_after(jiffies, before + ST_INTERNAL_TIMEOUT * HZ)) {
1363 printk(KERN_WARNING DRV_NAME
1364 "(%s): reset timeout\n", pci_name(hba->pdev));
1371 spin_lock_irqsave(hba->host->host_lock, flags);
1373 hba->mu_status = MU_STATE_FAILED;
1375 hba->mu_status = MU_STATE_STARTED;
1376 wake_up_all(&hba->reset_waitq);
1377 spin_unlock_irqrestore(hba->host->host_lock, flags);
1382 static void stex_ss_reset(struct st_hba *hba)
1384 writel(SS_H2I_INT_RESET, hba->mmio_base + YH2I_INT);
1385 readl(hba->mmio_base + YH2I_INT);
1389 static void stex_p3_reset(struct st_hba *hba)
1391 writel(SS_H2I_INT_RESET, hba->mmio_base + YH2I_INT);
1395 static int stex_do_reset(struct st_hba *hba)
1397 unsigned long flags;
1398 unsigned int mu_status = MU_STATE_RESETTING;
1400 spin_lock_irqsave(hba->host->host_lock, flags);
1401 if (hba->mu_status == MU_STATE_STARTING) {
1402 spin_unlock_irqrestore(hba->host->host_lock, flags);
1403 printk(KERN_INFO DRV_NAME "(%s): request reset during init\n",
1404 pci_name(hba->pdev));
1407 while (hba->mu_status == MU_STATE_RESETTING) {
1408 spin_unlock_irqrestore(hba->host->host_lock, flags);
1409 wait_event_timeout(hba->reset_waitq,
1410 hba->mu_status != MU_STATE_RESETTING,
1412 spin_lock_irqsave(hba->host->host_lock, flags);
1413 mu_status = hba->mu_status;
1416 if (mu_status != MU_STATE_RESETTING) {
1417 spin_unlock_irqrestore(hba->host->host_lock, flags);
1418 return (mu_status == MU_STATE_STARTED) ? 0 : -1;
1421 hba->mu_status = MU_STATE_RESETTING;
1422 spin_unlock_irqrestore(hba->host->host_lock, flags);
1424 if (hba->cardtype == st_yosemite)
1425 return stex_yos_reset(hba);
1427 if (hba->cardtype == st_shasta)
1428 stex_hard_reset(hba);
1429 else if (hba->cardtype == st_yel)
1431 else if (hba->cardtype == st_P3)
1434 return_abnormal_state(hba, DID_RESET);
1436 if (stex_handshake(hba) == 0)
1439 printk(KERN_WARNING DRV_NAME "(%s): resetting: handshake failed\n",
1440 pci_name(hba->pdev));
1444 static int stex_reset(struct scsi_cmnd *cmd)
1448 hba = (struct st_hba *) &cmd->device->host->hostdata[0];
1450 shost_printk(KERN_INFO, cmd->device->host,
1451 "resetting host\n");
1453 return stex_do_reset(hba) ? FAILED : SUCCESS;
1456 static void stex_reset_work(struct work_struct *work)
1458 struct st_hba *hba = container_of(work, struct st_hba, reset_work);
1463 static int stex_biosparam(struct scsi_device *sdev,
1464 struct block_device *bdev, sector_t capacity, int geom[])
1466 int heads = 255, sectors = 63;
1468 if (capacity < 0x200000) {
1473 sector_div(capacity, heads * sectors);
1482 static struct scsi_host_template driver_template = {
1483 .module = THIS_MODULE,
1485 .proc_name = DRV_NAME,
1486 .bios_param = stex_biosparam,
1487 .queuecommand = stex_queuecommand,
1488 .slave_configure = stex_slave_config,
1489 .eh_abort_handler = stex_abort,
1490 .eh_host_reset_handler = stex_reset,
1492 .dma_boundary = PAGE_SIZE - 1,
1495 static struct pci_device_id stex_pci_tbl[] = {
1497 { 0x105a, 0x8350, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1498 st_shasta }, /* SuperTrak EX8350/8300/16350/16300 */
1499 { 0x105a, 0xc350, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1500 st_shasta }, /* SuperTrak EX12350 */
1501 { 0x105a, 0x4302, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1502 st_shasta }, /* SuperTrak EX4350 */
1503 { 0x105a, 0xe350, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1504 st_shasta }, /* SuperTrak EX24350 */
1507 { 0x105a, 0x7250, PCI_ANY_ID, PCI_ANY_ID, 0, 0, st_vsc },
1510 { 0x105a, 0x8650, 0x105a, PCI_ANY_ID, 0, 0, st_yosemite },
1513 { 0x105a, 0x3360, PCI_ANY_ID, PCI_ANY_ID, 0, 0, st_seq },
1516 { 0x105a, 0x8650, 0x1033, PCI_ANY_ID, 0, 0, st_yel },
1517 { 0x105a, 0x8760, PCI_ANY_ID, PCI_ANY_ID, 0, 0, st_yel },
1520 { PCI_VENDOR_ID_PROMISE, 0x8870, PCI_VENDOR_ID_PROMISE,
1521 0x8870, 0, 0, st_P3 },
1523 { PCI_VENDOR_ID_PROMISE, 0x8870, PCI_VENDOR_ID_PROMISE,
1524 0x4300, 0, 0, st_P3 },
1526 /* st_P3, SymplyStor4E */
1527 { PCI_VENDOR_ID_PROMISE, 0x8871, PCI_VENDOR_ID_PROMISE,
1528 0x4311, 0, 0, st_P3 },
1529 /* st_P3, SymplyStor8E */
1530 { PCI_VENDOR_ID_PROMISE, 0x8871, PCI_VENDOR_ID_PROMISE,
1531 0x4312, 0, 0, st_P3 },
1532 /* st_P3, SymplyStor4 */
1533 { PCI_VENDOR_ID_PROMISE, 0x8871, PCI_VENDOR_ID_PROMISE,
1534 0x4321, 0, 0, st_P3 },
1535 /* st_P3, SymplyStor8 */
1536 { PCI_VENDOR_ID_PROMISE, 0x8871, PCI_VENDOR_ID_PROMISE,
1537 0x4322, 0, 0, st_P3 },
1538 { } /* terminate list */
1541 static struct st_card_info stex_card_info[] = {
1550 .alloc_rq = stex_alloc_req,
1551 .map_sg = stex_map_sg,
1552 .send = stex_send_cmd,
1563 .alloc_rq = stex_alloc_req,
1564 .map_sg = stex_map_sg,
1565 .send = stex_send_cmd,
1576 .alloc_rq = stex_alloc_req,
1577 .map_sg = stex_map_sg,
1578 .send = stex_send_cmd,
1589 .alloc_rq = stex_alloc_req,
1590 .map_sg = stex_map_sg,
1591 .send = stex_send_cmd,
1602 .alloc_rq = stex_ss_alloc_req,
1603 .map_sg = stex_ss_map_sg,
1604 .send = stex_ss_send_cmd,
1615 .alloc_rq = stex_ss_alloc_req,
1616 .map_sg = stex_ss_map_sg,
1617 .send = stex_ss_send_cmd,
1621 static int stex_request_irq(struct st_hba *hba)
1623 struct pci_dev *pdev = hba->pdev;
1626 if (msi || hba->cardtype == st_P3) {
1627 status = pci_enable_msi(pdev);
1629 printk(KERN_ERR DRV_NAME
1630 "(%s): error %d setting up MSI\n",
1631 pci_name(pdev), status);
1633 hba->msi_enabled = 1;
1635 hba->msi_enabled = 0;
1637 status = request_irq(pdev->irq,
1638 (hba->cardtype == st_yel || hba->cardtype == st_P3) ?
1639 stex_ss_intr : stex_intr, IRQF_SHARED, DRV_NAME, hba);
1642 if (hba->msi_enabled)
1643 pci_disable_msi(pdev);
1648 static void stex_free_irq(struct st_hba *hba)
1650 struct pci_dev *pdev = hba->pdev;
1652 free_irq(pdev->irq, hba);
1653 if (hba->msi_enabled)
1654 pci_disable_msi(pdev);
1657 static int stex_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1660 struct Scsi_Host *host;
1661 const struct st_card_info *ci = NULL;
1662 u32 sts_offset, cp_offset, scratch_offset;
1665 err = pci_enable_device(pdev);
1669 pci_set_master(pdev);
1672 register_reboot_notifier(&stex_notifier);
1674 host = scsi_host_alloc(&driver_template, sizeof(struct st_hba));
1677 printk(KERN_ERR DRV_NAME "(%s): scsi_host_alloc failed\n",
1683 hba = (struct st_hba *)host->hostdata;
1684 memset(hba, 0, sizeof(struct st_hba));
1686 err = pci_request_regions(pdev, DRV_NAME);
1688 printk(KERN_ERR DRV_NAME "(%s): request regions failed\n",
1690 goto out_scsi_host_put;
1693 hba->mmio_base = pci_ioremap_bar(pdev, 0);
1694 if ( !hba->mmio_base) {
1695 printk(KERN_ERR DRV_NAME "(%s): memory map failed\n",
1698 goto out_release_regions;
1701 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
1703 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
1705 printk(KERN_ERR DRV_NAME "(%s): set dma mask failed\n",
1710 hba->cardtype = (unsigned int) id->driver_data;
1711 ci = &stex_card_info[hba->cardtype];
1712 switch (id->subdevice) {
1727 if (hba->cardtype == st_yel || hba->cardtype == st_P3)
1728 hba->supports_pm = 1;
1731 sts_offset = scratch_offset = (ci->rq_count+1) * ci->rq_size;
1732 if (hba->cardtype == st_yel || hba->cardtype == st_P3)
1733 sts_offset += (ci->sts_count+1) * sizeof(u32);
1734 cp_offset = sts_offset + (ci->sts_count+1) * sizeof(struct status_msg);
1735 hba->dma_size = cp_offset + sizeof(struct st_frame);
1736 if (hba->cardtype == st_seq ||
1737 (hba->cardtype == st_vsc && (pdev->subsystem_device & 1))) {
1738 hba->extra_offset = hba->dma_size;
1739 hba->dma_size += ST_ADDITIONAL_MEM;
1741 hba->dma_mem = dma_alloc_coherent(&pdev->dev,
1742 hba->dma_size, &hba->dma_handle, GFP_KERNEL);
1743 if (!hba->dma_mem) {
1744 /* Retry minimum coherent mapping for st_seq and st_vsc */
1745 if (hba->cardtype == st_seq ||
1746 (hba->cardtype == st_vsc && (pdev->subsystem_device & 1))) {
1747 printk(KERN_WARNING DRV_NAME
1748 "(%s): allocating min buffer for controller\n",
1750 hba->dma_size = hba->extra_offset
1751 + ST_ADDITIONAL_MEM_MIN;
1752 hba->dma_mem = dma_alloc_coherent(&pdev->dev,
1753 hba->dma_size, &hba->dma_handle, GFP_KERNEL);
1756 if (!hba->dma_mem) {
1758 printk(KERN_ERR DRV_NAME "(%s): dma mem alloc failed\n",
1764 hba->ccb = kcalloc(ci->rq_count, sizeof(struct st_ccb), GFP_KERNEL);
1767 printk(KERN_ERR DRV_NAME "(%s): ccb alloc failed\n",
1772 if (hba->cardtype == st_yel || hba->cardtype == st_P3)
1773 hba->scratch = (__le32 *)(hba->dma_mem + scratch_offset);
1774 hba->status_buffer = (struct status_msg *)(hba->dma_mem + sts_offset);
1775 hba->copy_buffer = hba->dma_mem + cp_offset;
1776 hba->rq_count = ci->rq_count;
1777 hba->rq_size = ci->rq_size;
1778 hba->sts_count = ci->sts_count;
1779 hba->alloc_rq = ci->alloc_rq;
1780 hba->map_sg = ci->map_sg;
1781 hba->send = ci->send;
1782 hba->mu_status = MU_STATE_STARTING;
1785 if (hba->cardtype == st_yel || hba->cardtype == st_P3)
1786 host->sg_tablesize = 38;
1788 host->sg_tablesize = 32;
1789 host->can_queue = ci->rq_count;
1790 host->cmd_per_lun = ci->rq_count;
1791 host->max_id = ci->max_id;
1792 host->max_lun = ci->max_lun;
1793 host->max_channel = ci->max_channel;
1794 host->unique_id = host->host_no;
1795 host->max_cmd_len = STEX_CDB_LENGTH;
1799 init_waitqueue_head(&hba->reset_waitq);
1801 snprintf(hba->work_q_name, sizeof(hba->work_q_name),
1802 "stex_wq_%d", host->host_no);
1803 hba->work_q = create_singlethread_workqueue(hba->work_q_name);
1805 printk(KERN_ERR DRV_NAME "(%s): create workqueue failed\n",
1810 INIT_WORK(&hba->reset_work, stex_reset_work);
1812 err = stex_request_irq(hba);
1814 printk(KERN_ERR DRV_NAME "(%s): request irq failed\n",
1819 err = stex_handshake(hba);
1823 pci_set_drvdata(pdev, hba);
1825 err = scsi_add_host(host, &pdev->dev);
1827 printk(KERN_ERR DRV_NAME "(%s): scsi_add_host failed\n",
1832 scsi_scan_host(host);
1839 destroy_workqueue(hba->work_q);
1843 dma_free_coherent(&pdev->dev, hba->dma_size,
1844 hba->dma_mem, hba->dma_handle);
1846 iounmap(hba->mmio_base);
1847 out_release_regions:
1848 pci_release_regions(pdev);
1850 scsi_host_put(host);
1852 pci_disable_device(pdev);
1857 static void stex_hba_stop(struct st_hba *hba, int st_sleep_mic)
1859 struct req_msg *req;
1860 struct st_msg_header *msg_h;
1861 unsigned long flags;
1862 unsigned long before;
1865 spin_lock_irqsave(hba->host->host_lock, flags);
1867 if ((hba->cardtype == st_yel || hba->cardtype == st_P3) &&
1868 hba->supports_pm == 1) {
1869 if (st_sleep_mic == ST_NOTHANDLED) {
1870 spin_unlock_irqrestore(hba->host->host_lock, flags);
1874 req = hba->alloc_rq(hba);
1875 if (hba->cardtype == st_yel || hba->cardtype == st_P3) {
1876 msg_h = (struct st_msg_header *)req - 1;
1877 memset(msg_h, 0, hba->rq_size);
1879 memset(req, 0, hba->rq_size);
1881 if ((hba->cardtype == st_yosemite || hba->cardtype == st_yel
1882 || hba->cardtype == st_P3)
1883 && st_sleep_mic == ST_IGNORED) {
1884 req->cdb[0] = MGT_CMD;
1885 req->cdb[1] = MGT_CMD_SIGNATURE;
1886 req->cdb[2] = CTLR_CONFIG_CMD;
1887 req->cdb[3] = CTLR_SHUTDOWN;
1888 } else if ((hba->cardtype == st_yel || hba->cardtype == st_P3)
1889 && st_sleep_mic != ST_IGNORED) {
1890 req->cdb[0] = MGT_CMD;
1891 req->cdb[1] = MGT_CMD_SIGNATURE;
1892 req->cdb[2] = CTLR_CONFIG_CMD;
1893 req->cdb[3] = PMIC_SHUTDOWN;
1894 req->cdb[4] = st_sleep_mic;
1896 req->cdb[0] = CONTROLLER_CMD;
1897 req->cdb[1] = CTLR_POWER_STATE_CHANGE;
1898 req->cdb[2] = CTLR_POWER_SAVING;
1900 hba->ccb[tag].cmd = NULL;
1901 hba->ccb[tag].sg_count = 0;
1902 hba->ccb[tag].sense_bufflen = 0;
1903 hba->ccb[tag].sense_buffer = NULL;
1904 hba->ccb[tag].req_type = PASSTHRU_REQ_TYPE;
1905 hba->send(hba, req, tag);
1906 spin_unlock_irqrestore(hba->host->host_lock, flags);
1908 while (hba->ccb[tag].req_type & PASSTHRU_REQ_TYPE) {
1909 if (time_after(jiffies, before + ST_INTERNAL_TIMEOUT * HZ)) {
1910 hba->ccb[tag].req_type = 0;
1911 hba->mu_status = MU_STATE_STOP;
1916 hba->mu_status = MU_STATE_STOP;
1919 static void stex_hba_free(struct st_hba *hba)
1923 destroy_workqueue(hba->work_q);
1925 iounmap(hba->mmio_base);
1927 pci_release_regions(hba->pdev);
1931 dma_free_coherent(&hba->pdev->dev, hba->dma_size,
1932 hba->dma_mem, hba->dma_handle);
1935 static void stex_remove(struct pci_dev *pdev)
1937 struct st_hba *hba = pci_get_drvdata(pdev);
1939 hba->mu_status = MU_STATE_NOCONNECT;
1940 return_abnormal_state(hba, DID_NO_CONNECT);
1941 scsi_remove_host(hba->host);
1943 scsi_block_requests(hba->host);
1947 scsi_host_put(hba->host);
1949 pci_disable_device(pdev);
1951 unregister_reboot_notifier(&stex_notifier);
1954 static void stex_shutdown(struct pci_dev *pdev)
1956 struct st_hba *hba = pci_get_drvdata(pdev);
1958 if (hba->supports_pm == 0) {
1959 stex_hba_stop(hba, ST_IGNORED);
1960 } else if (hba->supports_pm == 1 && S6flag) {
1961 unregister_reboot_notifier(&stex_notifier);
1962 stex_hba_stop(hba, ST_S6);
1964 stex_hba_stop(hba, ST_S5);
1967 static int stex_choice_sleep_mic(struct st_hba *hba, pm_message_t state)
1969 switch (state.event) {
1970 case PM_EVENT_SUSPEND:
1972 case PM_EVENT_HIBERNATE:
1976 return ST_NOTHANDLED;
1980 static int stex_suspend(struct pci_dev *pdev, pm_message_t state)
1982 struct st_hba *hba = pci_get_drvdata(pdev);
1984 if ((hba->cardtype == st_yel || hba->cardtype == st_P3)
1985 && hba->supports_pm == 1)
1986 stex_hba_stop(hba, stex_choice_sleep_mic(hba, state));
1988 stex_hba_stop(hba, ST_IGNORED);
1992 static int stex_resume(struct pci_dev *pdev)
1994 struct st_hba *hba = pci_get_drvdata(pdev);
1996 hba->mu_status = MU_STATE_STARTING;
1997 stex_handshake(hba);
2001 static int stex_halt(struct notifier_block *nb, unsigned long event, void *buf)
2006 MODULE_DEVICE_TABLE(pci, stex_pci_tbl);
2008 static struct pci_driver stex_pci_driver = {
2010 .id_table = stex_pci_tbl,
2011 .probe = stex_probe,
2012 .remove = stex_remove,
2013 .shutdown = stex_shutdown,
2014 .suspend = stex_suspend,
2015 .resume = stex_resume,
2018 static int __init stex_init(void)
2020 printk(KERN_INFO DRV_NAME
2021 ": Promise SuperTrak EX Driver version: %s\n",
2024 return pci_register_driver(&stex_pci_driver);
2027 static void __exit stex_exit(void)
2029 pci_unregister_driver(&stex_pci_driver);
2032 module_init(stex_init);
2033 module_exit(stex_exit);