GNU Linux-libre 4.19.207-gnu1
[releases.git] / drivers / pinctrl / sh-pfc / pfc-r8a7791.c
1 /*
2  * r8a7791/r8a7743 processor support - PFC hardware block.
3  *
4  * Copyright (C) 2013 Renesas Electronics Corporation
5  * Copyright (C) 2014-2017 Cogent Embedded, Inc.
6  *
7  * This program is free software; you can redistribute it and/or modify
8  * it under the terms of the GNU General Public License version 2
9  * as published by the Free Software Foundation.
10  */
11
12 #include <linux/kernel.h>
13
14 #include "sh_pfc.h"
15
16 /*
17  * Pins 0-23 assigned to GPIO bank 6 can be used for SD interfaces in
18  * which case they support both 3.3V and 1.8V signalling.
19  */
20 #define CPU_ALL_PORT(fn, sfx)                                           \
21         PORT_GP_32(0, fn, sfx),                                         \
22         PORT_GP_26(1, fn, sfx),                                         \
23         PORT_GP_32(2, fn, sfx),                                         \
24         PORT_GP_32(3, fn, sfx),                                         \
25         PORT_GP_32(4, fn, sfx),                                         \
26         PORT_GP_32(5, fn, sfx),                                         \
27         PORT_GP_CFG_24(6, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),          \
28         PORT_GP_1(6, 24, fn, sfx),                                      \
29         PORT_GP_1(6, 25, fn, sfx),                                      \
30         PORT_GP_1(6, 26, fn, sfx),                                      \
31         PORT_GP_1(6, 27, fn, sfx),                                      \
32         PORT_GP_1(6, 28, fn, sfx),                                      \
33         PORT_GP_1(6, 29, fn, sfx),                                      \
34         PORT_GP_1(6, 30, fn, sfx),                                      \
35         PORT_GP_1(6, 31, fn, sfx),                                      \
36         PORT_GP_26(7, fn, sfx)
37
38 enum {
39         PINMUX_RESERVED = 0,
40
41         PINMUX_DATA_BEGIN,
42         GP_ALL(DATA),
43         PINMUX_DATA_END,
44
45         PINMUX_FUNCTION_BEGIN,
46         GP_ALL(FN),
47
48         /* GPSR0 */
49         FN_IP0_0, FN_IP0_1, FN_IP0_2, FN_IP0_3, FN_IP0_4, FN_IP0_5,
50         FN_IP0_6, FN_IP0_7, FN_IP0_8, FN_IP0_9, FN_IP0_10, FN_IP0_11,
51         FN_IP0_12, FN_IP0_13, FN_IP0_14, FN_IP0_15, FN_IP0_18_16, FN_IP0_20_19,
52         FN_IP0_22_21, FN_IP0_24_23, FN_IP0_26_25, FN_IP0_28_27, FN_IP0_30_29,
53         FN_IP1_1_0, FN_IP1_3_2, FN_IP1_5_4, FN_IP1_7_6, FN_IP1_10_8,
54         FN_IP1_13_11, FN_IP1_16_14, FN_IP1_19_17, FN_IP1_22_20,
55
56         /* GPSR1 */
57         FN_IP1_25_23, FN_IP1_28_26, FN_IP1_31_29, FN_IP2_2_0, FN_IP2_4_3,
58         FN_IP2_6_5, FN_IP2_9_7, FN_IP2_12_10, FN_IP2_15_13, FN_IP2_18_16,
59         FN_IP2_20_19, FN_IP2_22_21, FN_EX_CS0_N, FN_IP2_24_23, FN_IP2_26_25,
60         FN_IP2_29_27, FN_IP3_2_0, FN_IP3_5_3, FN_IP3_8_6, FN_RD_N,
61         FN_IP3_11_9, FN_IP3_13_12, FN_IP3_15_14 , FN_IP3_17_16 , FN_IP3_19_18,
62         FN_IP3_21_20,
63
64         /* GPSR2 */
65         FN_IP3_27_25, FN_IP3_30_28, FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5,
66         FN_IP4_9_8, FN_IP4_12_10, FN_IP4_15_13, FN_IP4_18_16, FN_IP4_19,
67         FN_IP4_20, FN_IP4_21, FN_IP4_23_22, FN_IP4_25_24, FN_IP4_27_26,
68         FN_IP4_30_28, FN_IP5_2_0, FN_IP5_5_3, FN_IP5_8_6, FN_IP5_11_9,
69         FN_IP5_14_12, FN_IP5_16_15, FN_IP5_19_17, FN_IP5_21_20, FN_IP5_23_22,
70         FN_IP5_25_24, FN_IP5_28_26, FN_IP5_31_29, FN_AUDIO_CLKA, FN_IP6_2_0,
71         FN_IP6_5_3, FN_IP6_7_6,
72
73         /* GPSR3 */
74         FN_IP7_5_3, FN_IP7_8_6, FN_IP7_10_9, FN_IP7_12_11, FN_IP7_14_13,
75         FN_IP7_16_15, FN_IP7_18_17, FN_IP7_20_19, FN_IP7_23_21, FN_IP7_26_24,
76         FN_IP7_29_27, FN_IP8_2_0, FN_IP8_5_3, FN_IP8_8_6, FN_IP8_11_9,
77         FN_IP8_14_12, FN_IP8_17_15, FN_IP8_20_18, FN_IP8_23_21, FN_IP8_25_24,
78         FN_IP8_27_26, FN_IP8_30_28, FN_IP9_2_0, FN_IP9_5_3, FN_IP9_6, FN_IP9_7,
79         FN_IP9_10_8, FN_IP9_11, FN_IP9_12, FN_IP9_15_13, FN_IP9_16,
80         FN_IP9_18_17,
81
82         /* GPSR4 */
83         FN_VI0_CLK, FN_IP9_20_19, FN_IP9_22_21, FN_IP9_24_23, FN_IP9_26_25,
84         FN_VI0_DATA0_VI0_B0, FN_VI0_DATA1_VI0_B1, FN_VI0_DATA2_VI0_B2,
85         FN_IP9_28_27, FN_VI0_DATA4_VI0_B4, FN_VI0_DATA5_VI0_B5,
86         FN_VI0_DATA6_VI0_B6, FN_VI0_DATA7_VI0_B7, FN_IP9_31_29, FN_IP10_2_0,
87         FN_IP10_5_3, FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_16_15,
88         FN_IP10_18_17, FN_IP10_21_19, FN_IP10_24_22, FN_IP10_26_25,
89         FN_IP10_28_27, FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
90         FN_IP15_1_0, FN_IP15_3_2, FN_IP15_5_4,
91
92         /* GPSR5 */
93         FN_IP11_11_9, FN_IP11_14_12, FN_IP11_16_15, FN_IP11_18_17, FN_IP11_19,
94         FN_IP11_20, FN_IP11_21, FN_IP11_22, FN_IP11_23, FN_IP11_24,
95         FN_IP11_25, FN_IP11_26, FN_IP11_27, FN_IP11_29_28, FN_IP11_31_30,
96         FN_IP12_1_0, FN_IP12_3_2, FN_IP12_6_4, FN_IP12_9_7, FN_IP12_12_10,
97         FN_IP12_15_13, FN_IP12_17_16, FN_IP12_19_18, FN_IP12_21_20,
98         FN_IP12_23_22, FN_IP12_26_24, FN_IP12_29_27, FN_IP13_2_0, FN_IP13_4_3,
99         FN_IP13_6_5, FN_IP13_9_7, FN_IP3_24_22,
100
101         /* GPSR6 */
102         FN_IP13_10, FN_IP13_11, FN_IP13_12, FN_IP13_13, FN_IP13_14,
103         FN_IP13_15, FN_IP13_18_16, FN_IP13_21_19,
104         FN_IP13_22, FN_IP13_24_23, FN_SD1_CLK,
105         FN_IP13_25, FN_IP13_26, FN_IP13_27, FN_IP13_30_28, FN_IP14_1_0,
106         FN_IP14_2, FN_IP14_3, FN_IP14_4, FN_IP14_5, FN_IP14_6, FN_IP14_7,
107         FN_IP14_10_8, FN_IP14_13_11, FN_IP14_16_14, FN_IP14_19_17,
108         FN_IP14_22_20, FN_IP14_25_23, FN_IP14_28_26, FN_IP14_31_29,
109         FN_USB1_OVC, FN_DU0_DOTCLKIN,
110
111         /* GPSR7 */
112         FN_IP15_17_15, FN_IP15_20_18, FN_IP15_23_21, FN_IP15_26_24,
113         FN_IP15_29_27, FN_IP16_2_0, FN_IP16_5_3, FN_IP16_7_6, FN_IP16_9_8,
114         FN_IP16_11_10, FN_IP6_9_8, FN_IP6_11_10, FN_IP6_13_12, FN_IP6_15_14,
115         FN_IP6_18_16, FN_IP6_20_19, FN_IP6_23_21, FN_IP6_26_24, FN_IP6_29_27,
116         FN_IP7_2_0, FN_IP15_8_6, FN_IP15_11_9, FN_IP15_14_12,
117         FN_USB0_PWEN, FN_USB0_OVC, FN_USB1_PWEN,
118
119         /* IPSR0 */
120         FN_D0, FN_D1, FN_D2, FN_D3, FN_D4, FN_D5, FN_D6, FN_D7, FN_D8,
121         FN_D9, FN_D10, FN_D11, FN_D12, FN_D13, FN_D14, FN_D15,
122         FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_I2C0_SCL_C, FN_PWM2_B,
123         FN_A1, FN_MSIOF0_SYNC_B, FN_A2, FN_MSIOF0_SS1_B,
124         FN_A3, FN_MSIOF0_SS2_B, FN_A4, FN_MSIOF0_TXD_B,
125         FN_A5, FN_MSIOF0_RXD_B, FN_A6, FN_MSIOF1_SCK,
126
127         /* IPSR1 */
128         FN_A7, FN_MSIOF1_SYNC, FN_A8, FN_MSIOF1_SS1, FN_I2C0_SCL,
129         FN_A9, FN_MSIOF1_SS2, FN_I2C0_SDA,
130         FN_A10, FN_MSIOF1_TXD, FN_MSIOF1_TXD_D,
131         FN_A11, FN_MSIOF1_RXD, FN_I2C3_SCL_D, FN_MSIOF1_RXD_D,
132         FN_A12, FN_FMCLK, FN_I2C3_SDA_D, FN_MSIOF1_SCK_D,
133         FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
134         FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
135         FN_A15, FN_BPFCLK_C,
136         FN_A16, FN_DREQ2_B, FN_FMCLK_C, FN_SCIFA1_SCK_B,
137         FN_A17, FN_DACK2_B, FN_I2C0_SDA_C,
138         FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, FN_SCIFB1_RXD_C,
139
140         /* IPSR2 */
141         FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, FN_SCIFB1_TXD_C, FN_SCIFB1_SCK_B,
142         FN_A20, FN_SPCLK,
143         FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0,
144         FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
145         FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
146         FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
147         FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
148         FN_CS0_N, FN_ATAG0_N_B, FN_I2C1_SCL,
149         FN_CS1_N_A26, FN_ATADIR0_N_B, FN_I2C1_SDA,
150         FN_EX_CS1_N, FN_MSIOF2_SCK,
151         FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC,
152         FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD, FN_ATAG0_N, FN_EX_WAIT1,
153
154         /* IPSR3 */
155         FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, FN_EX_WAIT2,
156         FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
157         FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1,
158         FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
159         FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2,
160         FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
161         FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B,
162         FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
163         FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B,
164         FN_DREQ0, FN_PWM3, FN_TPU_TO3,
165         FN_DACK0, FN_DRACK0, FN_REMOCON,
166         FN_SPEEDIN, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
167         FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
168         FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C, FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
169         FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C, FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
170
171         /* IPSR4 */
172         FN_SSI_SDATA0, FN_I2C0_SCL_B, FN_IIC0_SCL_B, FN_MSIOF2_SCK_C,
173         FN_SSI_SCK1, FN_I2C0_SDA_B, FN_IIC0_SDA_B, FN_MSIOF2_SYNC_C,
174         FN_GLO_I0_D,
175         FN_SSI_WS1, FN_I2C1_SCL_B, FN_IIC1_SCL_B, FN_MSIOF2_TXD_C, FN_GLO_I1_D,
176         FN_SSI_SDATA1, FN_I2C1_SDA_B, FN_IIC1_SDA_B, FN_MSIOF2_RXD_C,
177         FN_SSI_SCK2, FN_I2C2_SCL, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
178         FN_SSI_WS2, FN_I2C2_SDA, FN_GPS_SIGN_B, FN_RX2_E,
179         FN_GLO_Q1_D, FN_HCTS1_N_E,
180         FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
181         FN_SSI_SCK34, FN_SSI_WS34, FN_SSI_SDATA3,
182         FN_SSI_SCK4, FN_GLO_SS_D,
183         FN_SSI_WS4, FN_GLO_RFON_D,
184         FN_SSI_SDATA4, FN_MSIOF2_SCK_D,
185         FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
186         FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
187
188         /* IPSR5 */
189         FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
190         FN_MSIOF2_TXD_D, FN_VI1_R3_B,
191         FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
192         FN_MSIOF2_SS1_D, FN_VI1_R4_B,
193         FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
194         FN_MSIOF2_RXD_D, FN_VI1_R5_B,
195         FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
196         FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
197         FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS,
198         FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
199         FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B,
200         FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B,
201         FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D,
202         FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
203         FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
204
205         /* IPSR6 */
206         FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
207         FN_SCIF_CLK, FN_DVC_MUTE, FN_BPFCLK_E,
208         FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
209         FN_SCIFA2_RXD, FN_FMIN_E,
210         FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
211         FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N,
212         FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N,
213         FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N,
214         FN_IRQ3, FN_I2C4_SCL_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
215         FN_IRQ4, FN_HRX1_C, FN_I2C4_SDA_C, FN_MSIOF2_RXD_E, FN_INTC_IRQ4_N,
216         FN_IRQ5, FN_HTX1_C, FN_I2C1_SCL_E, FN_MSIOF2_SCK_E,
217         FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B, FN_I2C1_SDA_E, FN_MSIOF2_SYNC_E,
218         FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B, FN_GPS_CLK_C, FN_GPS_CLK_D,
219         FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B, FN_GPS_SIGN_C, FN_GPS_SIGN_D,
220
221         /* IPSR7 */
222         FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
223         FN_SCIF_CLK_B, FN_GPS_MAG_D,
224         FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
225         FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
226         FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
227         FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
228         FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B,
229         FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B,
230         FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B,
231         FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B,
232         FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B,
233         FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B,
234         FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
235         FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
236         FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
237         FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
238         FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
239         FN_SCIFA1_SCK, FN_SSI_SCK78_B,
240
241         /* IPSR8 */
242         FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, FN_SSI_WS78_B,
243         FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
244         FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
245         FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
246         FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
247         FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
248         FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
249         FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B, FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
250         FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
251         FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
252         FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
253         FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
254         FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
255         FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
256         FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B,
257         FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
258         FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
259
260         /* IPSR9 */
261         FN_DU1_DB6, FN_LCDOUT22, FN_I2C3_SCL_C, FN_RX3, FN_SCIFA3_RXD,
262         FN_DU1_DB7, FN_LCDOUT23, FN_I2C3_SDA_C, FN_SCIF3_SCK, FN_SCIFA3_SCK,
263         FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
264         FN_DU1_DOTCLKOUT0, FN_QCLK,
265         FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
266         FN_TX3_B, FN_I2C2_SCL_B, FN_PWM4,
267         FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
268         FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
269         FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
270         FN_CAN0_RX, FN_RX3_B, FN_I2C2_SDA_B,
271         FN_DU1_DISP, FN_QPOLA,
272         FN_DU1_CDE, FN_QPOLB, FN_PWM4_B,
273         FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
274         FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
275         FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
276         FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
277         FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B,
278         FN_VI0_G0, FN_IIC1_SCL, FN_STP_IVCXO27_0_C, FN_I2C4_SCL,
279         FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N,
280
281         /* IPSR10 */
282         FN_VI0_G1, FN_IIC1_SDA, FN_STP_ISCLK_0_C, FN_I2C4_SDA,
283         FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N,
284         FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_I2C3_SCL_B,
285         FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N,
286         FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_I2C3_SDA_B,
287         FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N,
288         FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
289         FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
290         FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
291         FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D,
292         FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D,
293         FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D,
294         FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
295         FN_TS_SDATA0_C, FN_ATACS11_N,
296         FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B,
297         FN_TS_SCK0_C, FN_ATAG1_N,
298         FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
299         FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
300         FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_I2C1_SCL_D,
301
302         /* IPSR11 */
303         FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C, FN_I2C1_SDA_D,
304         FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_I2C4_SCL_B,
305         FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
306         FN_I2C4_SDA_B, FN_HRX1_D, FN_SCIFB0_RXD_D,
307         FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B, FN_TX4_B, FN_SCIFA4_TXD_B,
308         FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B, FN_RX4_B, FN_SCIFA4_RXD_B,
309         FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B,
310         FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B,
311         FN_VI1_CLK, FN_AVB_RXD4, FN_VI1_DATA0, FN_AVB_RXD5,
312         FN_VI1_DATA1, FN_AVB_RXD6, FN_VI1_DATA2, FN_AVB_RXD7,
313         FN_VI1_DATA3, FN_AVB_RX_ER, FN_VI1_DATA4, FN_AVB_MDIO,
314         FN_VI1_DATA5, FN_AVB_RX_DV, FN_VI1_DATA6, FN_AVB_MAGIC,
315         FN_VI1_DATA7, FN_AVB_MDC,
316         FN_ETH_MDIO, FN_AVB_RX_CLK, FN_I2C2_SCL_C,
317         FN_ETH_CRS_DV, FN_AVB_LINK, FN_I2C2_SDA_C,
318
319         /* IPSR12 */
320         FN_ETH_RX_ER, FN_AVB_CRS, FN_I2C3_SCL, FN_IIC0_SCL,
321         FN_ETH_RXD0, FN_AVB_PHY_INT, FN_I2C3_SDA, FN_IIC0_SDA,
322         FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
323         FN_I2C2_SCL_D, FN_MSIOF1_RXD_E,
324         FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C, FN_I2C2_SDA_D, FN_MSIOF1_SCK_E,
325         FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
326         FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
327         FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
328         FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
329         FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
330         FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C,
331         FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C,
332         FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C,
333         FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
334         FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
335         FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
336         FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
337
338         /* IPSR13 */
339         FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
340         FN_ADICLK_B, FN_MSIOF0_SS1_C,
341         FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
342         FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
343         FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
344         FN_ADICHS2_B, FN_MSIOF0_TXD_C,
345         FN_SD0_CLK, FN_SPCLK_B, FN_SD0_CMD, FN_MOSI_IO0_B,
346         FN_SD0_DATA0, FN_MISO_IO1_B, FN_SD0_DATA1, FN_IO2_B,
347         FN_SD0_DATA2, FN_IO3_B, FN_SD0_DATA3, FN_SSL_B,
348         FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
349         FN_SCIFA5_TXD_B, FN_TX3_C,
350         FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
351         FN_SCIFA5_RXD_B, FN_RX3_C,
352         FN_SD1_CMD, FN_REMOCON_B, FN_SD1_DATA0, FN_SPEEDIN_B,
353         FN_SD1_DATA1, FN_IETX_B, FN_SD1_DATA2, FN_IECLK_B,
354         FN_SD1_DATA3, FN_IERX_B,
355         FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_I2C1_SCL_C,
356
357         /* IPSR14 */
358         FN_SD1_WP, FN_PWM1_B, FN_I2C1_SDA_C,
359         FN_SD2_CLK, FN_MMC_CLK, FN_SD2_CMD, FN_MMC_CMD,
360         FN_SD2_DATA0, FN_MMC_D0, FN_SD2_DATA1, FN_MMC_D1,
361         FN_SD2_DATA2, FN_MMC_D2, FN_SD2_DATA3, FN_MMC_D3,
362         FN_SD2_CD, FN_MMC_D4, FN_IIC1_SCL_C, FN_TX5_B, FN_SCIFA5_TXD_C,
363         FN_SD2_WP, FN_MMC_D5, FN_IIC1_SDA_C, FN_RX5_B, FN_SCIFA5_RXD_C,
364         FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, FN_VI1_CLK_C, FN_VI1_G0_B,
365         FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, FN_VI1_CLKENB_C, FN_VI1_G1_B,
366         FN_MSIOF0_TXD, FN_ADICLK, FN_VI1_FIELD_C, FN_VI1_G2_B,
367         FN_MSIOF0_RXD, FN_ADICHS0, FN_VI1_DATA0_C, FN_VI1_G3_B,
368         FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
369         FN_VI1_HSYNC_N_C, FN_IIC0_SCL_C, FN_VI1_G4_B,
370         FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
371         FN_VI1_VSYNC_N_C, FN_IIC0_SDA_C, FN_VI1_G5_B,
372
373         /* IPSR15 */
374         FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D,
375         FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C,
376         FN_SIM0_D, FN_IERX, FN_CAN1_RX_D,
377         FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
378         FN_PWM5_B, FN_SCIFA3_TXD_C,
379         FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
380         FN_VI1_G6_B, FN_SCIFA3_RXD_C,
381         FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
382         FN_VI1_G7_B, FN_SCIFA3_SCK_C,
383         FN_HCTS0_N, FN_SCIFB0_CTS_N, FN_GLO_I0_C, FN_TCLK1, FN_VI1_DATA1_C,
384         FN_HRTS0_N, FN_SCIFB0_RTS_N, FN_GLO_I1_C, FN_VI1_DATA2_C,
385         FN_HSCK0, FN_SCIFB0_SCK, FN_GLO_Q0_C, FN_CAN_CLK,
386         FN_TCLK2, FN_VI1_DATA3_C,
387         FN_HRX0, FN_SCIFB0_RXD, FN_GLO_Q1_C, FN_CAN0_RX_B, FN_VI1_DATA4_C,
388         FN_HTX0, FN_SCIFB0_TXD, FN_GLO_SCLK_C, FN_CAN0_TX_B, FN_VI1_DATA5_C,
389
390         /* IPSR16 */
391         FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B, FN_GLO_SDATA_C, FN_VI1_DATA6_C,
392         FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B, FN_GLO_SS_C, FN_VI1_DATA7_C,
393         FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CLK, FN_GLO_RFON_C,
394         FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
395         FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
396
397         /* MOD_SEL */
398         FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
399         FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
400         FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
401         FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
402         FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
403         FN_SEL_SSI9_0, FN_SEL_SSI9_1,
404         FN_SEL_SCFA_0, FN_SEL_SCFA_1,
405         FN_SEL_QSP_0, FN_SEL_QSP_1,
406         FN_SEL_SSI7_0, FN_SEL_SSI7_1,
407         FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2, FN_SEL_HSCIF1_3,
408         FN_SEL_HSCIF1_4,
409         FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2,
410         FN_SEL_TMU1_0, FN_SEL_TMU1_1,
411         FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
412         FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
413         FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2,
414
415         /* MOD_SEL2 */
416         FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
417         FN_SEL_SCIF0_4,
418         FN_SEL_SCIF_0, FN_SEL_SCIF_1,
419         FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
420         FN_SEL_CAN0_4, FN_SEL_CAN0_5,
421         FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
422         FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
423         FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2,
424         FN_SEL_ADG_0, FN_SEL_ADG_1,
425         FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3, FN_SEL_FM_4,
426         FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2,
427         FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
428         FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2,
429         FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2,
430         FN_SEL_SIM_0, FN_SEL_SIM_1,
431         FN_SEL_SSI8_0, FN_SEL_SSI8_1,
432
433         /* MOD_SEL3 */
434         FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1, FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
435         FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
436         FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2,
437         FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2,
438         FN_SEL_I2C4_0, FN_SEL_I2C4_1, FN_SEL_I2C4_2,
439         FN_SEL_I2C3_0, FN_SEL_I2C3_1, FN_SEL_I2C3_2, FN_SEL_I2C3_3,
440         FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
441         FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
442         FN_SEL_MMC_0, FN_SEL_MMC_1,
443         FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
444         FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
445         FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3,
446         FN_SEL_I2C1_4,
447         FN_SEL_I2C0_0, FN_SEL_I2C0_1, FN_SEL_I2C0_2,
448
449         /* MOD_SEL4 */
450         FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
451         FN_SEL_SOF1_4,
452         FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2,
453         FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2,
454         FN_SEL_RAD_0, FN_SEL_RAD_1,
455         FN_SEL_RCN_0, FN_SEL_RCN_1,
456         FN_SEL_RSP_0, FN_SEL_RSP_1,
457         FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
458         FN_SEL_SCIF2_4,
459         FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2, FN_SEL_SOF2_3,
460         FN_SEL_SOF2_4,
461         FN_SEL_SSI1_0, FN_SEL_SSI1_1,
462         FN_SEL_SSI0_0, FN_SEL_SSI0_1,
463         FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2,
464         PINMUX_FUNCTION_END,
465
466         PINMUX_MARK_BEGIN,
467
468         EX_CS0_N_MARK, RD_N_MARK,
469
470         AUDIO_CLKA_MARK,
471
472         VI0_CLK_MARK, VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
473         VI0_DATA2_VI0_B2_MARK, VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
474         VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
475
476         SD1_CLK_MARK,
477
478         USB0_PWEN_MARK, USB0_OVC_MARK, USB1_PWEN_MARK, USB1_OVC_MARK,
479         DU0_DOTCLKIN_MARK,
480
481         /* IPSR0 */
482         D0_MARK, D1_MARK, D2_MARK, D3_MARK, D4_MARK, D5_MARK,
483         D6_MARK, D7_MARK, D8_MARK,
484         D9_MARK, D10_MARK, D11_MARK, D12_MARK, D13_MARK, D14_MARK, D15_MARK,
485         A0_MARK, ATAWR0_N_C_MARK, MSIOF0_SCK_B_MARK, I2C0_SCL_C_MARK,
486         PWM2_B_MARK,
487         A1_MARK, MSIOF0_SYNC_B_MARK, A2_MARK, MSIOF0_SS1_B_MARK,
488         A3_MARK, MSIOF0_SS2_B_MARK, A4_MARK, MSIOF0_TXD_B_MARK,
489         A5_MARK, MSIOF0_RXD_B_MARK, A6_MARK, MSIOF1_SCK_MARK,
490
491         /* IPSR1 */
492         A7_MARK, MSIOF1_SYNC_MARK, A8_MARK, MSIOF1_SS1_MARK, I2C0_SCL_MARK,
493         A9_MARK, MSIOF1_SS2_MARK, I2C0_SDA_MARK,
494         A10_MARK, MSIOF1_TXD_MARK, MSIOF1_TXD_D_MARK,
495         A11_MARK, MSIOF1_RXD_MARK, I2C3_SCL_D_MARK, MSIOF1_RXD_D_MARK,
496         A12_MARK, FMCLK_MARK, I2C3_SDA_D_MARK, MSIOF1_SCK_D_MARK,
497         A13_MARK, ATAG0_N_C_MARK, BPFCLK_MARK, MSIOF1_SS1_D_MARK,
498         A14_MARK, ATADIR0_N_C_MARK, FMIN_MARK, FMIN_C_MARK, MSIOF1_SYNC_D_MARK,
499         A15_MARK, BPFCLK_C_MARK,
500         A16_MARK, DREQ2_B_MARK, FMCLK_C_MARK, SCIFA1_SCK_B_MARK,
501         A17_MARK, DACK2_B_MARK, I2C0_SDA_C_MARK,
502         A18_MARK, DREQ1_MARK, SCIFA1_RXD_C_MARK, SCIFB1_RXD_C_MARK,
503
504         /* IPSR2 */
505         A19_MARK, DACK1_MARK, SCIFA1_TXD_C_MARK,
506         SCIFB1_TXD_C_MARK, SCIFB1_SCK_B_MARK,
507         A20_MARK, SPCLK_MARK,
508         A21_MARK, ATAWR0_N_B_MARK, MOSI_IO0_MARK,
509         A22_MARK, MISO_IO1_MARK, FMCLK_B_MARK, TX0_MARK, SCIFA0_TXD_MARK,
510         A23_MARK, IO2_MARK, BPFCLK_B_MARK, RX0_MARK, SCIFA0_RXD_MARK,
511         A24_MARK, DREQ2_MARK, IO3_MARK, TX1_MARK, SCIFA1_TXD_MARK,
512         A25_MARK, DACK2_MARK, SSL_MARK, DREQ1_C_MARK,
513         RX1_MARK, SCIFA1_RXD_MARK,
514         CS0_N_MARK, ATAG0_N_B_MARK, I2C1_SCL_MARK,
515         CS1_N_A26_MARK, ATADIR0_N_B_MARK, I2C1_SDA_MARK,
516         EX_CS1_N_MARK, MSIOF2_SCK_MARK,
517         EX_CS2_N_MARK, ATAWR0_N_MARK, MSIOF2_SYNC_MARK,
518         EX_CS3_N_MARK, ATADIR0_N_MARK, MSIOF2_TXD_MARK,
519         ATAG0_N_MARK, EX_WAIT1_MARK,
520
521         /* IPSR3 */
522         EX_CS4_N_MARK, ATARD0_N_MARK, MSIOF2_RXD_MARK, EX_WAIT2_MARK,
523         EX_CS5_N_MARK, ATACS00_N_MARK, MSIOF2_SS1_MARK, HRX1_B_MARK,
524         SCIFB1_RXD_B_MARK, PWM1_MARK, TPU_TO1_MARK,
525         BS_N_MARK, ATACS10_N_MARK, MSIOF2_SS2_MARK, HTX1_B_MARK,
526         SCIFB1_TXD_B_MARK, PWM2_MARK, TPU_TO2_MARK,
527         RD_WR_N_MARK, HRX2_B_MARK, FMIN_B_MARK,
528         SCIFB0_RXD_B_MARK, DREQ1_D_MARK,
529         WE0_N_MARK, HCTS2_N_B_MARK, SCIFB0_TXD_B_MARK,
530         WE1_N_MARK, ATARD0_N_B_MARK, HTX2_B_MARK, SCIFB0_RTS_N_B_MARK,
531         EX_WAIT0_MARK, HRTS2_N_B_MARK, SCIFB0_CTS_N_B_MARK,
532         DREQ0_MARK, PWM3_MARK, TPU_TO3_MARK,
533         DACK0_MARK, DRACK0_MARK, REMOCON_MARK,
534         SPEEDIN_MARK, HSCK0_C_MARK, HSCK2_C_MARK, SCIFB0_SCK_B_MARK,
535         SCIFB2_SCK_B_MARK, DREQ2_C_MARK, HTX2_D_MARK,
536         SSI_SCK0129_MARK, HRX0_C_MARK, HRX2_C_MARK,
537         SCIFB0_RXD_C_MARK, SCIFB2_RXD_C_MARK,
538         SSI_WS0129_MARK, HTX0_C_MARK, HTX2_C_MARK,
539         SCIFB0_TXD_C_MARK, SCIFB2_TXD_C_MARK,
540
541         /* IPSR4 */
542         SSI_SDATA0_MARK, I2C0_SCL_B_MARK, IIC0_SCL_B_MARK, MSIOF2_SCK_C_MARK,
543         SSI_SCK1_MARK, I2C0_SDA_B_MARK, IIC0_SDA_B_MARK,
544         MSIOF2_SYNC_C_MARK, GLO_I0_D_MARK,
545         SSI_WS1_MARK, I2C1_SCL_B_MARK, IIC1_SCL_B_MARK,
546         MSIOF2_TXD_C_MARK, GLO_I1_D_MARK,
547         SSI_SDATA1_MARK, I2C1_SDA_B_MARK, IIC1_SDA_B_MARK, MSIOF2_RXD_C_MARK,
548         SSI_SCK2_MARK, I2C2_SCL_MARK, GPS_CLK_B_MARK, GLO_Q0_D_MARK,
549         HSCK1_E_MARK,
550         SSI_WS2_MARK, I2C2_SDA_MARK, GPS_SIGN_B_MARK, RX2_E_MARK,
551         GLO_Q1_D_MARK, HCTS1_N_E_MARK,
552         SSI_SDATA2_MARK, GPS_MAG_B_MARK, TX2_E_MARK, HRTS1_N_E_MARK,
553         SSI_SCK34_MARK, SSI_WS34_MARK, SSI_SDATA3_MARK,
554         SSI_SCK4_MARK, GLO_SS_D_MARK,
555         SSI_WS4_MARK, GLO_RFON_D_MARK,
556         SSI_SDATA4_MARK, MSIOF2_SCK_D_MARK,
557         SSI_SCK5_MARK, MSIOF1_SCK_C_MARK, TS_SDATA0_MARK, GLO_I0_MARK,
558         MSIOF2_SYNC_D_MARK, VI1_R2_B_MARK,
559
560         /* IPSR5 */
561         SSI_WS5_MARK, MSIOF1_SYNC_C_MARK, TS_SCK0_MARK, GLO_I1_MARK,
562         MSIOF2_TXD_D_MARK, VI1_R3_B_MARK,
563         SSI_SDATA5_MARK, MSIOF1_TXD_C_MARK, TS_SDEN0_MARK, GLO_Q0_MARK,
564         MSIOF2_SS1_D_MARK, VI1_R4_B_MARK,
565         SSI_SCK6_MARK, MSIOF1_RXD_C_MARK, TS_SPSYNC0_MARK, GLO_Q1_MARK,
566         MSIOF2_RXD_D_MARK, VI1_R5_B_MARK,
567         SSI_WS6_MARK, GLO_SCLK_MARK, MSIOF2_SS2_D_MARK, VI1_R6_B_MARK,
568         SSI_SDATA6_MARK, STP_IVCXO27_0_B_MARK, GLO_SDATA_MARK, VI1_R7_B_MARK,
569         SSI_SCK78_MARK, STP_ISCLK_0_B_MARK, GLO_SS_MARK,
570         SSI_WS78_MARK, TX0_D_MARK, STP_ISD_0_B_MARK, GLO_RFON_MARK,
571         SSI_SDATA7_MARK, RX0_D_MARK, STP_ISEN_0_B_MARK,
572         SSI_SDATA8_MARK, TX1_D_MARK, STP_ISSYNC_0_B_MARK,
573         SSI_SCK9_MARK, RX1_D_MARK, GLO_SCLK_D_MARK,
574         SSI_WS9_MARK, TX3_D_MARK, CAN0_TX_D_MARK, GLO_SDATA_D_MARK,
575         SSI_SDATA9_MARK, RX3_D_MARK, CAN0_RX_D_MARK,
576
577         /* IPSR6 */
578         AUDIO_CLKB_MARK, STP_OPWM_0_B_MARK, MSIOF1_SCK_B_MARK,
579         SCIF_CLK_MARK, DVC_MUTE_MARK, BPFCLK_E_MARK,
580         AUDIO_CLKC_MARK, SCIFB0_SCK_C_MARK, MSIOF1_SYNC_B_MARK, RX2_MARK,
581         SCIFA2_RXD_MARK, FMIN_E_MARK,
582         AUDIO_CLKOUT_MARK, MSIOF1_SS1_B_MARK, TX2_MARK, SCIFA2_TXD_MARK,
583         IRQ0_MARK, SCIFB1_RXD_D_MARK, INTC_IRQ0_N_MARK,
584         IRQ1_MARK, SCIFB1_SCK_C_MARK, INTC_IRQ1_N_MARK,
585         IRQ2_MARK, SCIFB1_TXD_D_MARK, INTC_IRQ2_N_MARK,
586         IRQ3_MARK, I2C4_SCL_C_MARK, MSIOF2_TXD_E_MARK, INTC_IRQ3_N_MARK,
587         IRQ4_MARK, HRX1_C_MARK, I2C4_SDA_C_MARK,
588         MSIOF2_RXD_E_MARK, INTC_IRQ4_N_MARK,
589         IRQ5_MARK, HTX1_C_MARK, I2C1_SCL_E_MARK, MSIOF2_SCK_E_MARK,
590         IRQ6_MARK, HSCK1_C_MARK, MSIOF1_SS2_B_MARK,
591         I2C1_SDA_E_MARK, MSIOF2_SYNC_E_MARK,
592         IRQ7_MARK, HCTS1_N_C_MARK, MSIOF1_TXD_B_MARK,
593         GPS_CLK_C_MARK, GPS_CLK_D_MARK,
594         IRQ8_MARK, HRTS1_N_C_MARK, MSIOF1_RXD_B_MARK,
595         GPS_SIGN_C_MARK, GPS_SIGN_D_MARK,
596
597         /* IPSR7 */
598         IRQ9_MARK, DU1_DOTCLKIN_B_MARK, CAN_CLK_D_MARK, GPS_MAG_C_MARK,
599         SCIF_CLK_B_MARK, GPS_MAG_D_MARK,
600         DU1_DR0_MARK, LCDOUT0_MARK, VI1_DATA0_B_MARK, TX0_B_MARK,
601         SCIFA0_TXD_B_MARK, MSIOF2_SCK_B_MARK,
602         DU1_DR1_MARK, LCDOUT1_MARK, VI1_DATA1_B_MARK, RX0_B_MARK,
603         SCIFA0_RXD_B_MARK, MSIOF2_SYNC_B_MARK,
604         DU1_DR2_MARK, LCDOUT2_MARK, SSI_SCK0129_B_MARK,
605         DU1_DR3_MARK, LCDOUT3_MARK, SSI_WS0129_B_MARK,
606         DU1_DR4_MARK, LCDOUT4_MARK, SSI_SDATA0_B_MARK,
607         DU1_DR5_MARK, LCDOUT5_MARK, SSI_SCK1_B_MARK,
608         DU1_DR6_MARK, LCDOUT6_MARK, SSI_WS1_B_MARK,
609         DU1_DR7_MARK, LCDOUT7_MARK, SSI_SDATA1_B_MARK,
610         DU1_DG0_MARK, LCDOUT8_MARK, VI1_DATA2_B_MARK, TX1_B_MARK,
611         SCIFA1_TXD_B_MARK, MSIOF2_SS1_B_MARK,
612         DU1_DG1_MARK, LCDOUT9_MARK, VI1_DATA3_B_MARK, RX1_B_MARK,
613         SCIFA1_RXD_B_MARK, MSIOF2_SS2_B_MARK,
614         DU1_DG2_MARK, LCDOUT10_MARK, VI1_DATA4_B_MARK, SCIF1_SCK_B_MARK,
615         SCIFA1_SCK_MARK, SSI_SCK78_B_MARK,
616
617         /* IPSR8 */
618         DU1_DG3_MARK, LCDOUT11_MARK, VI1_DATA5_B_MARK, SSI_WS78_B_MARK,
619         DU1_DG4_MARK, LCDOUT12_MARK, VI1_DATA6_B_MARK, HRX0_B_MARK,
620         SCIFB2_RXD_B_MARK, SSI_SDATA7_B_MARK,
621         DU1_DG5_MARK, LCDOUT13_MARK, VI1_DATA7_B_MARK, HCTS0_N_B_MARK,
622         SCIFB2_TXD_B_MARK, SSI_SDATA8_B_MARK,
623         DU1_DG6_MARK, LCDOUT14_MARK, HRTS0_N_B_MARK,
624         SCIFB2_CTS_N_B_MARK, SSI_SCK9_B_MARK,
625         DU1_DG7_MARK, LCDOUT15_MARK, HTX0_B_MARK,
626         SCIFB2_RTS_N_B_MARK, SSI_WS9_B_MARK,
627         DU1_DB0_MARK, LCDOUT16_MARK, VI1_CLK_B_MARK, TX2_B_MARK,
628         SCIFA2_TXD_B_MARK, MSIOF2_TXD_B_MARK,
629         DU1_DB1_MARK, LCDOUT17_MARK, VI1_HSYNC_N_B_MARK, RX2_B_MARK,
630         SCIFA2_RXD_B_MARK, MSIOF2_RXD_B_MARK,
631         DU1_DB2_MARK, LCDOUT18_MARK, VI1_VSYNC_N_B_MARK, SCIF2_SCK_B_MARK,
632         SCIFA2_SCK_MARK, SSI_SDATA9_B_MARK,
633         DU1_DB3_MARK, LCDOUT19_MARK, VI1_CLKENB_B_MARK,
634         DU1_DB4_MARK, LCDOUT20_MARK, VI1_FIELD_B_MARK, CAN1_RX_MARK,
635         DU1_DB5_MARK, LCDOUT21_MARK, TX3_MARK, SCIFA3_TXD_MARK, CAN1_TX_MARK,
636
637         /* IPSR9 */
638         DU1_DB6_MARK, LCDOUT22_MARK, I2C3_SCL_C_MARK, RX3_MARK, SCIFA3_RXD_MARK,
639         DU1_DB7_MARK, LCDOUT23_MARK, I2C3_SDA_C_MARK,
640         SCIF3_SCK_MARK, SCIFA3_SCK_MARK,
641         DU1_DOTCLKIN_MARK, QSTVA_QVS_MARK,
642         DU1_DOTCLKOUT0_MARK, QCLK_MARK,
643         DU1_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, CAN0_TX_MARK,
644         TX3_B_MARK, I2C2_SCL_B_MARK, PWM4_MARK,
645         DU1_EXHSYNC_DU1_HSYNC_MARK, QSTH_QHS_MARK,
646         DU1_EXVSYNC_DU1_VSYNC_MARK, QSTB_QHE_MARK,
647         DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK,
648         CAN0_RX_MARK, RX3_B_MARK, I2C2_SDA_B_MARK,
649         DU1_DISP_MARK, QPOLA_MARK,
650         DU1_CDE_MARK, QPOLB_MARK, PWM4_B_MARK,
651         VI0_CLKENB_MARK, TX4_MARK, SCIFA4_TXD_MARK, TS_SDATA0_D_MARK,
652         VI0_FIELD_MARK, RX4_MARK, SCIFA4_RXD_MARK, TS_SCK0_D_MARK,
653         VI0_HSYNC_N_MARK, TX5_MARK, SCIFA5_TXD_MARK, TS_SDEN0_D_MARK,
654         VI0_VSYNC_N_MARK, RX5_MARK, SCIFA5_RXD_MARK, TS_SPSYNC0_D_MARK,
655         VI0_DATA3_VI0_B3_MARK, SCIF3_SCK_B_MARK, SCIFA3_SCK_B_MARK,
656         VI0_G0_MARK, IIC1_SCL_MARK, STP_IVCXO27_0_C_MARK, I2C4_SCL_MARK,
657         HCTS2_N_MARK, SCIFB2_CTS_N_MARK, ATAWR1_N_MARK,
658
659         /* IPSR10 */
660         VI0_G1_MARK, IIC1_SDA_MARK, STP_ISCLK_0_C_MARK, I2C4_SDA_MARK,
661         HRTS2_N_MARK, SCIFB2_RTS_N_MARK, ATADIR1_N_MARK,
662         VI0_G2_MARK, VI2_HSYNC_N_MARK, STP_ISD_0_C_MARK, I2C3_SCL_B_MARK,
663         HSCK2_MARK, SCIFB2_SCK_MARK, ATARD1_N_MARK,
664         VI0_G3_MARK, VI2_VSYNC_N_MARK, STP_ISEN_0_C_MARK, I2C3_SDA_B_MARK,
665         HRX2_MARK, SCIFB2_RXD_MARK, ATACS01_N_MARK,
666         VI0_G4_MARK, VI2_CLKENB_MARK, STP_ISSYNC_0_C_MARK,
667         HTX2_MARK, SCIFB2_TXD_MARK, SCIFB0_SCK_D_MARK,
668         VI0_G5_MARK, VI2_FIELD_MARK, STP_OPWM_0_C_MARK, FMCLK_D_MARK,
669         CAN0_TX_E_MARK, HTX1_D_MARK, SCIFB0_TXD_D_MARK,
670         VI0_G6_MARK, VI2_CLK_MARK, BPFCLK_D_MARK,
671         VI0_G7_MARK, VI2_DATA0_MARK, FMIN_D_MARK,
672         VI0_R0_MARK, VI2_DATA1_MARK, GLO_I0_B_MARK,
673         TS_SDATA0_C_MARK, ATACS11_N_MARK,
674         VI0_R1_MARK, VI2_DATA2_MARK, GLO_I1_B_MARK,
675         TS_SCK0_C_MARK, ATAG1_N_MARK,
676         VI0_R2_MARK, VI2_DATA3_MARK, GLO_Q0_B_MARK, TS_SDEN0_C_MARK,
677         VI0_R3_MARK, VI2_DATA4_MARK, GLO_Q1_B_MARK, TS_SPSYNC0_C_MARK,
678         VI0_R4_MARK, VI2_DATA5_MARK, GLO_SCLK_B_MARK, TX0_C_MARK,
679         I2C1_SCL_D_MARK,
680
681         /* IPSR11 */
682         VI0_R5_MARK, VI2_DATA6_MARK, GLO_SDATA_B_MARK, RX0_C_MARK,
683         I2C1_SDA_D_MARK,
684         VI0_R6_MARK, VI2_DATA7_MARK, GLO_SS_B_MARK, TX1_C_MARK, I2C4_SCL_B_MARK,
685         VI0_R7_MARK, GLO_RFON_B_MARK, RX1_C_MARK, CAN0_RX_E_MARK,
686         I2C4_SDA_B_MARK, HRX1_D_MARK, SCIFB0_RXD_D_MARK,
687         VI1_HSYNC_N_MARK, AVB_RXD0_MARK, TS_SDATA0_B_MARK,
688         TX4_B_MARK, SCIFA4_TXD_B_MARK,
689         VI1_VSYNC_N_MARK, AVB_RXD1_MARK, TS_SCK0_B_MARK,
690         RX4_B_MARK, SCIFA4_RXD_B_MARK,
691         VI1_CLKENB_MARK, AVB_RXD2_MARK, TS_SDEN0_B_MARK,
692         VI1_FIELD_MARK, AVB_RXD3_MARK, TS_SPSYNC0_B_MARK,
693         VI1_CLK_MARK, AVB_RXD4_MARK, VI1_DATA0_MARK, AVB_RXD5_MARK,
694         VI1_DATA1_MARK, AVB_RXD6_MARK, VI1_DATA2_MARK, AVB_RXD7_MARK,
695         VI1_DATA3_MARK, AVB_RX_ER_MARK, VI1_DATA4_MARK, AVB_MDIO_MARK,
696         VI1_DATA5_MARK, AVB_RX_DV_MARK, VI1_DATA6_MARK, AVB_MAGIC_MARK,
697         VI1_DATA7_MARK, AVB_MDC_MARK,
698         ETH_MDIO_MARK, AVB_RX_CLK_MARK, I2C2_SCL_C_MARK,
699         ETH_CRS_DV_MARK, AVB_LINK_MARK, I2C2_SDA_C_MARK,
700
701         /* IPSR12 */
702         ETH_RX_ER_MARK, AVB_CRS_MARK, I2C3_SCL_MARK, IIC0_SCL_MARK,
703         ETH_RXD0_MARK, AVB_PHY_INT_MARK, I2C3_SDA_MARK, IIC0_SDA_MARK,
704         ETH_RXD1_MARK, AVB_GTXREFCLK_MARK, CAN0_TX_C_MARK,
705         I2C2_SCL_D_MARK, MSIOF1_RXD_E_MARK,
706         ETH_LINK_MARK, AVB_TXD0_MARK, CAN0_RX_C_MARK,
707         I2C2_SDA_D_MARK, MSIOF1_SCK_E_MARK,
708         ETH_REFCLK_MARK, AVB_TXD1_MARK, SCIFA3_RXD_B_MARK,
709         CAN1_RX_C_MARK, MSIOF1_SYNC_E_MARK,
710         ETH_TXD1_MARK, AVB_TXD2_MARK, SCIFA3_TXD_B_MARK,
711         CAN1_TX_C_MARK, MSIOF1_TXD_E_MARK,
712         ETH_TX_EN_MARK, AVB_TXD3_MARK, TCLK1_B_MARK, CAN_CLK_B_MARK,
713         ETH_MAGIC_MARK, AVB_TXD4_MARK, IETX_C_MARK,
714         ETH_TXD0_MARK, AVB_TXD5_MARK, IECLK_C_MARK,
715         ETH_MDC_MARK, AVB_TXD6_MARK, IERX_C_MARK,
716         STP_IVCXO27_0_MARK, AVB_TXD7_MARK, SCIFB2_TXD_D_MARK,
717         ADIDATA_B_MARK, MSIOF0_SYNC_C_MARK,
718         STP_ISCLK_0_MARK, AVB_TX_EN_MARK, SCIFB2_RXD_D_MARK,
719         ADICS_SAMP_B_MARK, MSIOF0_SCK_C_MARK,
720
721         /* IPSR13 */
722         STP_ISD_0_MARK, AVB_TX_ER_MARK, SCIFB2_SCK_C_MARK,
723         ADICLK_B_MARK, MSIOF0_SS1_C_MARK,
724         STP_ISEN_0_MARK, AVB_TX_CLK_MARK, ADICHS0_B_MARK, MSIOF0_SS2_C_MARK,
725         STP_ISSYNC_0_MARK, AVB_COL_MARK, ADICHS1_B_MARK, MSIOF0_RXD_C_MARK,
726         STP_OPWM_0_MARK, AVB_GTX_CLK_MARK, PWM0_B_MARK,
727         ADICHS2_B_MARK, MSIOF0_TXD_C_MARK,
728         SD0_CLK_MARK, SPCLK_B_MARK, SD0_CMD_MARK, MOSI_IO0_B_MARK,
729         SD0_DATA0_MARK, MISO_IO1_B_MARK, SD0_DATA1_MARK, IO2_B_MARK,
730         SD0_DATA2_MARK, IO3_B_MARK, SD0_DATA3_MARK, SSL_B_MARK,
731         SD0_CD_MARK, MMC_D6_B_MARK, SIM0_RST_B_MARK, CAN0_RX_F_MARK,
732         SCIFA5_TXD_B_MARK, TX3_C_MARK,
733         SD0_WP_MARK, MMC_D7_B_MARK, SIM0_D_B_MARK, CAN0_TX_F_MARK,
734         SCIFA5_RXD_B_MARK, RX3_C_MARK,
735         SD1_CMD_MARK, REMOCON_B_MARK, SD1_DATA0_MARK, SPEEDIN_B_MARK,
736         SD1_DATA1_MARK, IETX_B_MARK, SD1_DATA2_MARK, IECLK_B_MARK,
737         SD1_DATA3_MARK, IERX_B_MARK,
738         SD1_CD_MARK, PWM0_MARK, TPU_TO0_MARK, I2C1_SCL_C_MARK,
739
740         /* IPSR14 */
741         SD1_WP_MARK, PWM1_B_MARK, I2C1_SDA_C_MARK,
742         SD2_CLK_MARK, MMC_CLK_MARK, SD2_CMD_MARK, MMC_CMD_MARK,
743         SD2_DATA0_MARK, MMC_D0_MARK, SD2_DATA1_MARK, MMC_D1_MARK,
744         SD2_DATA2_MARK, MMC_D2_MARK, SD2_DATA3_MARK, MMC_D3_MARK,
745         SD2_CD_MARK, MMC_D4_MARK, IIC1_SCL_C_MARK, TX5_B_MARK,
746         SCIFA5_TXD_C_MARK,
747         SD2_WP_MARK, MMC_D5_MARK, IIC1_SDA_C_MARK, RX5_B_MARK,
748         SCIFA5_RXD_C_MARK,
749         MSIOF0_SCK_MARK, RX2_C_MARK, ADIDATA_MARK,
750         VI1_CLK_C_MARK, VI1_G0_B_MARK,
751         MSIOF0_SYNC_MARK, TX2_C_MARK, ADICS_SAMP_MARK,
752         VI1_CLKENB_C_MARK, VI1_G1_B_MARK,
753         MSIOF0_TXD_MARK, ADICLK_MARK, VI1_FIELD_C_MARK, VI1_G2_B_MARK,
754         MSIOF0_RXD_MARK, ADICHS0_MARK, VI1_DATA0_C_MARK, VI1_G3_B_MARK,
755         MSIOF0_SS1_MARK, MMC_D6_MARK, ADICHS1_MARK, TX0_E_MARK,
756         VI1_HSYNC_N_C_MARK, IIC0_SCL_C_MARK, VI1_G4_B_MARK,
757         MSIOF0_SS2_MARK, MMC_D7_MARK, ADICHS2_MARK, RX0_E_MARK,
758         VI1_VSYNC_N_C_MARK, IIC0_SDA_C_MARK, VI1_G5_B_MARK,
759
760         /* IPSR15 */
761         SIM0_RST_MARK, IETX_MARK, CAN1_TX_D_MARK,
762         SIM0_CLK_MARK, IECLK_MARK, CAN_CLK_C_MARK,
763         SIM0_D_MARK, IERX_MARK, CAN1_RX_D_MARK,
764         GPS_CLK_MARK, DU1_DOTCLKIN_C_MARK, AUDIO_CLKB_B_MARK,
765         PWM5_B_MARK, SCIFA3_TXD_C_MARK,
766         GPS_SIGN_MARK, TX4_C_MARK, SCIFA4_TXD_C_MARK, PWM5_MARK,
767         VI1_G6_B_MARK, SCIFA3_RXD_C_MARK,
768         GPS_MAG_MARK, RX4_C_MARK, SCIFA4_RXD_C_MARK, PWM6_MARK,
769         VI1_G7_B_MARK, SCIFA3_SCK_C_MARK,
770         HCTS0_N_MARK, SCIFB0_CTS_N_MARK, GLO_I0_C_MARK,
771         TCLK1_MARK, VI1_DATA1_C_MARK,
772         HRTS0_N_MARK, SCIFB0_RTS_N_MARK, GLO_I1_C_MARK, VI1_DATA2_C_MARK,
773         HSCK0_MARK, SCIFB0_SCK_MARK, GLO_Q0_C_MARK, CAN_CLK_MARK,
774         TCLK2_MARK, VI1_DATA3_C_MARK,
775         HRX0_MARK, SCIFB0_RXD_MARK, GLO_Q1_C_MARK,
776         CAN0_RX_B_MARK, VI1_DATA4_C_MARK,
777         HTX0_MARK, SCIFB0_TXD_MARK, GLO_SCLK_C_MARK,
778         CAN0_TX_B_MARK, VI1_DATA5_C_MARK,
779
780         /* IPSR16 */
781         HRX1_MARK, SCIFB1_RXD_MARK, VI1_R0_B_MARK,
782         GLO_SDATA_C_MARK, VI1_DATA6_C_MARK,
783         HTX1_MARK, SCIFB1_TXD_MARK, VI1_R1_B_MARK,
784         GLO_SS_C_MARK, VI1_DATA7_C_MARK,
785         HSCK1_MARK, SCIFB1_SCK_MARK, MLB_CLK_MARK, GLO_RFON_C_MARK,
786         HCTS1_N_MARK, SCIFB1_CTS_N_MARK, MLB_SIG_MARK, CAN1_TX_B_MARK,
787         HRTS1_N_MARK, SCIFB1_RTS_N_MARK, MLB_DAT_MARK, CAN1_RX_B_MARK,
788         PINMUX_MARK_END,
789 };
790
791 static const u16 pinmux_data[] = {
792         PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
793
794         PINMUX_SINGLE(EX_CS0_N),
795         PINMUX_SINGLE(RD_N),
796         PINMUX_SINGLE(AUDIO_CLKA),
797         PINMUX_SINGLE(VI0_CLK),
798         PINMUX_SINGLE(VI0_DATA0_VI0_B0),
799         PINMUX_SINGLE(VI0_DATA1_VI0_B1),
800         PINMUX_SINGLE(VI0_DATA2_VI0_B2),
801         PINMUX_SINGLE(VI0_DATA4_VI0_B4),
802         PINMUX_SINGLE(VI0_DATA5_VI0_B5),
803         PINMUX_SINGLE(VI0_DATA6_VI0_B6),
804         PINMUX_SINGLE(VI0_DATA7_VI0_B7),
805         PINMUX_SINGLE(USB0_PWEN),
806         PINMUX_SINGLE(USB0_OVC),
807         PINMUX_SINGLE(USB1_PWEN),
808         PINMUX_SINGLE(USB1_OVC),
809         PINMUX_SINGLE(DU0_DOTCLKIN),
810         PINMUX_SINGLE(SD1_CLK),
811
812         /* IPSR0 */
813         PINMUX_IPSR_GPSR(IP0_0, D0),
814         PINMUX_IPSR_GPSR(IP0_1, D1),
815         PINMUX_IPSR_GPSR(IP0_2, D2),
816         PINMUX_IPSR_GPSR(IP0_3, D3),
817         PINMUX_IPSR_GPSR(IP0_4, D4),
818         PINMUX_IPSR_GPSR(IP0_5, D5),
819         PINMUX_IPSR_GPSR(IP0_6, D6),
820         PINMUX_IPSR_GPSR(IP0_7, D7),
821         PINMUX_IPSR_GPSR(IP0_8, D8),
822         PINMUX_IPSR_GPSR(IP0_9, D9),
823         PINMUX_IPSR_GPSR(IP0_10, D10),
824         PINMUX_IPSR_GPSR(IP0_11, D11),
825         PINMUX_IPSR_GPSR(IP0_12, D12),
826         PINMUX_IPSR_GPSR(IP0_13, D13),
827         PINMUX_IPSR_GPSR(IP0_14, D14),
828         PINMUX_IPSR_GPSR(IP0_15, D15),
829         PINMUX_IPSR_GPSR(IP0_18_16, A0),
830         PINMUX_IPSR_MSEL(IP0_18_16, ATAWR0_N_C, SEL_LBS_2),
831         PINMUX_IPSR_MSEL(IP0_18_16, MSIOF0_SCK_B, SEL_SOF0_1),
832         PINMUX_IPSR_MSEL(IP0_18_16, I2C0_SCL_C, SEL_I2C0_2),
833         PINMUX_IPSR_GPSR(IP0_18_16, PWM2_B),
834         PINMUX_IPSR_GPSR(IP0_20_19, A1),
835         PINMUX_IPSR_MSEL(IP0_20_19, MSIOF0_SYNC_B, SEL_SOF0_1),
836         PINMUX_IPSR_GPSR(IP0_22_21, A2),
837         PINMUX_IPSR_MSEL(IP0_22_21, MSIOF0_SS1_B, SEL_SOF0_1),
838         PINMUX_IPSR_GPSR(IP0_24_23, A3),
839         PINMUX_IPSR_MSEL(IP0_24_23, MSIOF0_SS2_B, SEL_SOF0_1),
840         PINMUX_IPSR_GPSR(IP0_26_25, A4),
841         PINMUX_IPSR_MSEL(IP0_26_25, MSIOF0_TXD_B, SEL_SOF0_1),
842         PINMUX_IPSR_GPSR(IP0_28_27, A5),
843         PINMUX_IPSR_MSEL(IP0_28_27, MSIOF0_RXD_B, SEL_SOF0_1),
844         PINMUX_IPSR_GPSR(IP0_30_29, A6),
845         PINMUX_IPSR_MSEL(IP0_30_29, MSIOF1_SCK, SEL_SOF1_0),
846
847         /* IPSR1 */
848         PINMUX_IPSR_GPSR(IP1_1_0, A7),
849         PINMUX_IPSR_MSEL(IP1_1_0, MSIOF1_SYNC, SEL_SOF1_0),
850         PINMUX_IPSR_GPSR(IP1_3_2, A8),
851         PINMUX_IPSR_MSEL(IP1_3_2, MSIOF1_SS1, SEL_SOF1_0),
852         PINMUX_IPSR_MSEL(IP1_3_2, I2C0_SCL, SEL_I2C0_0),
853         PINMUX_IPSR_GPSR(IP1_5_4, A9),
854         PINMUX_IPSR_MSEL(IP1_5_4, MSIOF1_SS2, SEL_SOF1_0),
855         PINMUX_IPSR_MSEL(IP1_5_4, I2C0_SDA, SEL_I2C0_0),
856         PINMUX_IPSR_GPSR(IP1_7_6, A10),
857         PINMUX_IPSR_MSEL(IP1_7_6, MSIOF1_TXD, SEL_SOF1_0),
858         PINMUX_IPSR_MSEL(IP1_7_6, MSIOF1_TXD_D, SEL_SOF1_3),
859         PINMUX_IPSR_GPSR(IP1_10_8, A11),
860         PINMUX_IPSR_MSEL(IP1_10_8, MSIOF1_RXD, SEL_SOF1_0),
861         PINMUX_IPSR_MSEL(IP1_10_8, I2C3_SCL_D, SEL_I2C3_3),
862         PINMUX_IPSR_MSEL(IP1_10_8, MSIOF1_RXD_D, SEL_SOF1_3),
863         PINMUX_IPSR_GPSR(IP1_13_11, A12),
864         PINMUX_IPSR_MSEL(IP1_13_11, FMCLK, SEL_FM_0),
865         PINMUX_IPSR_MSEL(IP1_13_11, I2C3_SDA_D, SEL_I2C3_3),
866         PINMUX_IPSR_MSEL(IP1_13_11, MSIOF1_SCK_D, SEL_SOF1_3),
867         PINMUX_IPSR_GPSR(IP1_16_14, A13),
868         PINMUX_IPSR_MSEL(IP1_16_14, ATAG0_N_C, SEL_LBS_2),
869         PINMUX_IPSR_MSEL(IP1_16_14, BPFCLK, SEL_FM_0),
870         PINMUX_IPSR_MSEL(IP1_16_14, MSIOF1_SS1_D, SEL_SOF1_3),
871         PINMUX_IPSR_GPSR(IP1_19_17, A14),
872         PINMUX_IPSR_MSEL(IP1_19_17, ATADIR0_N_C, SEL_LBS_2),
873         PINMUX_IPSR_MSEL(IP1_19_17, FMIN, SEL_FM_0),
874         PINMUX_IPSR_MSEL(IP1_19_17, FMIN_C, SEL_FM_2),
875         PINMUX_IPSR_MSEL(IP1_19_17, MSIOF1_SYNC_D, SEL_SOF1_3),
876         PINMUX_IPSR_GPSR(IP1_22_20, A15),
877         PINMUX_IPSR_MSEL(IP1_22_20, BPFCLK_C, SEL_FM_2),
878         PINMUX_IPSR_GPSR(IP1_25_23, A16),
879         PINMUX_IPSR_MSEL(IP1_25_23, DREQ2_B, SEL_LBS_1),
880         PINMUX_IPSR_MSEL(IP1_25_23, FMCLK_C, SEL_FM_2),
881         PINMUX_IPSR_MSEL(IP1_25_23, SCIFA1_SCK_B, SEL_SCIFA1_1),
882         PINMUX_IPSR_GPSR(IP1_28_26, A17),
883         PINMUX_IPSR_MSEL(IP1_28_26, DACK2_B, SEL_LBS_1),
884         PINMUX_IPSR_MSEL(IP1_28_26, I2C0_SDA_C, SEL_I2C0_2),
885         PINMUX_IPSR_GPSR(IP1_31_29, A18),
886         PINMUX_IPSR_MSEL(IP1_31_29, DREQ1, SEL_LBS_0),
887         PINMUX_IPSR_MSEL(IP1_31_29, SCIFA1_RXD_C, SEL_SCIFA1_2),
888         PINMUX_IPSR_MSEL(IP1_31_29, SCIFB1_RXD_C, SEL_SCIFB1_2),
889
890         /* IPSR2 */
891         PINMUX_IPSR_GPSR(IP2_2_0, A19),
892         PINMUX_IPSR_GPSR(IP2_2_0, DACK1),
893         PINMUX_IPSR_MSEL(IP2_2_0, SCIFA1_TXD_C, SEL_SCIFA1_2),
894         PINMUX_IPSR_MSEL(IP2_2_0, SCIFB1_TXD_C, SEL_SCIFB1_2),
895         PINMUX_IPSR_MSEL(IP2_2_0, SCIFB1_SCK_B, SEL_SCIFB1_1),
896         PINMUX_IPSR_GPSR(IP2_2_0, A20),
897         PINMUX_IPSR_MSEL(IP2_4_3, SPCLK, SEL_QSP_0),
898         PINMUX_IPSR_GPSR(IP2_6_5, A21),
899         PINMUX_IPSR_MSEL(IP2_6_5, ATAWR0_N_B, SEL_LBS_1),
900         PINMUX_IPSR_MSEL(IP2_6_5, MOSI_IO0, SEL_QSP_0),
901         PINMUX_IPSR_GPSR(IP2_9_7, A22),
902         PINMUX_IPSR_MSEL(IP2_9_7, MISO_IO1, SEL_QSP_0),
903         PINMUX_IPSR_MSEL(IP2_9_7, FMCLK_B, SEL_FM_1),
904         PINMUX_IPSR_MSEL(IP2_9_7, TX0, SEL_SCIF0_0),
905         PINMUX_IPSR_MSEL(IP2_9_7, SCIFA0_TXD, SEL_SCFA_0),
906         PINMUX_IPSR_GPSR(IP2_12_10, A23),
907         PINMUX_IPSR_MSEL(IP2_12_10, IO2, SEL_QSP_0),
908         PINMUX_IPSR_MSEL(IP2_12_10, BPFCLK_B, SEL_FM_1),
909         PINMUX_IPSR_MSEL(IP2_12_10, RX0, SEL_SCIF0_0),
910         PINMUX_IPSR_MSEL(IP2_12_10, SCIFA0_RXD, SEL_SCFA_0),
911         PINMUX_IPSR_GPSR(IP2_15_13, A24),
912         PINMUX_IPSR_MSEL(IP2_15_13, DREQ2, SEL_LBS_0),
913         PINMUX_IPSR_MSEL(IP2_15_13, IO3, SEL_QSP_0),
914         PINMUX_IPSR_MSEL(IP2_15_13, TX1, SEL_SCIF1_0),
915         PINMUX_IPSR_MSEL(IP2_15_13, SCIFA1_TXD, SEL_SCIFA1_0),
916         PINMUX_IPSR_GPSR(IP2_18_16, A25),
917         PINMUX_IPSR_MSEL(IP2_18_16, DACK2, SEL_LBS_0),
918         PINMUX_IPSR_MSEL(IP2_18_16, SSL, SEL_QSP_0),
919         PINMUX_IPSR_MSEL(IP2_18_16, DREQ1_C, SEL_LBS_2),
920         PINMUX_IPSR_MSEL(IP2_18_16, RX1, SEL_SCIF1_0),
921         PINMUX_IPSR_MSEL(IP2_18_16, SCIFA1_RXD, SEL_SCIFA1_0),
922         PINMUX_IPSR_GPSR(IP2_20_19, CS0_N),
923         PINMUX_IPSR_MSEL(IP2_20_19, ATAG0_N_B, SEL_LBS_1),
924         PINMUX_IPSR_MSEL(IP2_20_19, I2C1_SCL, SEL_I2C1_0),
925         PINMUX_IPSR_GPSR(IP2_22_21, CS1_N_A26),
926         PINMUX_IPSR_MSEL(IP2_22_21, ATADIR0_N_B, SEL_LBS_1),
927         PINMUX_IPSR_MSEL(IP2_22_21, I2C1_SDA, SEL_I2C1_0),
928         PINMUX_IPSR_GPSR(IP2_24_23, EX_CS1_N),
929         PINMUX_IPSR_MSEL(IP2_24_23, MSIOF2_SCK, SEL_SOF2_0),
930         PINMUX_IPSR_GPSR(IP2_26_25, EX_CS2_N),
931         PINMUX_IPSR_MSEL(IP2_26_25, ATAWR0_N, SEL_LBS_0),
932         PINMUX_IPSR_MSEL(IP2_26_25, MSIOF2_SYNC, SEL_SOF2_0),
933         PINMUX_IPSR_GPSR(IP2_29_27, EX_CS3_N),
934         PINMUX_IPSR_MSEL(IP2_29_27, ATADIR0_N, SEL_LBS_0),
935         PINMUX_IPSR_MSEL(IP2_29_27, MSIOF2_TXD, SEL_SOF2_0),
936         PINMUX_IPSR_MSEL(IP2_29_27, ATAG0_N, SEL_LBS_0),
937         PINMUX_IPSR_GPSR(IP2_29_27, EX_WAIT1),
938
939         /* IPSR3 */
940         PINMUX_IPSR_GPSR(IP3_2_0, EX_CS4_N),
941         PINMUX_IPSR_MSEL(IP3_2_0, ATARD0_N, SEL_LBS_0),
942         PINMUX_IPSR_MSEL(IP3_2_0, MSIOF2_RXD, SEL_SOF2_0),
943         PINMUX_IPSR_GPSR(IP3_2_0, EX_WAIT2),
944         PINMUX_IPSR_GPSR(IP3_5_3, EX_CS5_N),
945         PINMUX_IPSR_GPSR(IP3_5_3, ATACS00_N),
946         PINMUX_IPSR_MSEL(IP3_5_3, MSIOF2_SS1, SEL_SOF2_0),
947         PINMUX_IPSR_MSEL(IP3_5_3, HRX1_B, SEL_HSCIF1_1),
948         PINMUX_IPSR_MSEL(IP3_5_3, SCIFB1_RXD_B, SEL_SCIFB1_1),
949         PINMUX_IPSR_GPSR(IP3_5_3, PWM1),
950         PINMUX_IPSR_GPSR(IP3_5_3, TPU_TO1),
951         PINMUX_IPSR_GPSR(IP3_8_6, BS_N),
952         PINMUX_IPSR_GPSR(IP3_8_6, ATACS10_N),
953         PINMUX_IPSR_MSEL(IP3_8_6, MSIOF2_SS2, SEL_SOF2_0),
954         PINMUX_IPSR_MSEL(IP3_8_6, HTX1_B, SEL_HSCIF1_1),
955         PINMUX_IPSR_MSEL(IP3_8_6, SCIFB1_TXD_B, SEL_SCIFB1_1),
956         PINMUX_IPSR_GPSR(IP3_8_6, PWM2),
957         PINMUX_IPSR_GPSR(IP3_8_6, TPU_TO2),
958         PINMUX_IPSR_GPSR(IP3_11_9, RD_WR_N),
959         PINMUX_IPSR_MSEL(IP3_11_9, HRX2_B, SEL_HSCIF2_1),
960         PINMUX_IPSR_MSEL(IP3_11_9, FMIN_B, SEL_FM_1),
961         PINMUX_IPSR_MSEL(IP3_11_9, SCIFB0_RXD_B, SEL_SCIFB_1),
962         PINMUX_IPSR_MSEL(IP3_11_9, DREQ1_D, SEL_LBS_1),
963         PINMUX_IPSR_GPSR(IP3_13_12, WE0_N),
964         PINMUX_IPSR_MSEL(IP3_13_12, HCTS2_N_B, SEL_HSCIF2_1),
965         PINMUX_IPSR_MSEL(IP3_13_12, SCIFB0_TXD_B, SEL_SCIFB_1),
966         PINMUX_IPSR_GPSR(IP3_15_14, WE1_N),
967         PINMUX_IPSR_MSEL(IP3_15_14, ATARD0_N_B, SEL_LBS_1),
968         PINMUX_IPSR_MSEL(IP3_15_14, HTX2_B, SEL_HSCIF2_1),
969         PINMUX_IPSR_MSEL(IP3_15_14, SCIFB0_RTS_N_B, SEL_SCIFB_1),
970         PINMUX_IPSR_GPSR(IP3_17_16, EX_WAIT0),
971         PINMUX_IPSR_MSEL(IP3_17_16, HRTS2_N_B, SEL_HSCIF2_1),
972         PINMUX_IPSR_MSEL(IP3_17_16, SCIFB0_CTS_N_B, SEL_SCIFB_1),
973         PINMUX_IPSR_GPSR(IP3_19_18, DREQ0),
974         PINMUX_IPSR_GPSR(IP3_19_18, PWM3),
975         PINMUX_IPSR_GPSR(IP3_19_18, TPU_TO3),
976         PINMUX_IPSR_GPSR(IP3_21_20, DACK0),
977         PINMUX_IPSR_GPSR(IP3_21_20, DRACK0),
978         PINMUX_IPSR_MSEL(IP3_21_20, REMOCON, SEL_RCN_0),
979         PINMUX_IPSR_MSEL(IP3_24_22, SPEEDIN, SEL_RSP_0),
980         PINMUX_IPSR_MSEL(IP3_24_22, HSCK0_C, SEL_HSCIF0_2),
981         PINMUX_IPSR_MSEL(IP3_24_22, HSCK2_C, SEL_HSCIF2_2),
982         PINMUX_IPSR_MSEL(IP3_24_22, SCIFB0_SCK_B, SEL_SCIFB_1),
983         PINMUX_IPSR_MSEL(IP3_24_22, SCIFB2_SCK_B, SEL_SCIFB2_1),
984         PINMUX_IPSR_MSEL(IP3_24_22, DREQ2_C, SEL_LBS_2),
985         PINMUX_IPSR_MSEL(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
986         PINMUX_IPSR_MSEL(IP3_27_25, SSI_SCK0129, SEL_SSI0_0),
987         PINMUX_IPSR_MSEL(IP3_27_25, HRX0_C, SEL_HSCIF0_2),
988         PINMUX_IPSR_MSEL(IP3_27_25, HRX2_C, SEL_HSCIF2_2),
989         PINMUX_IPSR_MSEL(IP3_27_25, SCIFB0_RXD_C, SEL_SCIFB_2),
990         PINMUX_IPSR_MSEL(IP3_27_25, SCIFB2_RXD_C, SEL_SCIFB2_2),
991         PINMUX_IPSR_MSEL(IP3_30_28, SSI_WS0129, SEL_SSI0_0),
992         PINMUX_IPSR_MSEL(IP3_30_28, HTX0_C, SEL_HSCIF0_2),
993         PINMUX_IPSR_MSEL(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
994         PINMUX_IPSR_MSEL(IP3_30_28, SCIFB0_TXD_C, SEL_SCIFB_2),
995         PINMUX_IPSR_MSEL(IP3_30_28, SCIFB2_TXD_C, SEL_SCIFB2_2),
996
997         /* IPSR4 */
998         PINMUX_IPSR_MSEL(IP4_1_0, SSI_SDATA0, SEL_SSI0_0),
999         PINMUX_IPSR_MSEL(IP4_1_0, I2C0_SCL_B, SEL_I2C0_1),
1000         PINMUX_IPSR_MSEL(IP4_1_0, IIC0_SCL_B, SEL_IIC0_1),
1001         PINMUX_IPSR_MSEL(IP4_1_0, MSIOF2_SCK_C, SEL_SOF2_2),
1002         PINMUX_IPSR_MSEL(IP4_4_2, SSI_SCK1, SEL_SSI1_0),
1003         PINMUX_IPSR_MSEL(IP4_4_2, I2C0_SDA_B, SEL_I2C0_1),
1004         PINMUX_IPSR_MSEL(IP4_4_2, IIC0_SDA_B, SEL_IIC0_1),
1005         PINMUX_IPSR_MSEL(IP4_4_2, MSIOF2_SYNC_C, SEL_SOF2_2),
1006         PINMUX_IPSR_MSEL(IP4_4_2, GLO_I0_D, SEL_GPS_3),
1007         PINMUX_IPSR_MSEL(IP4_7_5, SSI_WS1, SEL_SSI1_0),
1008         PINMUX_IPSR_MSEL(IP4_7_5, I2C1_SCL_B, SEL_I2C1_1),
1009         PINMUX_IPSR_MSEL(IP4_7_5, IIC1_SCL_B, SEL_IIC1_1),
1010         PINMUX_IPSR_MSEL(IP4_7_5, MSIOF2_TXD_C, SEL_SOF2_2),
1011         PINMUX_IPSR_MSEL(IP4_7_5, GLO_I1_D, SEL_GPS_3),
1012         PINMUX_IPSR_MSEL(IP4_9_8, SSI_SDATA1, SEL_SSI1_0),
1013         PINMUX_IPSR_MSEL(IP4_9_8, I2C1_SDA_B, SEL_I2C1_1),
1014         PINMUX_IPSR_MSEL(IP4_9_8, IIC1_SDA_B, SEL_IIC1_1),
1015         PINMUX_IPSR_MSEL(IP4_9_8, MSIOF2_RXD_C, SEL_SOF2_2),
1016         PINMUX_IPSR_GPSR(IP4_12_10, SSI_SCK2),
1017         PINMUX_IPSR_MSEL(IP4_12_10, I2C2_SCL, SEL_I2C2_0),
1018         PINMUX_IPSR_MSEL(IP4_12_10, GPS_CLK_B, SEL_GPS_1),
1019         PINMUX_IPSR_MSEL(IP4_12_10, GLO_Q0_D, SEL_GPS_3),
1020         PINMUX_IPSR_MSEL(IP4_12_10, HSCK1_E, SEL_HSCIF1_4),
1021         PINMUX_IPSR_GPSR(IP4_15_13, SSI_WS2),
1022         PINMUX_IPSR_MSEL(IP4_15_13, I2C2_SDA, SEL_I2C2_0),
1023         PINMUX_IPSR_MSEL(IP4_15_13, GPS_SIGN_B, SEL_GPS_1),
1024         PINMUX_IPSR_MSEL(IP4_15_13, RX2_E, SEL_SCIF2_4),
1025         PINMUX_IPSR_MSEL(IP4_15_13, GLO_Q1_D, SEL_GPS_3),
1026         PINMUX_IPSR_MSEL(IP4_15_13, HCTS1_N_E, SEL_HSCIF1_4),
1027         PINMUX_IPSR_GPSR(IP4_18_16, SSI_SDATA2),
1028         PINMUX_IPSR_MSEL(IP4_18_16, GPS_MAG_B, SEL_GPS_1),
1029         PINMUX_IPSR_MSEL(IP4_18_16, TX2_E, SEL_SCIF2_4),
1030         PINMUX_IPSR_MSEL(IP4_18_16, HRTS1_N_E, SEL_HSCIF1_4),
1031         PINMUX_IPSR_GPSR(IP4_19, SSI_SCK34),
1032         PINMUX_IPSR_GPSR(IP4_20, SSI_WS34),
1033         PINMUX_IPSR_GPSR(IP4_21, SSI_SDATA3),
1034         PINMUX_IPSR_GPSR(IP4_23_22, SSI_SCK4),
1035         PINMUX_IPSR_MSEL(IP4_23_22, GLO_SS_D, SEL_GPS_3),
1036         PINMUX_IPSR_GPSR(IP4_25_24, SSI_WS4),
1037         PINMUX_IPSR_MSEL(IP4_25_24, GLO_RFON_D, SEL_GPS_3),
1038         PINMUX_IPSR_GPSR(IP4_27_26, SSI_SDATA4),
1039         PINMUX_IPSR_MSEL(IP4_27_26, MSIOF2_SCK_D, SEL_SOF2_3),
1040         PINMUX_IPSR_GPSR(IP4_30_28, SSI_SCK5),
1041         PINMUX_IPSR_MSEL(IP4_30_28, MSIOF1_SCK_C, SEL_SOF1_2),
1042         PINMUX_IPSR_MSEL(IP4_30_28, TS_SDATA0, SEL_TSIF0_0),
1043         PINMUX_IPSR_MSEL(IP4_30_28, GLO_I0, SEL_GPS_0),
1044         PINMUX_IPSR_MSEL(IP4_30_28, MSIOF2_SYNC_D, SEL_SOF2_3),
1045         PINMUX_IPSR_GPSR(IP4_30_28, VI1_R2_B),
1046
1047         /* IPSR5 */
1048         PINMUX_IPSR_GPSR(IP5_2_0, SSI_WS5),
1049         PINMUX_IPSR_MSEL(IP5_2_0, MSIOF1_SYNC_C, SEL_SOF1_2),
1050         PINMUX_IPSR_MSEL(IP5_2_0, TS_SCK0, SEL_TSIF0_0),
1051         PINMUX_IPSR_MSEL(IP5_2_0, GLO_I1, SEL_GPS_0),
1052         PINMUX_IPSR_MSEL(IP5_2_0, MSIOF2_TXD_D, SEL_SOF2_3),
1053         PINMUX_IPSR_GPSR(IP5_2_0, VI1_R3_B),
1054         PINMUX_IPSR_GPSR(IP5_5_3, SSI_SDATA5),
1055         PINMUX_IPSR_MSEL(IP5_5_3, MSIOF1_TXD_C, SEL_SOF1_2),
1056         PINMUX_IPSR_MSEL(IP5_5_3, TS_SDEN0, SEL_TSIF0_0),
1057         PINMUX_IPSR_MSEL(IP5_5_3, GLO_Q0, SEL_GPS_0),
1058         PINMUX_IPSR_MSEL(IP5_5_3, MSIOF2_SS1_D, SEL_SOF2_3),
1059         PINMUX_IPSR_GPSR(IP5_5_3, VI1_R4_B),
1060         PINMUX_IPSR_GPSR(IP5_8_6, SSI_SCK6),
1061         PINMUX_IPSR_MSEL(IP5_8_6, MSIOF1_RXD_C, SEL_SOF1_2),
1062         PINMUX_IPSR_MSEL(IP5_8_6, TS_SPSYNC0, SEL_TSIF0_0),
1063         PINMUX_IPSR_MSEL(IP5_8_6, GLO_Q1, SEL_GPS_0),
1064         PINMUX_IPSR_MSEL(IP5_8_6, MSIOF2_RXD_D, SEL_SOF2_3),
1065         PINMUX_IPSR_GPSR(IP5_8_6, VI1_R5_B),
1066         PINMUX_IPSR_GPSR(IP5_11_9, SSI_WS6),
1067         PINMUX_IPSR_MSEL(IP5_11_9, GLO_SCLK, SEL_GPS_0),
1068         PINMUX_IPSR_MSEL(IP5_11_9, MSIOF2_SS2_D, SEL_SOF2_3),
1069         PINMUX_IPSR_GPSR(IP5_11_9, VI1_R6_B),
1070         PINMUX_IPSR_GPSR(IP5_14_12, SSI_SDATA6),
1071         PINMUX_IPSR_MSEL(IP5_14_12, STP_IVCXO27_0_B, SEL_SSP_1),
1072         PINMUX_IPSR_MSEL(IP5_14_12, GLO_SDATA, SEL_GPS_0),
1073         PINMUX_IPSR_GPSR(IP5_14_12, VI1_R7_B),
1074         PINMUX_IPSR_MSEL(IP5_16_15, SSI_SCK78, SEL_SSI7_0),
1075         PINMUX_IPSR_MSEL(IP5_16_15, STP_ISCLK_0_B, SEL_SSP_1),
1076         PINMUX_IPSR_MSEL(IP5_16_15, GLO_SS, SEL_GPS_0),
1077         PINMUX_IPSR_MSEL(IP5_19_17, SSI_WS78, SEL_SSI7_0),
1078         PINMUX_IPSR_MSEL(IP5_19_17, TX0_D, SEL_SCIF0_3),
1079         PINMUX_IPSR_MSEL(IP5_19_17, STP_ISD_0_B, SEL_SSP_1),
1080         PINMUX_IPSR_MSEL(IP5_19_17, GLO_RFON, SEL_GPS_0),
1081         PINMUX_IPSR_MSEL(IP5_21_20, SSI_SDATA7, SEL_SSI7_0),
1082         PINMUX_IPSR_MSEL(IP5_21_20, RX0_D, SEL_SCIF0_3),
1083         PINMUX_IPSR_MSEL(IP5_21_20, STP_ISEN_0_B, SEL_SSP_1),
1084         PINMUX_IPSR_MSEL(IP5_23_22, SSI_SDATA8, SEL_SSI8_0),
1085         PINMUX_IPSR_MSEL(IP5_23_22, TX1_D, SEL_SCIF1_3),
1086         PINMUX_IPSR_MSEL(IP5_23_22, STP_ISSYNC_0_B, SEL_SSP_1),
1087         PINMUX_IPSR_MSEL(IP5_25_24, SSI_SCK9, SEL_SSI9_0),
1088         PINMUX_IPSR_MSEL(IP5_25_24, RX1_D, SEL_SCIF1_3),
1089         PINMUX_IPSR_MSEL(IP5_25_24, GLO_SCLK_D, SEL_GPS_3),
1090         PINMUX_IPSR_MSEL(IP5_28_26, SSI_WS9, SEL_SSI9_0),
1091         PINMUX_IPSR_MSEL(IP5_28_26, TX3_D, SEL_SCIF3_3),
1092         PINMUX_IPSR_MSEL(IP5_28_26, CAN0_TX_D, SEL_CAN0_3),
1093         PINMUX_IPSR_MSEL(IP5_28_26, GLO_SDATA_D, SEL_GPS_3),
1094         PINMUX_IPSR_MSEL(IP5_31_29, SSI_SDATA9, SEL_SSI9_0),
1095         PINMUX_IPSR_MSEL(IP5_31_29, RX3_D, SEL_SCIF3_3),
1096         PINMUX_IPSR_MSEL(IP5_31_29, CAN0_RX_D, SEL_CAN0_3),
1097
1098         /* IPSR6 */
1099         PINMUX_IPSR_MSEL(IP6_2_0, AUDIO_CLKB, SEL_ADG_0),
1100         PINMUX_IPSR_MSEL(IP6_2_0, STP_OPWM_0_B, SEL_SSP_1),
1101         PINMUX_IPSR_MSEL(IP6_2_0, MSIOF1_SCK_B, SEL_SOF1_1),
1102         PINMUX_IPSR_MSEL(IP6_2_0, SCIF_CLK, SEL_SCIF_0),
1103         PINMUX_IPSR_GPSR(IP6_2_0, DVC_MUTE),
1104         PINMUX_IPSR_MSEL(IP6_2_0, BPFCLK_E, SEL_FM_4),
1105         PINMUX_IPSR_GPSR(IP6_5_3, AUDIO_CLKC),
1106         PINMUX_IPSR_MSEL(IP6_5_3, SCIFB0_SCK_C, SEL_SCIFB_2),
1107         PINMUX_IPSR_MSEL(IP6_5_3, MSIOF1_SYNC_B, SEL_SOF1_1),
1108         PINMUX_IPSR_MSEL(IP6_5_3, RX2, SEL_SCIF2_0),
1109         PINMUX_IPSR_MSEL(IP6_5_3, SCIFA2_RXD, SEL_SCIFA2_0),
1110         PINMUX_IPSR_MSEL(IP6_5_3, FMIN_E, SEL_FM_4),
1111         PINMUX_IPSR_GPSR(IP6_7_6, AUDIO_CLKOUT),
1112         PINMUX_IPSR_MSEL(IP6_7_6, MSIOF1_SS1_B, SEL_SOF1_1),
1113         PINMUX_IPSR_MSEL(IP6_7_6, TX2, SEL_SCIF2_0),
1114         PINMUX_IPSR_MSEL(IP6_7_6, SCIFA2_TXD, SEL_SCIFA2_0),
1115         PINMUX_IPSR_GPSR(IP6_9_8, IRQ0),
1116         PINMUX_IPSR_MSEL(IP6_9_8, SCIFB1_RXD_D, SEL_SCIFB1_3),
1117         PINMUX_IPSR_GPSR(IP6_9_8, INTC_IRQ0_N),
1118         PINMUX_IPSR_GPSR(IP6_11_10, IRQ1),
1119         PINMUX_IPSR_MSEL(IP6_11_10, SCIFB1_SCK_C, SEL_SCIFB1_2),
1120         PINMUX_IPSR_GPSR(IP6_11_10, INTC_IRQ1_N),
1121         PINMUX_IPSR_GPSR(IP6_13_12, IRQ2),
1122         PINMUX_IPSR_MSEL(IP6_13_12, SCIFB1_TXD_D, SEL_SCIFB1_3),
1123         PINMUX_IPSR_GPSR(IP6_13_12, INTC_IRQ2_N),
1124         PINMUX_IPSR_GPSR(IP6_15_14, IRQ3),
1125         PINMUX_IPSR_MSEL(IP6_15_14, I2C4_SCL_C, SEL_I2C4_2),
1126         PINMUX_IPSR_MSEL(IP6_15_14, MSIOF2_TXD_E, SEL_SOF2_4),
1127         PINMUX_IPSR_GPSR(IP6_15_14, INTC_IRQ4_N),
1128         PINMUX_IPSR_GPSR(IP6_18_16, IRQ4),
1129         PINMUX_IPSR_MSEL(IP6_18_16, HRX1_C, SEL_HSCIF1_2),
1130         PINMUX_IPSR_MSEL(IP6_18_16, I2C4_SDA_C, SEL_I2C4_2),
1131         PINMUX_IPSR_MSEL(IP6_18_16, MSIOF2_RXD_E, SEL_SOF2_4),
1132         PINMUX_IPSR_GPSR(IP6_18_16, INTC_IRQ4_N),
1133         PINMUX_IPSR_GPSR(IP6_20_19, IRQ5),
1134         PINMUX_IPSR_MSEL(IP6_20_19, HTX1_C, SEL_HSCIF1_2),
1135         PINMUX_IPSR_MSEL(IP6_20_19, I2C1_SCL_E, SEL_I2C1_4),
1136         PINMUX_IPSR_MSEL(IP6_20_19, MSIOF2_SCK_E, SEL_SOF2_4),
1137         PINMUX_IPSR_GPSR(IP6_23_21, IRQ6),
1138         PINMUX_IPSR_MSEL(IP6_23_21, HSCK1_C, SEL_HSCIF1_2),
1139         PINMUX_IPSR_MSEL(IP6_23_21, MSIOF1_SS2_B, SEL_SOF1_1),
1140         PINMUX_IPSR_MSEL(IP6_23_21, I2C1_SDA_E, SEL_I2C1_4),
1141         PINMUX_IPSR_MSEL(IP6_23_21, MSIOF2_SYNC_E, SEL_SOF2_4),
1142         PINMUX_IPSR_GPSR(IP6_26_24, IRQ7),
1143         PINMUX_IPSR_MSEL(IP6_26_24, HCTS1_N_C, SEL_HSCIF1_2),
1144         PINMUX_IPSR_MSEL(IP6_26_24, MSIOF1_TXD_B, SEL_SOF1_1),
1145         PINMUX_IPSR_MSEL(IP6_26_24, GPS_CLK_C, SEL_GPS_2),
1146         PINMUX_IPSR_MSEL(IP6_26_24, GPS_CLK_D, SEL_GPS_3),
1147         PINMUX_IPSR_GPSR(IP6_29_27, IRQ8),
1148         PINMUX_IPSR_MSEL(IP6_29_27, HRTS1_N_C, SEL_HSCIF1_2),
1149         PINMUX_IPSR_MSEL(IP6_29_27, MSIOF1_RXD_B, SEL_SOF1_1),
1150         PINMUX_IPSR_MSEL(IP6_29_27, GPS_SIGN_C, SEL_GPS_2),
1151         PINMUX_IPSR_MSEL(IP6_29_27, GPS_SIGN_D, SEL_GPS_3),
1152
1153         /* IPSR7 */
1154         PINMUX_IPSR_GPSR(IP7_2_0, IRQ9),
1155         PINMUX_IPSR_MSEL(IP7_2_0, DU1_DOTCLKIN_B, SEL_DIS_1),
1156         PINMUX_IPSR_MSEL(IP7_2_0, CAN_CLK_D, SEL_CANCLK_3),
1157         PINMUX_IPSR_MSEL(IP7_2_0, GPS_MAG_C, SEL_GPS_2),
1158         PINMUX_IPSR_MSEL(IP7_2_0, SCIF_CLK_B, SEL_SCIF_1),
1159         PINMUX_IPSR_MSEL(IP7_2_0, GPS_MAG_D, SEL_GPS_3),
1160         PINMUX_IPSR_GPSR(IP7_5_3, DU1_DR0),
1161         PINMUX_IPSR_GPSR(IP7_5_3, LCDOUT0),
1162         PINMUX_IPSR_MSEL(IP7_5_3, VI1_DATA0_B, SEL_VI1_1),
1163         PINMUX_IPSR_MSEL(IP7_5_3, TX0_B, SEL_SCIF0_1),
1164         PINMUX_IPSR_MSEL(IP7_5_3, SCIFA0_TXD_B, SEL_SCFA_1),
1165         PINMUX_IPSR_MSEL(IP7_5_3, MSIOF2_SCK_B, SEL_SOF2_1),
1166         PINMUX_IPSR_GPSR(IP7_8_6, DU1_DR1),
1167         PINMUX_IPSR_GPSR(IP7_8_6, LCDOUT1),
1168         PINMUX_IPSR_MSEL(IP7_8_6, VI1_DATA1_B, SEL_VI1_1),
1169         PINMUX_IPSR_MSEL(IP7_8_6, RX0_B, SEL_SCIF0_1),
1170         PINMUX_IPSR_MSEL(IP7_8_6, SCIFA0_RXD_B, SEL_SCFA_1),
1171         PINMUX_IPSR_MSEL(IP7_8_6, MSIOF2_SYNC_B, SEL_SOF2_1),
1172         PINMUX_IPSR_GPSR(IP7_10_9, DU1_DR2),
1173         PINMUX_IPSR_GPSR(IP7_10_9, LCDOUT2),
1174         PINMUX_IPSR_MSEL(IP7_10_9, SSI_SCK0129_B, SEL_SSI0_1),
1175         PINMUX_IPSR_GPSR(IP7_12_11, DU1_DR3),
1176         PINMUX_IPSR_GPSR(IP7_12_11, LCDOUT3),
1177         PINMUX_IPSR_MSEL(IP7_12_11, SSI_WS0129_B, SEL_SSI0_1),
1178         PINMUX_IPSR_GPSR(IP7_14_13, DU1_DR4),
1179         PINMUX_IPSR_GPSR(IP7_14_13, LCDOUT4),
1180         PINMUX_IPSR_MSEL(IP7_14_13, SSI_SDATA0_B, SEL_SSI0_1),
1181         PINMUX_IPSR_GPSR(IP7_16_15, DU1_DR5),
1182         PINMUX_IPSR_GPSR(IP7_16_15, LCDOUT5),
1183         PINMUX_IPSR_MSEL(IP7_16_15, SSI_SCK1_B, SEL_SSI1_1),
1184         PINMUX_IPSR_GPSR(IP7_18_17, DU1_DR6),
1185         PINMUX_IPSR_GPSR(IP7_18_17, LCDOUT6),
1186         PINMUX_IPSR_MSEL(IP7_18_17, SSI_WS1_B, SEL_SSI1_1),
1187         PINMUX_IPSR_GPSR(IP7_20_19, DU1_DR7),
1188         PINMUX_IPSR_GPSR(IP7_20_19, LCDOUT7),
1189         PINMUX_IPSR_MSEL(IP7_20_19, SSI_SDATA1_B, SEL_SSI1_1),
1190         PINMUX_IPSR_GPSR(IP7_23_21, DU1_DG0),
1191         PINMUX_IPSR_GPSR(IP7_23_21, LCDOUT8),
1192         PINMUX_IPSR_MSEL(IP7_23_21, VI1_DATA2_B, SEL_VI1_1),
1193         PINMUX_IPSR_MSEL(IP7_23_21, TX1_B, SEL_SCIF1_1),
1194         PINMUX_IPSR_MSEL(IP7_23_21, SCIFA1_TXD_B, SEL_SCIFA1_1),
1195         PINMUX_IPSR_MSEL(IP7_23_21, MSIOF2_SS1_B, SEL_SOF2_1),
1196         PINMUX_IPSR_GPSR(IP7_26_24, DU1_DG1),
1197         PINMUX_IPSR_GPSR(IP7_26_24, LCDOUT9),
1198         PINMUX_IPSR_MSEL(IP7_26_24, VI1_DATA3_B, SEL_VI1_1),
1199         PINMUX_IPSR_MSEL(IP7_26_24, RX1_B, SEL_SCIF1_1),
1200         PINMUX_IPSR_MSEL(IP7_26_24, SCIFA1_RXD_B, SEL_SCIFA1_1),
1201         PINMUX_IPSR_MSEL(IP7_26_24, MSIOF2_SS2_B, SEL_SOF2_1),
1202         PINMUX_IPSR_GPSR(IP7_29_27, DU1_DG2),
1203         PINMUX_IPSR_GPSR(IP7_29_27, LCDOUT10),
1204         PINMUX_IPSR_MSEL(IP7_29_27, VI1_DATA4_B, SEL_VI1_1),
1205         PINMUX_IPSR_GPSR(IP7_29_27, SCIF1_SCK_B),
1206         PINMUX_IPSR_MSEL(IP7_29_27, SCIFA1_SCK, SEL_SCIFA1_0),
1207         PINMUX_IPSR_MSEL(IP7_29_27, SSI_SCK78_B, SEL_SSI7_1),
1208
1209         /* IPSR8 */
1210         PINMUX_IPSR_GPSR(IP8_2_0, DU1_DG3),
1211         PINMUX_IPSR_GPSR(IP8_2_0, LCDOUT11),
1212         PINMUX_IPSR_MSEL(IP8_2_0, VI1_DATA5_B, SEL_VI1_1),
1213         PINMUX_IPSR_MSEL(IP8_2_0, SSI_WS78_B, SEL_SSI7_1),
1214         PINMUX_IPSR_GPSR(IP8_5_3, DU1_DG4),
1215         PINMUX_IPSR_GPSR(IP8_5_3, LCDOUT12),
1216         PINMUX_IPSR_MSEL(IP8_5_3, VI1_DATA6_B, SEL_VI1_1),
1217         PINMUX_IPSR_MSEL(IP8_5_3, HRX0_B, SEL_HSCIF0_1),
1218         PINMUX_IPSR_MSEL(IP8_5_3, SCIFB2_RXD_B, SEL_SCIFB2_1),
1219         PINMUX_IPSR_MSEL(IP8_5_3, SSI_SDATA7_B, SEL_SSI7_1),
1220         PINMUX_IPSR_GPSR(IP8_8_6, DU1_DG5),
1221         PINMUX_IPSR_GPSR(IP8_8_6, LCDOUT13),
1222         PINMUX_IPSR_MSEL(IP8_8_6, VI1_DATA7_B, SEL_VI1_1),
1223         PINMUX_IPSR_MSEL(IP8_8_6, HCTS0_N_B, SEL_HSCIF0_1),
1224         PINMUX_IPSR_MSEL(IP8_8_6, SCIFB2_TXD_B, SEL_SCIFB2_1),
1225         PINMUX_IPSR_MSEL(IP8_8_6, SSI_SDATA8_B, SEL_SSI8_1),
1226         PINMUX_IPSR_GPSR(IP8_11_9, DU1_DG6),
1227         PINMUX_IPSR_GPSR(IP8_11_9, LCDOUT14),
1228         PINMUX_IPSR_MSEL(IP8_11_9, HRTS0_N_B, SEL_HSCIF0_1),
1229         PINMUX_IPSR_MSEL(IP8_11_9, SCIFB2_CTS_N_B, SEL_SCIFB2_1),
1230         PINMUX_IPSR_MSEL(IP8_11_9, SSI_SCK9_B, SEL_SSI9_1),
1231         PINMUX_IPSR_GPSR(IP8_14_12, DU1_DG7),
1232         PINMUX_IPSR_GPSR(IP8_14_12, LCDOUT15),
1233         PINMUX_IPSR_MSEL(IP8_14_12, HTX0_B, SEL_HSCIF0_1),
1234         PINMUX_IPSR_MSEL(IP8_14_12, SCIFB2_RTS_N_B, SEL_SCIFB2_1),
1235         PINMUX_IPSR_MSEL(IP8_14_12, SSI_WS9_B, SEL_SSI9_1),
1236         PINMUX_IPSR_GPSR(IP8_17_15, DU1_DB0),
1237         PINMUX_IPSR_GPSR(IP8_17_15, LCDOUT16),
1238         PINMUX_IPSR_MSEL(IP8_17_15, VI1_CLK_B, SEL_VI1_1),
1239         PINMUX_IPSR_MSEL(IP8_17_15, TX2_B, SEL_SCIF2_1),
1240         PINMUX_IPSR_MSEL(IP8_17_15, SCIFA2_TXD_B, SEL_SCIFA2_1),
1241         PINMUX_IPSR_MSEL(IP8_17_15, MSIOF2_TXD_B, SEL_SOF2_1),
1242         PINMUX_IPSR_GPSR(IP8_20_18, DU1_DB1),
1243         PINMUX_IPSR_GPSR(IP8_20_18, LCDOUT17),
1244         PINMUX_IPSR_MSEL(IP8_20_18, VI1_HSYNC_N_B, SEL_VI1_1),
1245         PINMUX_IPSR_MSEL(IP8_20_18, RX2_B, SEL_SCIF2_1),
1246         PINMUX_IPSR_MSEL(IP8_20_18, SCIFA2_RXD_B, SEL_SCIFA2_1),
1247         PINMUX_IPSR_MSEL(IP8_20_18, MSIOF2_RXD_B, SEL_SOF2_1),
1248         PINMUX_IPSR_GPSR(IP8_23_21, DU1_DB2),
1249         PINMUX_IPSR_GPSR(IP8_23_21, LCDOUT18),
1250         PINMUX_IPSR_MSEL(IP8_23_21, VI1_VSYNC_N_B, SEL_VI1_1),
1251         PINMUX_IPSR_GPSR(IP8_23_21, SCIF2_SCK_B),
1252         PINMUX_IPSR_MSEL(IP8_23_21, SCIFA2_SCK, SEL_SCIFA2_1),
1253         PINMUX_IPSR_MSEL(IP8_23_21, SSI_SDATA9_B, SEL_SSI9_1),
1254         PINMUX_IPSR_GPSR(IP8_25_24, DU1_DB3),
1255         PINMUX_IPSR_GPSR(IP8_25_24, LCDOUT19),
1256         PINMUX_IPSR_MSEL(IP8_25_24, VI1_CLKENB_B, SEL_VI1_1),
1257         PINMUX_IPSR_GPSR(IP8_27_26, DU1_DB4),
1258         PINMUX_IPSR_GPSR(IP8_27_26, LCDOUT20),
1259         PINMUX_IPSR_MSEL(IP8_27_26, VI1_FIELD_B, SEL_VI1_1),
1260         PINMUX_IPSR_MSEL(IP8_27_26, CAN1_RX, SEL_CAN1_0),
1261         PINMUX_IPSR_GPSR(IP8_30_28, DU1_DB5),
1262         PINMUX_IPSR_GPSR(IP8_30_28, LCDOUT21),
1263         PINMUX_IPSR_MSEL(IP8_30_28, TX3, SEL_SCIF3_0),
1264         PINMUX_IPSR_MSEL(IP8_30_28, SCIFA3_TXD, SEL_SCIFA3_0),
1265         PINMUX_IPSR_MSEL(IP8_30_28, CAN1_TX, SEL_CAN1_0),
1266
1267         /* IPSR9 */
1268         PINMUX_IPSR_GPSR(IP9_2_0, DU1_DB6),
1269         PINMUX_IPSR_GPSR(IP9_2_0, LCDOUT22),
1270         PINMUX_IPSR_MSEL(IP9_2_0, I2C3_SCL_C, SEL_I2C3_2),
1271         PINMUX_IPSR_MSEL(IP9_2_0, RX3, SEL_SCIF3_0),
1272         PINMUX_IPSR_MSEL(IP9_2_0, SCIFA3_RXD, SEL_SCIFA3_0),
1273         PINMUX_IPSR_GPSR(IP9_5_3, DU1_DB7),
1274         PINMUX_IPSR_GPSR(IP9_5_3, LCDOUT23),
1275         PINMUX_IPSR_MSEL(IP9_5_3, I2C3_SDA_C, SEL_I2C3_2),
1276         PINMUX_IPSR_MSEL(IP9_5_3, SCIF3_SCK, SEL_SCIF3_0),
1277         PINMUX_IPSR_MSEL(IP9_5_3, SCIFA3_SCK, SEL_SCIFA3_0),
1278         PINMUX_IPSR_MSEL(IP9_6, DU1_DOTCLKIN, SEL_DIS_0),
1279         PINMUX_IPSR_GPSR(IP9_6, QSTVA_QVS),
1280         PINMUX_IPSR_GPSR(IP9_7, DU1_DOTCLKOUT0),
1281         PINMUX_IPSR_GPSR(IP9_7, QCLK),
1282         PINMUX_IPSR_GPSR(IP9_10_8, DU1_DOTCLKOUT1),
1283         PINMUX_IPSR_GPSR(IP9_10_8, QSTVB_QVE),
1284         PINMUX_IPSR_MSEL(IP9_10_8, CAN0_TX, SEL_CAN0_0),
1285         PINMUX_IPSR_MSEL(IP9_10_8, TX3_B, SEL_SCIF3_1),
1286         PINMUX_IPSR_MSEL(IP9_10_8, I2C2_SCL_B, SEL_I2C2_1),
1287         PINMUX_IPSR_GPSR(IP9_10_8, PWM4),
1288         PINMUX_IPSR_GPSR(IP9_11, DU1_EXHSYNC_DU1_HSYNC),
1289         PINMUX_IPSR_GPSR(IP9_11, QSTH_QHS),
1290         PINMUX_IPSR_GPSR(IP9_12, DU1_EXVSYNC_DU1_VSYNC),
1291         PINMUX_IPSR_GPSR(IP9_12, QSTB_QHE),
1292         PINMUX_IPSR_GPSR(IP9_15_13, DU1_EXODDF_DU1_ODDF_DISP_CDE),
1293         PINMUX_IPSR_GPSR(IP9_15_13, QCPV_QDE),
1294         PINMUX_IPSR_MSEL(IP9_15_13, CAN0_RX, SEL_CAN0_0),
1295         PINMUX_IPSR_MSEL(IP9_15_13, RX3_B, SEL_SCIF3_1),
1296         PINMUX_IPSR_MSEL(IP9_15_13, I2C2_SDA_B, SEL_I2C2_1),
1297         PINMUX_IPSR_GPSR(IP9_16, DU1_DISP),
1298         PINMUX_IPSR_GPSR(IP9_16, QPOLA),
1299         PINMUX_IPSR_GPSR(IP9_18_17, DU1_CDE),
1300         PINMUX_IPSR_GPSR(IP9_18_17, QPOLB),
1301         PINMUX_IPSR_GPSR(IP9_18_17, PWM4_B),
1302         PINMUX_IPSR_GPSR(IP9_20_19, VI0_CLKENB),
1303         PINMUX_IPSR_MSEL(IP9_20_19, TX4, SEL_SCIF4_0),
1304         PINMUX_IPSR_MSEL(IP9_20_19, SCIFA4_TXD, SEL_SCIFA4_0),
1305         PINMUX_IPSR_MSEL(IP9_20_19, TS_SDATA0_D, SEL_TSIF0_3),
1306         PINMUX_IPSR_GPSR(IP9_22_21, VI0_FIELD),
1307         PINMUX_IPSR_MSEL(IP9_22_21, RX4, SEL_SCIF4_0),
1308         PINMUX_IPSR_MSEL(IP9_22_21, SCIFA4_RXD, SEL_SCIFA4_0),
1309         PINMUX_IPSR_MSEL(IP9_22_21, TS_SCK0_D, SEL_TSIF0_3),
1310         PINMUX_IPSR_GPSR(IP9_24_23, VI0_HSYNC_N),
1311         PINMUX_IPSR_MSEL(IP9_24_23, TX5, SEL_SCIF5_0),
1312         PINMUX_IPSR_MSEL(IP9_24_23, SCIFA5_TXD, SEL_SCIFA5_0),
1313         PINMUX_IPSR_MSEL(IP9_24_23, TS_SDEN0_D, SEL_TSIF0_3),
1314         PINMUX_IPSR_GPSR(IP9_26_25, VI0_VSYNC_N),
1315         PINMUX_IPSR_MSEL(IP9_26_25, RX5, SEL_SCIF5_0),
1316         PINMUX_IPSR_MSEL(IP9_26_25, SCIFA5_RXD, SEL_SCIFA5_0),
1317         PINMUX_IPSR_MSEL(IP9_26_25, TS_SPSYNC0_D, SEL_TSIF0_3),
1318         PINMUX_IPSR_GPSR(IP9_28_27, VI0_DATA3_VI0_B3),
1319         PINMUX_IPSR_MSEL(IP9_28_27, SCIF3_SCK_B, SEL_SCIF3_1),
1320         PINMUX_IPSR_MSEL(IP9_28_27, SCIFA3_SCK_B, SEL_SCIFA3_1),
1321         PINMUX_IPSR_GPSR(IP9_31_29, VI0_G0),
1322         PINMUX_IPSR_MSEL(IP9_31_29, IIC1_SCL, SEL_IIC1_0),
1323         PINMUX_IPSR_MSEL(IP9_31_29, STP_IVCXO27_0_C, SEL_SSP_2),
1324         PINMUX_IPSR_MSEL(IP9_31_29, I2C4_SCL, SEL_I2C4_0),
1325         PINMUX_IPSR_MSEL(IP9_31_29, HCTS2_N, SEL_HSCIF2_0),
1326         PINMUX_IPSR_MSEL(IP9_31_29, SCIFB2_CTS_N, SEL_SCIFB2_0),
1327         PINMUX_IPSR_GPSR(IP9_31_29, ATAWR1_N),
1328
1329         /* IPSR10 */
1330         PINMUX_IPSR_GPSR(IP10_2_0, VI0_G1),
1331         PINMUX_IPSR_MSEL(IP10_2_0, IIC1_SDA, SEL_IIC1_0),
1332         PINMUX_IPSR_MSEL(IP10_2_0, STP_ISCLK_0_C, SEL_SSP_2),
1333         PINMUX_IPSR_MSEL(IP10_2_0, I2C4_SDA, SEL_I2C4_0),
1334         PINMUX_IPSR_MSEL(IP10_2_0, HRTS2_N, SEL_HSCIF2_0),
1335         PINMUX_IPSR_MSEL(IP10_2_0, SCIFB2_RTS_N, SEL_SCIFB2_0),
1336         PINMUX_IPSR_GPSR(IP10_2_0, ATADIR1_N),
1337         PINMUX_IPSR_GPSR(IP10_5_3, VI0_G2),
1338         PINMUX_IPSR_GPSR(IP10_5_3, VI2_HSYNC_N),
1339         PINMUX_IPSR_MSEL(IP10_5_3, STP_ISD_0_C, SEL_SSP_2),
1340         PINMUX_IPSR_MSEL(IP10_5_3, I2C3_SCL_B, SEL_I2C3_1),
1341         PINMUX_IPSR_MSEL(IP10_5_3, HSCK2, SEL_HSCIF2_0),
1342         PINMUX_IPSR_MSEL(IP10_5_3, SCIFB2_SCK, SEL_SCIFB2_0),
1343         PINMUX_IPSR_GPSR(IP10_5_3, ATARD1_N),
1344         PINMUX_IPSR_GPSR(IP10_8_6, VI0_G3),
1345         PINMUX_IPSR_GPSR(IP10_8_6, VI2_VSYNC_N),
1346         PINMUX_IPSR_MSEL(IP10_8_6, STP_ISEN_0_C, SEL_SSP_2),
1347         PINMUX_IPSR_MSEL(IP10_8_6, I2C3_SDA_B, SEL_I2C3_1),
1348         PINMUX_IPSR_MSEL(IP10_8_6, HRX2, SEL_HSCIF2_0),
1349         PINMUX_IPSR_MSEL(IP10_8_6, SCIFB2_RXD, SEL_SCIFB2_0),
1350         PINMUX_IPSR_GPSR(IP10_8_6, ATACS01_N),
1351         PINMUX_IPSR_GPSR(IP10_11_9, VI0_G4),
1352         PINMUX_IPSR_GPSR(IP10_11_9, VI2_CLKENB),
1353         PINMUX_IPSR_MSEL(IP10_11_9, STP_ISSYNC_0_C, SEL_SSP_2),
1354         PINMUX_IPSR_MSEL(IP10_11_9, HTX2, SEL_HSCIF2_0),
1355         PINMUX_IPSR_MSEL(IP10_11_9, SCIFB2_TXD, SEL_SCIFB2_0),
1356         PINMUX_IPSR_MSEL(IP10_11_9, SCIFB0_SCK_D, SEL_SCIFB_3),
1357         PINMUX_IPSR_GPSR(IP10_14_12, VI0_G5),
1358         PINMUX_IPSR_GPSR(IP10_14_12, VI2_FIELD),
1359         PINMUX_IPSR_MSEL(IP10_14_12, STP_OPWM_0_C, SEL_SSP_2),
1360         PINMUX_IPSR_MSEL(IP10_14_12, FMCLK_D, SEL_FM_3),
1361         PINMUX_IPSR_MSEL(IP10_14_12, CAN0_TX_E, SEL_CAN0_4),
1362         PINMUX_IPSR_MSEL(IP10_14_12, HTX1_D, SEL_HSCIF1_3),
1363         PINMUX_IPSR_MSEL(IP10_14_12, SCIFB0_TXD_D, SEL_SCIFB_3),
1364         PINMUX_IPSR_GPSR(IP10_16_15, VI0_G6),
1365         PINMUX_IPSR_GPSR(IP10_16_15, VI2_CLK),
1366         PINMUX_IPSR_MSEL(IP10_16_15, BPFCLK_D, SEL_FM_3),
1367         PINMUX_IPSR_GPSR(IP10_18_17, VI0_G7),
1368         PINMUX_IPSR_GPSR(IP10_18_17, VI2_DATA0),
1369         PINMUX_IPSR_MSEL(IP10_18_17, FMIN_D, SEL_FM_3),
1370         PINMUX_IPSR_GPSR(IP10_21_19, VI0_R0),
1371         PINMUX_IPSR_GPSR(IP10_21_19, VI2_DATA1),
1372         PINMUX_IPSR_MSEL(IP10_21_19, GLO_I0_B, SEL_GPS_1),
1373         PINMUX_IPSR_MSEL(IP10_21_19, TS_SDATA0_C, SEL_TSIF0_2),
1374         PINMUX_IPSR_GPSR(IP10_21_19, ATACS11_N),
1375         PINMUX_IPSR_GPSR(IP10_24_22, VI0_R1),
1376         PINMUX_IPSR_GPSR(IP10_24_22, VI2_DATA2),
1377         PINMUX_IPSR_MSEL(IP10_24_22, GLO_I1_B, SEL_GPS_1),
1378         PINMUX_IPSR_MSEL(IP10_24_22, TS_SCK0_C, SEL_TSIF0_2),
1379         PINMUX_IPSR_GPSR(IP10_24_22, ATAG1_N),
1380         PINMUX_IPSR_GPSR(IP10_26_25, VI0_R2),
1381         PINMUX_IPSR_GPSR(IP10_26_25, VI2_DATA3),
1382         PINMUX_IPSR_MSEL(IP10_26_25, GLO_Q0_B, SEL_GPS_1),
1383         PINMUX_IPSR_MSEL(IP10_26_25, TS_SDEN0_C, SEL_TSIF0_2),
1384         PINMUX_IPSR_GPSR(IP10_28_27, VI0_R3),
1385         PINMUX_IPSR_GPSR(IP10_28_27, VI2_DATA4),
1386         PINMUX_IPSR_MSEL(IP10_28_27, GLO_Q1_B, SEL_GPS_1),
1387         PINMUX_IPSR_MSEL(IP10_28_27, TS_SPSYNC0_C, SEL_TSIF0_2),
1388         PINMUX_IPSR_GPSR(IP10_31_29, VI0_R4),
1389         PINMUX_IPSR_GPSR(IP10_31_29, VI2_DATA5),
1390         PINMUX_IPSR_MSEL(IP10_31_29, GLO_SCLK_B, SEL_GPS_1),
1391         PINMUX_IPSR_MSEL(IP10_31_29, TX0_C, SEL_SCIF0_2),
1392         PINMUX_IPSR_MSEL(IP10_31_29, I2C1_SCL_D, SEL_I2C1_3),
1393
1394         /* IPSR11 */
1395         PINMUX_IPSR_GPSR(IP11_2_0, VI0_R5),
1396         PINMUX_IPSR_GPSR(IP11_2_0, VI2_DATA6),
1397         PINMUX_IPSR_MSEL(IP11_2_0, GLO_SDATA_B, SEL_GPS_1),
1398         PINMUX_IPSR_MSEL(IP11_2_0, RX0_C, SEL_SCIF0_2),
1399         PINMUX_IPSR_MSEL(IP11_2_0, I2C1_SDA_D, SEL_I2C1_3),
1400         PINMUX_IPSR_GPSR(IP11_5_3, VI0_R6),
1401         PINMUX_IPSR_GPSR(IP11_5_3, VI2_DATA7),
1402         PINMUX_IPSR_MSEL(IP11_5_3, GLO_SS_B, SEL_GPS_1),
1403         PINMUX_IPSR_MSEL(IP11_5_3, TX1_C, SEL_SCIF1_2),
1404         PINMUX_IPSR_MSEL(IP11_5_3, I2C4_SCL_B, SEL_I2C4_1),
1405         PINMUX_IPSR_GPSR(IP11_8_6, VI0_R7),
1406         PINMUX_IPSR_MSEL(IP11_8_6, GLO_RFON_B, SEL_GPS_1),
1407         PINMUX_IPSR_MSEL(IP11_8_6, RX1_C, SEL_SCIF1_2),
1408         PINMUX_IPSR_MSEL(IP11_8_6, CAN0_RX_E, SEL_CAN0_4),
1409         PINMUX_IPSR_MSEL(IP11_8_6, I2C4_SDA_B, SEL_I2C4_1),
1410         PINMUX_IPSR_MSEL(IP11_8_6, HRX1_D, SEL_HSCIF1_3),
1411         PINMUX_IPSR_MSEL(IP11_8_6, SCIFB0_RXD_D, SEL_SCIFB_3),
1412         PINMUX_IPSR_MSEL(IP11_11_9, VI1_HSYNC_N, SEL_VI1_0),
1413         PINMUX_IPSR_GPSR(IP11_11_9, AVB_RXD0),
1414         PINMUX_IPSR_MSEL(IP11_11_9, TS_SDATA0_B, SEL_TSIF0_1),
1415         PINMUX_IPSR_MSEL(IP11_11_9, TX4_B, SEL_SCIF4_1),
1416         PINMUX_IPSR_MSEL(IP11_11_9, SCIFA4_TXD_B, SEL_SCIFA4_1),
1417         PINMUX_IPSR_MSEL(IP11_14_12, VI1_VSYNC_N, SEL_VI1_0),
1418         PINMUX_IPSR_GPSR(IP11_14_12, AVB_RXD1),
1419         PINMUX_IPSR_MSEL(IP11_14_12, TS_SCK0_B, SEL_TSIF0_1),
1420         PINMUX_IPSR_MSEL(IP11_14_12, RX4_B, SEL_SCIF4_1),
1421         PINMUX_IPSR_MSEL(IP11_14_12, SCIFA4_RXD_B, SEL_SCIFA4_1),
1422         PINMUX_IPSR_MSEL(IP11_16_15, VI1_CLKENB, SEL_VI1_0),
1423         PINMUX_IPSR_GPSR(IP11_16_15, AVB_RXD2),
1424         PINMUX_IPSR_MSEL(IP11_16_15, TS_SDEN0_B, SEL_TSIF0_1),
1425         PINMUX_IPSR_MSEL(IP11_18_17, VI1_FIELD, SEL_VI1_0),
1426         PINMUX_IPSR_GPSR(IP11_18_17, AVB_RXD3),
1427         PINMUX_IPSR_MSEL(IP11_18_17, TS_SPSYNC0_B, SEL_TSIF0_1),
1428         PINMUX_IPSR_MSEL(IP11_19, VI1_CLK, SEL_VI1_0),
1429         PINMUX_IPSR_GPSR(IP11_19, AVB_RXD4),
1430         PINMUX_IPSR_MSEL(IP11_20, VI1_DATA0, SEL_VI1_0),
1431         PINMUX_IPSR_GPSR(IP11_20, AVB_RXD5),
1432         PINMUX_IPSR_MSEL(IP11_21, VI1_DATA1, SEL_VI1_0),
1433         PINMUX_IPSR_GPSR(IP11_21, AVB_RXD6),
1434         PINMUX_IPSR_MSEL(IP11_22, VI1_DATA2, SEL_VI1_0),
1435         PINMUX_IPSR_GPSR(IP11_22, AVB_RXD7),
1436         PINMUX_IPSR_MSEL(IP11_23, VI1_DATA3, SEL_VI1_0),
1437         PINMUX_IPSR_GPSR(IP11_23, AVB_RX_ER),
1438         PINMUX_IPSR_MSEL(IP11_24, VI1_DATA4, SEL_VI1_0),
1439         PINMUX_IPSR_GPSR(IP11_24, AVB_MDIO),
1440         PINMUX_IPSR_MSEL(IP11_25, VI1_DATA5, SEL_VI1_0),
1441         PINMUX_IPSR_GPSR(IP11_25, AVB_RX_DV),
1442         PINMUX_IPSR_MSEL(IP11_26, VI1_DATA6, SEL_VI1_0),
1443         PINMUX_IPSR_GPSR(IP11_26, AVB_MAGIC),
1444         PINMUX_IPSR_MSEL(IP11_27, VI1_DATA7, SEL_VI1_0),
1445         PINMUX_IPSR_GPSR(IP11_27, AVB_MDC),
1446         PINMUX_IPSR_GPSR(IP11_29_28, ETH_MDIO),
1447         PINMUX_IPSR_GPSR(IP11_29_28, AVB_RX_CLK),
1448         PINMUX_IPSR_MSEL(IP11_29_28, I2C2_SCL_C, SEL_I2C2_2),
1449         PINMUX_IPSR_GPSR(IP11_31_30, ETH_CRS_DV),
1450         PINMUX_IPSR_GPSR(IP11_31_30, AVB_LINK),
1451         PINMUX_IPSR_MSEL(IP11_31_30, I2C2_SDA_C, SEL_I2C2_2),
1452
1453         /* IPSR12 */
1454         PINMUX_IPSR_GPSR(IP12_1_0, ETH_RX_ER),
1455         PINMUX_IPSR_GPSR(IP12_1_0, AVB_CRS),
1456         PINMUX_IPSR_MSEL(IP12_1_0, I2C3_SCL, SEL_I2C3_0),
1457         PINMUX_IPSR_MSEL(IP12_1_0, IIC0_SCL, SEL_IIC0_0),
1458         PINMUX_IPSR_GPSR(IP12_3_2, ETH_RXD0),
1459         PINMUX_IPSR_GPSR(IP12_3_2, AVB_PHY_INT),
1460         PINMUX_IPSR_MSEL(IP12_3_2, I2C3_SDA, SEL_I2C3_0),
1461         PINMUX_IPSR_MSEL(IP12_3_2, IIC0_SDA, SEL_IIC0_0),
1462         PINMUX_IPSR_GPSR(IP12_6_4, ETH_RXD1),
1463         PINMUX_IPSR_GPSR(IP12_6_4, AVB_GTXREFCLK),
1464         PINMUX_IPSR_MSEL(IP12_6_4, CAN0_TX_C, SEL_CAN0_2),
1465         PINMUX_IPSR_MSEL(IP12_6_4, I2C2_SCL_D, SEL_I2C2_3),
1466         PINMUX_IPSR_MSEL(IP12_6_4, MSIOF1_RXD_E, SEL_SOF1_4),
1467         PINMUX_IPSR_GPSR(IP12_9_7, ETH_LINK),
1468         PINMUX_IPSR_GPSR(IP12_9_7, AVB_TXD0),
1469         PINMUX_IPSR_MSEL(IP12_9_7, CAN0_RX_C, SEL_CAN0_2),
1470         PINMUX_IPSR_MSEL(IP12_9_7, I2C2_SDA_D, SEL_I2C2_3),
1471         PINMUX_IPSR_MSEL(IP12_9_7, MSIOF1_SCK_E, SEL_SOF1_4),
1472         PINMUX_IPSR_GPSR(IP12_12_10, ETH_REFCLK),
1473         PINMUX_IPSR_GPSR(IP12_12_10, AVB_TXD1),
1474         PINMUX_IPSR_MSEL(IP12_12_10, SCIFA3_RXD_B, SEL_SCIFA3_1),
1475         PINMUX_IPSR_MSEL(IP12_12_10, CAN1_RX_C, SEL_CAN1_2),
1476         PINMUX_IPSR_MSEL(IP12_12_10, MSIOF1_SYNC_E, SEL_SOF1_4),
1477         PINMUX_IPSR_GPSR(IP12_15_13, ETH_TXD1),
1478         PINMUX_IPSR_GPSR(IP12_15_13, AVB_TXD2),
1479         PINMUX_IPSR_MSEL(IP12_15_13, SCIFA3_TXD_B, SEL_SCIFA3_1),
1480         PINMUX_IPSR_MSEL(IP12_15_13, CAN1_TX_C, SEL_CAN1_2),
1481         PINMUX_IPSR_MSEL(IP12_15_13, MSIOF1_TXD_E, SEL_SOF1_4),
1482         PINMUX_IPSR_GPSR(IP12_17_16, ETH_TX_EN),
1483         PINMUX_IPSR_GPSR(IP12_17_16, AVB_TXD3),
1484         PINMUX_IPSR_MSEL(IP12_17_16, TCLK1_B, SEL_TMU1_0),
1485         PINMUX_IPSR_MSEL(IP12_17_16, CAN_CLK_B, SEL_CANCLK_1),
1486         PINMUX_IPSR_GPSR(IP12_19_18, ETH_MAGIC),
1487         PINMUX_IPSR_GPSR(IP12_19_18, AVB_TXD4),
1488         PINMUX_IPSR_MSEL(IP12_19_18, IETX_C, SEL_IEB_2),
1489         PINMUX_IPSR_GPSR(IP12_21_20, ETH_TXD0),
1490         PINMUX_IPSR_GPSR(IP12_21_20, AVB_TXD5),
1491         PINMUX_IPSR_MSEL(IP12_21_20, IECLK_C, SEL_IEB_2),
1492         PINMUX_IPSR_GPSR(IP12_23_22, ETH_MDC),
1493         PINMUX_IPSR_GPSR(IP12_23_22, AVB_TXD6),
1494         PINMUX_IPSR_MSEL(IP12_23_22, IERX_C, SEL_IEB_2),
1495         PINMUX_IPSR_MSEL(IP12_26_24, STP_IVCXO27_0, SEL_SSP_0),
1496         PINMUX_IPSR_GPSR(IP12_26_24, AVB_TXD7),
1497         PINMUX_IPSR_MSEL(IP12_26_24, SCIFB2_TXD_D, SEL_SCIFB2_3),
1498         PINMUX_IPSR_MSEL(IP12_26_24, ADIDATA_B, SEL_RAD_1),
1499         PINMUX_IPSR_MSEL(IP12_26_24, MSIOF0_SYNC_C, SEL_SOF0_2),
1500         PINMUX_IPSR_MSEL(IP12_29_27, STP_ISCLK_0, SEL_SSP_0),
1501         PINMUX_IPSR_GPSR(IP12_29_27, AVB_TX_EN),
1502         PINMUX_IPSR_MSEL(IP12_29_27, SCIFB2_RXD_D, SEL_SCIFB2_3),
1503         PINMUX_IPSR_MSEL(IP12_29_27, ADICS_SAMP_B, SEL_RAD_1),
1504         PINMUX_IPSR_MSEL(IP12_29_27, MSIOF0_SCK_C, SEL_SOF0_2),
1505
1506         /* IPSR13 */
1507         PINMUX_IPSR_MSEL(IP13_2_0, STP_ISD_0, SEL_SSP_0),
1508         PINMUX_IPSR_GPSR(IP13_2_0, AVB_TX_ER),
1509         PINMUX_IPSR_MSEL(IP13_2_0, SCIFB2_SCK_C, SEL_SCIFB2_2),
1510         PINMUX_IPSR_MSEL(IP13_2_0, ADICLK_B, SEL_RAD_1),
1511         PINMUX_IPSR_MSEL(IP13_2_0, MSIOF0_SS1_C, SEL_SOF0_2),
1512         PINMUX_IPSR_MSEL(IP13_4_3, STP_ISEN_0, SEL_SSP_0),
1513         PINMUX_IPSR_GPSR(IP13_4_3, AVB_TX_CLK),
1514         PINMUX_IPSR_MSEL(IP13_4_3, ADICHS0_B, SEL_RAD_1),
1515         PINMUX_IPSR_MSEL(IP13_4_3, MSIOF0_SS2_C, SEL_SOF0_2),
1516         PINMUX_IPSR_MSEL(IP13_6_5, STP_ISSYNC_0, SEL_SSP_0),
1517         PINMUX_IPSR_GPSR(IP13_6_5, AVB_COL),
1518         PINMUX_IPSR_MSEL(IP13_6_5, ADICHS1_B, SEL_RAD_1),
1519         PINMUX_IPSR_MSEL(IP13_6_5, MSIOF0_RXD_C, SEL_SOF0_2),
1520         PINMUX_IPSR_MSEL(IP13_9_7, STP_OPWM_0, SEL_SSP_0),
1521         PINMUX_IPSR_GPSR(IP13_9_7, AVB_GTX_CLK),
1522         PINMUX_IPSR_GPSR(IP13_9_7, PWM0_B),
1523         PINMUX_IPSR_MSEL(IP13_9_7, ADICHS2_B, SEL_RAD_1),
1524         PINMUX_IPSR_MSEL(IP13_9_7, MSIOF0_TXD_C, SEL_SOF0_2),
1525         PINMUX_IPSR_GPSR(IP13_10, SD0_CLK),
1526         PINMUX_IPSR_MSEL(IP13_10, SPCLK_B, SEL_QSP_1),
1527         PINMUX_IPSR_GPSR(IP13_11, SD0_CMD),
1528         PINMUX_IPSR_MSEL(IP13_11, MOSI_IO0_B, SEL_QSP_1),
1529         PINMUX_IPSR_GPSR(IP13_12, SD0_DATA0),
1530         PINMUX_IPSR_MSEL(IP13_12, MISO_IO1_B, SEL_QSP_1),
1531         PINMUX_IPSR_GPSR(IP13_13, SD0_DATA1),
1532         PINMUX_IPSR_MSEL(IP13_13, IO2_B, SEL_QSP_1),
1533         PINMUX_IPSR_GPSR(IP13_14, SD0_DATA2),
1534         PINMUX_IPSR_MSEL(IP13_14, IO3_B, SEL_QSP_1),
1535         PINMUX_IPSR_GPSR(IP13_15, SD0_DATA3),
1536         PINMUX_IPSR_MSEL(IP13_15, SSL_B, SEL_QSP_1),
1537         PINMUX_IPSR_GPSR(IP13_18_16, SD0_CD),
1538         PINMUX_IPSR_MSEL(IP13_18_16, MMC_D6_B, SEL_MMC_1),
1539         PINMUX_IPSR_MSEL(IP13_18_16, SIM0_RST_B, SEL_SIM_1),
1540         PINMUX_IPSR_MSEL(IP13_18_16, CAN0_RX_F, SEL_CAN0_5),
1541         PINMUX_IPSR_MSEL(IP13_18_16, SCIFA5_TXD_B, SEL_SCIFA5_1),
1542         PINMUX_IPSR_MSEL(IP13_18_16, TX3_C, SEL_SCIF3_2),
1543         PINMUX_IPSR_GPSR(IP13_21_19, SD0_WP),
1544         PINMUX_IPSR_MSEL(IP13_21_19, MMC_D7_B, SEL_MMC_1),
1545         PINMUX_IPSR_MSEL(IP13_21_19, SIM0_D_B, SEL_SIM_1),
1546         PINMUX_IPSR_MSEL(IP13_21_19, CAN0_TX_F, SEL_CAN0_5),
1547         PINMUX_IPSR_MSEL(IP13_21_19, SCIFA5_RXD_B, SEL_SCIFA5_1),
1548         PINMUX_IPSR_MSEL(IP13_21_19, RX3_C, SEL_SCIF3_2),
1549         PINMUX_IPSR_GPSR(IP13_22, SD1_CMD),
1550         PINMUX_IPSR_MSEL(IP13_22, REMOCON_B, SEL_RCN_1),
1551         PINMUX_IPSR_GPSR(IP13_24_23, SD1_DATA0),
1552         PINMUX_IPSR_MSEL(IP13_24_23, SPEEDIN_B, SEL_RSP_1),
1553         PINMUX_IPSR_GPSR(IP13_25, SD1_DATA1),
1554         PINMUX_IPSR_MSEL(IP13_25, IETX_B, SEL_IEB_1),
1555         PINMUX_IPSR_GPSR(IP13_26, SD1_DATA2),
1556         PINMUX_IPSR_MSEL(IP13_26, IECLK_B, SEL_IEB_1),
1557         PINMUX_IPSR_GPSR(IP13_27, SD1_DATA3),
1558         PINMUX_IPSR_MSEL(IP13_27, IERX_B, SEL_IEB_1),
1559         PINMUX_IPSR_GPSR(IP13_30_28, SD1_CD),
1560         PINMUX_IPSR_GPSR(IP13_30_28, PWM0),
1561         PINMUX_IPSR_GPSR(IP13_30_28, TPU_TO0),
1562         PINMUX_IPSR_MSEL(IP13_30_28, I2C1_SCL_C, SEL_I2C1_2),
1563
1564         /* IPSR14 */
1565         PINMUX_IPSR_GPSR(IP14_1_0, SD1_WP),
1566         PINMUX_IPSR_GPSR(IP14_1_0, PWM1_B),
1567         PINMUX_IPSR_MSEL(IP14_1_0, I2C1_SDA_C, SEL_I2C1_2),
1568         PINMUX_IPSR_GPSR(IP14_2, SD2_CLK),
1569         PINMUX_IPSR_GPSR(IP14_2, MMC_CLK),
1570         PINMUX_IPSR_GPSR(IP14_3, SD2_CMD),
1571         PINMUX_IPSR_GPSR(IP14_3, MMC_CMD),
1572         PINMUX_IPSR_GPSR(IP14_4, SD2_DATA0),
1573         PINMUX_IPSR_GPSR(IP14_4, MMC_D0),
1574         PINMUX_IPSR_GPSR(IP14_5, SD2_DATA1),
1575         PINMUX_IPSR_GPSR(IP14_5, MMC_D1),
1576         PINMUX_IPSR_GPSR(IP14_6, SD2_DATA2),
1577         PINMUX_IPSR_GPSR(IP14_6, MMC_D2),
1578         PINMUX_IPSR_GPSR(IP14_7, SD2_DATA3),
1579         PINMUX_IPSR_GPSR(IP14_7, MMC_D3),
1580         PINMUX_IPSR_GPSR(IP14_10_8, SD2_CD),
1581         PINMUX_IPSR_GPSR(IP14_10_8, MMC_D4),
1582         PINMUX_IPSR_MSEL(IP14_10_8, IIC1_SCL_C, SEL_IIC1_2),
1583         PINMUX_IPSR_MSEL(IP14_10_8, TX5_B, SEL_SCIF5_1),
1584         PINMUX_IPSR_MSEL(IP14_10_8, SCIFA5_TXD_C, SEL_SCIFA5_2),
1585         PINMUX_IPSR_GPSR(IP14_13_11, SD2_WP),
1586         PINMUX_IPSR_GPSR(IP14_13_11, MMC_D5),
1587         PINMUX_IPSR_MSEL(IP14_13_11, IIC1_SDA_C, SEL_IIC1_2),
1588         PINMUX_IPSR_MSEL(IP14_13_11, RX5_B, SEL_SCIF5_1),
1589         PINMUX_IPSR_MSEL(IP14_13_11, SCIFA5_RXD_C, SEL_SCIFA5_2),
1590         PINMUX_IPSR_MSEL(IP14_16_14, MSIOF0_SCK, SEL_SOF0_0),
1591         PINMUX_IPSR_MSEL(IP14_16_14, RX2_C, SEL_SCIF2_2),
1592         PINMUX_IPSR_MSEL(IP14_16_14, ADIDATA, SEL_RAD_0),
1593         PINMUX_IPSR_MSEL(IP14_16_14, VI1_CLK_C, SEL_VI1_2),
1594         PINMUX_IPSR_GPSR(IP14_16_14, VI1_G0_B),
1595         PINMUX_IPSR_MSEL(IP14_19_17, MSIOF0_SYNC, SEL_SOF0_0),
1596         PINMUX_IPSR_MSEL(IP14_19_17, TX2_C, SEL_SCIF2_2),
1597         PINMUX_IPSR_MSEL(IP14_19_17, ADICS_SAMP, SEL_RAD_0),
1598         PINMUX_IPSR_MSEL(IP14_19_17, VI1_CLKENB_C, SEL_VI1_2),
1599         PINMUX_IPSR_GPSR(IP14_19_17, VI1_G1_B),
1600         PINMUX_IPSR_MSEL(IP14_22_20, MSIOF0_TXD, SEL_SOF0_0),
1601         PINMUX_IPSR_MSEL(IP14_22_20, ADICLK, SEL_RAD_0),
1602         PINMUX_IPSR_MSEL(IP14_22_20, VI1_FIELD_C, SEL_VI1_2),
1603         PINMUX_IPSR_GPSR(IP14_22_20, VI1_G2_B),
1604         PINMUX_IPSR_MSEL(IP14_25_23, MSIOF0_RXD, SEL_SOF0_0),
1605         PINMUX_IPSR_MSEL(IP14_25_23, ADICHS0, SEL_RAD_0),
1606         PINMUX_IPSR_MSEL(IP14_25_23, VI1_DATA0_C, SEL_VI1_2),
1607         PINMUX_IPSR_GPSR(IP14_25_23, VI1_G3_B),
1608         PINMUX_IPSR_MSEL(IP14_28_26, MSIOF0_SS1, SEL_SOF0_0),
1609         PINMUX_IPSR_MSEL(IP14_28_26, MMC_D6, SEL_MMC_0),
1610         PINMUX_IPSR_MSEL(IP14_28_26, ADICHS1, SEL_RAD_0),
1611         PINMUX_IPSR_MSEL(IP14_28_26, TX0_E, SEL_SCIF0_4),
1612         PINMUX_IPSR_MSEL(IP14_28_26, VI1_HSYNC_N_C, SEL_VI1_2),
1613         PINMUX_IPSR_MSEL(IP14_28_26, IIC0_SCL_C, SEL_IIC0_2),
1614         PINMUX_IPSR_GPSR(IP14_28_26, VI1_G4_B),
1615         PINMUX_IPSR_MSEL(IP14_31_29, MSIOF0_SS2, SEL_SOF0_0),
1616         PINMUX_IPSR_MSEL(IP14_31_29, MMC_D7, SEL_MMC_0),
1617         PINMUX_IPSR_MSEL(IP14_31_29, ADICHS2, SEL_RAD_0),
1618         PINMUX_IPSR_MSEL(IP14_31_29, RX0_E, SEL_SCIF0_4),
1619         PINMUX_IPSR_MSEL(IP14_31_29, VI1_VSYNC_N_C, SEL_VI1_2),
1620         PINMUX_IPSR_MSEL(IP14_31_29, IIC0_SDA_C, SEL_IIC0_2),
1621         PINMUX_IPSR_GPSR(IP14_31_29, VI1_G5_B),
1622
1623         /* IPSR15 */
1624         PINMUX_IPSR_MSEL(IP15_1_0, SIM0_RST, SEL_SIM_0),
1625         PINMUX_IPSR_MSEL(IP15_1_0, IETX, SEL_IEB_0),
1626         PINMUX_IPSR_MSEL(IP15_1_0, CAN1_TX_D, SEL_CAN1_3),
1627         PINMUX_IPSR_GPSR(IP15_3_2, SIM0_CLK),
1628         PINMUX_IPSR_MSEL(IP15_3_2, IECLK, SEL_IEB_0),
1629         PINMUX_IPSR_MSEL(IP15_3_2, CAN_CLK_C, SEL_CANCLK_2),
1630         PINMUX_IPSR_MSEL(IP15_5_4, SIM0_D, SEL_SIM_0),
1631         PINMUX_IPSR_MSEL(IP15_5_4, IERX, SEL_IEB_0),
1632         PINMUX_IPSR_MSEL(IP15_5_4, CAN1_RX_D, SEL_CAN1_3),
1633         PINMUX_IPSR_MSEL(IP15_8_6, GPS_CLK, SEL_GPS_0),
1634         PINMUX_IPSR_MSEL(IP15_8_6, DU1_DOTCLKIN_C, SEL_DIS_2),
1635         PINMUX_IPSR_MSEL(IP15_8_6, AUDIO_CLKB_B, SEL_ADG_1),
1636         PINMUX_IPSR_GPSR(IP15_8_6, PWM5_B),
1637         PINMUX_IPSR_MSEL(IP15_8_6, SCIFA3_TXD_C, SEL_SCIFA3_2),
1638         PINMUX_IPSR_MSEL(IP15_11_9, GPS_SIGN, SEL_GPS_0),
1639         PINMUX_IPSR_MSEL(IP15_11_9, TX4_C, SEL_SCIF4_2),
1640         PINMUX_IPSR_MSEL(IP15_11_9, SCIFA4_TXD_C, SEL_SCIFA4_2),
1641         PINMUX_IPSR_GPSR(IP15_11_9, PWM5),
1642         PINMUX_IPSR_GPSR(IP15_11_9, VI1_G6_B),
1643         PINMUX_IPSR_MSEL(IP15_11_9, SCIFA3_RXD_C, SEL_SCIFA3_2),
1644         PINMUX_IPSR_MSEL(IP15_14_12, GPS_MAG, SEL_GPS_0),
1645         PINMUX_IPSR_MSEL(IP15_14_12, RX4_C, SEL_SCIF4_2),
1646         PINMUX_IPSR_MSEL(IP15_14_12, SCIFA4_RXD_C, SEL_SCIFA4_2),
1647         PINMUX_IPSR_GPSR(IP15_14_12, PWM6),
1648         PINMUX_IPSR_GPSR(IP15_14_12, VI1_G7_B),
1649         PINMUX_IPSR_MSEL(IP15_14_12, SCIFA3_SCK_C, SEL_SCIFA3_2),
1650         PINMUX_IPSR_MSEL(IP15_17_15, HCTS0_N, SEL_HSCIF0_0),
1651         PINMUX_IPSR_MSEL(IP15_17_15, SCIFB0_CTS_N, SEL_SCIFB_0),
1652         PINMUX_IPSR_MSEL(IP15_17_15, GLO_I0_C, SEL_GPS_2),
1653         PINMUX_IPSR_MSEL(IP15_17_15, TCLK1, SEL_TMU1_0),
1654         PINMUX_IPSR_MSEL(IP15_17_15, VI1_DATA1_C, SEL_VI1_2),
1655         PINMUX_IPSR_MSEL(IP15_20_18, HRTS0_N, SEL_HSCIF0_0),
1656         PINMUX_IPSR_MSEL(IP15_20_18, SCIFB0_RTS_N, SEL_SCIFB_0),
1657         PINMUX_IPSR_MSEL(IP15_20_18, GLO_I1_C, SEL_GPS_2),
1658         PINMUX_IPSR_MSEL(IP15_20_18, VI1_DATA2_C, SEL_VI1_2),
1659         PINMUX_IPSR_MSEL(IP15_23_21, HSCK0, SEL_HSCIF0_0),
1660         PINMUX_IPSR_MSEL(IP15_23_21, SCIFB0_SCK, SEL_SCIFB_0),
1661         PINMUX_IPSR_MSEL(IP15_23_21, GLO_Q0_C, SEL_GPS_2),
1662         PINMUX_IPSR_MSEL(IP15_23_21, CAN_CLK, SEL_CANCLK_0),
1663         PINMUX_IPSR_GPSR(IP15_23_21, TCLK2),
1664         PINMUX_IPSR_MSEL(IP15_23_21, VI1_DATA3_C, SEL_VI1_2),
1665         PINMUX_IPSR_MSEL(IP15_26_24, HRX0, SEL_HSCIF0_0),
1666         PINMUX_IPSR_MSEL(IP15_26_24, SCIFB0_RXD, SEL_SCIFB_0),
1667         PINMUX_IPSR_MSEL(IP15_26_24, GLO_Q1_C, SEL_GPS_2),
1668         PINMUX_IPSR_MSEL(IP15_26_24, CAN0_RX_B, SEL_CAN0_1),
1669         PINMUX_IPSR_MSEL(IP15_26_24, VI1_DATA4_C, SEL_VI1_2),
1670         PINMUX_IPSR_MSEL(IP15_29_27, HTX0, SEL_HSCIF0_0),
1671         PINMUX_IPSR_MSEL(IP15_29_27, SCIFB0_TXD, SEL_SCIFB_0),
1672         PINMUX_IPSR_MSEL(IP15_29_27, GLO_SCLK_C, SEL_GPS_2),
1673         PINMUX_IPSR_MSEL(IP15_29_27, CAN0_TX_B, SEL_CAN0_1),
1674         PINMUX_IPSR_MSEL(IP15_29_27, VI1_DATA5_C, SEL_VI1_2),
1675
1676         /* IPSR16 */
1677         PINMUX_IPSR_MSEL(IP16_2_0, HRX1, SEL_HSCIF1_0),
1678         PINMUX_IPSR_MSEL(IP16_2_0, SCIFB1_RXD, SEL_SCIFB1_0),
1679         PINMUX_IPSR_GPSR(IP16_2_0, VI1_R0_B),
1680         PINMUX_IPSR_MSEL(IP16_2_0, GLO_SDATA_C, SEL_GPS_2),
1681         PINMUX_IPSR_MSEL(IP16_2_0, VI1_DATA6_C, SEL_VI1_2),
1682         PINMUX_IPSR_MSEL(IP16_5_3, HTX1, SEL_HSCIF1_0),
1683         PINMUX_IPSR_MSEL(IP16_5_3, SCIFB1_TXD, SEL_SCIFB1_0),
1684         PINMUX_IPSR_GPSR(IP16_5_3, VI1_R1_B),
1685         PINMUX_IPSR_MSEL(IP16_5_3, GLO_SS_C, SEL_GPS_2),
1686         PINMUX_IPSR_MSEL(IP16_5_3, VI1_DATA7_C, SEL_VI1_2),
1687         PINMUX_IPSR_MSEL(IP16_7_6, HSCK1, SEL_HSCIF1_0),
1688         PINMUX_IPSR_MSEL(IP16_7_6, SCIFB1_SCK, SEL_SCIFB1_0),
1689         PINMUX_IPSR_GPSR(IP16_7_6, MLB_CLK),
1690         PINMUX_IPSR_MSEL(IP16_7_6, GLO_RFON_C, SEL_GPS_2),
1691         PINMUX_IPSR_MSEL(IP16_9_8, HCTS1_N, SEL_HSCIF1_0),
1692         PINMUX_IPSR_GPSR(IP16_9_8, SCIFB1_CTS_N),
1693         PINMUX_IPSR_GPSR(IP16_9_8, MLB_SIG),
1694         PINMUX_IPSR_MSEL(IP16_9_8, CAN1_TX_B, SEL_CAN1_1),
1695         PINMUX_IPSR_MSEL(IP16_11_10, HRTS1_N, SEL_HSCIF1_0),
1696         PINMUX_IPSR_GPSR(IP16_11_10, SCIFB1_RTS_N),
1697         PINMUX_IPSR_GPSR(IP16_11_10, MLB_DAT),
1698         PINMUX_IPSR_MSEL(IP16_11_10, CAN1_RX_B, SEL_CAN1_1),
1699 };
1700
1701 static const struct sh_pfc_pin pinmux_pins[] = {
1702         PINMUX_GPIO_GP_ALL(),
1703 };
1704
1705 /* - ADI -------------------------------------------------------------------- */
1706 static const unsigned int adi_common_pins[] = {
1707         /* ADIDATA, ADICS/SAMP, ADICLK */
1708         RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25), RCAR_GP_PIN(6, 26),
1709 };
1710 static const unsigned int adi_common_mux[] = {
1711         /* ADIDATA, ADICS/SAMP, ADICLK */
1712         ADIDATA_MARK, ADICS_SAMP_MARK, ADICLK_MARK,
1713 };
1714 static const unsigned int adi_chsel0_pins[] = {
1715         /* ADICHS 0 */
1716         RCAR_GP_PIN(6, 27),
1717 };
1718 static const unsigned int adi_chsel0_mux[] = {
1719         /* ADICHS 0 */
1720         ADICHS0_MARK,
1721 };
1722 static const unsigned int adi_chsel1_pins[] = {
1723         /* ADICHS 1 */
1724         RCAR_GP_PIN(6, 28),
1725 };
1726 static const unsigned int adi_chsel1_mux[] = {
1727         /* ADICHS 1 */
1728         ADICHS1_MARK,
1729 };
1730 static const unsigned int adi_chsel2_pins[] = {
1731         /* ADICHS 2 */
1732         RCAR_GP_PIN(6, 29),
1733 };
1734 static const unsigned int adi_chsel2_mux[] = {
1735         /* ADICHS 2 */
1736         ADICHS2_MARK,
1737 };
1738 static const unsigned int adi_common_b_pins[] = {
1739         /* ADIDATA B, ADICS/SAMP B, ADICLK B */
1740         RCAR_GP_PIN(5, 25), RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27),
1741 };
1742 static const unsigned int adi_common_b_mux[] = {
1743         /* ADIDATA B, ADICS/SAMP B, ADICLK B */
1744         ADIDATA_B_MARK, ADICS_SAMP_B_MARK, ADICLK_B_MARK,
1745 };
1746 static const unsigned int adi_chsel0_b_pins[] = {
1747         /* ADICHS B 0 */
1748         RCAR_GP_PIN(5, 28),
1749 };
1750 static const unsigned int adi_chsel0_b_mux[] = {
1751         /* ADICHS B 0 */
1752         ADICHS0_B_MARK,
1753 };
1754 static const unsigned int adi_chsel1_b_pins[] = {
1755         /* ADICHS B 1 */
1756         RCAR_GP_PIN(5, 29),
1757 };
1758 static const unsigned int adi_chsel1_b_mux[] = {
1759         /* ADICHS B 1 */
1760         ADICHS1_B_MARK,
1761 };
1762 static const unsigned int adi_chsel2_b_pins[] = {
1763         /* ADICHS B 2 */
1764         RCAR_GP_PIN(5, 30),
1765 };
1766 static const unsigned int adi_chsel2_b_mux[] = {
1767         /* ADICHS B 2 */
1768         ADICHS2_B_MARK,
1769 };
1770
1771 /* - Audio Clock ------------------------------------------------------------ */
1772 static const unsigned int audio_clk_a_pins[] = {
1773         /* CLK */
1774         RCAR_GP_PIN(2, 28),
1775 };
1776
1777 static const unsigned int audio_clk_a_mux[] = {
1778         AUDIO_CLKA_MARK,
1779 };
1780
1781 static const unsigned int audio_clk_b_pins[] = {
1782         /* CLK */
1783         RCAR_GP_PIN(2, 29),
1784 };
1785
1786 static const unsigned int audio_clk_b_mux[] = {
1787         AUDIO_CLKB_MARK,
1788 };
1789
1790 static const unsigned int audio_clk_b_b_pins[] = {
1791         /* CLK */
1792         RCAR_GP_PIN(7, 20),
1793 };
1794
1795 static const unsigned int audio_clk_b_b_mux[] = {
1796         AUDIO_CLKB_B_MARK,
1797 };
1798
1799 static const unsigned int audio_clk_c_pins[] = {
1800         /* CLK */
1801         RCAR_GP_PIN(2, 30),
1802 };
1803
1804 static const unsigned int audio_clk_c_mux[] = {
1805         AUDIO_CLKC_MARK,
1806 };
1807
1808 static const unsigned int audio_clkout_pins[] = {
1809         /* CLK */
1810         RCAR_GP_PIN(2, 31),
1811 };
1812
1813 static const unsigned int audio_clkout_mux[] = {
1814         AUDIO_CLKOUT_MARK,
1815 };
1816
1817 /* - AVB -------------------------------------------------------------------- */
1818 static const unsigned int avb_link_pins[] = {
1819         RCAR_GP_PIN(5, 14),
1820 };
1821 static const unsigned int avb_link_mux[] = {
1822         AVB_LINK_MARK,
1823 };
1824 static const unsigned int avb_magic_pins[] = {
1825         RCAR_GP_PIN(5, 11),
1826 };
1827 static const unsigned int avb_magic_mux[] = {
1828         AVB_MAGIC_MARK,
1829 };
1830 static const unsigned int avb_phy_int_pins[] = {
1831         RCAR_GP_PIN(5, 16),
1832 };
1833 static const unsigned int avb_phy_int_mux[] = {
1834         AVB_PHY_INT_MARK,
1835 };
1836 static const unsigned int avb_mdio_pins[] = {
1837         RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 9),
1838 };
1839 static const unsigned int avb_mdio_mux[] = {
1840         AVB_MDC_MARK, AVB_MDIO_MARK,
1841 };
1842 static const unsigned int avb_mii_pins[] = {
1843         RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
1844         RCAR_GP_PIN(5, 21),
1845
1846         RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1847         RCAR_GP_PIN(5, 3),
1848
1849         RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 10),
1850         RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27),
1851         RCAR_GP_PIN(5, 28), RCAR_GP_PIN(5, 29),
1852 };
1853 static const unsigned int avb_mii_mux[] = {
1854         AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
1855         AVB_TXD3_MARK,
1856
1857         AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
1858         AVB_RXD3_MARK,
1859
1860         AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
1861         AVB_CRS_MARK, AVB_TX_EN_MARK, AVB_TX_ER_MARK,
1862         AVB_TX_CLK_MARK, AVB_COL_MARK,
1863 };
1864 static const unsigned int avb_gmii_pins[] = {
1865         RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
1866         RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
1867         RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
1868
1869         RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1870         RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5),
1871         RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7),
1872
1873         RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 10),
1874         RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 30), RCAR_GP_PIN(5, 17),
1875         RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27), RCAR_GP_PIN(5, 28),
1876         RCAR_GP_PIN(5, 29),
1877 };
1878 static const unsigned int avb_gmii_mux[] = {
1879         AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
1880         AVB_TXD3_MARK, AVB_TXD4_MARK, AVB_TXD5_MARK,
1881         AVB_TXD6_MARK, AVB_TXD7_MARK,
1882
1883         AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
1884         AVB_RXD3_MARK, AVB_RXD4_MARK, AVB_RXD5_MARK,
1885         AVB_RXD6_MARK, AVB_RXD7_MARK,
1886
1887         AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
1888         AVB_CRS_MARK, AVB_GTX_CLK_MARK, AVB_GTXREFCLK_MARK,
1889         AVB_TX_EN_MARK, AVB_TX_ER_MARK, AVB_TX_CLK_MARK,
1890         AVB_COL_MARK,
1891 };
1892
1893 /* - CAN -------------------------------------------------------------------- */
1894
1895 static const unsigned int can0_data_pins[] = {
1896         /* TX, RX */
1897         RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 29),
1898 };
1899
1900 static const unsigned int can0_data_mux[] = {
1901         CAN0_TX_MARK, CAN0_RX_MARK,
1902 };
1903
1904 static const unsigned int can0_data_b_pins[] = {
1905         /* TX, RX */
1906         RCAR_GP_PIN(7, 4), RCAR_GP_PIN(7, 3),
1907 };
1908
1909 static const unsigned int can0_data_b_mux[] = {
1910         CAN0_TX_B_MARK, CAN0_RX_B_MARK,
1911 };
1912
1913 static const unsigned int can0_data_c_pins[] = {
1914         /* TX, RX */
1915         RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
1916 };
1917
1918 static const unsigned int can0_data_c_mux[] = {
1919         CAN0_TX_C_MARK, CAN0_RX_C_MARK,
1920 };
1921
1922 static const unsigned int can0_data_d_pins[] = {
1923         /* TX, RX */
1924         RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 27),
1925 };
1926
1927 static const unsigned int can0_data_d_mux[] = {
1928         CAN0_TX_D_MARK, CAN0_RX_D_MARK,
1929 };
1930
1931 static const unsigned int can0_data_e_pins[] = {
1932         /* TX, RX */
1933         RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 28),
1934 };
1935
1936 static const unsigned int can0_data_e_mux[] = {
1937         CAN0_TX_E_MARK, CAN0_RX_E_MARK,
1938 };
1939
1940 static const unsigned int can0_data_f_pins[] = {
1941         /* TX, RX */
1942         RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
1943 };
1944
1945 static const unsigned int can0_data_f_mux[] = {
1946         CAN0_TX_F_MARK, CAN0_RX_F_MARK,
1947 };
1948
1949 static const unsigned int can1_data_pins[] = {
1950         /* TX, RX */
1951          RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 20),
1952 };
1953
1954 static const unsigned int can1_data_mux[] = {
1955         CAN1_TX_MARK, CAN1_RX_MARK,
1956 };
1957
1958 static const unsigned int can1_data_b_pins[] = {
1959         /* TX, RX */
1960         RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
1961 };
1962
1963 static const unsigned int can1_data_b_mux[] = {
1964         CAN1_TX_B_MARK, CAN1_RX_B_MARK,
1965 };
1966
1967 static const unsigned int can1_data_c_pins[] = {
1968         /* TX, RX */
1969         RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 19),
1970 };
1971
1972 static const unsigned int can1_data_c_mux[] = {
1973         CAN1_TX_C_MARK, CAN1_RX_C_MARK,
1974 };
1975
1976 static const unsigned int can1_data_d_pins[] = {
1977         /* TX, RX */
1978          RCAR_GP_PIN(4, 29), RCAR_GP_PIN(4, 31),
1979 };
1980
1981 static const unsigned int can1_data_d_mux[] = {
1982         CAN1_TX_D_MARK, CAN1_RX_D_MARK,
1983 };
1984
1985 static const unsigned int can_clk_pins[] = {
1986         /* CLK */
1987         RCAR_GP_PIN(7, 2),
1988 };
1989
1990 static const unsigned int can_clk_mux[] = {
1991         CAN_CLK_MARK,
1992 };
1993
1994 static const unsigned int can_clk_b_pins[] = {
1995         /* CLK */
1996         RCAR_GP_PIN(5, 21),
1997 };
1998
1999 static const unsigned int can_clk_b_mux[] = {
2000         CAN_CLK_B_MARK,
2001 };
2002
2003 static const unsigned int can_clk_c_pins[] = {
2004         /* CLK */
2005         RCAR_GP_PIN(4, 30),
2006 };
2007
2008 static const unsigned int can_clk_c_mux[] = {
2009         CAN_CLK_C_MARK,
2010 };
2011
2012 static const unsigned int can_clk_d_pins[] = {
2013         /* CLK */
2014         RCAR_GP_PIN(7, 19),
2015 };
2016
2017 static const unsigned int can_clk_d_mux[] = {
2018         CAN_CLK_D_MARK,
2019 };
2020
2021 /* - DU --------------------------------------------------------------------- */
2022 static const unsigned int du_rgb666_pins[] = {
2023         /* R[7:2], G[7:2], B[7:2] */
2024         RCAR_GP_PIN(3, 7),  RCAR_GP_PIN(3, 6),  RCAR_GP_PIN(3, 5),
2025         RCAR_GP_PIN(3, 4),  RCAR_GP_PIN(3, 3),  RCAR_GP_PIN(3, 2),
2026         RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
2027         RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
2028         RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
2029         RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
2030 };
2031 static const unsigned int du_rgb666_mux[] = {
2032         DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
2033         DU1_DR3_MARK, DU1_DR2_MARK,
2034         DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
2035         DU1_DG3_MARK, DU1_DG2_MARK,
2036         DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
2037         DU1_DB3_MARK, DU1_DB2_MARK,
2038 };
2039 static const unsigned int du_rgb888_pins[] = {
2040         /* R[7:0], G[7:0], B[7:0] */
2041         RCAR_GP_PIN(3, 7),  RCAR_GP_PIN(3, 6),  RCAR_GP_PIN(3, 5),
2042         RCAR_GP_PIN(3, 4),  RCAR_GP_PIN(3, 3),  RCAR_GP_PIN(3, 2),
2043         RCAR_GP_PIN(3, 1),  RCAR_GP_PIN(3, 0),
2044         RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
2045         RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
2046         RCAR_GP_PIN(3, 9),  RCAR_GP_PIN(3, 8),
2047         RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
2048         RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
2049         RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
2050 };
2051 static const unsigned int du_rgb888_mux[] = {
2052         DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
2053         DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
2054         DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
2055         DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
2056         DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
2057         DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
2058 };
2059 static const unsigned int du_clk_out_0_pins[] = {
2060         /* CLKOUT */
2061         RCAR_GP_PIN(3, 25),
2062 };
2063 static const unsigned int du_clk_out_0_mux[] = {
2064         DU1_DOTCLKOUT0_MARK
2065 };
2066 static const unsigned int du_clk_out_1_pins[] = {
2067         /* CLKOUT */
2068         RCAR_GP_PIN(3, 26),
2069 };
2070 static const unsigned int du_clk_out_1_mux[] = {
2071         DU1_DOTCLKOUT1_MARK
2072 };
2073 static const unsigned int du_sync_pins[] = {
2074         /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
2075         RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 27),
2076 };
2077 static const unsigned int du_sync_mux[] = {
2078         DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK
2079 };
2080 static const unsigned int du_oddf_pins[] = {
2081         /* EXDISP/EXODDF/EXCDE */
2082         RCAR_GP_PIN(3, 29),
2083 };
2084 static const unsigned int du_oddf_mux[] = {
2085         DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
2086 };
2087 static const unsigned int du_cde_pins[] = {
2088         /* CDE */
2089         RCAR_GP_PIN(3, 31),
2090 };
2091 static const unsigned int du_cde_mux[] = {
2092         DU1_CDE_MARK,
2093 };
2094 static const unsigned int du_disp_pins[] = {
2095         /* DISP */
2096         RCAR_GP_PIN(3, 30),
2097 };
2098 static const unsigned int du_disp_mux[] = {
2099         DU1_DISP_MARK,
2100 };
2101 static const unsigned int du0_clk_in_pins[] = {
2102         /* CLKIN */
2103         RCAR_GP_PIN(6, 31),
2104 };
2105 static const unsigned int du0_clk_in_mux[] = {
2106         DU0_DOTCLKIN_MARK
2107 };
2108 static const unsigned int du1_clk_in_pins[] = {
2109         /* CLKIN */
2110         RCAR_GP_PIN(3, 24),
2111 };
2112 static const unsigned int du1_clk_in_mux[] = {
2113         DU1_DOTCLKIN_MARK
2114 };
2115 static const unsigned int du1_clk_in_b_pins[] = {
2116         /* CLKIN */
2117         RCAR_GP_PIN(7, 19),
2118 };
2119 static const unsigned int du1_clk_in_b_mux[] = {
2120         DU1_DOTCLKIN_B_MARK,
2121 };
2122 static const unsigned int du1_clk_in_c_pins[] = {
2123         /* CLKIN */
2124         RCAR_GP_PIN(7, 20),
2125 };
2126 static const unsigned int du1_clk_in_c_mux[] = {
2127         DU1_DOTCLKIN_C_MARK,
2128 };
2129 /* - ETH -------------------------------------------------------------------- */
2130 static const unsigned int eth_link_pins[] = {
2131         /* LINK */
2132         RCAR_GP_PIN(5, 18),
2133 };
2134 static const unsigned int eth_link_mux[] = {
2135         ETH_LINK_MARK,
2136 };
2137 static const unsigned int eth_magic_pins[] = {
2138         /* MAGIC */
2139         RCAR_GP_PIN(5, 22),
2140 };
2141 static const unsigned int eth_magic_mux[] = {
2142         ETH_MAGIC_MARK,
2143 };
2144 static const unsigned int eth_mdio_pins[] = {
2145         /* MDC, MDIO */
2146         RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 13),
2147 };
2148 static const unsigned int eth_mdio_mux[] = {
2149         ETH_MDC_MARK, ETH_MDIO_MARK,
2150 };
2151 static const unsigned int eth_rmii_pins[] = {
2152         /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
2153         RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 15),
2154         RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 23), RCAR_GP_PIN(5, 20),
2155         RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 19),
2156 };
2157 static const unsigned int eth_rmii_mux[] = {
2158         ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
2159         ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REFCLK_MARK,
2160 };
2161
2162 /* - HSCIF0 ----------------------------------------------------------------- */
2163 static const unsigned int hscif0_data_pins[] = {
2164         /* RX, TX */
2165         RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
2166 };
2167 static const unsigned int hscif0_data_mux[] = {
2168         HRX0_MARK, HTX0_MARK,
2169 };
2170 static const unsigned int hscif0_clk_pins[] = {
2171         /* SCK */
2172         RCAR_GP_PIN(7, 2),
2173 };
2174 static const unsigned int hscif0_clk_mux[] = {
2175         HSCK0_MARK,
2176 };
2177 static const unsigned int hscif0_ctrl_pins[] = {
2178         /* RTS, CTS */
2179         RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
2180 };
2181 static const unsigned int hscif0_ctrl_mux[] = {
2182         HRTS0_N_MARK, HCTS0_N_MARK,
2183 };
2184 static const unsigned int hscif0_data_b_pins[] = {
2185         /* RX, TX */
2186         RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 15),
2187 };
2188 static const unsigned int hscif0_data_b_mux[] = {
2189         HRX0_B_MARK, HTX0_B_MARK,
2190 };
2191 static const unsigned int hscif0_ctrl_b_pins[] = {
2192         /* RTS, CTS */
2193         RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
2194 };
2195 static const unsigned int hscif0_ctrl_b_mux[] = {
2196         HRTS0_N_B_MARK, HCTS0_N_B_MARK,
2197 };
2198 static const unsigned int hscif0_data_c_pins[] = {
2199         /* RX, TX */
2200         RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
2201 };
2202 static const unsigned int hscif0_data_c_mux[] = {
2203         HRX0_C_MARK, HTX0_C_MARK,
2204 };
2205 static const unsigned int hscif0_clk_c_pins[] = {
2206         /* SCK */
2207         RCAR_GP_PIN(5, 31),
2208 };
2209 static const unsigned int hscif0_clk_c_mux[] = {
2210         HSCK0_C_MARK,
2211 };
2212 /* - HSCIF1 ----------------------------------------------------------------- */
2213 static const unsigned int hscif1_data_pins[] = {
2214         /* RX, TX */
2215         RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
2216 };
2217 static const unsigned int hscif1_data_mux[] = {
2218         HRX1_MARK, HTX1_MARK,
2219 };
2220 static const unsigned int hscif1_clk_pins[] = {
2221         /* SCK */
2222         RCAR_GP_PIN(7, 7),
2223 };
2224 static const unsigned int hscif1_clk_mux[] = {
2225         HSCK1_MARK,
2226 };
2227 static const unsigned int hscif1_ctrl_pins[] = {
2228         /* RTS, CTS */
2229         RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
2230 };
2231 static const unsigned int hscif1_ctrl_mux[] = {
2232         HRTS1_N_MARK, HCTS1_N_MARK,
2233 };
2234 static const unsigned int hscif1_data_b_pins[] = {
2235         /* RX, TX */
2236         RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
2237 };
2238 static const unsigned int hscif1_data_b_mux[] = {
2239         HRX1_B_MARK, HTX1_B_MARK,
2240 };
2241 static const unsigned int hscif1_data_c_pins[] = {
2242         /* RX, TX */
2243         RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
2244 };
2245 static const unsigned int hscif1_data_c_mux[] = {
2246         HRX1_C_MARK, HTX1_C_MARK,
2247 };
2248 static const unsigned int hscif1_clk_c_pins[] = {
2249         /* SCK */
2250         RCAR_GP_PIN(7, 16),
2251 };
2252 static const unsigned int hscif1_clk_c_mux[] = {
2253         HSCK1_C_MARK,
2254 };
2255 static const unsigned int hscif1_ctrl_c_pins[] = {
2256         /* RTS, CTS */
2257         RCAR_GP_PIN(7, 18), RCAR_GP_PIN(7, 17),
2258 };
2259 static const unsigned int hscif1_ctrl_c_mux[] = {
2260         HRTS1_N_C_MARK, HCTS1_N_C_MARK,
2261 };
2262 static const unsigned int hscif1_data_d_pins[] = {
2263         /* RX, TX */
2264         RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
2265 };
2266 static const unsigned int hscif1_data_d_mux[] = {
2267         HRX1_D_MARK, HTX1_D_MARK,
2268 };
2269 static const unsigned int hscif1_data_e_pins[] = {
2270         /* RX, TX */
2271         RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
2272 };
2273 static const unsigned int hscif1_data_e_mux[] = {
2274         HRX1_C_MARK, HTX1_C_MARK,
2275 };
2276 static const unsigned int hscif1_clk_e_pins[] = {
2277         /* SCK */
2278         RCAR_GP_PIN(2, 6),
2279 };
2280 static const unsigned int hscif1_clk_e_mux[] = {
2281         HSCK1_E_MARK,
2282 };
2283 static const unsigned int hscif1_ctrl_e_pins[] = {
2284         /* RTS, CTS */
2285         RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 7),
2286 };
2287 static const unsigned int hscif1_ctrl_e_mux[] = {
2288         HRTS1_N_E_MARK, HCTS1_N_E_MARK,
2289 };
2290 /* - HSCIF2 ----------------------------------------------------------------- */
2291 static const unsigned int hscif2_data_pins[] = {
2292         /* RX, TX */
2293         RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
2294 };
2295 static const unsigned int hscif2_data_mux[] = {
2296         HRX2_MARK, HTX2_MARK,
2297 };
2298 static const unsigned int hscif2_clk_pins[] = {
2299         /* SCK */
2300         RCAR_GP_PIN(4, 15),
2301 };
2302 static const unsigned int hscif2_clk_mux[] = {
2303         HSCK2_MARK,
2304 };
2305 static const unsigned int hscif2_ctrl_pins[] = {
2306         /* RTS, CTS */
2307         RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
2308 };
2309 static const unsigned int hscif2_ctrl_mux[] = {
2310         HRTS2_N_MARK, HCTS2_N_MARK,
2311 };
2312 static const unsigned int hscif2_data_b_pins[] = {
2313         /* RX, TX */
2314         RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 22),
2315 };
2316 static const unsigned int hscif2_data_b_mux[] = {
2317         HRX2_B_MARK, HTX2_B_MARK,
2318 };
2319 static const unsigned int hscif2_ctrl_b_pins[] = {
2320         /* RTS, CTS */
2321         RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 21),
2322 };
2323 static const unsigned int hscif2_ctrl_b_mux[] = {
2324         HRTS2_N_B_MARK, HCTS2_N_B_MARK,
2325 };
2326 static const unsigned int hscif2_data_c_pins[] = {
2327         /* RX, TX */
2328         RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
2329 };
2330 static const unsigned int hscif2_data_c_mux[] = {
2331         HRX2_C_MARK, HTX2_C_MARK,
2332 };
2333 static const unsigned int hscif2_clk_c_pins[] = {
2334         /* SCK */
2335         RCAR_GP_PIN(5, 31),
2336 };
2337 static const unsigned int hscif2_clk_c_mux[] = {
2338         HSCK2_C_MARK,
2339 };
2340 static const unsigned int hscif2_data_d_pins[] = {
2341         /* RX, TX */
2342         RCAR_GP_PIN(1, 20), RCAR_GP_PIN(5, 31),
2343 };
2344 static const unsigned int hscif2_data_d_mux[] = {
2345         HRX2_B_MARK, HTX2_D_MARK,
2346 };
2347 /* - I2C0 ------------------------------------------------------------------- */
2348 static const unsigned int i2c0_pins[] = {
2349         /* SCL, SDA */
2350         RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
2351 };
2352 static const unsigned int i2c0_mux[] = {
2353         I2C0_SCL_MARK, I2C0_SDA_MARK,
2354 };
2355 static const unsigned int i2c0_b_pins[] = {
2356         /* SCL, SDA */
2357         RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
2358 };
2359 static const unsigned int i2c0_b_mux[] = {
2360         I2C0_SCL_B_MARK, I2C0_SDA_B_MARK,
2361 };
2362 static const unsigned int i2c0_c_pins[] = {
2363         /* SCL, SDA */
2364         RCAR_GP_PIN(0, 16), RCAR_GP_PIN(1, 1),
2365 };
2366 static const unsigned int i2c0_c_mux[] = {
2367         I2C0_SCL_C_MARK, I2C0_SDA_C_MARK,
2368 };
2369 /* - I2C1 ------------------------------------------------------------------- */
2370 static const unsigned int i2c1_pins[] = {
2371         /* SCL, SDA */
2372         RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 11),
2373 };
2374 static const unsigned int i2c1_mux[] = {
2375         I2C1_SCL_MARK, I2C1_SDA_MARK,
2376 };
2377 static const unsigned int i2c1_b_pins[] = {
2378         /* SCL, SDA */
2379         RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
2380 };
2381 static const unsigned int i2c1_b_mux[] = {
2382         I2C1_SCL_B_MARK, I2C1_SDA_B_MARK,
2383 };
2384 static const unsigned int i2c1_c_pins[] = {
2385         /* SCL, SDA */
2386         RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
2387 };
2388 static const unsigned int i2c1_c_mux[] = {
2389         I2C1_SCL_C_MARK, I2C1_SDA_C_MARK,
2390 };
2391 static const unsigned int i2c1_d_pins[] = {
2392         /* SCL, SDA */
2393         RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
2394 };
2395 static const unsigned int i2c1_d_mux[] = {
2396         I2C1_SCL_D_MARK, I2C1_SDA_D_MARK,
2397 };
2398 static const unsigned int i2c1_e_pins[] = {
2399         /* SCL, SDA */
2400         RCAR_GP_PIN(7, 15), RCAR_GP_PIN(7, 16),
2401 };
2402 static const unsigned int i2c1_e_mux[] = {
2403         I2C1_SCL_E_MARK, I2C1_SDA_E_MARK,
2404 };
2405 /* - I2C2 ------------------------------------------------------------------- */
2406 static const unsigned int i2c2_pins[] = {
2407         /* SCL, SDA */
2408         RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
2409 };
2410 static const unsigned int i2c2_mux[] = {
2411         I2C2_SCL_MARK, I2C2_SDA_MARK,
2412 };
2413 static const unsigned int i2c2_b_pins[] = {
2414         /* SCL, SDA */
2415         RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 29),
2416 };
2417 static const unsigned int i2c2_b_mux[] = {
2418         I2C2_SCL_B_MARK, I2C2_SDA_B_MARK,
2419 };
2420 static const unsigned int i2c2_c_pins[] = {
2421         /* SCL, SDA */
2422         RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
2423 };
2424 static const unsigned int i2c2_c_mux[] = {
2425         I2C2_SCL_C_MARK, I2C2_SDA_C_MARK,
2426 };
2427 static const unsigned int i2c2_d_pins[] = {
2428         /* SCL, SDA */
2429         RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
2430 };
2431 static const unsigned int i2c2_d_mux[] = {
2432         I2C2_SCL_D_MARK, I2C2_SDA_D_MARK,
2433 };
2434 /* - I2C3 ------------------------------------------------------------------- */
2435 static const unsigned int i2c3_pins[] = {
2436         /* SCL, SDA */
2437         RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
2438 };
2439 static const unsigned int i2c3_mux[] = {
2440         I2C3_SCL_MARK, I2C3_SDA_MARK,
2441 };
2442 static const unsigned int i2c3_b_pins[] = {
2443         /* SCL, SDA */
2444         RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
2445 };
2446 static const unsigned int i2c3_b_mux[] = {
2447         I2C3_SCL_B_MARK, I2C3_SDA_B_MARK,
2448 };
2449 static const unsigned int i2c3_c_pins[] = {
2450         /* SCL, SDA */
2451         RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
2452 };
2453 static const unsigned int i2c3_c_mux[] = {
2454         I2C3_SCL_C_MARK, I2C3_SDA_C_MARK,
2455 };
2456 static const unsigned int i2c3_d_pins[] = {
2457         /* SCL, SDA */
2458         RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
2459 };
2460 static const unsigned int i2c3_d_mux[] = {
2461         I2C3_SCL_D_MARK, I2C3_SDA_D_MARK,
2462 };
2463 /* - I2C4 ------------------------------------------------------------------- */
2464 static const unsigned int i2c4_pins[] = {
2465         /* SCL, SDA */
2466         RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
2467 };
2468 static const unsigned int i2c4_mux[] = {
2469         I2C4_SCL_MARK, I2C4_SDA_MARK,
2470 };
2471 static const unsigned int i2c4_b_pins[] = {
2472         /* SCL, SDA */
2473         RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
2474 };
2475 static const unsigned int i2c4_b_mux[] = {
2476         I2C4_SCL_B_MARK, I2C4_SDA_B_MARK,
2477 };
2478 static const unsigned int i2c4_c_pins[] = {
2479         /* SCL, SDA */
2480         RCAR_GP_PIN(7, 13), RCAR_GP_PIN(7, 14),
2481 };
2482 static const unsigned int i2c4_c_mux[] = {
2483         I2C4_SCL_C_MARK, I2C4_SDA_C_MARK,
2484 };
2485 /* - I2C7 ------------------------------------------------------------------- */
2486 static const unsigned int i2c7_pins[] = {
2487         /* SCL, SDA */
2488         RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
2489 };
2490 static const unsigned int i2c7_mux[] = {
2491         IIC0_SCL_MARK, IIC0_SDA_MARK,
2492 };
2493 static const unsigned int i2c7_b_pins[] = {
2494         /* SCL, SDA */
2495         RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
2496 };
2497 static const unsigned int i2c7_b_mux[] = {
2498         IIC0_SCL_B_MARK, IIC0_SDA_B_MARK,
2499 };
2500 static const unsigned int i2c7_c_pins[] = {
2501         /* SCL, SDA */
2502         RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
2503 };
2504 static const unsigned int i2c7_c_mux[] = {
2505         IIC0_SCL_C_MARK, IIC0_SDA_C_MARK,
2506 };
2507 /* - I2C8 ------------------------------------------------------------------- */
2508 static const unsigned int i2c8_pins[] = {
2509         /* SCL, SDA */
2510         RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
2511 };
2512 static const unsigned int i2c8_mux[] = {
2513         IIC1_SCL_MARK, IIC1_SDA_MARK,
2514 };
2515 static const unsigned int i2c8_b_pins[] = {
2516         /* SCL, SDA */
2517         RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
2518 };
2519 static const unsigned int i2c8_b_mux[] = {
2520         IIC1_SCL_B_MARK, IIC1_SDA_B_MARK,
2521 };
2522 static const unsigned int i2c8_c_pins[] = {
2523         /* SCL, SDA */
2524         RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
2525 };
2526 static const unsigned int i2c8_c_mux[] = {
2527         IIC1_SCL_C_MARK, IIC1_SDA_C_MARK,
2528 };
2529 /* - INTC ------------------------------------------------------------------- */
2530 static const unsigned int intc_irq0_pins[] = {
2531         /* IRQ */
2532         RCAR_GP_PIN(7, 10),
2533 };
2534 static const unsigned int intc_irq0_mux[] = {
2535         IRQ0_MARK,
2536 };
2537 static const unsigned int intc_irq1_pins[] = {
2538         /* IRQ */
2539         RCAR_GP_PIN(7, 11),
2540 };
2541 static const unsigned int intc_irq1_mux[] = {
2542         IRQ1_MARK,
2543 };
2544 static const unsigned int intc_irq2_pins[] = {
2545         /* IRQ */
2546         RCAR_GP_PIN(7, 12),
2547 };
2548 static const unsigned int intc_irq2_mux[] = {
2549         IRQ2_MARK,
2550 };
2551 static const unsigned int intc_irq3_pins[] = {
2552         /* IRQ */
2553         RCAR_GP_PIN(7, 13),
2554 };
2555 static const unsigned int intc_irq3_mux[] = {
2556         IRQ3_MARK,
2557 };
2558 /* - MLB+ ------------------------------------------------------------------- */
2559 static const unsigned int mlb_3pin_pins[] = {
2560         RCAR_GP_PIN(7, 7), RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
2561 };
2562 static const unsigned int mlb_3pin_mux[] = {
2563         MLB_CLK_MARK, MLB_SIG_MARK, MLB_DAT_MARK,
2564 };
2565 /* - MMCIF ------------------------------------------------------------------ */
2566 static const unsigned int mmc_data1_pins[] = {
2567         /* D[0] */
2568         RCAR_GP_PIN(6, 18),
2569 };
2570 static const unsigned int mmc_data1_mux[] = {
2571         MMC_D0_MARK,
2572 };
2573 static const unsigned int mmc_data4_pins[] = {
2574         /* D[0:3] */
2575         RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
2576         RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
2577 };
2578 static const unsigned int mmc_data4_mux[] = {
2579         MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
2580 };
2581 static const unsigned int mmc_data8_pins[] = {
2582         /* D[0:7] */
2583         RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
2584         RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
2585         RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
2586         RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
2587 };
2588 static const unsigned int mmc_data8_mux[] = {
2589         MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
2590         MMC_D4_MARK, MMC_D5_MARK, MMC_D6_MARK, MMC_D7_MARK,
2591 };
2592 static const unsigned int mmc_data8_b_pins[] = {
2593         /* D[0:7] */
2594         RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
2595         RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
2596         RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
2597         RCAR_GP_PIN(6, 6), RCAR_GP_PIN(6, 7),
2598 };
2599 static const unsigned int mmc_data8_b_mux[] = {
2600         MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
2601         MMC_D4_MARK, MMC_D5_MARK, MMC_D6_B_MARK, MMC_D7_B_MARK,
2602 };
2603 static const unsigned int mmc_ctrl_pins[] = {
2604         /* CLK, CMD */
2605         RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
2606 };
2607 static const unsigned int mmc_ctrl_mux[] = {
2608         MMC_CLK_MARK, MMC_CMD_MARK,
2609 };
2610 /* - MSIOF0 ----------------------------------------------------------------- */
2611 static const unsigned int msiof0_clk_pins[] = {
2612         /* SCK */
2613         RCAR_GP_PIN(6, 24),
2614 };
2615 static const unsigned int msiof0_clk_mux[] = {
2616         MSIOF0_SCK_MARK,
2617 };
2618 static const unsigned int msiof0_sync_pins[] = {
2619         /* SYNC */
2620         RCAR_GP_PIN(6, 25),
2621 };
2622 static const unsigned int msiof0_sync_mux[] = {
2623         MSIOF0_SYNC_MARK,
2624 };
2625 static const unsigned int msiof0_ss1_pins[] = {
2626         /* SS1 */
2627         RCAR_GP_PIN(6, 28),
2628 };
2629 static const unsigned int msiof0_ss1_mux[] = {
2630         MSIOF0_SS1_MARK,
2631 };
2632 static const unsigned int msiof0_ss2_pins[] = {
2633         /* SS2 */
2634         RCAR_GP_PIN(6, 29),
2635 };
2636 static const unsigned int msiof0_ss2_mux[] = {
2637         MSIOF0_SS2_MARK,
2638 };
2639 static const unsigned int msiof0_rx_pins[] = {
2640         /* RXD */
2641         RCAR_GP_PIN(6, 27),
2642 };
2643 static const unsigned int msiof0_rx_mux[] = {
2644         MSIOF0_RXD_MARK,
2645 };
2646 static const unsigned int msiof0_tx_pins[] = {
2647         /* TXD */
2648         RCAR_GP_PIN(6, 26),
2649 };
2650 static const unsigned int msiof0_tx_mux[] = {
2651         MSIOF0_TXD_MARK,
2652 };
2653
2654 static const unsigned int msiof0_clk_b_pins[] = {
2655         /* SCK */
2656         RCAR_GP_PIN(0, 16),
2657 };
2658 static const unsigned int msiof0_clk_b_mux[] = {
2659         MSIOF0_SCK_B_MARK,
2660 };
2661 static const unsigned int msiof0_sync_b_pins[] = {
2662         /* SYNC */
2663         RCAR_GP_PIN(0, 17),
2664 };
2665 static const unsigned int msiof0_sync_b_mux[] = {
2666         MSIOF0_SYNC_B_MARK,
2667 };
2668 static const unsigned int msiof0_ss1_b_pins[] = {
2669         /* SS1 */
2670         RCAR_GP_PIN(0, 18),
2671 };
2672 static const unsigned int msiof0_ss1_b_mux[] = {
2673         MSIOF0_SS1_B_MARK,
2674 };
2675 static const unsigned int msiof0_ss2_b_pins[] = {
2676         /* SS2 */
2677         RCAR_GP_PIN(0, 19),
2678 };
2679 static const unsigned int msiof0_ss2_b_mux[] = {
2680         MSIOF0_SS2_B_MARK,
2681 };
2682 static const unsigned int msiof0_rx_b_pins[] = {
2683         /* RXD */
2684         RCAR_GP_PIN(0, 21),
2685 };
2686 static const unsigned int msiof0_rx_b_mux[] = {
2687         MSIOF0_RXD_B_MARK,
2688 };
2689 static const unsigned int msiof0_tx_b_pins[] = {
2690         /* TXD */
2691         RCAR_GP_PIN(0, 20),
2692 };
2693 static const unsigned int msiof0_tx_b_mux[] = {
2694         MSIOF0_TXD_B_MARK,
2695 };
2696
2697 static const unsigned int msiof0_clk_c_pins[] = {
2698         /* SCK */
2699         RCAR_GP_PIN(5, 26),
2700 };
2701 static const unsigned int msiof0_clk_c_mux[] = {
2702         MSIOF0_SCK_C_MARK,
2703 };
2704 static const unsigned int msiof0_sync_c_pins[] = {
2705         /* SYNC */
2706         RCAR_GP_PIN(5, 25),
2707 };
2708 static const unsigned int msiof0_sync_c_mux[] = {
2709         MSIOF0_SYNC_C_MARK,
2710 };
2711 static const unsigned int msiof0_ss1_c_pins[] = {
2712         /* SS1 */
2713         RCAR_GP_PIN(5, 27),
2714 };
2715 static const unsigned int msiof0_ss1_c_mux[] = {
2716         MSIOF0_SS1_C_MARK,
2717 };
2718 static const unsigned int msiof0_ss2_c_pins[] = {
2719         /* SS2 */
2720         RCAR_GP_PIN(5, 28),
2721 };
2722 static const unsigned int msiof0_ss2_c_mux[] = {
2723         MSIOF0_SS2_C_MARK,
2724 };
2725 static const unsigned int msiof0_rx_c_pins[] = {
2726         /* RXD */
2727         RCAR_GP_PIN(5, 29),
2728 };
2729 static const unsigned int msiof0_rx_c_mux[] = {
2730         MSIOF0_RXD_C_MARK,
2731 };
2732 static const unsigned int msiof0_tx_c_pins[] = {
2733         /* TXD */
2734         RCAR_GP_PIN(5, 30),
2735 };
2736 static const unsigned int msiof0_tx_c_mux[] = {
2737         MSIOF0_TXD_C_MARK,
2738 };
2739 /* - MSIOF1 ----------------------------------------------------------------- */
2740 static const unsigned int msiof1_clk_pins[] = {
2741         /* SCK */
2742         RCAR_GP_PIN(0, 22),
2743 };
2744 static const unsigned int msiof1_clk_mux[] = {
2745         MSIOF1_SCK_MARK,
2746 };
2747 static const unsigned int msiof1_sync_pins[] = {
2748         /* SYNC */
2749         RCAR_GP_PIN(0, 23),
2750 };
2751 static const unsigned int msiof1_sync_mux[] = {
2752         MSIOF1_SYNC_MARK,
2753 };
2754 static const unsigned int msiof1_ss1_pins[] = {
2755         /* SS1 */
2756         RCAR_GP_PIN(0, 24),
2757 };
2758 static const unsigned int msiof1_ss1_mux[] = {
2759         MSIOF1_SS1_MARK,
2760 };
2761 static const unsigned int msiof1_ss2_pins[] = {
2762         /* SS2 */
2763         RCAR_GP_PIN(0, 25),
2764 };
2765 static const unsigned int msiof1_ss2_mux[] = {
2766         MSIOF1_SS2_MARK,
2767 };
2768 static const unsigned int msiof1_rx_pins[] = {
2769         /* RXD */
2770         RCAR_GP_PIN(0, 27),
2771 };
2772 static const unsigned int msiof1_rx_mux[] = {
2773         MSIOF1_RXD_MARK,
2774 };
2775 static const unsigned int msiof1_tx_pins[] = {
2776         /* TXD */
2777         RCAR_GP_PIN(0, 26),
2778 };
2779 static const unsigned int msiof1_tx_mux[] = {
2780         MSIOF1_TXD_MARK,
2781 };
2782
2783 static const unsigned int msiof1_clk_b_pins[] = {
2784         /* SCK */
2785         RCAR_GP_PIN(2, 29),
2786 };
2787 static const unsigned int msiof1_clk_b_mux[] = {
2788         MSIOF1_SCK_B_MARK,
2789 };
2790 static const unsigned int msiof1_sync_b_pins[] = {
2791         /* SYNC */
2792         RCAR_GP_PIN(2, 30),
2793 };
2794 static const unsigned int msiof1_sync_b_mux[] = {
2795         MSIOF1_SYNC_B_MARK,
2796 };
2797 static const unsigned int msiof1_ss1_b_pins[] = {
2798         /* SS1 */
2799         RCAR_GP_PIN(2, 31),
2800 };
2801 static const unsigned int msiof1_ss1_b_mux[] = {
2802         MSIOF1_SS1_B_MARK,
2803 };
2804 static const unsigned int msiof1_ss2_b_pins[] = {
2805         /* SS2 */
2806         RCAR_GP_PIN(7, 16),
2807 };
2808 static const unsigned int msiof1_ss2_b_mux[] = {
2809         MSIOF1_SS2_B_MARK,
2810 };
2811 static const unsigned int msiof1_rx_b_pins[] = {
2812         /* RXD */
2813         RCAR_GP_PIN(7, 18),
2814 };
2815 static const unsigned int msiof1_rx_b_mux[] = {
2816         MSIOF1_RXD_B_MARK,
2817 };
2818 static const unsigned int msiof1_tx_b_pins[] = {
2819         /* TXD */
2820         RCAR_GP_PIN(7, 17),
2821 };
2822 static const unsigned int msiof1_tx_b_mux[] = {
2823         MSIOF1_TXD_B_MARK,
2824 };
2825
2826 static const unsigned int msiof1_clk_c_pins[] = {
2827         /* SCK */
2828         RCAR_GP_PIN(2, 15),
2829 };
2830 static const unsigned int msiof1_clk_c_mux[] = {
2831         MSIOF1_SCK_C_MARK,
2832 };
2833 static const unsigned int msiof1_sync_c_pins[] = {
2834         /* SYNC */
2835         RCAR_GP_PIN(2, 16),
2836 };
2837 static const unsigned int msiof1_sync_c_mux[] = {
2838         MSIOF1_SYNC_C_MARK,
2839 };
2840 static const unsigned int msiof1_rx_c_pins[] = {
2841         /* RXD */
2842         RCAR_GP_PIN(2, 18),
2843 };
2844 static const unsigned int msiof1_rx_c_mux[] = {
2845         MSIOF1_RXD_C_MARK,
2846 };
2847 static const unsigned int msiof1_tx_c_pins[] = {
2848         /* TXD */
2849         RCAR_GP_PIN(2, 17),
2850 };
2851 static const unsigned int msiof1_tx_c_mux[] = {
2852         MSIOF1_TXD_C_MARK,
2853 };
2854
2855 static const unsigned int msiof1_clk_d_pins[] = {
2856         /* SCK */
2857         RCAR_GP_PIN(0, 28),
2858 };
2859 static const unsigned int msiof1_clk_d_mux[] = {
2860         MSIOF1_SCK_D_MARK,
2861 };
2862 static const unsigned int msiof1_sync_d_pins[] = {
2863         /* SYNC */
2864         RCAR_GP_PIN(0, 30),
2865 };
2866 static const unsigned int msiof1_sync_d_mux[] = {
2867         MSIOF1_SYNC_D_MARK,
2868 };
2869 static const unsigned int msiof1_ss1_d_pins[] = {
2870         /* SS1 */
2871         RCAR_GP_PIN(0, 29),
2872 };
2873 static const unsigned int msiof1_ss1_d_mux[] = {
2874         MSIOF1_SS1_D_MARK,
2875 };
2876 static const unsigned int msiof1_rx_d_pins[] = {
2877         /* RXD */
2878         RCAR_GP_PIN(0, 27),
2879 };
2880 static const unsigned int msiof1_rx_d_mux[] = {
2881         MSIOF1_RXD_D_MARK,
2882 };
2883 static const unsigned int msiof1_tx_d_pins[] = {
2884         /* TXD */
2885         RCAR_GP_PIN(0, 26),
2886 };
2887 static const unsigned int msiof1_tx_d_mux[] = {
2888         MSIOF1_TXD_D_MARK,
2889 };
2890
2891 static const unsigned int msiof1_clk_e_pins[] = {
2892         /* SCK */
2893         RCAR_GP_PIN(5, 18),
2894 };
2895 static const unsigned int msiof1_clk_e_mux[] = {
2896         MSIOF1_SCK_E_MARK,
2897 };
2898 static const unsigned int msiof1_sync_e_pins[] = {
2899         /* SYNC */
2900         RCAR_GP_PIN(5, 19),
2901 };
2902 static const unsigned int msiof1_sync_e_mux[] = {
2903         MSIOF1_SYNC_E_MARK,
2904 };
2905 static const unsigned int msiof1_rx_e_pins[] = {
2906         /* RXD */
2907         RCAR_GP_PIN(5, 17),
2908 };
2909 static const unsigned int msiof1_rx_e_mux[] = {
2910         MSIOF1_RXD_E_MARK,
2911 };
2912 static const unsigned int msiof1_tx_e_pins[] = {
2913         /* TXD */
2914         RCAR_GP_PIN(5, 20),
2915 };
2916 static const unsigned int msiof1_tx_e_mux[] = {
2917         MSIOF1_TXD_E_MARK,
2918 };
2919 /* - MSIOF2 ----------------------------------------------------------------- */
2920 static const unsigned int msiof2_clk_pins[] = {
2921         /* SCK */
2922         RCAR_GP_PIN(1, 13),
2923 };
2924 static const unsigned int msiof2_clk_mux[] = {
2925         MSIOF2_SCK_MARK,
2926 };
2927 static const unsigned int msiof2_sync_pins[] = {
2928         /* SYNC */
2929         RCAR_GP_PIN(1, 14),
2930 };
2931 static const unsigned int msiof2_sync_mux[] = {
2932         MSIOF2_SYNC_MARK,
2933 };
2934 static const unsigned int msiof2_ss1_pins[] = {
2935         /* SS1 */
2936         RCAR_GP_PIN(1, 17),
2937 };
2938 static const unsigned int msiof2_ss1_mux[] = {
2939         MSIOF2_SS1_MARK,
2940 };
2941 static const unsigned int msiof2_ss2_pins[] = {
2942         /* SS2 */
2943         RCAR_GP_PIN(1, 18),
2944 };
2945 static const unsigned int msiof2_ss2_mux[] = {
2946         MSIOF2_SS2_MARK,
2947 };
2948 static const unsigned int msiof2_rx_pins[] = {
2949         /* RXD */
2950         RCAR_GP_PIN(1, 16),
2951 };
2952 static const unsigned int msiof2_rx_mux[] = {
2953         MSIOF2_RXD_MARK,
2954 };
2955 static const unsigned int msiof2_tx_pins[] = {
2956         /* TXD */
2957         RCAR_GP_PIN(1, 15),
2958 };
2959 static const unsigned int msiof2_tx_mux[] = {
2960         MSIOF2_TXD_MARK,
2961 };
2962
2963 static const unsigned int msiof2_clk_b_pins[] = {
2964         /* SCK */
2965         RCAR_GP_PIN(3, 0),
2966 };
2967 static const unsigned int msiof2_clk_b_mux[] = {
2968         MSIOF2_SCK_B_MARK,
2969 };
2970 static const unsigned int msiof2_sync_b_pins[] = {
2971         /* SYNC */
2972         RCAR_GP_PIN(3, 1),
2973 };
2974 static const unsigned int msiof2_sync_b_mux[] = {
2975         MSIOF2_SYNC_B_MARK,
2976 };
2977 static const unsigned int msiof2_ss1_b_pins[] = {
2978         /* SS1 */
2979         RCAR_GP_PIN(3, 8),
2980 };
2981 static const unsigned int msiof2_ss1_b_mux[] = {
2982         MSIOF2_SS1_B_MARK,
2983 };
2984 static const unsigned int msiof2_ss2_b_pins[] = {
2985         /* SS2 */
2986         RCAR_GP_PIN(3, 9),
2987 };
2988 static const unsigned int msiof2_ss2_b_mux[] = {
2989         MSIOF2_SS2_B_MARK,
2990 };
2991 static const unsigned int msiof2_rx_b_pins[] = {
2992         /* RXD */
2993         RCAR_GP_PIN(3, 17),
2994 };
2995 static const unsigned int msiof2_rx_b_mux[] = {
2996         MSIOF2_RXD_B_MARK,
2997 };
2998 static const unsigned int msiof2_tx_b_pins[] = {
2999         /* TXD */
3000         RCAR_GP_PIN(3, 16),
3001 };
3002 static const unsigned int msiof2_tx_b_mux[] = {
3003         MSIOF2_TXD_B_MARK,
3004 };
3005
3006 static const unsigned int msiof2_clk_c_pins[] = {
3007         /* SCK */
3008         RCAR_GP_PIN(2, 2),
3009 };
3010 static const unsigned int msiof2_clk_c_mux[] = {
3011         MSIOF2_SCK_C_MARK,
3012 };
3013 static const unsigned int msiof2_sync_c_pins[] = {
3014         /* SYNC */
3015         RCAR_GP_PIN(2, 3),
3016 };
3017 static const unsigned int msiof2_sync_c_mux[] = {
3018         MSIOF2_SYNC_C_MARK,
3019 };
3020 static const unsigned int msiof2_rx_c_pins[] = {
3021         /* RXD */
3022         RCAR_GP_PIN(2, 5),
3023 };
3024 static const unsigned int msiof2_rx_c_mux[] = {
3025         MSIOF2_RXD_C_MARK,
3026 };
3027 static const unsigned int msiof2_tx_c_pins[] = {
3028         /* TXD */
3029         RCAR_GP_PIN(2, 4),
3030 };
3031 static const unsigned int msiof2_tx_c_mux[] = {
3032         MSIOF2_TXD_C_MARK,
3033 };
3034
3035 static const unsigned int msiof2_clk_d_pins[] = {
3036         /* SCK */
3037         RCAR_GP_PIN(2, 14),
3038 };
3039 static const unsigned int msiof2_clk_d_mux[] = {
3040         MSIOF2_SCK_D_MARK,
3041 };
3042 static const unsigned int msiof2_sync_d_pins[] = {
3043         /* SYNC */
3044         RCAR_GP_PIN(2, 15),
3045 };
3046 static const unsigned int msiof2_sync_d_mux[] = {
3047         MSIOF2_SYNC_D_MARK,
3048 };
3049 static const unsigned int msiof2_ss1_d_pins[] = {
3050         /* SS1 */
3051         RCAR_GP_PIN(2, 17),
3052 };
3053 static const unsigned int msiof2_ss1_d_mux[] = {
3054         MSIOF2_SS1_D_MARK,
3055 };
3056 static const unsigned int msiof2_ss2_d_pins[] = {
3057         /* SS2 */
3058         RCAR_GP_PIN(2, 19),
3059 };
3060 static const unsigned int msiof2_ss2_d_mux[] = {
3061         MSIOF2_SS2_D_MARK,
3062 };
3063 static const unsigned int msiof2_rx_d_pins[] = {
3064         /* RXD */
3065         RCAR_GP_PIN(2, 18),
3066 };
3067 static const unsigned int msiof2_rx_d_mux[] = {
3068         MSIOF2_RXD_D_MARK,
3069 };
3070 static const unsigned int msiof2_tx_d_pins[] = {
3071         /* TXD */
3072         RCAR_GP_PIN(2, 16),
3073 };
3074 static const unsigned int msiof2_tx_d_mux[] = {
3075         MSIOF2_TXD_D_MARK,
3076 };
3077
3078 static const unsigned int msiof2_clk_e_pins[] = {
3079         /* SCK */
3080         RCAR_GP_PIN(7, 15),
3081 };
3082 static const unsigned int msiof2_clk_e_mux[] = {
3083         MSIOF2_SCK_E_MARK,
3084 };
3085 static const unsigned int msiof2_sync_e_pins[] = {
3086         /* SYNC */
3087         RCAR_GP_PIN(7, 16),
3088 };
3089 static const unsigned int msiof2_sync_e_mux[] = {
3090         MSIOF2_SYNC_E_MARK,
3091 };
3092 static const unsigned int msiof2_rx_e_pins[] = {
3093         /* RXD */
3094         RCAR_GP_PIN(7, 14),
3095 };
3096 static const unsigned int msiof2_rx_e_mux[] = {
3097         MSIOF2_RXD_E_MARK,
3098 };
3099 static const unsigned int msiof2_tx_e_pins[] = {
3100         /* TXD */
3101         RCAR_GP_PIN(7, 13),
3102 };
3103 static const unsigned int msiof2_tx_e_mux[] = {
3104         MSIOF2_TXD_E_MARK,
3105 };
3106 /* - PWM -------------------------------------------------------------------- */
3107 static const unsigned int pwm0_pins[] = {
3108         RCAR_GP_PIN(6, 14),
3109 };
3110 static const unsigned int pwm0_mux[] = {
3111         PWM0_MARK,
3112 };
3113 static const unsigned int pwm0_b_pins[] = {
3114         RCAR_GP_PIN(5, 30),
3115 };
3116 static const unsigned int pwm0_b_mux[] = {
3117         PWM0_B_MARK,
3118 };
3119 static const unsigned int pwm1_pins[] = {
3120         RCAR_GP_PIN(1, 17),
3121 };
3122 static const unsigned int pwm1_mux[] = {
3123         PWM1_MARK,
3124 };
3125 static const unsigned int pwm1_b_pins[] = {
3126         RCAR_GP_PIN(6, 15),
3127 };
3128 static const unsigned int pwm1_b_mux[] = {
3129         PWM1_B_MARK,
3130 };
3131 static const unsigned int pwm2_pins[] = {
3132         RCAR_GP_PIN(1, 18),
3133 };
3134 static const unsigned int pwm2_mux[] = {
3135         PWM2_MARK,
3136 };
3137 static const unsigned int pwm2_b_pins[] = {
3138         RCAR_GP_PIN(0, 16),
3139 };
3140 static const unsigned int pwm2_b_mux[] = {
3141         PWM2_B_MARK,
3142 };
3143 static const unsigned int pwm3_pins[] = {
3144         RCAR_GP_PIN(1, 24),
3145 };
3146 static const unsigned int pwm3_mux[] = {
3147         PWM3_MARK,
3148 };
3149 static const unsigned int pwm4_pins[] = {
3150         RCAR_GP_PIN(3, 26),
3151 };
3152 static const unsigned int pwm4_mux[] = {
3153         PWM4_MARK,
3154 };
3155 static const unsigned int pwm4_b_pins[] = {
3156         RCAR_GP_PIN(3, 31),
3157 };
3158 static const unsigned int pwm4_b_mux[] = {
3159         PWM4_B_MARK,
3160 };
3161 static const unsigned int pwm5_pins[] = {
3162         RCAR_GP_PIN(7, 21),
3163 };
3164 static const unsigned int pwm5_mux[] = {
3165         PWM5_MARK,
3166 };
3167 static const unsigned int pwm5_b_pins[] = {
3168         RCAR_GP_PIN(7, 20),
3169 };
3170 static const unsigned int pwm5_b_mux[] = {
3171         PWM5_B_MARK,
3172 };
3173 static const unsigned int pwm6_pins[] = {
3174         RCAR_GP_PIN(7, 22),
3175 };
3176 static const unsigned int pwm6_mux[] = {
3177         PWM6_MARK,
3178 };
3179 /* - QSPI ------------------------------------------------------------------- */
3180 static const unsigned int qspi_ctrl_pins[] = {
3181         /* SPCLK, SSL */
3182         RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 9),
3183 };
3184 static const unsigned int qspi_ctrl_mux[] = {
3185         SPCLK_MARK, SSL_MARK,
3186 };
3187 static const unsigned int qspi_data2_pins[] = {
3188         /* MOSI_IO0, MISO_IO1 */
3189         RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
3190 };
3191 static const unsigned int qspi_data2_mux[] = {
3192         MOSI_IO0_MARK, MISO_IO1_MARK,
3193 };
3194 static const unsigned int qspi_data4_pins[] = {
3195         /* MOSI_IO0, MISO_IO1, IO2, IO3 */
3196         RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3197         RCAR_GP_PIN(1, 8),
3198 };
3199 static const unsigned int qspi_data4_mux[] = {
3200         MOSI_IO0_MARK, MISO_IO1_MARK, IO2_MARK, IO3_MARK,
3201 };
3202
3203 static const unsigned int qspi_ctrl_b_pins[] = {
3204         /* SPCLK, SSL */
3205         RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 5),
3206 };
3207 static const unsigned int qspi_ctrl_b_mux[] = {
3208         SPCLK_B_MARK, SSL_B_MARK,
3209 };
3210 static const unsigned int qspi_data2_b_pins[] = {
3211         /* MOSI_IO0, MISO_IO1 */
3212         RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2),
3213 };
3214 static const unsigned int qspi_data2_b_mux[] = {
3215         MOSI_IO0_B_MARK, MISO_IO1_B_MARK,
3216 };
3217 static const unsigned int qspi_data4_b_pins[] = {
3218         /* MOSI_IO0, MISO_IO1, IO2, IO3 */
3219         RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
3220         RCAR_GP_PIN(6, 4),
3221 };
3222 static const unsigned int qspi_data4_b_mux[] = {
3223         MOSI_IO0_B_MARK, MISO_IO1_B_MARK, IO2_B_MARK, IO3_B_MARK,
3224 };
3225 /* - SCIF0 ------------------------------------------------------------------ */
3226 static const unsigned int scif0_data_pins[] = {
3227         /* RX, TX */
3228         RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
3229 };
3230 static const unsigned int scif0_data_mux[] = {
3231         RX0_MARK, TX0_MARK,
3232 };
3233 static const unsigned int scif0_data_b_pins[] = {
3234         /* RX, TX */
3235         RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
3236 };
3237 static const unsigned int scif0_data_b_mux[] = {
3238         RX0_B_MARK, TX0_B_MARK,
3239 };
3240 static const unsigned int scif0_data_c_pins[] = {
3241         /* RX, TX */
3242         RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 25),
3243 };
3244 static const unsigned int scif0_data_c_mux[] = {
3245         RX0_C_MARK, TX0_C_MARK,
3246 };
3247 static const unsigned int scif0_data_d_pins[] = {
3248         /* RX, TX */
3249         RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22),
3250 };
3251 static const unsigned int scif0_data_d_mux[] = {
3252         RX0_D_MARK, TX0_D_MARK,
3253 };
3254 static const unsigned int scif0_data_e_pins[] = {
3255         /* RX, TX */
3256         RCAR_GP_PIN(6, 29), RCAR_GP_PIN(6, 28),
3257 };
3258 static const unsigned int scif0_data_e_mux[] = {
3259         RX0_E_MARK, TX0_E_MARK,
3260 };
3261 /* - SCIF1 ------------------------------------------------------------------ */
3262 static const unsigned int scif1_data_pins[] = {
3263         /* RX, TX */
3264         RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
3265 };
3266 static const unsigned int scif1_data_mux[] = {
3267         RX1_MARK, TX1_MARK,
3268 };
3269 static const unsigned int scif1_data_b_pins[] = {
3270         /* RX, TX */
3271         RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
3272 };
3273 static const unsigned int scif1_data_b_mux[] = {
3274         RX1_B_MARK, TX1_B_MARK,
3275 };
3276 static const unsigned int scif1_clk_b_pins[] = {
3277         /* SCK */
3278         RCAR_GP_PIN(3, 10),
3279 };
3280 static const unsigned int scif1_clk_b_mux[] = {
3281         SCIF1_SCK_B_MARK,
3282 };
3283 static const unsigned int scif1_data_c_pins[] = {
3284         /* RX, TX */
3285         RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 27),
3286 };
3287 static const unsigned int scif1_data_c_mux[] = {
3288         RX1_C_MARK, TX1_C_MARK,
3289 };
3290 static const unsigned int scif1_data_d_pins[] = {
3291         /* RX, TX */
3292         RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24),
3293 };
3294 static const unsigned int scif1_data_d_mux[] = {
3295         RX1_D_MARK, TX1_D_MARK,
3296 };
3297 /* - SCIF2 ------------------------------------------------------------------ */
3298 static const unsigned int scif2_data_pins[] = {
3299         /* RX, TX */
3300         RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
3301 };
3302 static const unsigned int scif2_data_mux[] = {
3303         RX2_MARK, TX2_MARK,
3304 };
3305 static const unsigned int scif2_data_b_pins[] = {
3306         /* RX, TX */
3307         RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
3308 };
3309 static const unsigned int scif2_data_b_mux[] = {
3310         RX2_B_MARK, TX2_B_MARK,
3311 };
3312 static const unsigned int scif2_clk_b_pins[] = {
3313         /* SCK */
3314         RCAR_GP_PIN(3, 18),
3315 };
3316 static const unsigned int scif2_clk_b_mux[] = {
3317         SCIF2_SCK_B_MARK,
3318 };
3319 static const unsigned int scif2_data_c_pins[] = {
3320         /* RX, TX */
3321         RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
3322 };
3323 static const unsigned int scif2_data_c_mux[] = {
3324         RX2_C_MARK, TX2_C_MARK,
3325 };
3326 static const unsigned int scif2_data_e_pins[] = {
3327         /* RX, TX */
3328         RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
3329 };
3330 static const unsigned int scif2_data_e_mux[] = {
3331         RX2_E_MARK, TX2_E_MARK,
3332 };
3333 /* - SCIF3 ------------------------------------------------------------------ */
3334 static const unsigned int scif3_data_pins[] = {
3335         /* RX, TX */
3336         RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
3337 };
3338 static const unsigned int scif3_data_mux[] = {
3339         RX3_MARK, TX3_MARK,
3340 };
3341 static const unsigned int scif3_clk_pins[] = {
3342         /* SCK */
3343         RCAR_GP_PIN(3, 23),
3344 };
3345 static const unsigned int scif3_clk_mux[] = {
3346         SCIF3_SCK_MARK,
3347 };
3348 static const unsigned int scif3_data_b_pins[] = {
3349         /* RX, TX */
3350         RCAR_GP_PIN(3, 29), RCAR_GP_PIN(3, 26),
3351 };
3352 static const unsigned int scif3_data_b_mux[] = {
3353         RX3_B_MARK, TX3_B_MARK,
3354 };
3355 static const unsigned int scif3_clk_b_pins[] = {
3356         /* SCK */
3357         RCAR_GP_PIN(4, 8),
3358 };
3359 static const unsigned int scif3_clk_b_mux[] = {
3360         SCIF3_SCK_B_MARK,
3361 };
3362 static const unsigned int scif3_data_c_pins[] = {
3363         /* RX, TX */
3364         RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
3365 };
3366 static const unsigned int scif3_data_c_mux[] = {
3367         RX3_C_MARK, TX3_C_MARK,
3368 };
3369 static const unsigned int scif3_data_d_pins[] = {
3370         /* RX, TX */
3371         RCAR_GP_PIN(2, 27), RCAR_GP_PIN(2, 26),
3372 };
3373 static const unsigned int scif3_data_d_mux[] = {
3374         RX3_D_MARK, TX3_D_MARK,
3375 };
3376 /* - SCIF4 ------------------------------------------------------------------ */
3377 static const unsigned int scif4_data_pins[] = {
3378         /* RX, TX */
3379         RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
3380 };
3381 static const unsigned int scif4_data_mux[] = {
3382         RX4_MARK, TX4_MARK,
3383 };
3384 static const unsigned int scif4_data_b_pins[] = {
3385         /* RX, TX */
3386         RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
3387 };
3388 static const unsigned int scif4_data_b_mux[] = {
3389         RX4_B_MARK, TX4_B_MARK,
3390 };
3391 static const unsigned int scif4_data_c_pins[] = {
3392         /* RX, TX */
3393         RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
3394 };
3395 static const unsigned int scif4_data_c_mux[] = {
3396         RX4_C_MARK, TX4_C_MARK,
3397 };
3398 /* - SCIF5 ------------------------------------------------------------------ */
3399 static const unsigned int scif5_data_pins[] = {
3400         /* RX, TX */
3401         RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
3402 };
3403 static const unsigned int scif5_data_mux[] = {
3404         RX5_MARK, TX5_MARK,
3405 };
3406 static const unsigned int scif5_data_b_pins[] = {
3407         /* RX, TX */
3408         RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
3409 };
3410 static const unsigned int scif5_data_b_mux[] = {
3411         RX5_B_MARK, TX5_B_MARK,
3412 };
3413 /* - SCIFA0 ----------------------------------------------------------------- */
3414 static const unsigned int scifa0_data_pins[] = {
3415         /* RXD, TXD */
3416         RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
3417 };
3418 static const unsigned int scifa0_data_mux[] = {
3419         SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
3420 };
3421 static const unsigned int scifa0_data_b_pins[] = {
3422         /* RXD, TXD */
3423         RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
3424 };
3425 static const unsigned int scifa0_data_b_mux[] = {
3426         SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
3427 };
3428 /* - SCIFA1 ----------------------------------------------------------------- */
3429 static const unsigned int scifa1_data_pins[] = {
3430         /* RXD, TXD */
3431         RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
3432 };
3433 static const unsigned int scifa1_data_mux[] = {
3434         SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
3435 };
3436 static const unsigned int scifa1_clk_pins[] = {
3437         /* SCK */
3438         RCAR_GP_PIN(3, 10),
3439 };
3440 static const unsigned int scifa1_clk_mux[] = {
3441         SCIFA1_SCK_MARK,
3442 };
3443 static const unsigned int scifa1_data_b_pins[] = {
3444         /* RXD, TXD */
3445         RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
3446 };
3447 static const unsigned int scifa1_data_b_mux[] = {
3448         SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
3449 };
3450 static const unsigned int scifa1_clk_b_pins[] = {
3451         /* SCK */
3452         RCAR_GP_PIN(1, 0),
3453 };
3454 static const unsigned int scifa1_clk_b_mux[] = {
3455         SCIFA1_SCK_B_MARK,
3456 };
3457 static const unsigned int scifa1_data_c_pins[] = {
3458         /* RXD, TXD */
3459         RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
3460 };
3461 static const unsigned int scifa1_data_c_mux[] = {
3462         SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
3463 };
3464 /* - SCIFA2 ----------------------------------------------------------------- */
3465 static const unsigned int scifa2_data_pins[] = {
3466         /* RXD, TXD */
3467         RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
3468 };
3469 static const unsigned int scifa2_data_mux[] = {
3470         SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
3471 };
3472 static const unsigned int scifa2_clk_pins[] = {
3473         /* SCK */
3474         RCAR_GP_PIN(3, 18),
3475 };
3476 static const unsigned int scifa2_clk_mux[] = {
3477         SCIFA2_SCK_MARK,
3478 };
3479 static const unsigned int scifa2_data_b_pins[] = {
3480         /* RXD, TXD */
3481         RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
3482 };
3483 static const unsigned int scifa2_data_b_mux[] = {
3484         SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
3485 };
3486 /* - SCIFA3 ----------------------------------------------------------------- */
3487 static const unsigned int scifa3_data_pins[] = {
3488         /* RXD, TXD */
3489         RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
3490 };
3491 static const unsigned int scifa3_data_mux[] = {
3492         SCIFA3_RXD_MARK, SCIFA3_TXD_MARK,
3493 };
3494 static const unsigned int scifa3_clk_pins[] = {
3495         /* SCK */
3496         RCAR_GP_PIN(3, 23),
3497 };
3498 static const unsigned int scifa3_clk_mux[] = {
3499         SCIFA3_SCK_MARK,
3500 };
3501 static const unsigned int scifa3_data_b_pins[] = {
3502         /* RXD, TXD */
3503         RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
3504 };
3505 static const unsigned int scifa3_data_b_mux[] = {
3506         SCIFA3_RXD_B_MARK, SCIFA3_TXD_B_MARK,
3507 };
3508 static const unsigned int scifa3_clk_b_pins[] = {
3509         /* SCK */
3510         RCAR_GP_PIN(4, 8),
3511 };
3512 static const unsigned int scifa3_clk_b_mux[] = {
3513         SCIFA3_SCK_B_MARK,
3514 };
3515 static const unsigned int scifa3_data_c_pins[] = {
3516         /* RXD, TXD */
3517         RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 20),
3518 };
3519 static const unsigned int scifa3_data_c_mux[] = {
3520         SCIFA3_RXD_C_MARK, SCIFA3_TXD_C_MARK,
3521 };
3522 static const unsigned int scifa3_clk_c_pins[] = {
3523         /* SCK */
3524         RCAR_GP_PIN(7, 22),
3525 };
3526 static const unsigned int scifa3_clk_c_mux[] = {
3527         SCIFA3_SCK_C_MARK,
3528 };
3529 /* - SCIFA4 ----------------------------------------------------------------- */
3530 static const unsigned int scifa4_data_pins[] = {
3531         /* RXD, TXD */
3532         RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
3533 };
3534 static const unsigned int scifa4_data_mux[] = {
3535         SCIFA4_RXD_MARK, SCIFA4_TXD_MARK,
3536 };
3537 static const unsigned int scifa4_data_b_pins[] = {
3538         /* RXD, TXD */
3539         RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
3540 };
3541 static const unsigned int scifa4_data_b_mux[] = {
3542         SCIFA4_RXD_B_MARK, SCIFA4_TXD_B_MARK,
3543 };
3544 static const unsigned int scifa4_data_c_pins[] = {
3545         /* RXD, TXD */
3546         RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
3547 };
3548 static const unsigned int scifa4_data_c_mux[] = {
3549         SCIFA4_RXD_C_MARK, SCIFA4_TXD_C_MARK,
3550 };
3551 /* - SCIFA5 ----------------------------------------------------------------- */
3552 static const unsigned int scifa5_data_pins[] = {
3553         /* RXD, TXD */
3554         RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
3555 };
3556 static const unsigned int scifa5_data_mux[] = {
3557         SCIFA5_RXD_MARK, SCIFA5_TXD_MARK,
3558 };
3559 static const unsigned int scifa5_data_b_pins[] = {
3560         /* RXD, TXD */
3561         RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
3562 };
3563 static const unsigned int scifa5_data_b_mux[] = {
3564         SCIFA5_RXD_B_MARK, SCIFA5_TXD_B_MARK,
3565 };
3566 static const unsigned int scifa5_data_c_pins[] = {
3567         /* RXD, TXD */
3568         RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
3569 };
3570 static const unsigned int scifa5_data_c_mux[] = {
3571         SCIFA5_RXD_C_MARK, SCIFA5_TXD_C_MARK,
3572 };
3573 /* - SCIFB0 ----------------------------------------------------------------- */
3574 static const unsigned int scifb0_data_pins[] = {
3575         /* RXD, TXD */
3576         RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
3577 };
3578 static const unsigned int scifb0_data_mux[] = {
3579         SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
3580 };
3581 static const unsigned int scifb0_clk_pins[] = {
3582         /* SCK */
3583         RCAR_GP_PIN(7, 2),
3584 };
3585 static const unsigned int scifb0_clk_mux[] = {
3586         SCIFB0_SCK_MARK,
3587 };
3588 static const unsigned int scifb0_ctrl_pins[] = {
3589         /* RTS, CTS */
3590         RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
3591 };
3592 static const unsigned int scifb0_ctrl_mux[] = {
3593         SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
3594 };
3595 static const unsigned int scifb0_data_b_pins[] = {
3596         /* RXD, TXD */
3597         RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21),
3598 };
3599 static const unsigned int scifb0_data_b_mux[] = {
3600         SCIFB0_RXD_B_MARK, SCIFB0_TXD_B_MARK,
3601 };
3602 static const unsigned int scifb0_clk_b_pins[] = {
3603         /* SCK */
3604         RCAR_GP_PIN(5, 31),
3605 };
3606 static const unsigned int scifb0_clk_b_mux[] = {
3607         SCIFB0_SCK_B_MARK,
3608 };
3609 static const unsigned int scifb0_ctrl_b_pins[] = {
3610         /* RTS, CTS */
3611         RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 23),
3612 };
3613 static const unsigned int scifb0_ctrl_b_mux[] = {
3614         SCIFB0_RTS_N_B_MARK, SCIFB0_CTS_N_B_MARK,
3615 };
3616 static const unsigned int scifb0_data_c_pins[] = {
3617         /* RXD, TXD */
3618         RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3619 };
3620 static const unsigned int scifb0_data_c_mux[] = {
3621         SCIFB0_RXD_C_MARK, SCIFB0_TXD_C_MARK,
3622 };
3623 static const unsigned int scifb0_clk_c_pins[] = {
3624         /* SCK */
3625         RCAR_GP_PIN(2, 30),
3626 };
3627 static const unsigned int scifb0_clk_c_mux[] = {
3628         SCIFB0_SCK_C_MARK,
3629 };
3630 static const unsigned int scifb0_data_d_pins[] = {
3631         /* RXD, TXD */
3632         RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
3633 };
3634 static const unsigned int scifb0_data_d_mux[] = {
3635         SCIFB0_RXD_D_MARK, SCIFB0_TXD_D_MARK,
3636 };
3637 static const unsigned int scifb0_clk_d_pins[] = {
3638         /* SCK */
3639         RCAR_GP_PIN(4, 17),
3640 };
3641 static const unsigned int scifb0_clk_d_mux[] = {
3642         SCIFB0_SCK_D_MARK,
3643 };
3644 /* - SCIFB1 ----------------------------------------------------------------- */
3645 static const unsigned int scifb1_data_pins[] = {
3646         /* RXD, TXD */
3647         RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
3648 };
3649 static const unsigned int scifb1_data_mux[] = {
3650         SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
3651 };
3652 static const unsigned int scifb1_clk_pins[] = {
3653         /* SCK */
3654         RCAR_GP_PIN(7, 7),
3655 };
3656 static const unsigned int scifb1_clk_mux[] = {
3657         SCIFB1_SCK_MARK,
3658 };
3659 static const unsigned int scifb1_ctrl_pins[] = {
3660         /* RTS, CTS */
3661         RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
3662 };
3663 static const unsigned int scifb1_ctrl_mux[] = {
3664         SCIFB1_RTS_N_MARK, SCIFB1_CTS_N_MARK,
3665 };
3666 static const unsigned int scifb1_data_b_pins[] = {
3667         /* RXD, TXD */
3668         RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
3669 };
3670 static const unsigned int scifb1_data_b_mux[] = {
3671         SCIFB1_RXD_B_MARK, SCIFB1_TXD_B_MARK,
3672 };
3673 static const unsigned int scifb1_clk_b_pins[] = {
3674         /* SCK */
3675         RCAR_GP_PIN(1, 3),
3676 };
3677 static const unsigned int scifb1_clk_b_mux[] = {
3678         SCIFB1_SCK_B_MARK,
3679 };
3680 static const unsigned int scifb1_data_c_pins[] = {
3681         /* RXD, TXD */
3682         RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
3683 };
3684 static const unsigned int scifb1_data_c_mux[] = {
3685         SCIFB1_RXD_C_MARK, SCIFB1_TXD_C_MARK,
3686 };
3687 static const unsigned int scifb1_clk_c_pins[] = {
3688         /* SCK */
3689         RCAR_GP_PIN(7, 11),
3690 };
3691 static const unsigned int scifb1_clk_c_mux[] = {
3692         SCIFB1_SCK_C_MARK,
3693 };
3694 static const unsigned int scifb1_data_d_pins[] = {
3695         /* RXD, TXD */
3696         RCAR_GP_PIN(7, 10), RCAR_GP_PIN(7, 12),
3697 };
3698 static const unsigned int scifb1_data_d_mux[] = {
3699         SCIFB1_RXD_D_MARK, SCIFB1_TXD_D_MARK,
3700 };
3701 /* - SCIFB2 ----------------------------------------------------------------- */
3702 static const unsigned int scifb2_data_pins[] = {
3703         /* RXD, TXD */
3704         RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
3705 };
3706 static const unsigned int scifb2_data_mux[] = {
3707         SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
3708 };
3709 static const unsigned int scifb2_clk_pins[] = {
3710         /* SCK */
3711         RCAR_GP_PIN(4, 15),
3712 };
3713 static const unsigned int scifb2_clk_mux[] = {
3714         SCIFB2_SCK_MARK,
3715 };
3716 static const unsigned int scifb2_ctrl_pins[] = {
3717         /* RTS, CTS */
3718         RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
3719 };
3720 static const unsigned int scifb2_ctrl_mux[] = {
3721         SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
3722 };
3723 static const unsigned int scifb2_data_b_pins[] = {
3724         /* RXD, TXD */
3725         RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
3726 };
3727 static const unsigned int scifb2_data_b_mux[] = {
3728         SCIFB2_RXD_B_MARK, SCIFB2_TXD_B_MARK,
3729 };
3730 static const unsigned int scifb2_clk_b_pins[] = {
3731         /* SCK */
3732         RCAR_GP_PIN(5, 31),
3733 };
3734 static const unsigned int scifb2_clk_b_mux[] = {
3735         SCIFB2_SCK_B_MARK,
3736 };
3737 static const unsigned int scifb2_ctrl_b_pins[] = {
3738         /* RTS, CTS */
3739         RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14),
3740 };
3741 static const unsigned int scifb2_ctrl_b_mux[] = {
3742         SCIFB2_RTS_N_B_MARK, SCIFB2_CTS_N_B_MARK,
3743 };
3744 static const unsigned int scifb2_data_c_pins[] = {
3745         /* RXD, TXD */
3746         RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3747 };
3748 static const unsigned int scifb2_data_c_mux[] = {
3749         SCIFB2_RXD_C_MARK, SCIFB2_TXD_C_MARK,
3750 };
3751 static const unsigned int scifb2_clk_c_pins[] = {
3752         /* SCK */
3753         RCAR_GP_PIN(5, 27),
3754 };
3755 static const unsigned int scifb2_clk_c_mux[] = {
3756         SCIFB2_SCK_C_MARK,
3757 };
3758 static const unsigned int scifb2_data_d_pins[] = {
3759         /* RXD, TXD */
3760         RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 25),
3761 };
3762 static const unsigned int scifb2_data_d_mux[] = {
3763         SCIFB2_RXD_D_MARK, SCIFB2_TXD_D_MARK,
3764 };
3765
3766 /* - SCIF Clock ------------------------------------------------------------- */
3767 static const unsigned int scif_clk_pins[] = {
3768         /* SCIF_CLK */
3769         RCAR_GP_PIN(2, 29),
3770 };
3771 static const unsigned int scif_clk_mux[] = {
3772         SCIF_CLK_MARK,
3773 };
3774 static const unsigned int scif_clk_b_pins[] = {
3775         /* SCIF_CLK */
3776         RCAR_GP_PIN(7, 19),
3777 };
3778 static const unsigned int scif_clk_b_mux[] = {
3779         SCIF_CLK_B_MARK,
3780 };
3781
3782 /* - SDHI0 ------------------------------------------------------------------ */
3783 static const unsigned int sdhi0_data1_pins[] = {
3784         /* D0 */
3785         RCAR_GP_PIN(6, 2),
3786 };
3787 static const unsigned int sdhi0_data1_mux[] = {
3788         SD0_DATA0_MARK,
3789 };
3790 static const unsigned int sdhi0_data4_pins[] = {
3791         /* D[0:3] */
3792         RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
3793         RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 5),
3794 };
3795 static const unsigned int sdhi0_data4_mux[] = {
3796         SD0_DATA0_MARK, SD0_DATA1_MARK, SD0_DATA2_MARK, SD0_DATA3_MARK,
3797 };
3798 static const unsigned int sdhi0_ctrl_pins[] = {
3799         /* CLK, CMD */
3800         RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
3801 };
3802 static const unsigned int sdhi0_ctrl_mux[] = {
3803         SD0_CLK_MARK, SD0_CMD_MARK,
3804 };
3805 static const unsigned int sdhi0_cd_pins[] = {
3806         /* CD */
3807         RCAR_GP_PIN(6, 6),
3808 };
3809 static const unsigned int sdhi0_cd_mux[] = {
3810         SD0_CD_MARK,
3811 };
3812 static const unsigned int sdhi0_wp_pins[] = {
3813         /* WP */
3814         RCAR_GP_PIN(6, 7),
3815 };
3816 static const unsigned int sdhi0_wp_mux[] = {
3817         SD0_WP_MARK,
3818 };
3819 /* - SDHI1 ------------------------------------------------------------------ */
3820 static const unsigned int sdhi1_data1_pins[] = {
3821         /* D0 */
3822         RCAR_GP_PIN(6, 10),
3823 };
3824 static const unsigned int sdhi1_data1_mux[] = {
3825         SD1_DATA0_MARK,
3826 };
3827 static const unsigned int sdhi1_data4_pins[] = {
3828         /* D[0:3] */
3829         RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 11),
3830         RCAR_GP_PIN(6, 12), RCAR_GP_PIN(6, 13),
3831 };
3832 static const unsigned int sdhi1_data4_mux[] = {
3833         SD1_DATA0_MARK, SD1_DATA1_MARK, SD1_DATA2_MARK, SD1_DATA3_MARK,
3834 };
3835 static const unsigned int sdhi1_ctrl_pins[] = {
3836         /* CLK, CMD */
3837         RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
3838 };
3839 static const unsigned int sdhi1_ctrl_mux[] = {
3840         SD1_CLK_MARK, SD1_CMD_MARK,
3841 };
3842 static const unsigned int sdhi1_cd_pins[] = {
3843         /* CD */
3844         RCAR_GP_PIN(6, 14),
3845 };
3846 static const unsigned int sdhi1_cd_mux[] = {
3847         SD1_CD_MARK,
3848 };
3849 static const unsigned int sdhi1_wp_pins[] = {
3850         /* WP */
3851         RCAR_GP_PIN(6, 15),
3852 };
3853 static const unsigned int sdhi1_wp_mux[] = {
3854         SD1_WP_MARK,
3855 };
3856 /* - SDHI2 ------------------------------------------------------------------ */
3857 static const unsigned int sdhi2_data1_pins[] = {
3858         /* D0 */
3859         RCAR_GP_PIN(6, 18),
3860 };
3861 static const unsigned int sdhi2_data1_mux[] = {
3862         SD2_DATA0_MARK,
3863 };
3864 static const unsigned int sdhi2_data4_pins[] = {
3865         /* D[0:3] */
3866         RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
3867         RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
3868 };
3869 static const unsigned int sdhi2_data4_mux[] = {
3870         SD2_DATA0_MARK, SD2_DATA1_MARK, SD2_DATA2_MARK, SD2_DATA3_MARK,
3871 };
3872 static const unsigned int sdhi2_ctrl_pins[] = {
3873         /* CLK, CMD */
3874         RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
3875 };
3876 static const unsigned int sdhi2_ctrl_mux[] = {
3877         SD2_CLK_MARK, SD2_CMD_MARK,
3878 };
3879 static const unsigned int sdhi2_cd_pins[] = {
3880         /* CD */
3881         RCAR_GP_PIN(6, 22),
3882 };
3883 static const unsigned int sdhi2_cd_mux[] = {
3884         SD2_CD_MARK,
3885 };
3886 static const unsigned int sdhi2_wp_pins[] = {
3887         /* WP */
3888         RCAR_GP_PIN(6, 23),
3889 };
3890 static const unsigned int sdhi2_wp_mux[] = {
3891         SD2_WP_MARK,
3892 };
3893
3894 /* - SSI -------------------------------------------------------------------- */
3895 static const unsigned int ssi0_data_pins[] = {
3896         /* SDATA */
3897         RCAR_GP_PIN(2, 2),
3898 };
3899
3900 static const unsigned int ssi0_data_mux[] = {
3901         SSI_SDATA0_MARK,
3902 };
3903
3904 static const unsigned int ssi0_data_b_pins[] = {
3905         /* SDATA */
3906         RCAR_GP_PIN(3, 4),
3907 };
3908
3909 static const unsigned int ssi0_data_b_mux[] = {
3910         SSI_SDATA0_B_MARK,
3911 };
3912
3913 static const unsigned int ssi0129_ctrl_pins[] = {
3914         /* SCK, WS */
3915         RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3916 };
3917
3918 static const unsigned int ssi0129_ctrl_mux[] = {
3919         SSI_SCK0129_MARK, SSI_WS0129_MARK,
3920 };
3921
3922 static const unsigned int ssi0129_ctrl_b_pins[] = {
3923         /* SCK, WS */
3924         RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3925 };
3926
3927 static const unsigned int ssi0129_ctrl_b_mux[] = {
3928         SSI_SCK0129_B_MARK, SSI_WS0129_B_MARK,
3929 };
3930
3931 static const unsigned int ssi1_data_pins[] = {
3932         /* SDATA */
3933         RCAR_GP_PIN(2, 5),
3934 };
3935
3936 static const unsigned int ssi1_data_mux[] = {
3937         SSI_SDATA1_MARK,
3938 };
3939
3940 static const unsigned int ssi1_data_b_pins[] = {
3941         /* SDATA */
3942         RCAR_GP_PIN(3, 7),
3943 };
3944
3945 static const unsigned int ssi1_data_b_mux[] = {
3946         SSI_SDATA1_B_MARK,
3947 };
3948
3949 static const unsigned int ssi1_ctrl_pins[] = {
3950         /* SCK, WS */
3951         RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
3952 };
3953
3954 static const unsigned int ssi1_ctrl_mux[] = {
3955         SSI_SCK1_MARK, SSI_WS1_MARK,
3956 };
3957
3958 static const unsigned int ssi1_ctrl_b_pins[] = {
3959         /* SCK, WS */
3960         RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
3961 };
3962
3963 static const unsigned int ssi1_ctrl_b_mux[] = {
3964         SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
3965 };
3966
3967 static const unsigned int ssi2_data_pins[] = {
3968         /* SDATA */
3969         RCAR_GP_PIN(2, 8),
3970 };
3971
3972 static const unsigned int ssi2_data_mux[] = {
3973         SSI_SDATA2_MARK,
3974 };
3975
3976 static const unsigned int ssi2_ctrl_pins[] = {
3977         /* SCK, WS */
3978         RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
3979 };
3980
3981 static const unsigned int ssi2_ctrl_mux[] = {
3982         SSI_SCK2_MARK, SSI_WS2_MARK,
3983 };
3984
3985 static const unsigned int ssi3_data_pins[] = {
3986         /* SDATA */
3987         RCAR_GP_PIN(2, 11),
3988 };
3989
3990 static const unsigned int ssi3_data_mux[] = {
3991         SSI_SDATA3_MARK,
3992 };
3993
3994 static const unsigned int ssi34_ctrl_pins[] = {
3995         /* SCK, WS */
3996         RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
3997 };
3998
3999 static const unsigned int ssi34_ctrl_mux[] = {
4000         SSI_SCK34_MARK, SSI_WS34_MARK,
4001 };
4002
4003 static const unsigned int ssi4_data_pins[] = {
4004         /* SDATA */
4005         RCAR_GP_PIN(2, 14),
4006 };
4007
4008 static const unsigned int ssi4_data_mux[] = {
4009         SSI_SDATA4_MARK,
4010 };
4011
4012 static const unsigned int ssi4_ctrl_pins[] = {
4013         /* SCK, WS */
4014         RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
4015 };
4016
4017 static const unsigned int ssi4_ctrl_mux[] = {
4018         SSI_SCK4_MARK, SSI_WS4_MARK,
4019 };
4020
4021 static const unsigned int ssi5_data_pins[] = {
4022         /* SDATA */
4023         RCAR_GP_PIN(2, 17),
4024 };
4025
4026 static const unsigned int ssi5_data_mux[] = {
4027         SSI_SDATA5_MARK,
4028 };
4029
4030 static const unsigned int ssi5_ctrl_pins[] = {
4031         /* SCK, WS */
4032         RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
4033 };
4034
4035 static const unsigned int ssi5_ctrl_mux[] = {
4036         SSI_SCK5_MARK, SSI_WS5_MARK,
4037 };
4038
4039 static const unsigned int ssi6_data_pins[] = {
4040         /* SDATA */
4041         RCAR_GP_PIN(2, 20),
4042 };
4043
4044 static const unsigned int ssi6_data_mux[] = {
4045         SSI_SDATA6_MARK,
4046 };
4047
4048 static const unsigned int ssi6_ctrl_pins[] = {
4049         /* SCK, WS */
4050         RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
4051 };
4052
4053 static const unsigned int ssi6_ctrl_mux[] = {
4054         SSI_SCK6_MARK, SSI_WS6_MARK,
4055 };
4056
4057 static const unsigned int ssi7_data_pins[] = {
4058         /* SDATA */
4059         RCAR_GP_PIN(2, 23),
4060 };
4061
4062 static const unsigned int ssi7_data_mux[] = {
4063         SSI_SDATA7_MARK,
4064 };
4065
4066 static const unsigned int ssi7_data_b_pins[] = {
4067         /* SDATA */
4068         RCAR_GP_PIN(3, 12),
4069 };
4070
4071 static const unsigned int ssi7_data_b_mux[] = {
4072         SSI_SDATA7_B_MARK,
4073 };
4074
4075 static const unsigned int ssi78_ctrl_pins[] = {
4076         /* SCK, WS */
4077         RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
4078 };
4079
4080 static const unsigned int ssi78_ctrl_mux[] = {
4081         SSI_SCK78_MARK, SSI_WS78_MARK,
4082 };
4083
4084 static const unsigned int ssi78_ctrl_b_pins[] = {
4085         /* SCK, WS */
4086         RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
4087 };
4088
4089 static const unsigned int ssi78_ctrl_b_mux[] = {
4090         SSI_SCK78_B_MARK, SSI_WS78_B_MARK,
4091 };
4092
4093 static const unsigned int ssi8_data_pins[] = {
4094         /* SDATA */
4095         RCAR_GP_PIN(2, 24),
4096 };
4097
4098 static const unsigned int ssi8_data_mux[] = {
4099         SSI_SDATA8_MARK,
4100 };
4101
4102 static const unsigned int ssi8_data_b_pins[] = {
4103         /* SDATA */
4104         RCAR_GP_PIN(3, 13),
4105 };
4106
4107 static const unsigned int ssi8_data_b_mux[] = {
4108         SSI_SDATA8_B_MARK,
4109 };
4110
4111 static const unsigned int ssi9_data_pins[] = {
4112         /* SDATA */
4113         RCAR_GP_PIN(2, 27),
4114 };
4115
4116 static const unsigned int ssi9_data_mux[] = {
4117         SSI_SDATA9_MARK,
4118 };
4119
4120 static const unsigned int ssi9_data_b_pins[] = {
4121         /* SDATA */
4122         RCAR_GP_PIN(3, 18),
4123 };
4124
4125 static const unsigned int ssi9_data_b_mux[] = {
4126         SSI_SDATA9_B_MARK,
4127 };
4128
4129 static const unsigned int ssi9_ctrl_pins[] = {
4130         /* SCK, WS */
4131         RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 26),
4132 };
4133
4134 static const unsigned int ssi9_ctrl_mux[] = {
4135         SSI_SCK9_MARK, SSI_WS9_MARK,
4136 };
4137
4138 static const unsigned int ssi9_ctrl_b_pins[] = {
4139         /* SCK, WS */
4140         RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
4141 };
4142
4143 static const unsigned int ssi9_ctrl_b_mux[] = {
4144         SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
4145 };
4146
4147 /* - TPU -------------------------------------------------------------------- */
4148 static const unsigned int tpu_to0_pins[] = {
4149         RCAR_GP_PIN(6, 14),
4150 };
4151 static const unsigned int tpu_to0_mux[] = {
4152         TPU_TO0_MARK,
4153 };
4154 static const unsigned int tpu_to1_pins[] = {
4155         RCAR_GP_PIN(1, 17),
4156 };
4157 static const unsigned int tpu_to1_mux[] = {
4158         TPU_TO1_MARK,
4159 };
4160 static const unsigned int tpu_to2_pins[] = {
4161         RCAR_GP_PIN(1, 18),
4162 };
4163 static const unsigned int tpu_to2_mux[] = {
4164         TPU_TO2_MARK,
4165 };
4166 static const unsigned int tpu_to3_pins[] = {
4167         RCAR_GP_PIN(1, 24),
4168 };
4169 static const unsigned int tpu_to3_mux[] = {
4170         TPU_TO3_MARK,
4171 };
4172
4173 /* - USB0 ------------------------------------------------------------------- */
4174 static const unsigned int usb0_pins[] = {
4175         RCAR_GP_PIN(7, 23), /* PWEN */
4176         RCAR_GP_PIN(7, 24), /* OVC */
4177 };
4178 static const unsigned int usb0_mux[] = {
4179         USB0_PWEN_MARK,
4180         USB0_OVC_MARK,
4181 };
4182 /* - USB1 ------------------------------------------------------------------- */
4183 static const unsigned int usb1_pins[] = {
4184         RCAR_GP_PIN(7, 25), /* PWEN */
4185         RCAR_GP_PIN(6, 30), /* OVC */
4186 };
4187 static const unsigned int usb1_mux[] = {
4188         USB1_PWEN_MARK,
4189         USB1_OVC_MARK,
4190 };
4191 /* - VIN0 ------------------------------------------------------------------- */
4192 static const union vin_data vin0_data_pins = {
4193         .data24 = {
4194                 /* B */
4195                 RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 6),
4196                 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
4197                 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
4198                 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
4199                 /* G */
4200                 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
4201                 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
4202                 RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
4203                 RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
4204                 /* R */
4205                 RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 22),
4206                 RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
4207                 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
4208                 RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
4209         },
4210 };
4211 static const union vin_data vin0_data_mux = {
4212         .data24 = {
4213                 /* B */
4214                 VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
4215                 VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
4216                 VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
4217                 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
4218                 /* G */
4219                 VI0_G0_MARK, VI0_G1_MARK,
4220                 VI0_G2_MARK, VI0_G3_MARK,
4221                 VI0_G4_MARK, VI0_G5_MARK,
4222                 VI0_G6_MARK, VI0_G7_MARK,
4223                 /* R */
4224                 VI0_R0_MARK, VI0_R1_MARK,
4225                 VI0_R2_MARK, VI0_R3_MARK,
4226                 VI0_R4_MARK, VI0_R5_MARK,
4227                 VI0_R6_MARK, VI0_R7_MARK,
4228         },
4229 };
4230 static const unsigned int vin0_data18_pins[] = {
4231         /* B */
4232         RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
4233         RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
4234         RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
4235         /* G */
4236         RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
4237         RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
4238         RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
4239         /* R */
4240         RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
4241         RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
4242         RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
4243 };
4244 static const unsigned int vin0_data18_mux[] = {
4245         /* B */
4246         VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
4247         VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
4248         VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
4249         /* G */
4250         VI0_G2_MARK, VI0_G3_MARK,
4251         VI0_G4_MARK, VI0_G5_MARK,
4252         VI0_G6_MARK, VI0_G7_MARK,
4253         /* R */
4254         VI0_R2_MARK, VI0_R3_MARK,
4255         VI0_R4_MARK, VI0_R5_MARK,
4256         VI0_R6_MARK, VI0_R7_MARK,
4257 };
4258 static const unsigned int vin0_sync_pins[] = {
4259         RCAR_GP_PIN(4, 3), /* HSYNC */
4260         RCAR_GP_PIN(4, 4), /* VSYNC */
4261 };
4262 static const unsigned int vin0_sync_mux[] = {
4263         VI0_HSYNC_N_MARK,
4264         VI0_VSYNC_N_MARK,
4265 };
4266 static const unsigned int vin0_field_pins[] = {
4267         RCAR_GP_PIN(4, 2),
4268 };
4269 static const unsigned int vin0_field_mux[] = {
4270         VI0_FIELD_MARK,
4271 };
4272 static const unsigned int vin0_clkenb_pins[] = {
4273         RCAR_GP_PIN(4, 1),
4274 };
4275 static const unsigned int vin0_clkenb_mux[] = {
4276         VI0_CLKENB_MARK,
4277 };
4278 static const unsigned int vin0_clk_pins[] = {
4279         RCAR_GP_PIN(4, 0),
4280 };
4281 static const unsigned int vin0_clk_mux[] = {
4282         VI0_CLK_MARK,
4283 };
4284 /* - VIN1 ----------------------------------------------------------------- */
4285 static const unsigned int vin1_data8_pins[] = {
4286         RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
4287         RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
4288         RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
4289         RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 12),
4290 };
4291 static const unsigned int vin1_data8_mux[] = {
4292         VI1_DATA0_MARK, VI1_DATA1_MARK,
4293         VI1_DATA2_MARK, VI1_DATA3_MARK,
4294         VI1_DATA4_MARK, VI1_DATA5_MARK,
4295         VI1_DATA6_MARK, VI1_DATA7_MARK,
4296 };
4297 static const unsigned int vin1_sync_pins[] = {
4298         RCAR_GP_PIN(5, 0), /* HSYNC */
4299         RCAR_GP_PIN(5, 1), /* VSYNC */
4300 };
4301 static const unsigned int vin1_sync_mux[] = {
4302         VI1_HSYNC_N_MARK,
4303         VI1_VSYNC_N_MARK,
4304 };
4305 static const unsigned int vin1_field_pins[] = {
4306         RCAR_GP_PIN(5, 3),
4307 };
4308 static const unsigned int vin1_field_mux[] = {
4309         VI1_FIELD_MARK,
4310 };
4311 static const unsigned int vin1_clkenb_pins[] = {
4312         RCAR_GP_PIN(5, 2),
4313 };
4314 static const unsigned int vin1_clkenb_mux[] = {
4315         VI1_CLKENB_MARK,
4316 };
4317 static const unsigned int vin1_clk_pins[] = {
4318         RCAR_GP_PIN(5, 4),
4319 };
4320 static const unsigned int vin1_clk_mux[] = {
4321         VI1_CLK_MARK,
4322 };
4323 static const union vin_data vin1_b_data_pins = {
4324         .data24 = {
4325                 /* B */
4326                 RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
4327                 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
4328                 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
4329                 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
4330                 /* G */
4331                 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
4332                 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
4333                 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
4334                 RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
4335                 /* R */
4336                 RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
4337                 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
4338                 RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
4339                 RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
4340         },
4341 };
4342 static const union vin_data vin1_b_data_mux = {
4343         .data24 = {
4344                 /* B */
4345                 VI1_DATA0_B_MARK, VI1_DATA1_B_MARK,
4346                 VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
4347                 VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
4348                 VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
4349                 /* G */
4350                 VI1_G0_B_MARK, VI1_G1_B_MARK,
4351                 VI1_G2_B_MARK, VI1_G3_B_MARK,
4352                 VI1_G4_B_MARK, VI1_G5_B_MARK,
4353                 VI1_G6_B_MARK, VI1_G7_B_MARK,
4354                 /* R */
4355                 VI1_R0_B_MARK, VI1_R1_B_MARK,
4356                 VI1_R2_B_MARK, VI1_R3_B_MARK,
4357                 VI1_R4_B_MARK, VI1_R5_B_MARK,
4358                 VI1_R6_B_MARK, VI1_R7_B_MARK,
4359         },
4360 };
4361 static const unsigned int vin1_b_data18_pins[] = {
4362         /* B */
4363         RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
4364         RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
4365         RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
4366         /* G */
4367         RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
4368         RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
4369         RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
4370         /* R */
4371         RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
4372         RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
4373         RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
4374 };
4375 static const unsigned int vin1_b_data18_mux[] = {
4376         /* B */
4377         VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
4378         VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
4379         VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
4380         /* G */
4381         VI1_G2_B_MARK, VI1_G3_B_MARK,
4382         VI1_G4_B_MARK, VI1_G5_B_MARK,
4383         VI1_G6_B_MARK, VI1_G7_B_MARK,
4384         /* R */
4385         VI1_R2_B_MARK, VI1_R3_B_MARK,
4386         VI1_R4_B_MARK, VI1_R5_B_MARK,
4387         VI1_R6_B_MARK, VI1_R7_B_MARK,
4388 };
4389 static const unsigned int vin1_b_sync_pins[] = {
4390         RCAR_GP_PIN(3, 17), /* HSYNC */
4391         RCAR_GP_PIN(3, 18), /* VSYNC */
4392 };
4393 static const unsigned int vin1_b_sync_mux[] = {
4394         VI1_HSYNC_N_B_MARK,
4395         VI1_VSYNC_N_B_MARK,
4396 };
4397 static const unsigned int vin1_b_field_pins[] = {
4398         RCAR_GP_PIN(3, 20),
4399 };
4400 static const unsigned int vin1_b_field_mux[] = {
4401         VI1_FIELD_B_MARK,
4402 };
4403 static const unsigned int vin1_b_clkenb_pins[] = {
4404         RCAR_GP_PIN(3, 19),
4405 };
4406 static const unsigned int vin1_b_clkenb_mux[] = {
4407         VI1_CLKENB_B_MARK,
4408 };
4409 static const unsigned int vin1_b_clk_pins[] = {
4410         RCAR_GP_PIN(3, 16),
4411 };
4412 static const unsigned int vin1_b_clk_mux[] = {
4413         VI1_CLK_B_MARK,
4414 };
4415 /* - VIN2 ----------------------------------------------------------------- */
4416 static const unsigned int vin2_data8_pins[] = {
4417         RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
4418         RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
4419         RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 25),
4420         RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 27),
4421 };
4422 static const unsigned int vin2_data8_mux[] = {
4423         VI2_DATA0_MARK, VI2_DATA1_MARK,
4424         VI2_DATA2_MARK, VI2_DATA3_MARK,
4425         VI2_DATA4_MARK, VI2_DATA5_MARK,
4426         VI2_DATA6_MARK, VI2_DATA7_MARK,
4427 };
4428 static const unsigned int vin2_sync_pins[] = {
4429         RCAR_GP_PIN(4, 15), /* HSYNC */
4430         RCAR_GP_PIN(4, 16), /* VSYNC */
4431 };
4432 static const unsigned int vin2_sync_mux[] = {
4433         VI2_HSYNC_N_MARK,
4434         VI2_VSYNC_N_MARK,
4435 };
4436 static const unsigned int vin2_field_pins[] = {
4437         RCAR_GP_PIN(4, 18),
4438 };
4439 static const unsigned int vin2_field_mux[] = {
4440         VI2_FIELD_MARK,
4441 };
4442 static const unsigned int vin2_clkenb_pins[] = {
4443         RCAR_GP_PIN(4, 17),
4444 };
4445 static const unsigned int vin2_clkenb_mux[] = {
4446         VI2_CLKENB_MARK,
4447 };
4448 static const unsigned int vin2_clk_pins[] = {
4449         RCAR_GP_PIN(4, 19),
4450 };
4451 static const unsigned int vin2_clk_mux[] = {
4452         VI2_CLK_MARK,
4453 };
4454
4455 static const struct {
4456         struct sh_pfc_pin_group common[346];
4457         struct sh_pfc_pin_group r8a779x[9];
4458 } pinmux_groups = {
4459         .common = {
4460                 SH_PFC_PIN_GROUP(audio_clk_a),
4461                 SH_PFC_PIN_GROUP(audio_clk_b),
4462                 SH_PFC_PIN_GROUP(audio_clk_b_b),
4463                 SH_PFC_PIN_GROUP(audio_clk_c),
4464                 SH_PFC_PIN_GROUP(audio_clkout),
4465                 SH_PFC_PIN_GROUP(avb_link),
4466                 SH_PFC_PIN_GROUP(avb_magic),
4467                 SH_PFC_PIN_GROUP(avb_phy_int),
4468                 SH_PFC_PIN_GROUP(avb_mdio),
4469                 SH_PFC_PIN_GROUP(avb_mii),
4470                 SH_PFC_PIN_GROUP(avb_gmii),
4471                 SH_PFC_PIN_GROUP(can0_data),
4472                 SH_PFC_PIN_GROUP(can0_data_b),
4473                 SH_PFC_PIN_GROUP(can0_data_c),
4474                 SH_PFC_PIN_GROUP(can0_data_d),
4475                 SH_PFC_PIN_GROUP(can0_data_e),
4476                 SH_PFC_PIN_GROUP(can0_data_f),
4477                 SH_PFC_PIN_GROUP(can1_data),
4478                 SH_PFC_PIN_GROUP(can1_data_b),
4479                 SH_PFC_PIN_GROUP(can1_data_c),
4480                 SH_PFC_PIN_GROUP(can1_data_d),
4481                 SH_PFC_PIN_GROUP(can_clk),
4482                 SH_PFC_PIN_GROUP(can_clk_b),
4483                 SH_PFC_PIN_GROUP(can_clk_c),
4484                 SH_PFC_PIN_GROUP(can_clk_d),
4485                 SH_PFC_PIN_GROUP(du_rgb666),
4486                 SH_PFC_PIN_GROUP(du_rgb888),
4487                 SH_PFC_PIN_GROUP(du_clk_out_0),
4488                 SH_PFC_PIN_GROUP(du_clk_out_1),
4489                 SH_PFC_PIN_GROUP(du_sync),
4490                 SH_PFC_PIN_GROUP(du_oddf),
4491                 SH_PFC_PIN_GROUP(du_cde),
4492                 SH_PFC_PIN_GROUP(du_disp),
4493                 SH_PFC_PIN_GROUP(du0_clk_in),
4494                 SH_PFC_PIN_GROUP(du1_clk_in),
4495                 SH_PFC_PIN_GROUP(du1_clk_in_b),
4496                 SH_PFC_PIN_GROUP(du1_clk_in_c),
4497                 SH_PFC_PIN_GROUP(eth_link),
4498                 SH_PFC_PIN_GROUP(eth_magic),
4499                 SH_PFC_PIN_GROUP(eth_mdio),
4500                 SH_PFC_PIN_GROUP(eth_rmii),
4501                 SH_PFC_PIN_GROUP(hscif0_data),
4502                 SH_PFC_PIN_GROUP(hscif0_clk),
4503                 SH_PFC_PIN_GROUP(hscif0_ctrl),
4504                 SH_PFC_PIN_GROUP(hscif0_data_b),
4505                 SH_PFC_PIN_GROUP(hscif0_ctrl_b),
4506                 SH_PFC_PIN_GROUP(hscif0_data_c),
4507                 SH_PFC_PIN_GROUP(hscif0_clk_c),
4508                 SH_PFC_PIN_GROUP(hscif1_data),
4509                 SH_PFC_PIN_GROUP(hscif1_clk),
4510                 SH_PFC_PIN_GROUP(hscif1_ctrl),
4511                 SH_PFC_PIN_GROUP(hscif1_data_b),
4512                 SH_PFC_PIN_GROUP(hscif1_data_c),
4513                 SH_PFC_PIN_GROUP(hscif1_clk_c),
4514                 SH_PFC_PIN_GROUP(hscif1_ctrl_c),
4515                 SH_PFC_PIN_GROUP(hscif1_data_d),
4516                 SH_PFC_PIN_GROUP(hscif1_data_e),
4517                 SH_PFC_PIN_GROUP(hscif1_clk_e),
4518                 SH_PFC_PIN_GROUP(hscif1_ctrl_e),
4519                 SH_PFC_PIN_GROUP(hscif2_data),
4520                 SH_PFC_PIN_GROUP(hscif2_clk),
4521                 SH_PFC_PIN_GROUP(hscif2_ctrl),
4522                 SH_PFC_PIN_GROUP(hscif2_data_b),
4523                 SH_PFC_PIN_GROUP(hscif2_ctrl_b),
4524                 SH_PFC_PIN_GROUP(hscif2_data_c),
4525                 SH_PFC_PIN_GROUP(hscif2_clk_c),
4526                 SH_PFC_PIN_GROUP(hscif2_data_d),
4527                 SH_PFC_PIN_GROUP(i2c0),
4528                 SH_PFC_PIN_GROUP(i2c0_b),
4529                 SH_PFC_PIN_GROUP(i2c0_c),
4530                 SH_PFC_PIN_GROUP(i2c1),
4531                 SH_PFC_PIN_GROUP(i2c1_b),
4532                 SH_PFC_PIN_GROUP(i2c1_c),
4533                 SH_PFC_PIN_GROUP(i2c1_d),
4534                 SH_PFC_PIN_GROUP(i2c1_e),
4535                 SH_PFC_PIN_GROUP(i2c2),
4536                 SH_PFC_PIN_GROUP(i2c2_b),
4537                 SH_PFC_PIN_GROUP(i2c2_c),
4538                 SH_PFC_PIN_GROUP(i2c2_d),
4539                 SH_PFC_PIN_GROUP(i2c3),
4540                 SH_PFC_PIN_GROUP(i2c3_b),
4541                 SH_PFC_PIN_GROUP(i2c3_c),
4542                 SH_PFC_PIN_GROUP(i2c3_d),
4543                 SH_PFC_PIN_GROUP(i2c4),
4544                 SH_PFC_PIN_GROUP(i2c4_b),
4545                 SH_PFC_PIN_GROUP(i2c4_c),
4546                 SH_PFC_PIN_GROUP(i2c7),
4547                 SH_PFC_PIN_GROUP(i2c7_b),
4548                 SH_PFC_PIN_GROUP(i2c7_c),
4549                 SH_PFC_PIN_GROUP(i2c8),
4550                 SH_PFC_PIN_GROUP(i2c8_b),
4551                 SH_PFC_PIN_GROUP(i2c8_c),
4552                 SH_PFC_PIN_GROUP(intc_irq0),
4553                 SH_PFC_PIN_GROUP(intc_irq1),
4554                 SH_PFC_PIN_GROUP(intc_irq2),
4555                 SH_PFC_PIN_GROUP(intc_irq3),
4556                 SH_PFC_PIN_GROUP(mmc_data1),
4557                 SH_PFC_PIN_GROUP(mmc_data4),
4558                 SH_PFC_PIN_GROUP(mmc_data8),
4559                 SH_PFC_PIN_GROUP(mmc_data8_b),
4560                 SH_PFC_PIN_GROUP(mmc_ctrl),
4561                 SH_PFC_PIN_GROUP(msiof0_clk),
4562                 SH_PFC_PIN_GROUP(msiof0_sync),
4563                 SH_PFC_PIN_GROUP(msiof0_ss1),
4564                 SH_PFC_PIN_GROUP(msiof0_ss2),
4565                 SH_PFC_PIN_GROUP(msiof0_rx),
4566                 SH_PFC_PIN_GROUP(msiof0_tx),
4567                 SH_PFC_PIN_GROUP(msiof0_clk_b),
4568                 SH_PFC_PIN_GROUP(msiof0_sync_b),
4569                 SH_PFC_PIN_GROUP(msiof0_ss1_b),
4570                 SH_PFC_PIN_GROUP(msiof0_ss2_b),
4571                 SH_PFC_PIN_GROUP(msiof0_rx_b),
4572                 SH_PFC_PIN_GROUP(msiof0_tx_b),
4573                 SH_PFC_PIN_GROUP(msiof0_clk_c),
4574                 SH_PFC_PIN_GROUP(msiof0_sync_c),
4575                 SH_PFC_PIN_GROUP(msiof0_ss1_c),
4576                 SH_PFC_PIN_GROUP(msiof0_ss2_c),
4577                 SH_PFC_PIN_GROUP(msiof0_rx_c),
4578                 SH_PFC_PIN_GROUP(msiof0_tx_c),
4579                 SH_PFC_PIN_GROUP(msiof1_clk),
4580                 SH_PFC_PIN_GROUP(msiof1_sync),
4581                 SH_PFC_PIN_GROUP(msiof1_ss1),
4582                 SH_PFC_PIN_GROUP(msiof1_ss2),
4583                 SH_PFC_PIN_GROUP(msiof1_rx),
4584                 SH_PFC_PIN_GROUP(msiof1_tx),
4585                 SH_PFC_PIN_GROUP(msiof1_clk_b),
4586                 SH_PFC_PIN_GROUP(msiof1_sync_b),
4587                 SH_PFC_PIN_GROUP(msiof1_ss1_b),
4588                 SH_PFC_PIN_GROUP(msiof1_ss2_b),
4589                 SH_PFC_PIN_GROUP(msiof1_rx_b),
4590                 SH_PFC_PIN_GROUP(msiof1_tx_b),
4591                 SH_PFC_PIN_GROUP(msiof1_clk_c),
4592                 SH_PFC_PIN_GROUP(msiof1_sync_c),
4593                 SH_PFC_PIN_GROUP(msiof1_rx_c),
4594                 SH_PFC_PIN_GROUP(msiof1_tx_c),
4595                 SH_PFC_PIN_GROUP(msiof1_clk_d),
4596                 SH_PFC_PIN_GROUP(msiof1_sync_d),
4597                 SH_PFC_PIN_GROUP(msiof1_ss1_d),
4598                 SH_PFC_PIN_GROUP(msiof1_rx_d),
4599                 SH_PFC_PIN_GROUP(msiof1_tx_d),
4600                 SH_PFC_PIN_GROUP(msiof1_clk_e),
4601                 SH_PFC_PIN_GROUP(msiof1_sync_e),
4602                 SH_PFC_PIN_GROUP(msiof1_rx_e),
4603                 SH_PFC_PIN_GROUP(msiof1_tx_e),
4604                 SH_PFC_PIN_GROUP(msiof2_clk),
4605                 SH_PFC_PIN_GROUP(msiof2_sync),
4606                 SH_PFC_PIN_GROUP(msiof2_ss1),
4607                 SH_PFC_PIN_GROUP(msiof2_ss2),
4608                 SH_PFC_PIN_GROUP(msiof2_rx),
4609                 SH_PFC_PIN_GROUP(msiof2_tx),
4610                 SH_PFC_PIN_GROUP(msiof2_clk_b),
4611                 SH_PFC_PIN_GROUP(msiof2_sync_b),
4612                 SH_PFC_PIN_GROUP(msiof2_ss1_b),
4613                 SH_PFC_PIN_GROUP(msiof2_ss2_b),
4614                 SH_PFC_PIN_GROUP(msiof2_rx_b),
4615                 SH_PFC_PIN_GROUP(msiof2_tx_b),
4616                 SH_PFC_PIN_GROUP(msiof2_clk_c),
4617                 SH_PFC_PIN_GROUP(msiof2_sync_c),
4618                 SH_PFC_PIN_GROUP(msiof2_rx_c),
4619                 SH_PFC_PIN_GROUP(msiof2_tx_c),
4620                 SH_PFC_PIN_GROUP(msiof2_clk_d),
4621                 SH_PFC_PIN_GROUP(msiof2_sync_d),
4622                 SH_PFC_PIN_GROUP(msiof2_ss1_d),
4623                 SH_PFC_PIN_GROUP(msiof2_ss2_d),
4624                 SH_PFC_PIN_GROUP(msiof2_rx_d),
4625                 SH_PFC_PIN_GROUP(msiof2_tx_d),
4626                 SH_PFC_PIN_GROUP(msiof2_clk_e),
4627                 SH_PFC_PIN_GROUP(msiof2_sync_e),
4628                 SH_PFC_PIN_GROUP(msiof2_rx_e),
4629                 SH_PFC_PIN_GROUP(msiof2_tx_e),
4630                 SH_PFC_PIN_GROUP(pwm0),
4631                 SH_PFC_PIN_GROUP(pwm0_b),
4632                 SH_PFC_PIN_GROUP(pwm1),
4633                 SH_PFC_PIN_GROUP(pwm1_b),
4634                 SH_PFC_PIN_GROUP(pwm2),
4635                 SH_PFC_PIN_GROUP(pwm2_b),
4636                 SH_PFC_PIN_GROUP(pwm3),
4637                 SH_PFC_PIN_GROUP(pwm4),
4638                 SH_PFC_PIN_GROUP(pwm4_b),
4639                 SH_PFC_PIN_GROUP(pwm5),
4640                 SH_PFC_PIN_GROUP(pwm5_b),
4641                 SH_PFC_PIN_GROUP(pwm6),
4642                 SH_PFC_PIN_GROUP(qspi_ctrl),
4643                 SH_PFC_PIN_GROUP(qspi_data2),
4644                 SH_PFC_PIN_GROUP(qspi_data4),
4645                 SH_PFC_PIN_GROUP(qspi_ctrl_b),
4646                 SH_PFC_PIN_GROUP(qspi_data2_b),
4647                 SH_PFC_PIN_GROUP(qspi_data4_b),
4648                 SH_PFC_PIN_GROUP(scif0_data),
4649                 SH_PFC_PIN_GROUP(scif0_data_b),
4650                 SH_PFC_PIN_GROUP(scif0_data_c),
4651                 SH_PFC_PIN_GROUP(scif0_data_d),
4652                 SH_PFC_PIN_GROUP(scif0_data_e),
4653                 SH_PFC_PIN_GROUP(scif1_data),
4654                 SH_PFC_PIN_GROUP(scif1_data_b),
4655                 SH_PFC_PIN_GROUP(scif1_clk_b),
4656                 SH_PFC_PIN_GROUP(scif1_data_c),
4657                 SH_PFC_PIN_GROUP(scif1_data_d),
4658                 SH_PFC_PIN_GROUP(scif2_data),
4659                 SH_PFC_PIN_GROUP(scif2_data_b),
4660                 SH_PFC_PIN_GROUP(scif2_clk_b),
4661                 SH_PFC_PIN_GROUP(scif2_data_c),
4662                 SH_PFC_PIN_GROUP(scif2_data_e),
4663                 SH_PFC_PIN_GROUP(scif3_data),
4664                 SH_PFC_PIN_GROUP(scif3_clk),
4665                 SH_PFC_PIN_GROUP(scif3_data_b),
4666                 SH_PFC_PIN_GROUP(scif3_clk_b),
4667                 SH_PFC_PIN_GROUP(scif3_data_c),
4668                 SH_PFC_PIN_GROUP(scif3_data_d),
4669                 SH_PFC_PIN_GROUP(scif4_data),
4670                 SH_PFC_PIN_GROUP(scif4_data_b),
4671                 SH_PFC_PIN_GROUP(scif4_data_c),
4672                 SH_PFC_PIN_GROUP(scif5_data),
4673                 SH_PFC_PIN_GROUP(scif5_data_b),
4674                 SH_PFC_PIN_GROUP(scifa0_data),
4675                 SH_PFC_PIN_GROUP(scifa0_data_b),
4676                 SH_PFC_PIN_GROUP(scifa1_data),
4677                 SH_PFC_PIN_GROUP(scifa1_clk),
4678                 SH_PFC_PIN_GROUP(scifa1_data_b),
4679                 SH_PFC_PIN_GROUP(scifa1_clk_b),
4680                 SH_PFC_PIN_GROUP(scifa1_data_c),
4681                 SH_PFC_PIN_GROUP(scifa2_data),
4682                 SH_PFC_PIN_GROUP(scifa2_clk),
4683                 SH_PFC_PIN_GROUP(scifa2_data_b),
4684                 SH_PFC_PIN_GROUP(scifa3_data),
4685                 SH_PFC_PIN_GROUP(scifa3_clk),
4686                 SH_PFC_PIN_GROUP(scifa3_data_b),
4687                 SH_PFC_PIN_GROUP(scifa3_clk_b),
4688                 SH_PFC_PIN_GROUP(scifa3_data_c),
4689                 SH_PFC_PIN_GROUP(scifa3_clk_c),
4690                 SH_PFC_PIN_GROUP(scifa4_data),
4691                 SH_PFC_PIN_GROUP(scifa4_data_b),
4692                 SH_PFC_PIN_GROUP(scifa4_data_c),
4693                 SH_PFC_PIN_GROUP(scifa5_data),
4694                 SH_PFC_PIN_GROUP(scifa5_data_b),
4695                 SH_PFC_PIN_GROUP(scifa5_data_c),
4696                 SH_PFC_PIN_GROUP(scifb0_data),
4697                 SH_PFC_PIN_GROUP(scifb0_clk),
4698                 SH_PFC_PIN_GROUP(scifb0_ctrl),
4699                 SH_PFC_PIN_GROUP(scifb0_data_b),
4700                 SH_PFC_PIN_GROUP(scifb0_clk_b),
4701                 SH_PFC_PIN_GROUP(scifb0_ctrl_b),
4702                 SH_PFC_PIN_GROUP(scifb0_data_c),
4703                 SH_PFC_PIN_GROUP(scifb0_clk_c),
4704                 SH_PFC_PIN_GROUP(scifb0_data_d),
4705                 SH_PFC_PIN_GROUP(scifb0_clk_d),
4706                 SH_PFC_PIN_GROUP(scifb1_data),
4707                 SH_PFC_PIN_GROUP(scifb1_clk),
4708                 SH_PFC_PIN_GROUP(scifb1_ctrl),
4709                 SH_PFC_PIN_GROUP(scifb1_data_b),
4710                 SH_PFC_PIN_GROUP(scifb1_clk_b),
4711                 SH_PFC_PIN_GROUP(scifb1_data_c),
4712                 SH_PFC_PIN_GROUP(scifb1_clk_c),
4713                 SH_PFC_PIN_GROUP(scifb1_data_d),
4714                 SH_PFC_PIN_GROUP(scifb2_data),
4715                 SH_PFC_PIN_GROUP(scifb2_clk),
4716                 SH_PFC_PIN_GROUP(scifb2_ctrl),
4717                 SH_PFC_PIN_GROUP(scifb2_data_b),
4718                 SH_PFC_PIN_GROUP(scifb2_clk_b),
4719                 SH_PFC_PIN_GROUP(scifb2_ctrl_b),
4720                 SH_PFC_PIN_GROUP(scifb2_data_c),
4721                 SH_PFC_PIN_GROUP(scifb2_clk_c),
4722                 SH_PFC_PIN_GROUP(scifb2_data_d),
4723                 SH_PFC_PIN_GROUP(scif_clk),
4724                 SH_PFC_PIN_GROUP(scif_clk_b),
4725                 SH_PFC_PIN_GROUP(sdhi0_data1),
4726                 SH_PFC_PIN_GROUP(sdhi0_data4),
4727                 SH_PFC_PIN_GROUP(sdhi0_ctrl),
4728                 SH_PFC_PIN_GROUP(sdhi0_cd),
4729                 SH_PFC_PIN_GROUP(sdhi0_wp),
4730                 SH_PFC_PIN_GROUP(sdhi1_data1),
4731                 SH_PFC_PIN_GROUP(sdhi1_data4),
4732                 SH_PFC_PIN_GROUP(sdhi1_ctrl),
4733                 SH_PFC_PIN_GROUP(sdhi1_cd),
4734                 SH_PFC_PIN_GROUP(sdhi1_wp),
4735                 SH_PFC_PIN_GROUP(sdhi2_data1),
4736                 SH_PFC_PIN_GROUP(sdhi2_data4),
4737                 SH_PFC_PIN_GROUP(sdhi2_ctrl),
4738                 SH_PFC_PIN_GROUP(sdhi2_cd),
4739                 SH_PFC_PIN_GROUP(sdhi2_wp),
4740                 SH_PFC_PIN_GROUP(ssi0_data),
4741                 SH_PFC_PIN_GROUP(ssi0_data_b),
4742                 SH_PFC_PIN_GROUP(ssi0129_ctrl),
4743                 SH_PFC_PIN_GROUP(ssi0129_ctrl_b),
4744                 SH_PFC_PIN_GROUP(ssi1_data),
4745                 SH_PFC_PIN_GROUP(ssi1_data_b),
4746                 SH_PFC_PIN_GROUP(ssi1_ctrl),
4747                 SH_PFC_PIN_GROUP(ssi1_ctrl_b),
4748                 SH_PFC_PIN_GROUP(ssi2_data),
4749                 SH_PFC_PIN_GROUP(ssi2_ctrl),
4750                 SH_PFC_PIN_GROUP(ssi3_data),
4751                 SH_PFC_PIN_GROUP(ssi34_ctrl),
4752                 SH_PFC_PIN_GROUP(ssi4_data),
4753                 SH_PFC_PIN_GROUP(ssi4_ctrl),
4754                 SH_PFC_PIN_GROUP(ssi5_data),
4755                 SH_PFC_PIN_GROUP(ssi5_ctrl),
4756                 SH_PFC_PIN_GROUP(ssi6_data),
4757                 SH_PFC_PIN_GROUP(ssi6_ctrl),
4758                 SH_PFC_PIN_GROUP(ssi7_data),
4759                 SH_PFC_PIN_GROUP(ssi7_data_b),
4760                 SH_PFC_PIN_GROUP(ssi78_ctrl),
4761                 SH_PFC_PIN_GROUP(ssi78_ctrl_b),
4762                 SH_PFC_PIN_GROUP(ssi8_data),
4763                 SH_PFC_PIN_GROUP(ssi8_data_b),
4764                 SH_PFC_PIN_GROUP(ssi9_data),
4765                 SH_PFC_PIN_GROUP(ssi9_data_b),
4766                 SH_PFC_PIN_GROUP(ssi9_ctrl),
4767                 SH_PFC_PIN_GROUP(ssi9_ctrl_b),
4768                 SH_PFC_PIN_GROUP(tpu_to0),
4769                 SH_PFC_PIN_GROUP(tpu_to1),
4770                 SH_PFC_PIN_GROUP(tpu_to2),
4771                 SH_PFC_PIN_GROUP(tpu_to3),
4772                 SH_PFC_PIN_GROUP(usb0),
4773                 SH_PFC_PIN_GROUP(usb1),
4774                 VIN_DATA_PIN_GROUP(vin0_data, 24),
4775                 VIN_DATA_PIN_GROUP(vin0_data, 20),
4776                 SH_PFC_PIN_GROUP(vin0_data18),
4777                 VIN_DATA_PIN_GROUP(vin0_data, 16),
4778                 VIN_DATA_PIN_GROUP(vin0_data, 12),
4779                 VIN_DATA_PIN_GROUP(vin0_data, 10),
4780                 VIN_DATA_PIN_GROUP(vin0_data, 8),
4781                 SH_PFC_PIN_GROUP(vin0_sync),
4782                 SH_PFC_PIN_GROUP(vin0_field),
4783                 SH_PFC_PIN_GROUP(vin0_clkenb),
4784                 SH_PFC_PIN_GROUP(vin0_clk),
4785                 SH_PFC_PIN_GROUP(vin1_data8),
4786                 SH_PFC_PIN_GROUP(vin1_sync),
4787                 SH_PFC_PIN_GROUP(vin1_field),
4788                 SH_PFC_PIN_GROUP(vin1_clkenb),
4789                 SH_PFC_PIN_GROUP(vin1_clk),
4790                 VIN_DATA_PIN_GROUP(vin1_b_data, 24),
4791                 VIN_DATA_PIN_GROUP(vin1_b_data, 20),
4792                 SH_PFC_PIN_GROUP(vin1_b_data18),
4793                 VIN_DATA_PIN_GROUP(vin1_b_data, 16),
4794                 VIN_DATA_PIN_GROUP(vin1_b_data, 12),
4795                 VIN_DATA_PIN_GROUP(vin1_b_data, 10),
4796                 VIN_DATA_PIN_GROUP(vin1_b_data, 8),
4797                 SH_PFC_PIN_GROUP(vin1_b_sync),
4798                 SH_PFC_PIN_GROUP(vin1_b_field),
4799                 SH_PFC_PIN_GROUP(vin1_b_clkenb),
4800                 SH_PFC_PIN_GROUP(vin1_b_clk),
4801                 SH_PFC_PIN_GROUP(vin2_data8),
4802                 SH_PFC_PIN_GROUP(vin2_sync),
4803                 SH_PFC_PIN_GROUP(vin2_field),
4804                 SH_PFC_PIN_GROUP(vin2_clkenb),
4805                 SH_PFC_PIN_GROUP(vin2_clk),
4806         },
4807         .r8a779x = {
4808                 SH_PFC_PIN_GROUP(adi_common),
4809                 SH_PFC_PIN_GROUP(adi_chsel0),
4810                 SH_PFC_PIN_GROUP(adi_chsel1),
4811                 SH_PFC_PIN_GROUP(adi_chsel2),
4812                 SH_PFC_PIN_GROUP(adi_common_b),
4813                 SH_PFC_PIN_GROUP(adi_chsel0_b),
4814                 SH_PFC_PIN_GROUP(adi_chsel1_b),
4815                 SH_PFC_PIN_GROUP(adi_chsel2_b),
4816                 SH_PFC_PIN_GROUP(mlb_3pin),
4817         }
4818 };
4819
4820 static const char * const adi_groups[] = {
4821         "adi_common",
4822         "adi_chsel0",
4823         "adi_chsel1",
4824         "adi_chsel2",
4825         "adi_common_b",
4826         "adi_chsel0_b",
4827         "adi_chsel1_b",
4828         "adi_chsel2_b",
4829 };
4830
4831 static const char * const audio_clk_groups[] = {
4832         "audio_clk_a",
4833         "audio_clk_b",
4834         "audio_clk_b_b",
4835         "audio_clk_c",
4836         "audio_clkout",
4837 };
4838
4839 static const char * const avb_groups[] = {
4840         "avb_link",
4841         "avb_magic",
4842         "avb_phy_int",
4843         "avb_mdio",
4844         "avb_mii",
4845         "avb_gmii",
4846 };
4847
4848 static const char * const can0_groups[] = {
4849         "can0_data",
4850         "can0_data_b",
4851         "can0_data_c",
4852         "can0_data_d",
4853         "can0_data_e",
4854         "can0_data_f",
4855         /*
4856          * Retained for backwards compatibility, use can_clk_groups in new
4857          * designs.
4858          */
4859         "can_clk",
4860         "can_clk_b",
4861         "can_clk_c",
4862         "can_clk_d",
4863 };
4864
4865 static const char * const can1_groups[] = {
4866         "can1_data",
4867         "can1_data_b",
4868         "can1_data_c",
4869         "can1_data_d",
4870         /*
4871          * Retained for backwards compatibility, use can_clk_groups in new
4872          * designs.
4873          */
4874         "can_clk",
4875         "can_clk_b",
4876         "can_clk_c",
4877         "can_clk_d",
4878 };
4879
4880 /*
4881  * can_clk_groups allows for independent configuration, use can_clk function
4882  * in new designs.
4883  */
4884 static const char * const can_clk_groups[] = {
4885         "can_clk",
4886         "can_clk_b",
4887         "can_clk_c",
4888         "can_clk_d",
4889 };
4890
4891 static const char * const du_groups[] = {
4892         "du_rgb666",
4893         "du_rgb888",
4894         "du_clk_out_0",
4895         "du_clk_out_1",
4896         "du_sync",
4897         "du_oddf",
4898         "du_cde",
4899         "du_disp",
4900 };
4901
4902 static const char * const du0_groups[] = {
4903         "du0_clk_in",
4904 };
4905
4906 static const char * const du1_groups[] = {
4907         "du1_clk_in",
4908         "du1_clk_in_b",
4909         "du1_clk_in_c",
4910 };
4911
4912 static const char * const eth_groups[] = {
4913         "eth_link",
4914         "eth_magic",
4915         "eth_mdio",
4916         "eth_rmii",
4917 };
4918
4919 static const char * const hscif0_groups[] = {
4920         "hscif0_data",
4921         "hscif0_clk",
4922         "hscif0_ctrl",
4923         "hscif0_data_b",
4924         "hscif0_ctrl_b",
4925         "hscif0_data_c",
4926         "hscif0_clk_c",
4927 };
4928
4929 static const char * const hscif1_groups[] = {
4930         "hscif1_data",
4931         "hscif1_clk",
4932         "hscif1_ctrl",
4933         "hscif1_data_b",
4934         "hscif1_data_c",
4935         "hscif1_clk_c",
4936         "hscif1_ctrl_c",
4937         "hscif1_data_d",
4938         "hscif1_data_e",
4939         "hscif1_clk_e",
4940         "hscif1_ctrl_e",
4941 };
4942
4943 static const char * const hscif2_groups[] = {
4944         "hscif2_data",
4945         "hscif2_clk",
4946         "hscif2_ctrl",
4947         "hscif2_data_b",
4948         "hscif2_ctrl_b",
4949         "hscif2_data_c",
4950         "hscif2_clk_c",
4951         "hscif2_data_d",
4952 };
4953
4954 static const char * const i2c0_groups[] = {
4955         "i2c0",
4956         "i2c0_b",
4957         "i2c0_c",
4958 };
4959
4960 static const char * const i2c1_groups[] = {
4961         "i2c1",
4962         "i2c1_b",
4963         "i2c1_c",
4964         "i2c1_d",
4965         "i2c1_e",
4966 };
4967
4968 static const char * const i2c2_groups[] = {
4969         "i2c2",
4970         "i2c2_b",
4971         "i2c2_c",
4972         "i2c2_d",
4973 };
4974
4975 static const char * const i2c3_groups[] = {
4976         "i2c3",
4977         "i2c3_b",
4978         "i2c3_c",
4979         "i2c3_d",
4980 };
4981
4982 static const char * const i2c4_groups[] = {
4983         "i2c4",
4984         "i2c4_b",
4985         "i2c4_c",
4986 };
4987
4988 static const char * const i2c7_groups[] = {
4989         "i2c7",
4990         "i2c7_b",
4991         "i2c7_c",
4992 };
4993
4994 static const char * const i2c8_groups[] = {
4995         "i2c8",
4996         "i2c8_b",
4997         "i2c8_c",
4998 };
4999
5000 static const char * const intc_groups[] = {
5001         "intc_irq0",
5002         "intc_irq1",
5003         "intc_irq2",
5004         "intc_irq3",
5005 };
5006
5007 static const char * const mlb_groups[] = {
5008         "mlb_3pin",
5009 };
5010
5011 static const char * const mmc_groups[] = {
5012         "mmc_data1",
5013         "mmc_data4",
5014         "mmc_data8",
5015         "mmc_data8_b",
5016         "mmc_ctrl",
5017 };
5018
5019 static const char * const msiof0_groups[] = {
5020         "msiof0_clk",
5021         "msiof0_sync",
5022         "msiof0_ss1",
5023         "msiof0_ss2",
5024         "msiof0_rx",
5025         "msiof0_tx",
5026         "msiof0_clk_b",
5027         "msiof0_sync_b",
5028         "msiof0_ss1_b",
5029         "msiof0_ss2_b",
5030         "msiof0_rx_b",
5031         "msiof0_tx_b",
5032         "msiof0_clk_c",
5033         "msiof0_sync_c",
5034         "msiof0_ss1_c",
5035         "msiof0_ss2_c",
5036         "msiof0_rx_c",
5037         "msiof0_tx_c",
5038 };
5039
5040 static const char * const msiof1_groups[] = {
5041         "msiof1_clk",
5042         "msiof1_sync",
5043         "msiof1_ss1",
5044         "msiof1_ss2",
5045         "msiof1_rx",
5046         "msiof1_tx",
5047         "msiof1_clk_b",
5048         "msiof1_sync_b",
5049         "msiof1_ss1_b",
5050         "msiof1_ss2_b",
5051         "msiof1_rx_b",
5052         "msiof1_tx_b",
5053         "msiof1_clk_c",
5054         "msiof1_sync_c",
5055         "msiof1_rx_c",
5056         "msiof1_tx_c",
5057         "msiof1_clk_d",
5058         "msiof1_sync_d",
5059         "msiof1_ss1_d",
5060         "msiof1_rx_d",
5061         "msiof1_tx_d",
5062         "msiof1_clk_e",
5063         "msiof1_sync_e",
5064         "msiof1_rx_e",
5065         "msiof1_tx_e",
5066 };
5067
5068 static const char * const msiof2_groups[] = {
5069         "msiof2_clk",
5070         "msiof2_sync",
5071         "msiof2_ss1",
5072         "msiof2_ss2",
5073         "msiof2_rx",
5074         "msiof2_tx",
5075         "msiof2_clk_b",
5076         "msiof2_sync_b",
5077         "msiof2_ss1_b",
5078         "msiof2_ss2_b",
5079         "msiof2_rx_b",
5080         "msiof2_tx_b",
5081         "msiof2_clk_c",
5082         "msiof2_sync_c",
5083         "msiof2_rx_c",
5084         "msiof2_tx_c",
5085         "msiof2_clk_d",
5086         "msiof2_sync_d",
5087         "msiof2_ss1_d",
5088         "msiof2_ss2_d",
5089         "msiof2_rx_d",
5090         "msiof2_tx_d",
5091         "msiof2_clk_e",
5092         "msiof2_sync_e",
5093         "msiof2_rx_e",
5094         "msiof2_tx_e",
5095 };
5096
5097 static const char * const pwm0_groups[] = {
5098         "pwm0",
5099         "pwm0_b",
5100 };
5101
5102 static const char * const pwm1_groups[] = {
5103         "pwm1",
5104         "pwm1_b",
5105 };
5106
5107 static const char * const pwm2_groups[] = {
5108         "pwm2",
5109         "pwm2_b",
5110 };
5111
5112 static const char * const pwm3_groups[] = {
5113         "pwm3",
5114 };
5115
5116 static const char * const pwm4_groups[] = {
5117         "pwm4",
5118         "pwm4_b",
5119 };
5120
5121 static const char * const pwm5_groups[] = {
5122         "pwm5",
5123         "pwm5_b",
5124 };
5125
5126 static const char * const pwm6_groups[] = {
5127         "pwm6",
5128 };
5129
5130 static const char * const qspi_groups[] = {
5131         "qspi_ctrl",
5132         "qspi_data2",
5133         "qspi_data4",
5134         "qspi_ctrl_b",
5135         "qspi_data2_b",
5136         "qspi_data4_b",
5137 };
5138
5139 static const char * const scif0_groups[] = {
5140         "scif0_data",
5141         "scif0_data_b",
5142         "scif0_data_c",
5143         "scif0_data_d",
5144         "scif0_data_e",
5145 };
5146
5147 static const char * const scif1_groups[] = {
5148         "scif1_data",
5149         "scif1_data_b",
5150         "scif1_clk_b",
5151         "scif1_data_c",
5152         "scif1_data_d",
5153 };
5154
5155 static const char * const scif2_groups[] = {
5156         "scif2_data",
5157         "scif2_data_b",
5158         "scif2_clk_b",
5159         "scif2_data_c",
5160         "scif2_data_e",
5161 };
5162 static const char * const scif3_groups[] = {
5163         "scif3_data",
5164         "scif3_clk",
5165         "scif3_data_b",
5166         "scif3_clk_b",
5167         "scif3_data_c",
5168         "scif3_data_d",
5169 };
5170 static const char * const scif4_groups[] = {
5171         "scif4_data",
5172         "scif4_data_b",
5173         "scif4_data_c",
5174 };
5175 static const char * const scif5_groups[] = {
5176         "scif5_data",
5177         "scif5_data_b",
5178 };
5179 static const char * const scifa0_groups[] = {
5180         "scifa0_data",
5181         "scifa0_data_b",
5182 };
5183 static const char * const scifa1_groups[] = {
5184         "scifa1_data",
5185         "scifa1_clk",
5186         "scifa1_data_b",
5187         "scifa1_clk_b",
5188         "scifa1_data_c",
5189 };
5190 static const char * const scifa2_groups[] = {
5191         "scifa2_data",
5192         "scifa2_clk",
5193         "scifa2_data_b",
5194 };
5195 static const char * const scifa3_groups[] = {
5196         "scifa3_data",
5197         "scifa3_clk",
5198         "scifa3_data_b",
5199         "scifa3_clk_b",
5200         "scifa3_data_c",
5201         "scifa3_clk_c",
5202 };
5203 static const char * const scifa4_groups[] = {
5204         "scifa4_data",
5205         "scifa4_data_b",
5206         "scifa4_data_c",
5207 };
5208 static const char * const scifa5_groups[] = {
5209         "scifa5_data",
5210         "scifa5_data_b",
5211         "scifa5_data_c",
5212 };
5213 static const char * const scifb0_groups[] = {
5214         "scifb0_data",
5215         "scifb0_clk",
5216         "scifb0_ctrl",
5217         "scifb0_data_b",
5218         "scifb0_clk_b",
5219         "scifb0_ctrl_b",
5220         "scifb0_data_c",
5221         "scifb0_clk_c",
5222         "scifb0_data_d",
5223         "scifb0_clk_d",
5224 };
5225 static const char * const scifb1_groups[] = {
5226         "scifb1_data",
5227         "scifb1_clk",
5228         "scifb1_ctrl",
5229         "scifb1_data_b",
5230         "scifb1_clk_b",
5231         "scifb1_data_c",
5232         "scifb1_clk_c",
5233         "scifb1_data_d",
5234 };
5235 static const char * const scifb2_groups[] = {
5236         "scifb2_data",
5237         "scifb2_clk",
5238         "scifb2_ctrl",
5239         "scifb2_data_b",
5240         "scifb2_clk_b",
5241         "scifb2_ctrl_b",
5242         "scifb2_data_c",
5243         "scifb2_clk_c",
5244         "scifb2_data_d",
5245 };
5246
5247 static const char * const scif_clk_groups[] = {
5248         "scif_clk",
5249         "scif_clk_b",
5250 };
5251
5252 static const char * const sdhi0_groups[] = {
5253         "sdhi0_data1",
5254         "sdhi0_data4",
5255         "sdhi0_ctrl",
5256         "sdhi0_cd",
5257         "sdhi0_wp",
5258 };
5259
5260 static const char * const sdhi1_groups[] = {
5261         "sdhi1_data1",
5262         "sdhi1_data4",
5263         "sdhi1_ctrl",
5264         "sdhi1_cd",
5265         "sdhi1_wp",
5266 };
5267
5268 static const char * const sdhi2_groups[] = {
5269         "sdhi2_data1",
5270         "sdhi2_data4",
5271         "sdhi2_ctrl",
5272         "sdhi2_cd",
5273         "sdhi2_wp",
5274 };
5275
5276 static const char * const ssi_groups[] = {
5277         "ssi0_data",
5278         "ssi0_data_b",
5279         "ssi0129_ctrl",
5280         "ssi0129_ctrl_b",
5281         "ssi1_data",
5282         "ssi1_data_b",
5283         "ssi1_ctrl",
5284         "ssi1_ctrl_b",
5285         "ssi2_data",
5286         "ssi2_ctrl",
5287         "ssi3_data",
5288         "ssi34_ctrl",
5289         "ssi4_data",
5290         "ssi4_ctrl",
5291         "ssi5_data",
5292         "ssi5_ctrl",
5293         "ssi6_data",
5294         "ssi6_ctrl",
5295         "ssi7_data",
5296         "ssi7_data_b",
5297         "ssi78_ctrl",
5298         "ssi78_ctrl_b",
5299         "ssi8_data",
5300         "ssi8_data_b",
5301         "ssi9_data",
5302         "ssi9_data_b",
5303         "ssi9_ctrl",
5304         "ssi9_ctrl_b",
5305 };
5306
5307 static const char * const tpu_groups[] = {
5308         "tpu_to0",
5309         "tpu_to1",
5310         "tpu_to2",
5311         "tpu_to3",
5312 };
5313
5314 static const char * const usb0_groups[] = {
5315         "usb0",
5316 };
5317 static const char * const usb1_groups[] = {
5318         "usb1",
5319 };
5320
5321 static const char * const vin0_groups[] = {
5322         "vin0_data24",
5323         "vin0_data20",
5324         "vin0_data18",
5325         "vin0_data16",
5326         "vin0_data12",
5327         "vin0_data10",
5328         "vin0_data8",
5329         "vin0_sync",
5330         "vin0_field",
5331         "vin0_clkenb",
5332         "vin0_clk",
5333 };
5334
5335 static const char * const vin1_groups[] = {
5336         "vin1_data8",
5337         "vin1_sync",
5338         "vin1_field",
5339         "vin1_clkenb",
5340         "vin1_clk",
5341         "vin1_b_data24",
5342         "vin1_b_data20",
5343         "vin1_b_data18",
5344         "vin1_b_data16",
5345         "vin1_b_data12",
5346         "vin1_b_data10",
5347         "vin1_b_data8",
5348         "vin1_b_sync",
5349         "vin1_b_field",
5350         "vin1_b_clkenb",
5351         "vin1_b_clk",
5352 };
5353
5354 static const char * const vin2_groups[] = {
5355         "vin2_data8",
5356         "vin2_sync",
5357         "vin2_field",
5358         "vin2_clkenb",
5359         "vin2_clk",
5360 };
5361
5362 static const struct {
5363         struct sh_pfc_function common[58];
5364         struct sh_pfc_function r8a779x[2];
5365 } pinmux_functions = {
5366         .common = {
5367                 SH_PFC_FUNCTION(audio_clk),
5368                 SH_PFC_FUNCTION(avb),
5369                 SH_PFC_FUNCTION(can0),
5370                 SH_PFC_FUNCTION(can1),
5371                 SH_PFC_FUNCTION(can_clk),
5372                 SH_PFC_FUNCTION(du),
5373                 SH_PFC_FUNCTION(du0),
5374                 SH_PFC_FUNCTION(du1),
5375                 SH_PFC_FUNCTION(eth),
5376                 SH_PFC_FUNCTION(hscif0),
5377                 SH_PFC_FUNCTION(hscif1),
5378                 SH_PFC_FUNCTION(hscif2),
5379                 SH_PFC_FUNCTION(i2c0),
5380                 SH_PFC_FUNCTION(i2c1),
5381                 SH_PFC_FUNCTION(i2c2),
5382                 SH_PFC_FUNCTION(i2c3),
5383                 SH_PFC_FUNCTION(i2c4),
5384                 SH_PFC_FUNCTION(i2c7),
5385                 SH_PFC_FUNCTION(i2c8),
5386                 SH_PFC_FUNCTION(intc),
5387                 SH_PFC_FUNCTION(mmc),
5388                 SH_PFC_FUNCTION(msiof0),
5389                 SH_PFC_FUNCTION(msiof1),
5390                 SH_PFC_FUNCTION(msiof2),
5391                 SH_PFC_FUNCTION(pwm0),
5392                 SH_PFC_FUNCTION(pwm1),
5393                 SH_PFC_FUNCTION(pwm2),
5394                 SH_PFC_FUNCTION(pwm3),
5395                 SH_PFC_FUNCTION(pwm4),
5396                 SH_PFC_FUNCTION(pwm5),
5397                 SH_PFC_FUNCTION(pwm6),
5398                 SH_PFC_FUNCTION(qspi),
5399                 SH_PFC_FUNCTION(scif0),
5400                 SH_PFC_FUNCTION(scif1),
5401                 SH_PFC_FUNCTION(scif2),
5402                 SH_PFC_FUNCTION(scif3),
5403                 SH_PFC_FUNCTION(scif4),
5404                 SH_PFC_FUNCTION(scif5),
5405                 SH_PFC_FUNCTION(scifa0),
5406                 SH_PFC_FUNCTION(scifa1),
5407                 SH_PFC_FUNCTION(scifa2),
5408                 SH_PFC_FUNCTION(scifa3),
5409                 SH_PFC_FUNCTION(scifa4),
5410                 SH_PFC_FUNCTION(scifa5),
5411                 SH_PFC_FUNCTION(scifb0),
5412                 SH_PFC_FUNCTION(scifb1),
5413                 SH_PFC_FUNCTION(scifb2),
5414                 SH_PFC_FUNCTION(scif_clk),
5415                 SH_PFC_FUNCTION(sdhi0),
5416                 SH_PFC_FUNCTION(sdhi1),
5417                 SH_PFC_FUNCTION(sdhi2),
5418                 SH_PFC_FUNCTION(ssi),
5419                 SH_PFC_FUNCTION(tpu),
5420                 SH_PFC_FUNCTION(usb0),
5421                 SH_PFC_FUNCTION(usb1),
5422                 SH_PFC_FUNCTION(vin0),
5423                 SH_PFC_FUNCTION(vin1),
5424                 SH_PFC_FUNCTION(vin2),
5425         },
5426         .r8a779x = {
5427                 SH_PFC_FUNCTION(adi),
5428                 SH_PFC_FUNCTION(mlb),
5429         }
5430 };
5431
5432 static const struct pinmux_cfg_reg pinmux_config_regs[] = {
5433         { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1) {
5434                 GP_0_31_FN, FN_IP1_22_20,
5435                 GP_0_30_FN, FN_IP1_19_17,
5436                 GP_0_29_FN, FN_IP1_16_14,
5437                 GP_0_28_FN, FN_IP1_13_11,
5438                 GP_0_27_FN, FN_IP1_10_8,
5439                 GP_0_26_FN, FN_IP1_7_6,
5440                 GP_0_25_FN, FN_IP1_5_4,
5441                 GP_0_24_FN, FN_IP1_3_2,
5442                 GP_0_23_FN, FN_IP1_1_0,
5443                 GP_0_22_FN, FN_IP0_30_29,
5444                 GP_0_21_FN, FN_IP0_28_27,
5445                 GP_0_20_FN, FN_IP0_26_25,
5446                 GP_0_19_FN, FN_IP0_24_23,
5447                 GP_0_18_FN, FN_IP0_22_21,
5448                 GP_0_17_FN, FN_IP0_20_19,
5449                 GP_0_16_FN, FN_IP0_18_16,
5450                 GP_0_15_FN, FN_IP0_15,
5451                 GP_0_14_FN, FN_IP0_14,
5452                 GP_0_13_FN, FN_IP0_13,
5453                 GP_0_12_FN, FN_IP0_12,
5454                 GP_0_11_FN, FN_IP0_11,
5455                 GP_0_10_FN, FN_IP0_10,
5456                 GP_0_9_FN, FN_IP0_9,
5457                 GP_0_8_FN, FN_IP0_8,
5458                 GP_0_7_FN, FN_IP0_7,
5459                 GP_0_6_FN, FN_IP0_6,
5460                 GP_0_5_FN, FN_IP0_5,
5461                 GP_0_4_FN, FN_IP0_4,
5462                 GP_0_3_FN, FN_IP0_3,
5463                 GP_0_2_FN, FN_IP0_2,
5464                 GP_0_1_FN, FN_IP0_1,
5465                 GP_0_0_FN, FN_IP0_0, }
5466         },
5467         { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1) {
5468                 0, 0,
5469                 0, 0,
5470                 0, 0,
5471                 0, 0,
5472                 0, 0,
5473                 0, 0,
5474                 GP_1_25_FN, FN_IP3_21_20,
5475                 GP_1_24_FN, FN_IP3_19_18,
5476                 GP_1_23_FN, FN_IP3_17_16,
5477                 GP_1_22_FN, FN_IP3_15_14,
5478                 GP_1_21_FN, FN_IP3_13_12,
5479                 GP_1_20_FN, FN_IP3_11_9,
5480                 GP_1_19_FN, FN_RD_N,
5481                 GP_1_18_FN, FN_IP3_8_6,
5482                 GP_1_17_FN, FN_IP3_5_3,
5483                 GP_1_16_FN, FN_IP3_2_0,
5484                 GP_1_15_FN, FN_IP2_29_27,
5485                 GP_1_14_FN, FN_IP2_26_25,
5486                 GP_1_13_FN, FN_IP2_24_23,
5487                 GP_1_12_FN, FN_EX_CS0_N,
5488                 GP_1_11_FN, FN_IP2_22_21,
5489                 GP_1_10_FN, FN_IP2_20_19,
5490                 GP_1_9_FN, FN_IP2_18_16,
5491                 GP_1_8_FN, FN_IP2_15_13,
5492                 GP_1_7_FN, FN_IP2_12_10,
5493                 GP_1_6_FN, FN_IP2_9_7,
5494                 GP_1_5_FN, FN_IP2_6_5,
5495                 GP_1_4_FN, FN_IP2_4_3,
5496                 GP_1_3_FN, FN_IP2_2_0,
5497                 GP_1_2_FN, FN_IP1_31_29,
5498                 GP_1_1_FN, FN_IP1_28_26,
5499                 GP_1_0_FN, FN_IP1_25_23, }
5500         },
5501         { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1) {
5502                 GP_2_31_FN, FN_IP6_7_6,
5503                 GP_2_30_FN, FN_IP6_5_3,
5504                 GP_2_29_FN, FN_IP6_2_0,
5505                 GP_2_28_FN, FN_AUDIO_CLKA,
5506                 GP_2_27_FN, FN_IP5_31_29,
5507                 GP_2_26_FN, FN_IP5_28_26,
5508                 GP_2_25_FN, FN_IP5_25_24,
5509                 GP_2_24_FN, FN_IP5_23_22,
5510                 GP_2_23_FN, FN_IP5_21_20,
5511                 GP_2_22_FN, FN_IP5_19_17,
5512                 GP_2_21_FN, FN_IP5_16_15,
5513                 GP_2_20_FN, FN_IP5_14_12,
5514                 GP_2_19_FN, FN_IP5_11_9,
5515                 GP_2_18_FN, FN_IP5_8_6,
5516                 GP_2_17_FN, FN_IP5_5_3,
5517                 GP_2_16_FN, FN_IP5_2_0,
5518                 GP_2_15_FN, FN_IP4_30_28,
5519                 GP_2_14_FN, FN_IP4_27_26,
5520                 GP_2_13_FN, FN_IP4_25_24,
5521                 GP_2_12_FN, FN_IP4_23_22,
5522                 GP_2_11_FN, FN_IP4_21,
5523                 GP_2_10_FN, FN_IP4_20,
5524                 GP_2_9_FN, FN_IP4_19,
5525                 GP_2_8_FN, FN_IP4_18_16,
5526                 GP_2_7_FN, FN_IP4_15_13,
5527                 GP_2_6_FN, FN_IP4_12_10,
5528                 GP_2_5_FN, FN_IP4_9_8,
5529                 GP_2_4_FN, FN_IP4_7_5,
5530                 GP_2_3_FN, FN_IP4_4_2,
5531                 GP_2_2_FN, FN_IP4_1_0,
5532                 GP_2_1_FN, FN_IP3_30_28,
5533                 GP_2_0_FN, FN_IP3_27_25 }
5534         },
5535         { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1) {
5536                 GP_3_31_FN, FN_IP9_18_17,
5537                 GP_3_30_FN, FN_IP9_16,
5538                 GP_3_29_FN, FN_IP9_15_13,
5539                 GP_3_28_FN, FN_IP9_12,
5540                 GP_3_27_FN, FN_IP9_11,
5541                 GP_3_26_FN, FN_IP9_10_8,
5542                 GP_3_25_FN, FN_IP9_7,
5543                 GP_3_24_FN, FN_IP9_6,
5544                 GP_3_23_FN, FN_IP9_5_3,
5545                 GP_3_22_FN, FN_IP9_2_0,
5546                 GP_3_21_FN, FN_IP8_30_28,
5547                 GP_3_20_FN, FN_IP8_27_26,
5548                 GP_3_19_FN, FN_IP8_25_24,
5549                 GP_3_18_FN, FN_IP8_23_21,
5550                 GP_3_17_FN, FN_IP8_20_18,
5551                 GP_3_16_FN, FN_IP8_17_15,
5552                 GP_3_15_FN, FN_IP8_14_12,
5553                 GP_3_14_FN, FN_IP8_11_9,
5554                 GP_3_13_FN, FN_IP8_8_6,
5555                 GP_3_12_FN, FN_IP8_5_3,
5556                 GP_3_11_FN, FN_IP8_2_0,
5557                 GP_3_10_FN, FN_IP7_29_27,
5558                 GP_3_9_FN, FN_IP7_26_24,
5559                 GP_3_8_FN, FN_IP7_23_21,
5560                 GP_3_7_FN, FN_IP7_20_19,
5561                 GP_3_6_FN, FN_IP7_18_17,
5562                 GP_3_5_FN, FN_IP7_16_15,
5563                 GP_3_4_FN, FN_IP7_14_13,
5564                 GP_3_3_FN, FN_IP7_12_11,
5565                 GP_3_2_FN, FN_IP7_10_9,
5566                 GP_3_1_FN, FN_IP7_8_6,
5567                 GP_3_0_FN, FN_IP7_5_3 }
5568         },
5569         { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1) {
5570                 GP_4_31_FN, FN_IP15_5_4,
5571                 GP_4_30_FN, FN_IP15_3_2,
5572                 GP_4_29_FN, FN_IP15_1_0,
5573                 GP_4_28_FN, FN_IP11_8_6,
5574                 GP_4_27_FN, FN_IP11_5_3,
5575                 GP_4_26_FN, FN_IP11_2_0,
5576                 GP_4_25_FN, FN_IP10_31_29,
5577                 GP_4_24_FN, FN_IP10_28_27,
5578                 GP_4_23_FN, FN_IP10_26_25,
5579                 GP_4_22_FN, FN_IP10_24_22,
5580                 GP_4_21_FN, FN_IP10_21_19,
5581                 GP_4_20_FN, FN_IP10_18_17,
5582                 GP_4_19_FN, FN_IP10_16_15,
5583                 GP_4_18_FN, FN_IP10_14_12,
5584                 GP_4_17_FN, FN_IP10_11_9,
5585                 GP_4_16_FN, FN_IP10_8_6,
5586                 GP_4_15_FN, FN_IP10_5_3,
5587                 GP_4_14_FN, FN_IP10_2_0,
5588                 GP_4_13_FN, FN_IP9_31_29,
5589                 GP_4_12_FN, FN_VI0_DATA7_VI0_B7,
5590                 GP_4_11_FN, FN_VI0_DATA6_VI0_B6,
5591                 GP_4_10_FN, FN_VI0_DATA5_VI0_B5,
5592                 GP_4_9_FN, FN_VI0_DATA4_VI0_B4,
5593                 GP_4_8_FN, FN_IP9_28_27,
5594                 GP_4_7_FN, FN_VI0_DATA2_VI0_B2,
5595                 GP_4_6_FN, FN_VI0_DATA1_VI0_B1,
5596                 GP_4_5_FN, FN_VI0_DATA0_VI0_B0,
5597                 GP_4_4_FN, FN_IP9_26_25,
5598                 GP_4_3_FN, FN_IP9_24_23,
5599                 GP_4_2_FN, FN_IP9_22_21,
5600                 GP_4_1_FN, FN_IP9_20_19,
5601                 GP_4_0_FN, FN_VI0_CLK }
5602         },
5603         { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1) {
5604                 GP_5_31_FN, FN_IP3_24_22,
5605                 GP_5_30_FN, FN_IP13_9_7,
5606                 GP_5_29_FN, FN_IP13_6_5,
5607                 GP_5_28_FN, FN_IP13_4_3,
5608                 GP_5_27_FN, FN_IP13_2_0,
5609                 GP_5_26_FN, FN_IP12_29_27,
5610                 GP_5_25_FN, FN_IP12_26_24,
5611                 GP_5_24_FN, FN_IP12_23_22,
5612                 GP_5_23_FN, FN_IP12_21_20,
5613                 GP_5_22_FN, FN_IP12_19_18,
5614                 GP_5_21_FN, FN_IP12_17_16,
5615                 GP_5_20_FN, FN_IP12_15_13,
5616                 GP_5_19_FN, FN_IP12_12_10,
5617                 GP_5_18_FN, FN_IP12_9_7,
5618                 GP_5_17_FN, FN_IP12_6_4,
5619                 GP_5_16_FN, FN_IP12_3_2,
5620                 GP_5_15_FN, FN_IP12_1_0,
5621                 GP_5_14_FN, FN_IP11_31_30,
5622                 GP_5_13_FN, FN_IP11_29_28,
5623                 GP_5_12_FN, FN_IP11_27,
5624                 GP_5_11_FN, FN_IP11_26,
5625                 GP_5_10_FN, FN_IP11_25,
5626                 GP_5_9_FN, FN_IP11_24,
5627                 GP_5_8_FN, FN_IP11_23,
5628                 GP_5_7_FN, FN_IP11_22,
5629                 GP_5_6_FN, FN_IP11_21,
5630                 GP_5_5_FN, FN_IP11_20,
5631                 GP_5_4_FN, FN_IP11_19,
5632                 GP_5_3_FN, FN_IP11_18_17,
5633                 GP_5_2_FN, FN_IP11_16_15,
5634                 GP_5_1_FN, FN_IP11_14_12,
5635                 GP_5_0_FN, FN_IP11_11_9 }
5636         },
5637         { PINMUX_CFG_REG("GPSR6", 0xE606001C, 32, 1) {
5638                 GP_6_31_FN, FN_DU0_DOTCLKIN,
5639                 GP_6_30_FN, FN_USB1_OVC,
5640                 GP_6_29_FN, FN_IP14_31_29,
5641                 GP_6_28_FN, FN_IP14_28_26,
5642                 GP_6_27_FN, FN_IP14_25_23,
5643                 GP_6_26_FN, FN_IP14_22_20,
5644                 GP_6_25_FN, FN_IP14_19_17,
5645                 GP_6_24_FN, FN_IP14_16_14,
5646                 GP_6_23_FN, FN_IP14_13_11,
5647                 GP_6_22_FN, FN_IP14_10_8,
5648                 GP_6_21_FN, FN_IP14_7,
5649                 GP_6_20_FN, FN_IP14_6,
5650                 GP_6_19_FN, FN_IP14_5,
5651                 GP_6_18_FN, FN_IP14_4,
5652                 GP_6_17_FN, FN_IP14_3,
5653                 GP_6_16_FN, FN_IP14_2,
5654                 GP_6_15_FN, FN_IP14_1_0,
5655                 GP_6_14_FN, FN_IP13_30_28,
5656                 GP_6_13_FN, FN_IP13_27,
5657                 GP_6_12_FN, FN_IP13_26,
5658                 GP_6_11_FN, FN_IP13_25,
5659                 GP_6_10_FN, FN_IP13_24_23,
5660                 GP_6_9_FN, FN_IP13_22,
5661                 GP_6_8_FN, FN_SD1_CLK,
5662                 GP_6_7_FN, FN_IP13_21_19,
5663                 GP_6_6_FN, FN_IP13_18_16,
5664                 GP_6_5_FN, FN_IP13_15,
5665                 GP_6_4_FN, FN_IP13_14,
5666                 GP_6_3_FN, FN_IP13_13,
5667                 GP_6_2_FN, FN_IP13_12,
5668                 GP_6_1_FN, FN_IP13_11,
5669                 GP_6_0_FN, FN_IP13_10 }
5670         },
5671         { PINMUX_CFG_REG("GPSR7", 0xE6060074, 32, 1) {
5672                 0, 0,
5673                 0, 0,
5674                 0, 0,
5675                 0, 0,
5676                 0, 0,
5677                 0, 0,
5678                 GP_7_25_FN, FN_USB1_PWEN,
5679                 GP_7_24_FN, FN_USB0_OVC,
5680                 GP_7_23_FN, FN_USB0_PWEN,
5681                 GP_7_22_FN, FN_IP15_14_12,
5682                 GP_7_21_FN, FN_IP15_11_9,
5683                 GP_7_20_FN, FN_IP15_8_6,
5684                 GP_7_19_FN, FN_IP7_2_0,
5685                 GP_7_18_FN, FN_IP6_29_27,
5686                 GP_7_17_FN, FN_IP6_26_24,
5687                 GP_7_16_FN, FN_IP6_23_21,
5688                 GP_7_15_FN, FN_IP6_20_19,
5689                 GP_7_14_FN, FN_IP6_18_16,
5690                 GP_7_13_FN, FN_IP6_15_14,
5691                 GP_7_12_FN, FN_IP6_13_12,
5692                 GP_7_11_FN, FN_IP6_11_10,
5693                 GP_7_10_FN, FN_IP6_9_8,
5694                 GP_7_9_FN, FN_IP16_11_10,
5695                 GP_7_8_FN, FN_IP16_9_8,
5696                 GP_7_7_FN, FN_IP16_7_6,
5697                 GP_7_6_FN, FN_IP16_5_3,
5698                 GP_7_5_FN, FN_IP16_2_0,
5699                 GP_7_4_FN, FN_IP15_29_27,
5700                 GP_7_3_FN, FN_IP15_26_24,
5701                 GP_7_2_FN, FN_IP15_23_21,
5702                 GP_7_1_FN, FN_IP15_20_18,
5703                 GP_7_0_FN, FN_IP15_17_15 }
5704         },
5705         { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
5706                              1, 2, 2, 2, 2, 2, 2, 3, 1, 1, 1, 1, 1, 1, 1, 1,
5707                              1, 1, 1, 1, 1, 1, 1, 1) {
5708                 /* IP0_31 [1] */
5709                 0, 0,
5710                 /* IP0_30_29 [2] */
5711                 FN_A6, FN_MSIOF1_SCK,
5712                 0, 0,
5713                 /* IP0_28_27 [2] */
5714                 FN_A5, FN_MSIOF0_RXD_B,
5715                 0, 0,
5716                 /* IP0_26_25 [2] */
5717                 FN_A4, FN_MSIOF0_TXD_B,
5718                 0, 0,
5719                 /* IP0_24_23 [2] */
5720                 FN_A3, FN_MSIOF0_SS2_B,
5721                 0, 0,
5722                 /* IP0_22_21 [2] */
5723                 FN_A2, FN_MSIOF0_SS1_B,
5724                 0, 0,
5725                 /* IP0_20_19 [2] */
5726                 FN_A1, FN_MSIOF0_SYNC_B,
5727                 0, 0,
5728                 /* IP0_18_16 [3] */
5729                 FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_I2C0_SCL_C, FN_PWM2_B,
5730                 0, 0, 0,
5731                 /* IP0_15 [1] */
5732                 FN_D15, 0,
5733                 /* IP0_14 [1] */
5734                 FN_D14, 0,
5735                 /* IP0_13 [1] */
5736                 FN_D13, 0,
5737                 /* IP0_12 [1] */
5738                 FN_D12, 0,
5739                 /* IP0_11 [1] */
5740                 FN_D11, 0,
5741                 /* IP0_10 [1] */
5742                 FN_D10, 0,
5743                 /* IP0_9 [1] */
5744                 FN_D9, 0,
5745                 /* IP0_8 [1] */
5746                 FN_D8, 0,
5747                 /* IP0_7 [1] */
5748                 FN_D7, 0,
5749                 /* IP0_6 [1] */
5750                 FN_D6, 0,
5751                 /* IP0_5 [1] */
5752                 FN_D5, 0,
5753                 /* IP0_4 [1] */
5754                 FN_D4, 0,
5755                 /* IP0_3 [1] */
5756                 FN_D3, 0,
5757                 /* IP0_2 [1] */
5758                 FN_D2, 0,
5759                 /* IP0_1 [1] */
5760                 FN_D1, 0,
5761                 /* IP0_0 [1] */
5762                 FN_D0, 0, }
5763         },
5764         { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
5765                              3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2, 2) {
5766                 /* IP1_31_29 [3] */
5767                 FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, 0, FN_SCIFB1_RXD_C,
5768                 0, 0, 0,
5769                 /* IP1_28_26 [3] */
5770                 FN_A17, FN_DACK2_B, 0, FN_I2C0_SDA_C,
5771                 0, 0, 0, 0,
5772                 /* IP1_25_23 [3] */
5773                 FN_A16, FN_DREQ2_B, FN_FMCLK_C, 0, FN_SCIFA1_SCK_B,
5774                 0, 0, 0,
5775                 /* IP1_22_20 [3] */
5776                 FN_A15, FN_BPFCLK_C,
5777                 0, 0, 0, 0, 0, 0,
5778                 /* IP1_19_17 [3] */
5779                 FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
5780                 0, 0, 0,
5781                 /* IP1_16_14 [3] */
5782                 FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
5783                 0, 0, 0, 0,
5784                 /* IP1_13_11 [3] */
5785                 FN_A12, FN_FMCLK, FN_I2C3_SDA_D, FN_MSIOF1_SCK_D,
5786                 0, 0, 0, 0,
5787                 /* IP1_10_8 [3] */
5788                 FN_A11, FN_MSIOF1_RXD, FN_I2C3_SCL_D, FN_MSIOF1_RXD_D,
5789                 0, 0, 0, 0,
5790                 /* IP1_7_6 [2] */
5791                 FN_A10, FN_MSIOF1_TXD, 0, FN_MSIOF1_TXD_D,
5792                 /* IP1_5_4 [2] */
5793                 FN_A9, FN_MSIOF1_SS2, FN_I2C0_SDA, 0,
5794                 /* IP1_3_2 [2] */
5795                 FN_A8, FN_MSIOF1_SS1, FN_I2C0_SCL, 0,
5796                 /* IP1_1_0 [2] */
5797                 FN_A7, FN_MSIOF1_SYNC,
5798                 0, 0, }
5799         },
5800         { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
5801                              2, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2, 3) {
5802                 /* IP2_31_30 [2] */
5803                 0, 0, 0, 0,
5804                 /* IP2_29_27 [3] */
5805                 FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD,
5806                 FN_ATAG0_N, 0, FN_EX_WAIT1,
5807                 0, 0,
5808                 /* IP2_26_25 [2] */
5809                 FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC, 0,
5810                 /* IP2_24_23 [2] */
5811                 FN_EX_CS1_N, FN_MSIOF2_SCK, 0, 0,
5812                 /* IP2_22_21 [2] */
5813                 FN_CS1_N_A26, FN_ATADIR0_N_B, FN_I2C1_SDA, 0,
5814                 /* IP2_20_19 [2] */
5815                 FN_CS0_N, FN_ATAG0_N_B, FN_I2C1_SCL, 0,
5816                 /* IP2_18_16 [3] */
5817                 FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
5818                 0, 0,
5819                 /* IP2_15_13 [3] */
5820                 FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
5821                 0, 0, 0,
5822                 /* IP2_12_10 [3] */
5823                 FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
5824                 0, 0, 0,
5825                 /* IP2_9_7 [3] */
5826                 FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
5827                 0, 0, 0,
5828                 /* IP2_6_5 [2] */
5829                 FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0, 0,
5830                 /* IP2_4_3 [2] */
5831                 FN_A20, FN_SPCLK, 0, 0,
5832                 /* IP2_2_0 [3] */
5833                 FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, 0,
5834                 FN_SCIFB1_TXD_C, 0, FN_SCIFB1_SCK_B, 0, }
5835         },
5836         { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
5837                              1, 3, 3, 3, 2, 2, 2, 2, 2, 3, 3, 3, 3) {
5838                 /* IP3_31 [1] */
5839                 0, 0,
5840                 /* IP3_30_28 [3] */
5841                 FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C,
5842                 FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
5843                 0, 0, 0,
5844                 /* IP3_27_25 [3] */
5845                 FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C,
5846                 FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
5847                 0, 0, 0,
5848                 /* IP3_24_22 [3] */
5849                 FN_SPEEDIN, 0, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
5850                 FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
5851                 /* IP3_21_20 [2] */
5852                 FN_DACK0, FN_DRACK0, FN_REMOCON, 0,
5853                 /* IP3_19_18 [2] */
5854                 FN_DREQ0, FN_PWM3, FN_TPU_TO3, 0,
5855                 /* IP3_17_16 [2] */
5856                 FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B, 0,
5857                 /* IP3_15_14 [2] */
5858                 FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
5859                 /* IP3_13_12 [2] */
5860                 FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B, 0,
5861                 /* IP3_11_9 [3] */
5862                 FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
5863                 0, 0, 0,
5864                 /* IP3_8_6 [3] */
5865                 FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
5866                 FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2, 0,
5867                 /* IP3_5_3 [3] */
5868                 FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
5869                 FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1, 0,
5870                 /* IP3_2_0 [3] */
5871                 FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, 0, FN_EX_WAIT2,
5872                 0, 0, 0, }
5873         },
5874         { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
5875                              1, 3, 2, 2, 2, 1, 1, 1, 3, 3, 3, 2, 3, 3, 2) {
5876                 /* IP4_31 [1] */
5877                 0, 0,
5878                 /* IP4_30_28 [3] */
5879                 FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
5880                 FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
5881                 0, 0,
5882                 /* IP4_27_26 [2] */
5883                 FN_SSI_SDATA4, FN_MSIOF2_SCK_D, 0, 0,
5884                 /* IP4_25_24 [2] */
5885                 FN_SSI_WS4, FN_GLO_RFON_D, 0, 0,
5886                 /* IP4_23_22 [2] */
5887                 FN_SSI_SCK4, FN_GLO_SS_D, 0, 0,
5888                 /* IP4_21 [1] */
5889                 FN_SSI_SDATA3, 0,
5890                 /* IP4_20 [1] */
5891                 FN_SSI_WS34, 0,
5892                 /* IP4_19 [1] */
5893                 FN_SSI_SCK34, 0,
5894                 /* IP4_18_16 [3] */
5895                 FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
5896                 0, 0, 0, 0,
5897                 /* IP4_15_13 [3] */
5898                 FN_SSI_WS2, FN_I2C2_SDA, FN_GPS_SIGN_B, FN_RX2_E,
5899                 FN_GLO_Q1_D, FN_HCTS1_N_E,
5900                 0, 0,
5901                 /* IP4_12_10 [3] */
5902                 FN_SSI_SCK2, FN_I2C2_SCL, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
5903                 0, 0, 0,
5904                 /* IP4_9_8 [2] */
5905                 FN_SSI_SDATA1, FN_I2C1_SDA_B, FN_IIC1_SDA_B, FN_MSIOF2_RXD_C,
5906                 /* IP4_7_5 [3] */
5907                 FN_SSI_WS1, FN_I2C1_SCL_B, FN_IIC1_SCL_B, FN_MSIOF2_TXD_C,
5908                 FN_GLO_I1_D, 0, 0, 0,
5909                 /* IP4_4_2 [3] */
5910                 FN_SSI_SCK1, FN_I2C0_SDA_B, FN_IIC0_SDA_B,
5911                 FN_MSIOF2_SYNC_C, FN_GLO_I0_D,
5912                 0, 0, 0,
5913                 /* IP4_1_0 [2] */
5914                 FN_SSI_SDATA0, FN_I2C0_SCL_B, FN_IIC0_SCL_B, FN_MSIOF2_SCK_C, }
5915         },
5916         { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
5917                              3, 3, 2, 2, 2, 3, 2, 3, 3, 3, 3, 3) {
5918                 /* IP5_31_29 [3] */
5919                 FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
5920                 0, 0, 0, 0, 0,
5921                 /* IP5_28_26 [3] */
5922                 FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
5923                 0, 0, 0, 0,
5924                 /* IP5_25_24 [2] */
5925                 FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D, 0,
5926                 /* IP5_23_22 [2] */
5927                 FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B, 0,
5928                 /* IP5_21_20 [2] */
5929                 FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B, 0,
5930                 /* IP5_19_17 [3] */
5931                 FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
5932                 0, 0, 0, 0,
5933                 /* IP5_16_15 [2] */
5934                 FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS, 0,
5935                 /* IP5_14_12 [3] */
5936                 FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
5937                 0, 0, 0, 0,
5938                 /* IP5_11_9 [3] */
5939                 FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
5940                 0, 0, 0, 0,
5941                 /* IP5_8_6 [3] */
5942                 FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
5943                 FN_MSIOF2_RXD_D, FN_VI1_R5_B,
5944                 0, 0,
5945                 /* IP5_5_3 [3] */
5946                 FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
5947                 FN_MSIOF2_SS1_D, FN_VI1_R4_B,
5948                 0, 0,
5949                 /* IP5_2_0 [3] */
5950                 FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
5951                 FN_MSIOF2_TXD_D, FN_VI1_R3_B,
5952                 0, 0, }
5953         },
5954         { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
5955                              2, 3, 3, 3, 2, 3, 2, 2, 2, 2, 2, 3, 3) {
5956                 /* IP6_31_30 [2] */
5957                 0, 0, 0, 0,
5958                 /* IP6_29_27 [3] */
5959                 FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B,
5960                 FN_GPS_SIGN_C, FN_GPS_SIGN_D,
5961                 0, 0, 0,
5962                 /* IP6_26_24 [3] */
5963                 FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B,
5964                 FN_GPS_CLK_C, FN_GPS_CLK_D,
5965                 0, 0, 0,
5966                 /* IP6_23_21 [3] */
5967                 FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B,
5968                 FN_I2C1_SDA_E, FN_MSIOF2_SYNC_E,
5969                 0, 0, 0,
5970                 /* IP6_20_19 [2] */
5971                 FN_IRQ5, FN_HTX1_C, FN_I2C1_SCL_E, FN_MSIOF2_SCK_E,
5972                 /* IP6_18_16 [3] */
5973                 FN_IRQ4, FN_HRX1_C, FN_I2C4_SDA_C, FN_MSIOF2_RXD_E,
5974                 FN_INTC_IRQ4_N, 0, 0, 0,
5975                 /* IP6_15_14 [2] */
5976                 FN_IRQ3, FN_I2C4_SCL_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
5977                 /* IP6_13_12 [2] */
5978                 FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N, 0,
5979                 /* IP6_11_10 [2] */
5980                 FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N, 0,
5981                 /* IP6_9_8 [2] */
5982                 FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N, 0,
5983                 /* IP6_7_6 [2] */
5984                 FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
5985                 /* IP6_5_3 [3] */
5986                 FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
5987                 FN_SCIFA2_RXD, FN_FMIN_E,
5988                 0, 0,
5989                 /* IP6_2_0 [3] */
5990                 FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
5991                 FN_SCIF_CLK, FN_DVC_MUTE, FN_BPFCLK_E,
5992                 0, 0, }
5993         },
5994         { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
5995                              2, 3, 3, 3, 2, 2, 2, 2, 2, 2, 3, 3, 3) {
5996                 /* IP7_31_30 [2] */
5997                 0, 0, 0, 0,
5998                 /* IP7_29_27 [3] */
5999                 FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
6000                 FN_SCIFA1_SCK, FN_SSI_SCK78_B,
6001                 0, 0,
6002                 /* IP7_26_24 [3] */
6003                 FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
6004                 FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
6005                 0, 0,
6006                 /* IP7_23_21 [3] */
6007                 FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
6008                 FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
6009                 0, 0,
6010                 /* IP7_20_19 [2] */
6011                 FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B, 0,
6012                 /* IP7_18_17 [2] */
6013                 FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B, 0,
6014                 /* IP7_16_15 [2] */
6015                 FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B, 0,
6016                 /* IP7_14_13 [2] */
6017                 FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B, 0,
6018                 /* IP7_12_11 [2] */
6019                 FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B, 0,
6020                 /* IP7_10_9 [2] */
6021                 FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B, 0,
6022                 /* IP7_8_6 [3] */
6023                 FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
6024                 FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
6025                 0, 0,
6026                 /* IP7_5_3 [3] */
6027                 FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
6028                 FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
6029                 0, 0,
6030                 /* IP7_2_0 [3] */
6031                 FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
6032                 FN_SCIF_CLK_B, FN_GPS_MAG_D,
6033                 0, 0, }
6034         },
6035         { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
6036                              1, 3, 2, 2, 3, 3, 3, 3, 3, 3, 3, 3) {
6037                 /* IP8_31 [1] */
6038                 0, 0,
6039                 /* IP8_30_28 [3] */
6040                 FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
6041                 0, 0, 0,
6042                 /* IP8_27_26 [2] */
6043                 FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
6044                 /* IP8_25_24 [2] */
6045                 FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B, 0,
6046                 /* IP8_23_21 [3] */
6047                 FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
6048                 FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
6049                 0, 0,
6050                 /* IP8_20_18 [3] */
6051                 FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
6052                 FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
6053                 0, 0,
6054                 /* IP8_17_15 [3] */
6055                 FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
6056                 FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
6057                 0, 0,
6058                 /* IP8_14_12 [3] */
6059                 FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B,
6060                 FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
6061                 0, 0, 0,
6062                 /* IP8_11_9 [3] */
6063                 FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
6064                 FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
6065                 0, 0, 0,
6066                 /* IP8_8_6 [3] */
6067                 FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
6068                 FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
6069                 0, 0,
6070                 /* IP8_5_3 [3] */
6071                 FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
6072                 FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
6073                 0, 0,
6074                 /* IP8_2_0 [3] */
6075                 FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, 0, FN_SSI_WS78_B,
6076                 0, 0, 0, }
6077         },
6078         { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
6079                              3, 2, 2, 2, 2, 2, 2, 1, 3, 1, 1, 3, 1, 1, 3, 3) {
6080                 /* IP9_31_29 [3] */
6081                 FN_VI0_G0, FN_IIC1_SCL, FN_STP_IVCXO27_0_C, FN_I2C4_SCL,
6082                 FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N, 0,
6083                 /* IP9_28_27 [2] */
6084                 FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B, 0,
6085                 /* IP9_26_25 [2] */
6086                 FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
6087                 /* IP9_24_23 [2] */
6088                 FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
6089                 /* IP9_22_21 [2] */
6090                 FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
6091                 /* IP9_20_19 [2] */
6092                 FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
6093                 /* IP9_18_17 [2] */
6094                 FN_DU1_CDE, FN_QPOLB, FN_PWM4_B, 0,
6095                 /* IP9_16 [1] */
6096                 FN_DU1_DISP, FN_QPOLA,
6097                 /* IP9_15_13 [3] */
6098                 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
6099                 FN_CAN0_RX, FN_RX3_B, FN_I2C2_SDA_B,
6100                 0, 0, 0,
6101                 /* IP9_12 [1] */
6102                 FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
6103                 /* IP9_11 [1] */
6104                 FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
6105                 /* IP9_10_8 [3] */
6106                 FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
6107                 FN_TX3_B, FN_I2C2_SCL_B, FN_PWM4,
6108                 0, 0,
6109                 /* IP9_7 [1] */
6110                 FN_DU1_DOTCLKOUT0, FN_QCLK,
6111                 /* IP9_6 [1] */
6112                 FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
6113                 /* IP9_5_3 [3] */
6114                 FN_DU1_DB7, FN_LCDOUT23, FN_I2C3_SDA_C,
6115                 FN_SCIF3_SCK, FN_SCIFA3_SCK,
6116                 0, 0, 0,
6117                 /* IP9_2_0 [3] */
6118                 FN_DU1_DB6, FN_LCDOUT22, FN_I2C3_SCL_C, FN_RX3, FN_SCIFA3_RXD,
6119                 0, 0, 0, }
6120         },
6121         { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
6122                              3, 2, 2, 3, 3, 2, 2, 3, 3, 3, 3, 3) {
6123                 /* IP10_31_29 [3] */
6124                 FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_I2C1_SCL_D,
6125                 0, 0, 0,
6126                 /* IP10_28_27 [2] */
6127                 FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
6128                 /* IP10_26_25 [2] */
6129                 FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
6130                 /* IP10_24_22 [3] */
6131                 FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B, FN_TS_SCK0_C, FN_ATAG1_N,
6132                 0, 0, 0,
6133                 /* IP10_21_19 [3] */
6134                 FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
6135                 FN_TS_SDATA0_C, FN_ATACS11_N,
6136                 0, 0, 0,
6137                 /* IP10_18_17 [2] */
6138                 FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D, 0,
6139                 /* IP10_16_15 [2] */
6140                 FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D, 0,
6141                 /* IP10_14_12 [3] */
6142                 FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
6143                 FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D, 0,
6144                 /* IP10_11_9 [3] */
6145                 FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
6146                 FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
6147                 0, 0,
6148                 /* IP10_8_6 [3] */
6149                 FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_I2C3_SDA_B,
6150                 FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N, 0,
6151                 /* IP10_5_3 [3] */
6152                 FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_I2C3_SCL_B,
6153                 FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N, 0,
6154                 /* IP10_2_0 [3] */
6155                 FN_VI0_G1, FN_IIC1_SDA, FN_STP_ISCLK_0_C, FN_I2C4_SDA,
6156                 FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N, 0, }
6157         },
6158         { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
6159                              2, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1, 2, 2,
6160                              3, 3, 3, 3, 3) {
6161                 /* IP11_31_30 [2] */
6162                 FN_ETH_CRS_DV, FN_AVB_LINK, FN_I2C2_SDA_C, 0,
6163                 /* IP11_29_28 [2] */
6164                 FN_ETH_MDIO, FN_AVB_RX_CLK, FN_I2C2_SCL_C, 0,
6165                 /* IP11_27 [1] */
6166                 FN_VI1_DATA7, FN_AVB_MDC,
6167                 /* IP11_26 [1] */
6168                 FN_VI1_DATA6, FN_AVB_MAGIC,
6169                 /* IP11_25 [1] */
6170                 FN_VI1_DATA5, FN_AVB_RX_DV,
6171                 /* IP11_24 [1] */
6172                 FN_VI1_DATA4, FN_AVB_MDIO,
6173                 /* IP11_23 [1] */
6174                 FN_VI1_DATA3, FN_AVB_RX_ER,
6175                 /* IP11_22 [1] */
6176                 FN_VI1_DATA2, FN_AVB_RXD7,
6177                 /* IP11_21 [1] */
6178                 FN_VI1_DATA1, FN_AVB_RXD6,
6179                 /* IP11_20 [1] */
6180                 FN_VI1_DATA0, FN_AVB_RXD5,
6181                 /* IP11_19 [1] */
6182                 FN_VI1_CLK, FN_AVB_RXD4,
6183                 /* IP11_18_17 [2] */
6184                 FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B, 0,
6185                 /* IP11_16_15 [2] */
6186                 FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B, 0,
6187                 /* IP11_14_12 [3] */
6188                 FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B,
6189                 FN_RX4_B, FN_SCIFA4_RXD_B,
6190                 0, 0, 0,
6191                 /* IP11_11_9 [3] */
6192                 FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B,
6193                 FN_TX4_B, FN_SCIFA4_TXD_B,
6194                 0, 0, 0,
6195                 /* IP11_8_6 [3] */
6196                 FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
6197                 FN_I2C4_SDA_B, FN_HRX1_D, FN_SCIFB0_RXD_D, 0,
6198                 /* IP11_5_3 [3] */
6199                 FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_I2C4_SCL_B,
6200                 0, 0, 0,
6201                 /* IP11_2_0 [3] */
6202                 FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C,
6203                 FN_I2C1_SDA_D, 0, 0, 0, }
6204         },
6205         { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
6206                              2, 3, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2) {
6207                 /* IP12_31_30 [2] */
6208                 0, 0, 0, 0,
6209                 /* IP12_29_27 [3] */
6210                 FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
6211                 FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
6212                 0, 0, 0,
6213                 /* IP12_26_24 [3] */
6214                 FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
6215                 FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
6216                 0, 0, 0,
6217                 /* IP12_23_22 [2] */
6218                 FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C, 0,
6219                 /* IP12_21_20 [2] */
6220                 FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C, 0,
6221                 /* IP12_19_18 [2] */
6222                 FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C, 0,
6223                 /* IP12_17_16 [2] */
6224                 FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
6225                 /* IP12_15_13 [3] */
6226                 FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
6227                 FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
6228                 0, 0, 0,
6229                 /* IP12_12_10 [3] */
6230                 FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
6231                 FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
6232                 0, 0, 0,
6233                 /* IP12_9_7 [3] */
6234                 FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C,
6235                 FN_I2C2_SDA_D, FN_MSIOF1_SCK_E,
6236                 0, 0, 0,
6237                 /* IP12_6_4 [3] */
6238                 FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
6239                 FN_I2C2_SCL_D, FN_MSIOF1_RXD_E,
6240                 0, 0, 0,
6241                 /* IP12_3_2 [2] */
6242                 FN_ETH_RXD0, FN_AVB_PHY_INT, FN_I2C3_SDA, FN_IIC0_SDA,
6243                 /* IP12_1_0 [2] */
6244                 FN_ETH_RX_ER, FN_AVB_CRS, FN_I2C3_SCL, FN_IIC0_SCL, }
6245         },
6246         { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
6247                              1, 3, 1, 1, 1, 2, 1, 3, 3, 1, 1, 1, 1, 1, 1,
6248                              3, 2, 2, 3) {
6249                 /* IP13_31 [1] */
6250                 0, 0,
6251                 /* IP13_30_28 [3] */
6252                 FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_I2C1_SCL_C,
6253                 0, 0, 0, 0,
6254                 /* IP13_27 [1] */
6255                 FN_SD1_DATA3, FN_IERX_B,
6256                 /* IP13_26 [1] */
6257                 FN_SD1_DATA2, FN_IECLK_B,
6258                 /* IP13_25 [1] */
6259                 FN_SD1_DATA1, FN_IETX_B,
6260                 /* IP13_24_23 [2] */
6261                 FN_SD1_DATA0, FN_SPEEDIN_B, 0, 0,
6262                 /* IP13_22 [1] */
6263                 FN_SD1_CMD, FN_REMOCON_B,
6264                 /* IP13_21_19 [3] */
6265                 FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
6266                 FN_SCIFA5_RXD_B, FN_RX3_C,
6267                 0, 0,
6268                 /* IP13_18_16 [3] */
6269                 FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
6270                 FN_SCIFA5_TXD_B, FN_TX3_C,
6271                 0, 0,
6272                 /* IP13_15 [1] */
6273                 FN_SD0_DATA3, FN_SSL_B,
6274                 /* IP13_14 [1] */
6275                 FN_SD0_DATA2, FN_IO3_B,
6276                 /* IP13_13 [1] */
6277                 FN_SD0_DATA1, FN_IO2_B,
6278                 /* IP13_12 [1] */
6279                 FN_SD0_DATA0, FN_MISO_IO1_B,
6280                 /* IP13_11 [1] */
6281                 FN_SD0_CMD, FN_MOSI_IO0_B,
6282                 /* IP13_10 [1] */
6283                 FN_SD0_CLK, FN_SPCLK_B,
6284                 /* IP13_9_7 [3] */
6285                 FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
6286                 FN_ADICHS2_B, FN_MSIOF0_TXD_C,
6287                 0, 0, 0,
6288                 /* IP13_6_5 [2] */
6289                 FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
6290                 /* IP13_4_3 [2] */
6291                 FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
6292                 /* IP13_2_0 [3] */
6293                 FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
6294                 FN_ADICLK_B, FN_MSIOF0_SS1_C,
6295                 0, 0, 0, }
6296         },
6297         { PINMUX_CFG_REG_VAR("IPSR14", 0xE6060058, 32,
6298                              3, 3, 3, 3, 3, 3, 3, 3, 1, 1, 1, 1, 1, 1, 2) {
6299                 /* IP14_31_29 [3] */
6300                 FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
6301                 FN_VI1_VSYNC_N_C, FN_IIC0_SDA_C, FN_VI1_G5_B, 0,
6302                 /* IP14_28_26 [3] */
6303                 FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
6304                 FN_VI1_HSYNC_N_C, FN_IIC0_SCL_C, FN_VI1_G4_B, 0,
6305                 /* IP14_25_23 [3] */
6306                 FN_MSIOF0_RXD, FN_ADICHS0, 0, FN_VI1_DATA0_C, FN_VI1_G3_B,
6307                 0, 0, 0,
6308                 /* IP14_22_20 [3] */
6309                 FN_MSIOF0_TXD, FN_ADICLK, 0, FN_VI1_FIELD_C, FN_VI1_G2_B,
6310                 0, 0, 0,
6311                 /* IP14_19_17 [3] */
6312                 FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, 0,
6313                 FN_VI1_CLKENB_C, FN_VI1_G1_B,
6314                 0, 0,
6315                 /* IP14_16_14 [3] */
6316                 FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, 0,
6317                 FN_VI1_CLK_C, FN_VI1_G0_B,
6318                 0, 0,
6319                 /* IP14_13_11 [3] */
6320                 FN_SD2_WP, FN_MMC_D5, FN_IIC1_SDA_C, FN_RX5_B, FN_SCIFA5_RXD_C,
6321                 0, 0, 0,
6322                 /* IP14_10_8 [3] */
6323                 FN_SD2_CD, FN_MMC_D4, FN_IIC1_SCL_C, FN_TX5_B, FN_SCIFA5_TXD_C,
6324                 0, 0, 0,
6325                 /* IP14_7 [1] */
6326                 FN_SD2_DATA3, FN_MMC_D3,
6327                 /* IP14_6 [1] */
6328                 FN_SD2_DATA2, FN_MMC_D2,
6329                 /* IP14_5 [1] */
6330                 FN_SD2_DATA1, FN_MMC_D1,
6331                 /* IP14_4 [1] */
6332                 FN_SD2_DATA0, FN_MMC_D0,
6333                 /* IP14_3 [1] */
6334                 FN_SD2_CMD, FN_MMC_CMD,
6335                 /* IP14_2 [1] */
6336                 FN_SD2_CLK, FN_MMC_CLK,
6337                 /* IP14_1_0 [2] */
6338                 FN_SD1_WP, FN_PWM1_B, FN_I2C1_SDA_C, 0, }
6339         },
6340         { PINMUX_CFG_REG_VAR("IPSR15", 0xE606005C, 32,
6341                              2, 3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2) {
6342                 /* IP15_31_30 [2] */
6343                 0, 0, 0, 0,
6344                 /* IP15_29_27 [3] */
6345                 FN_HTX0, FN_SCIFB0_TXD, 0, FN_GLO_SCLK_C,
6346                 FN_CAN0_TX_B, FN_VI1_DATA5_C,
6347                 0, 0,
6348                 /* IP15_26_24 [3] */
6349                 FN_HRX0, FN_SCIFB0_RXD, 0, FN_GLO_Q1_C,
6350                 FN_CAN0_RX_B, FN_VI1_DATA4_C,
6351                 0, 0,
6352                 /* IP15_23_21 [3] */
6353                 FN_HSCK0, FN_SCIFB0_SCK, 0, FN_GLO_Q0_C, FN_CAN_CLK,
6354                 FN_TCLK2, FN_VI1_DATA3_C, 0,
6355                 /* IP15_20_18 [3] */
6356                 FN_HRTS0_N, FN_SCIFB0_RTS_N, 0, FN_GLO_I1_C, FN_VI1_DATA2_C,
6357                 0, 0, 0,
6358                 /* IP15_17_15 [3] */
6359                 FN_HCTS0_N, FN_SCIFB0_CTS_N, 0, FN_GLO_I0_C,
6360                 FN_TCLK1, FN_VI1_DATA1_C,
6361                 0, 0,
6362                 /* IP15_14_12 [3] */
6363                 FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
6364                 FN_VI1_G7_B, FN_SCIFA3_SCK_C,
6365                 0, 0,
6366                 /* IP15_11_9 [3] */
6367                 FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
6368                 FN_VI1_G6_B, FN_SCIFA3_RXD_C,
6369                 0, 0,
6370                 /* IP15_8_6 [3] */
6371                 FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
6372                 FN_PWM5_B, FN_SCIFA3_TXD_C,
6373                 0, 0, 0,
6374                 /* IP15_5_4 [2] */
6375                 FN_SIM0_D, FN_IERX, FN_CAN1_RX_D, 0,
6376                 /* IP15_3_2 [2] */
6377                 FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C, 0,
6378                 /* IP15_1_0 [2] */
6379                 FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D, 0, }
6380         },
6381         { PINMUX_CFG_REG_VAR("IPSR16", 0xE6060160, 32,
6382                              4, 4, 4, 4, 4, 2, 2, 2, 3, 3) {
6383                 /* IP16_31_28 [4] */
6384                 0, 0, 0, 0, 0, 0, 0, 0,
6385                 0, 0, 0, 0, 0, 0, 0, 0,
6386                 /* IP16_27_24 [4] */
6387                 0, 0, 0, 0, 0, 0, 0, 0,
6388                 0, 0, 0, 0, 0, 0, 0, 0,
6389                 /* IP16_23_20 [4] */
6390                 0, 0, 0, 0, 0, 0, 0, 0,
6391                 0, 0, 0, 0, 0, 0, 0, 0,
6392                 /* IP16_19_16 [4] */
6393                 0, 0, 0, 0, 0, 0, 0, 0,
6394                 0, 0, 0, 0, 0, 0, 0, 0,
6395                 /* IP16_15_12 [4] */
6396                 0, 0, 0, 0, 0, 0, 0, 0,
6397                 0, 0, 0, 0, 0, 0, 0, 0,
6398                 /* IP16_11_10 [2] */
6399                 FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
6400                 /* IP16_9_8 [2] */
6401                 FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
6402                 /* IP16_7_6 [2] */
6403                 FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CLK, FN_GLO_RFON_C,
6404                 /* IP16_5_3 [3] */
6405                 FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B,
6406                 FN_GLO_SS_C, FN_VI1_DATA7_C,
6407                 0, 0, 0,
6408                 /* IP16_2_0 [3] */
6409                 FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B,
6410                 FN_GLO_SDATA_C, FN_VI1_DATA6_C,
6411                 0, 0, 0, }
6412         },
6413         { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
6414                              1, 2, 2, 2, 3, 2, 1, 1, 1, 1,
6415                              3, 2, 2, 2, 1, 2, 2, 2) {
6416                 /* RESERVED [1] */
6417                 0, 0,
6418                 /* SEL_SCIF1 [2] */
6419                 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
6420                 /* SEL_SCIFB [2] */
6421                 FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
6422                 /* SEL_SCIFB2 [2] */
6423                 FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1,
6424                 FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
6425                 /* SEL_SCIFB1 [3] */
6426                 FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1,
6427                 FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
6428                 0, 0, 0, 0,
6429                 /* SEL_SCIFA1 [2] */
6430                 FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, 0,
6431                 /* SEL_SSI9 [1] */
6432                 FN_SEL_SSI9_0, FN_SEL_SSI9_1,
6433                 /* SEL_SCFA [1] */
6434                 FN_SEL_SCFA_0, FN_SEL_SCFA_1,
6435                 /* SEL_QSP [1] */
6436                 FN_SEL_QSP_0, FN_SEL_QSP_1,
6437                 /* SEL_SSI7 [1] */
6438                 FN_SEL_SSI7_0, FN_SEL_SSI7_1,
6439                 /* SEL_HSCIF1 [3] */
6440                 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2,
6441                 FN_SEL_HSCIF1_3, FN_SEL_HSCIF1_4,
6442                 0, 0, 0,
6443                 /* RESERVED [2] */
6444                 0, 0, 0, 0,
6445                 /* SEL_VI1 [2] */
6446                 FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2, 0,
6447                 /* RESERVED [2] */
6448                 0, 0, 0, 0,
6449                 /* SEL_TMU [1] */
6450                 FN_SEL_TMU1_0, FN_SEL_TMU1_1,
6451                 /* SEL_LBS [2] */
6452                 FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
6453                 /* SEL_TSIF0 [2] */
6454                 FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
6455                 /* SEL_SOF0 [2] */
6456                 FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2, 0, }
6457         },
6458         { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
6459                              3, 1, 1, 3, 2, 1, 1, 2, 2,
6460                              1, 3, 2, 1, 2, 2, 2, 1, 1, 1) {
6461                 /* SEL_SCIF0 [3] */
6462                 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2,
6463                 FN_SEL_SCIF0_3, FN_SEL_SCIF0_4,
6464                 0, 0, 0,
6465                 /* RESERVED [1] */
6466                 0, 0,
6467                 /* SEL_SCIF [1] */
6468                 FN_SEL_SCIF_0, FN_SEL_SCIF_1,
6469                 /* SEL_CAN0 [3] */
6470                 FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
6471                 FN_SEL_CAN0_4, FN_SEL_CAN0_5,
6472                 0, 0,
6473                 /* SEL_CAN1 [2] */
6474                 FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
6475                 /* RESERVED [1] */
6476                 0, 0,
6477                 /* SEL_SCIFA2 [1] */
6478                 FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
6479                 /* SEL_SCIF4 [2] */
6480                 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, 0,
6481                 /* RESERVED [2] */
6482                 0, 0, 0, 0,
6483                 /* SEL_ADG [1] */
6484                 FN_SEL_ADG_0, FN_SEL_ADG_1,
6485                 /* SEL_FM [3] */
6486                 FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2,
6487                 FN_SEL_FM_3, FN_SEL_FM_4,
6488                 0, 0, 0,
6489                 /* SEL_SCIFA5 [2] */
6490                 FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2, 0,
6491                 /* RESERVED [1] */
6492                 0, 0,
6493                 /* SEL_GPS [2] */
6494                 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
6495                 /* SEL_SCIFA4 [2] */
6496                 FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2, 0,
6497                 /* SEL_SCIFA3 [2] */
6498                 FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2, 0,
6499                 /* SEL_SIM [1] */
6500                 FN_SEL_SIM_0, FN_SEL_SIM_1,
6501                 /* RESERVED [1] */
6502                 0, 0,
6503                 /* SEL_SSI8 [1] */
6504                 FN_SEL_SSI8_0, FN_SEL_SSI8_1, }
6505         },
6506         { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
6507                              2, 2, 2, 2, 2, 2, 2, 2,
6508                              1, 1, 2, 2, 3, 2, 2, 2, 1) {
6509                 /* SEL_HSCIF2 [2] */
6510                 FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1,
6511                 FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
6512                 /* SEL_CANCLK [2] */
6513                 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
6514                 FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
6515                 /* SEL_IIC1 [2] */
6516                 FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, 0,
6517                 /* SEL_IIC0 [2] */
6518                 FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2, 0,
6519                 /* SEL_I2C4 [2] */
6520                 FN_SEL_I2C4_0, FN_SEL_I2C4_1, FN_SEL_I2C4_2, 0,
6521                 /* SEL_I2C3 [2] */
6522                 FN_SEL_I2C3_0, FN_SEL_I2C3_1, FN_SEL_I2C3_2, FN_SEL_I2C3_3,
6523                 /* SEL_SCIF3 [2] */
6524                 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
6525                 /* SEL_IEB [2] */
6526                 FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
6527                 /* SEL_MMC [1] */
6528                 FN_SEL_MMC_0, FN_SEL_MMC_1,
6529                 /* SEL_SCIF5 [1] */
6530                 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
6531                 /* RESERVED [2] */
6532                 0, 0, 0, 0,
6533                 /* SEL_I2C2 [2] */
6534                 FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
6535                 /* SEL_I2C1 [3] */
6536                 FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3,
6537                 FN_SEL_I2C1_4,
6538                 0, 0, 0,
6539                 /* SEL_I2C0 [2] */
6540                 FN_SEL_I2C0_0, FN_SEL_I2C0_1, FN_SEL_I2C0_2, 0,
6541                 /* RESERVED [2] */
6542                 0, 0, 0, 0,
6543                 /* RESERVED [2] */
6544                 0, 0, 0, 0,
6545                 /* RESERVED [1] */
6546                 0, 0, }
6547         },
6548         { PINMUX_CFG_REG_VAR("MOD_SEL4", 0xE606009C, 32,
6549                              3, 2, 2, 1, 1, 1, 1, 3, 2,
6550                              2, 3, 1, 1, 1, 2, 2, 2, 2) {
6551                 /* SEL_SOF1 [3] */
6552                 FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
6553                 FN_SEL_SOF1_4,
6554                 0, 0, 0,
6555                 /* SEL_HSCIF0 [2] */
6556                 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2, 0,
6557                 /* SEL_DIS [2] */
6558                 FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2, 0,
6559                 /* RESERVED [1] */
6560                 0, 0,
6561                 /* SEL_RAD [1] */
6562                 FN_SEL_RAD_0, FN_SEL_RAD_1,
6563                 /* SEL_RCN [1] */
6564                 FN_SEL_RCN_0, FN_SEL_RCN_1,
6565                 /* SEL_RSP [1] */
6566                 FN_SEL_RSP_0, FN_SEL_RSP_1,
6567                 /* SEL_SCIF2 [3] */
6568                 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
6569                 FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
6570                 0, 0, 0,
6571                 /* RESERVED [2] */
6572                 0, 0, 0, 0,
6573                 /* RESERVED [2] */
6574                 0, 0, 0, 0,
6575                 /* SEL_SOF2 [3] */
6576                 FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2,
6577                 FN_SEL_SOF2_3, FN_SEL_SOF2_4,
6578                 0, 0, 0,
6579                 /* RESERVED [1] */
6580                 0, 0,
6581                 /* SEL_SSI1 [1] */
6582                 FN_SEL_SSI1_0, FN_SEL_SSI1_1,
6583                 /* SEL_SSI0 [1] */
6584                 FN_SEL_SSI0_0, FN_SEL_SSI0_1,
6585                 /* SEL_SSP [2] */
6586                 FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2, 0,
6587                 /* RESERVED [2] */
6588                 0, 0, 0, 0,
6589                 /* RESERVED [2] */
6590                 0, 0, 0, 0,
6591                 /* RESERVED [2] */
6592                 0, 0, 0, 0, }
6593         },
6594         { },
6595 };
6596
6597 static int r8a7791_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl)
6598 {
6599         if (pin < RCAR_GP_PIN(6, 0) || pin > RCAR_GP_PIN(6, 23))
6600                 return -EINVAL;
6601
6602         *pocctrl = 0xe606008c;
6603
6604         return 31 - (pin & 0x1f);
6605 }
6606
6607 static const struct sh_pfc_soc_operations r8a7791_pinmux_ops = {
6608         .pin_to_pocctrl = r8a7791_pin_to_pocctrl,
6609 };
6610
6611 #ifdef CONFIG_PINCTRL_PFC_R8A7743
6612 const struct sh_pfc_soc_info r8a7743_pinmux_info = {
6613         .name = "r8a77430_pfc",
6614         .ops = &r8a7791_pinmux_ops,
6615         .unlock_reg = 0xe6060000, /* PMMR */
6616
6617         .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6618
6619         .pins = pinmux_pins,
6620         .nr_pins = ARRAY_SIZE(pinmux_pins),
6621         .groups = pinmux_groups.common,
6622         .nr_groups = ARRAY_SIZE(pinmux_groups.common),
6623         .functions = pinmux_functions.common,
6624         .nr_functions = ARRAY_SIZE(pinmux_functions.common),
6625
6626         .cfg_regs = pinmux_config_regs,
6627
6628         .pinmux_data = pinmux_data,
6629         .pinmux_data_size = ARRAY_SIZE(pinmux_data),
6630 };
6631 #endif
6632
6633 #ifdef CONFIG_PINCTRL_PFC_R8A7791
6634 const struct sh_pfc_soc_info r8a7791_pinmux_info = {
6635         .name = "r8a77910_pfc",
6636         .ops = &r8a7791_pinmux_ops,
6637         .unlock_reg = 0xe6060000, /* PMMR */
6638
6639         .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6640
6641         .pins = pinmux_pins,
6642         .nr_pins = ARRAY_SIZE(pinmux_pins),
6643         .groups = pinmux_groups.common,
6644         .nr_groups = ARRAY_SIZE(pinmux_groups.common) +
6645                      ARRAY_SIZE(pinmux_groups.r8a779x),
6646         .functions = pinmux_functions.common,
6647         .nr_functions = ARRAY_SIZE(pinmux_functions.common) +
6648                         ARRAY_SIZE(pinmux_functions.r8a779x),
6649
6650         .cfg_regs = pinmux_config_regs,
6651
6652         .pinmux_data = pinmux_data,
6653         .pinmux_data_size = ARRAY_SIZE(pinmux_data),
6654 };
6655 #endif
6656
6657 #ifdef CONFIG_PINCTRL_PFC_R8A7793
6658 const struct sh_pfc_soc_info r8a7793_pinmux_info = {
6659         .name = "r8a77930_pfc",
6660         .ops = &r8a7791_pinmux_ops,
6661         .unlock_reg = 0xe6060000, /* PMMR */
6662
6663         .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6664
6665         .pins = pinmux_pins,
6666         .nr_pins = ARRAY_SIZE(pinmux_pins),
6667         .groups = pinmux_groups.common,
6668         .nr_groups = ARRAY_SIZE(pinmux_groups.common) +
6669                      ARRAY_SIZE(pinmux_groups.r8a779x),
6670         .functions = pinmux_functions.common,
6671         .nr_functions = ARRAY_SIZE(pinmux_functions.common) +
6672                         ARRAY_SIZE(pinmux_functions.r8a779x),
6673
6674         .cfg_regs = pinmux_config_regs,
6675
6676         .pinmux_data = pinmux_data,
6677         .pinmux_data_size = ARRAY_SIZE(pinmux_data),
6678 };
6679 #endif