GNU Linux-libre 4.14.257-gnu1
[releases.git] / drivers / pinctrl / samsung / pinctrl-exynos.c
1 /*
2  * Exynos specific support for Samsung pinctrl/gpiolib driver with eint support.
3  *
4  * Copyright (c) 2012 Samsung Electronics Co., Ltd.
5  *              http://www.samsung.com
6  * Copyright (c) 2012 Linaro Ltd
7  *              http://www.linaro.org
8  *
9  * Author: Thomas Abraham <thomas.ab@samsung.com>
10  *
11  * This program is free software; you can redistribute it and/or modify
12  * it under the terms of the GNU General Public License as published by
13  * the Free Software Foundation; either version 2 of the License, or
14  * (at your option) any later version.
15  *
16  * This file contains the Samsung Exynos specific information required by the
17  * the Samsung pinctrl/gpiolib driver. It also includes the implementation of
18  * external gpio and wakeup interrupt support.
19  */
20
21 #include <linux/device.h>
22 #include <linux/interrupt.h>
23 #include <linux/irqdomain.h>
24 #include <linux/irq.h>
25 #include <linux/irqchip/chained_irq.h>
26 #include <linux/of.h>
27 #include <linux/of_irq.h>
28 #include <linux/slab.h>
29 #include <linux/spinlock.h>
30 #include <linux/regmap.h>
31 #include <linux/err.h>
32 #include <linux/soc/samsung/exynos-pmu.h>
33
34 #include <dt-bindings/pinctrl/samsung.h>
35
36 #include "pinctrl-samsung.h"
37 #include "pinctrl-exynos.h"
38
39 struct exynos_irq_chip {
40         struct irq_chip chip;
41
42         u32 eint_con;
43         u32 eint_mask;
44         u32 eint_pend;
45 };
46
47 static inline struct exynos_irq_chip *to_exynos_irq_chip(struct irq_chip *chip)
48 {
49         return container_of(chip, struct exynos_irq_chip, chip);
50 }
51
52 static void exynos_irq_mask(struct irq_data *irqd)
53 {
54         struct irq_chip *chip = irq_data_get_irq_chip(irqd);
55         struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
56         struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
57         unsigned long reg_mask = our_chip->eint_mask + bank->eint_offset;
58         unsigned int mask;
59         unsigned long flags;
60
61         spin_lock_irqsave(&bank->slock, flags);
62
63         mask = readl(bank->eint_base + reg_mask);
64         mask |= 1 << irqd->hwirq;
65         writel(mask, bank->eint_base + reg_mask);
66
67         spin_unlock_irqrestore(&bank->slock, flags);
68 }
69
70 static void exynos_irq_ack(struct irq_data *irqd)
71 {
72         struct irq_chip *chip = irq_data_get_irq_chip(irqd);
73         struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
74         struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
75         unsigned long reg_pend = our_chip->eint_pend + bank->eint_offset;
76
77         writel(1 << irqd->hwirq, bank->eint_base + reg_pend);
78 }
79
80 static void exynos_irq_unmask(struct irq_data *irqd)
81 {
82         struct irq_chip *chip = irq_data_get_irq_chip(irqd);
83         struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
84         struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
85         unsigned long reg_mask = our_chip->eint_mask + bank->eint_offset;
86         unsigned int mask;
87         unsigned long flags;
88
89         /*
90          * Ack level interrupts right before unmask
91          *
92          * If we don't do this we'll get a double-interrupt.  Level triggered
93          * interrupts must not fire an interrupt if the level is not
94          * _currently_ active, even if it was active while the interrupt was
95          * masked.
96          */
97         if (irqd_get_trigger_type(irqd) & IRQ_TYPE_LEVEL_MASK)
98                 exynos_irq_ack(irqd);
99
100         spin_lock_irqsave(&bank->slock, flags);
101
102         mask = readl(bank->eint_base + reg_mask);
103         mask &= ~(1 << irqd->hwirq);
104         writel(mask, bank->eint_base + reg_mask);
105
106         spin_unlock_irqrestore(&bank->slock, flags);
107 }
108
109 static int exynos_irq_set_type(struct irq_data *irqd, unsigned int type)
110 {
111         struct irq_chip *chip = irq_data_get_irq_chip(irqd);
112         struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
113         struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
114         unsigned int shift = EXYNOS_EINT_CON_LEN * irqd->hwirq;
115         unsigned int con, trig_type;
116         unsigned long reg_con = our_chip->eint_con + bank->eint_offset;
117
118         switch (type) {
119         case IRQ_TYPE_EDGE_RISING:
120                 trig_type = EXYNOS_EINT_EDGE_RISING;
121                 break;
122         case IRQ_TYPE_EDGE_FALLING:
123                 trig_type = EXYNOS_EINT_EDGE_FALLING;
124                 break;
125         case IRQ_TYPE_EDGE_BOTH:
126                 trig_type = EXYNOS_EINT_EDGE_BOTH;
127                 break;
128         case IRQ_TYPE_LEVEL_HIGH:
129                 trig_type = EXYNOS_EINT_LEVEL_HIGH;
130                 break;
131         case IRQ_TYPE_LEVEL_LOW:
132                 trig_type = EXYNOS_EINT_LEVEL_LOW;
133                 break;
134         default:
135                 pr_err("unsupported external interrupt type\n");
136                 return -EINVAL;
137         }
138
139         if (type & IRQ_TYPE_EDGE_BOTH)
140                 irq_set_handler_locked(irqd, handle_edge_irq);
141         else
142                 irq_set_handler_locked(irqd, handle_level_irq);
143
144         con = readl(bank->eint_base + reg_con);
145         con &= ~(EXYNOS_EINT_CON_MASK << shift);
146         con |= trig_type << shift;
147         writel(con, bank->eint_base + reg_con);
148
149         return 0;
150 }
151
152 static int exynos_irq_request_resources(struct irq_data *irqd)
153 {
154         struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
155         const struct samsung_pin_bank_type *bank_type = bank->type;
156         unsigned long reg_con, flags;
157         unsigned int shift, mask, con;
158         int ret;
159
160         ret = gpiochip_lock_as_irq(&bank->gpio_chip, irqd->hwirq);
161         if (ret) {
162                 dev_err(bank->gpio_chip.parent,
163                         "unable to lock pin %s-%lu IRQ\n",
164                         bank->name, irqd->hwirq);
165                 return ret;
166         }
167
168         reg_con = bank->pctl_offset + bank_type->reg_offset[PINCFG_TYPE_FUNC];
169         shift = irqd->hwirq * bank_type->fld_width[PINCFG_TYPE_FUNC];
170         mask = (1 << bank_type->fld_width[PINCFG_TYPE_FUNC]) - 1;
171
172         spin_lock_irqsave(&bank->slock, flags);
173
174         con = readl(bank->pctl_base + reg_con);
175         con &= ~(mask << shift);
176         con |= EXYNOS_PIN_FUNC_EINT << shift;
177         writel(con, bank->pctl_base + reg_con);
178
179         spin_unlock_irqrestore(&bank->slock, flags);
180
181         return 0;
182 }
183
184 static void exynos_irq_release_resources(struct irq_data *irqd)
185 {
186         struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
187         const struct samsung_pin_bank_type *bank_type = bank->type;
188         unsigned long reg_con, flags;
189         unsigned int shift, mask, con;
190
191         reg_con = bank->pctl_offset + bank_type->reg_offset[PINCFG_TYPE_FUNC];
192         shift = irqd->hwirq * bank_type->fld_width[PINCFG_TYPE_FUNC];
193         mask = (1 << bank_type->fld_width[PINCFG_TYPE_FUNC]) - 1;
194
195         spin_lock_irqsave(&bank->slock, flags);
196
197         con = readl(bank->pctl_base + reg_con);
198         con &= ~(mask << shift);
199         con |= EXYNOS_PIN_FUNC_INPUT << shift;
200         writel(con, bank->pctl_base + reg_con);
201
202         spin_unlock_irqrestore(&bank->slock, flags);
203
204         gpiochip_unlock_as_irq(&bank->gpio_chip, irqd->hwirq);
205 }
206
207 /*
208  * irq_chip for gpio interrupts.
209  */
210 static struct exynos_irq_chip exynos_gpio_irq_chip = {
211         .chip = {
212                 .name = "exynos_gpio_irq_chip",
213                 .irq_unmask = exynos_irq_unmask,
214                 .irq_mask = exynos_irq_mask,
215                 .irq_ack = exynos_irq_ack,
216                 .irq_set_type = exynos_irq_set_type,
217                 .irq_request_resources = exynos_irq_request_resources,
218                 .irq_release_resources = exynos_irq_release_resources,
219         },
220         .eint_con = EXYNOS_GPIO_ECON_OFFSET,
221         .eint_mask = EXYNOS_GPIO_EMASK_OFFSET,
222         .eint_pend = EXYNOS_GPIO_EPEND_OFFSET,
223 };
224
225 static int exynos_eint_irq_map(struct irq_domain *h, unsigned int virq,
226                                         irq_hw_number_t hw)
227 {
228         struct samsung_pin_bank *b = h->host_data;
229
230         irq_set_chip_data(virq, b);
231         irq_set_chip_and_handler(virq, &b->irq_chip->chip,
232                                         handle_level_irq);
233         return 0;
234 }
235
236 /*
237  * irq domain callbacks for external gpio and wakeup interrupt controllers.
238  */
239 static const struct irq_domain_ops exynos_eint_irqd_ops = {
240         .map    = exynos_eint_irq_map,
241         .xlate  = irq_domain_xlate_twocell,
242 };
243
244 static irqreturn_t exynos_eint_gpio_irq(int irq, void *data)
245 {
246         struct samsung_pinctrl_drv_data *d = data;
247         struct samsung_pin_bank *bank = d->pin_banks;
248         unsigned int svc, group, pin, virq;
249
250         svc = readl(bank->eint_base + EXYNOS_SVC_OFFSET);
251         group = EXYNOS_SVC_GROUP(svc);
252         pin = svc & EXYNOS_SVC_NUM_MASK;
253
254         if (!group)
255                 return IRQ_HANDLED;
256         bank += (group - 1);
257
258         virq = irq_linear_revmap(bank->irq_domain, pin);
259         if (!virq)
260                 return IRQ_NONE;
261         generic_handle_irq(virq);
262         return IRQ_HANDLED;
263 }
264
265 struct exynos_eint_gpio_save {
266         u32 eint_con;
267         u32 eint_fltcon0;
268         u32 eint_fltcon1;
269         u32 eint_mask;
270 };
271
272 /*
273  * exynos_eint_gpio_init() - setup handling of external gpio interrupts.
274  * @d: driver data of samsung pinctrl driver.
275  */
276 int exynos_eint_gpio_init(struct samsung_pinctrl_drv_data *d)
277 {
278         struct samsung_pin_bank *bank;
279         struct device *dev = d->dev;
280         int ret;
281         int i;
282
283         if (!d->irq) {
284                 dev_err(dev, "irq number not available\n");
285                 return -EINVAL;
286         }
287
288         ret = devm_request_irq(dev, d->irq, exynos_eint_gpio_irq,
289                                         0, dev_name(dev), d);
290         if (ret) {
291                 dev_err(dev, "irq request failed\n");
292                 return -ENXIO;
293         }
294
295         bank = d->pin_banks;
296         for (i = 0; i < d->nr_banks; ++i, ++bank) {
297                 if (bank->eint_type != EINT_TYPE_GPIO)
298                         continue;
299                 bank->irq_domain = irq_domain_add_linear(bank->of_node,
300                                 bank->nr_pins, &exynos_eint_irqd_ops, bank);
301                 if (!bank->irq_domain) {
302                         dev_err(dev, "gpio irq domain add failed\n");
303                         ret = -ENXIO;
304                         goto err_domains;
305                 }
306
307                 bank->soc_priv = devm_kzalloc(d->dev,
308                         sizeof(struct exynos_eint_gpio_save), GFP_KERNEL);
309                 if (!bank->soc_priv) {
310                         irq_domain_remove(bank->irq_domain);
311                         ret = -ENOMEM;
312                         goto err_domains;
313                 }
314
315                 bank->irq_chip = &exynos_gpio_irq_chip;
316         }
317
318         return 0;
319
320 err_domains:
321         for (--i, --bank; i >= 0; --i, --bank) {
322                 if (bank->eint_type != EINT_TYPE_GPIO)
323                         continue;
324                 irq_domain_remove(bank->irq_domain);
325         }
326
327         return ret;
328 }
329
330 static u32 exynos_eint_wake_mask = 0xffffffff;
331
332 u32 exynos_get_eint_wake_mask(void)
333 {
334         return exynos_eint_wake_mask;
335 }
336
337 static int exynos_wkup_irq_set_wake(struct irq_data *irqd, unsigned int on)
338 {
339         struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
340         unsigned long bit = 1UL << (2 * bank->eint_offset + irqd->hwirq);
341
342         pr_info("wake %s for irq %d\n", on ? "enabled" : "disabled", irqd->irq);
343
344         if (!on)
345                 exynos_eint_wake_mask |= bit;
346         else
347                 exynos_eint_wake_mask &= ~bit;
348
349         return 0;
350 }
351
352 /*
353  * irq_chip for wakeup interrupts
354  */
355 static const struct exynos_irq_chip exynos4210_wkup_irq_chip __initconst = {
356         .chip = {
357                 .name = "exynos4210_wkup_irq_chip",
358                 .irq_unmask = exynos_irq_unmask,
359                 .irq_mask = exynos_irq_mask,
360                 .irq_ack = exynos_irq_ack,
361                 .irq_set_type = exynos_irq_set_type,
362                 .irq_set_wake = exynos_wkup_irq_set_wake,
363                 .irq_request_resources = exynos_irq_request_resources,
364                 .irq_release_resources = exynos_irq_release_resources,
365         },
366         .eint_con = EXYNOS_WKUP_ECON_OFFSET,
367         .eint_mask = EXYNOS_WKUP_EMASK_OFFSET,
368         .eint_pend = EXYNOS_WKUP_EPEND_OFFSET,
369 };
370
371 static const struct exynos_irq_chip exynos7_wkup_irq_chip __initconst = {
372         .chip = {
373                 .name = "exynos7_wkup_irq_chip",
374                 .irq_unmask = exynos_irq_unmask,
375                 .irq_mask = exynos_irq_mask,
376                 .irq_ack = exynos_irq_ack,
377                 .irq_set_type = exynos_irq_set_type,
378                 .irq_set_wake = exynos_wkup_irq_set_wake,
379                 .irq_request_resources = exynos_irq_request_resources,
380                 .irq_release_resources = exynos_irq_release_resources,
381         },
382         .eint_con = EXYNOS7_WKUP_ECON_OFFSET,
383         .eint_mask = EXYNOS7_WKUP_EMASK_OFFSET,
384         .eint_pend = EXYNOS7_WKUP_EPEND_OFFSET,
385 };
386
387 /* list of external wakeup controllers supported */
388 static const struct of_device_id exynos_wkup_irq_ids[] = {
389         { .compatible = "samsung,exynos4210-wakeup-eint",
390                         .data = &exynos4210_wkup_irq_chip },
391         { .compatible = "samsung,exynos7-wakeup-eint",
392                         .data = &exynos7_wkup_irq_chip },
393         { }
394 };
395
396 /* interrupt handler for wakeup interrupts 0..15 */
397 static void exynos_irq_eint0_15(struct irq_desc *desc)
398 {
399         struct exynos_weint_data *eintd = irq_desc_get_handler_data(desc);
400         struct samsung_pin_bank *bank = eintd->bank;
401         struct irq_chip *chip = irq_desc_get_chip(desc);
402         int eint_irq;
403
404         chained_irq_enter(chip, desc);
405
406         eint_irq = irq_linear_revmap(bank->irq_domain, eintd->irq);
407         generic_handle_irq(eint_irq);
408
409         chained_irq_exit(chip, desc);
410 }
411
412 static inline void exynos_irq_demux_eint(unsigned int pend,
413                                                 struct irq_domain *domain)
414 {
415         unsigned int irq;
416
417         while (pend) {
418                 irq = fls(pend) - 1;
419                 generic_handle_irq(irq_find_mapping(domain, irq));
420                 pend &= ~(1 << irq);
421         }
422 }
423
424 /* interrupt handler for wakeup interrupt 16 */
425 static void exynos_irq_demux_eint16_31(struct irq_desc *desc)
426 {
427         struct irq_chip *chip = irq_desc_get_chip(desc);
428         struct exynos_muxed_weint_data *eintd = irq_desc_get_handler_data(desc);
429         unsigned int pend;
430         unsigned int mask;
431         int i;
432
433         chained_irq_enter(chip, desc);
434
435         for (i = 0; i < eintd->nr_banks; ++i) {
436                 struct samsung_pin_bank *b = eintd->banks[i];
437                 pend = readl(b->eint_base + b->irq_chip->eint_pend
438                                 + b->eint_offset);
439                 mask = readl(b->eint_base + b->irq_chip->eint_mask
440                                 + b->eint_offset);
441                 exynos_irq_demux_eint(pend & ~mask, b->irq_domain);
442         }
443
444         chained_irq_exit(chip, desc);
445 }
446
447 /*
448  * exynos_eint_wkup_init() - setup handling of external wakeup interrupts.
449  * @d: driver data of samsung pinctrl driver.
450  */
451 int exynos_eint_wkup_init(struct samsung_pinctrl_drv_data *d)
452 {
453         struct device *dev = d->dev;
454         struct device_node *wkup_np = NULL;
455         struct device_node *np;
456         struct samsung_pin_bank *bank;
457         struct exynos_weint_data *weint_data;
458         struct exynos_muxed_weint_data *muxed_data;
459         struct exynos_irq_chip *irq_chip;
460         unsigned int muxed_banks = 0;
461         unsigned int i;
462         int idx, irq;
463
464         for_each_child_of_node(dev->of_node, np) {
465                 const struct of_device_id *match;
466
467                 match = of_match_node(exynos_wkup_irq_ids, np);
468                 if (match) {
469                         irq_chip = kmemdup(match->data,
470                                 sizeof(*irq_chip), GFP_KERNEL);
471                         if (!irq_chip) {
472                                 of_node_put(np);
473                                 return -ENOMEM;
474                         }
475                         wkup_np = np;
476                         break;
477                 }
478         }
479         if (!wkup_np)
480                 return -ENODEV;
481
482         bank = d->pin_banks;
483         for (i = 0; i < d->nr_banks; ++i, ++bank) {
484                 if (bank->eint_type != EINT_TYPE_WKUP)
485                         continue;
486
487                 bank->irq_domain = irq_domain_add_linear(bank->of_node,
488                                 bank->nr_pins, &exynos_eint_irqd_ops, bank);
489                 if (!bank->irq_domain) {
490                         dev_err(dev, "wkup irq domain add failed\n");
491                         return -ENXIO;
492                 }
493
494                 bank->irq_chip = irq_chip;
495
496                 if (!of_find_property(bank->of_node, "interrupts", NULL)) {
497                         bank->eint_type = EINT_TYPE_WKUP_MUX;
498                         ++muxed_banks;
499                         continue;
500                 }
501
502                 weint_data = devm_kzalloc(dev, bank->nr_pins
503                                         * sizeof(*weint_data), GFP_KERNEL);
504                 if (!weint_data)
505                         return -ENOMEM;
506
507                 for (idx = 0; idx < bank->nr_pins; ++idx) {
508                         irq = irq_of_parse_and_map(bank->of_node, idx);
509                         if (!irq) {
510                                 dev_err(dev, "irq number for eint-%s-%d not found\n",
511                                                         bank->name, idx);
512                                 continue;
513                         }
514                         weint_data[idx].irq = idx;
515                         weint_data[idx].bank = bank;
516                         irq_set_chained_handler_and_data(irq,
517                                                          exynos_irq_eint0_15,
518                                                          &weint_data[idx]);
519                 }
520         }
521
522         if (!muxed_banks)
523                 return 0;
524
525         irq = irq_of_parse_and_map(wkup_np, 0);
526         if (!irq) {
527                 dev_err(dev, "irq number for muxed EINTs not found\n");
528                 return 0;
529         }
530
531         muxed_data = devm_kzalloc(dev, sizeof(*muxed_data)
532                 + muxed_banks*sizeof(struct samsung_pin_bank *), GFP_KERNEL);
533         if (!muxed_data)
534                 return -ENOMEM;
535
536         irq_set_chained_handler_and_data(irq, exynos_irq_demux_eint16_31,
537                                          muxed_data);
538
539         bank = d->pin_banks;
540         idx = 0;
541         for (i = 0; i < d->nr_banks; ++i, ++bank) {
542                 if (bank->eint_type != EINT_TYPE_WKUP_MUX)
543                         continue;
544
545                 muxed_data->banks[idx++] = bank;
546         }
547         muxed_data->nr_banks = muxed_banks;
548
549         return 0;
550 }
551
552 static void exynos_pinctrl_suspend_bank(
553                                 struct samsung_pinctrl_drv_data *drvdata,
554                                 struct samsung_pin_bank *bank)
555 {
556         struct exynos_eint_gpio_save *save = bank->soc_priv;
557         void __iomem *regs = bank->eint_base;
558
559         save->eint_con = readl(regs + EXYNOS_GPIO_ECON_OFFSET
560                                                 + bank->eint_offset);
561         save->eint_fltcon0 = readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
562                                                 + 2 * bank->eint_offset);
563         save->eint_fltcon1 = readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
564                                                 + 2 * bank->eint_offset + 4);
565         save->eint_mask = readl(regs + bank->irq_chip->eint_mask
566                                                 + bank->eint_offset);
567
568         pr_debug("%s: save     con %#010x\n", bank->name, save->eint_con);
569         pr_debug("%s: save fltcon0 %#010x\n", bank->name, save->eint_fltcon0);
570         pr_debug("%s: save fltcon1 %#010x\n", bank->name, save->eint_fltcon1);
571         pr_debug("%s: save    mask %#010x\n", bank->name, save->eint_mask);
572 }
573
574 void exynos_pinctrl_suspend(struct samsung_pinctrl_drv_data *drvdata)
575 {
576         struct samsung_pin_bank *bank = drvdata->pin_banks;
577         int i;
578
579         for (i = 0; i < drvdata->nr_banks; ++i, ++bank)
580                 if (bank->eint_type == EINT_TYPE_GPIO)
581                         exynos_pinctrl_suspend_bank(drvdata, bank);
582 }
583
584 static void exynos_pinctrl_resume_bank(
585                                 struct samsung_pinctrl_drv_data *drvdata,
586                                 struct samsung_pin_bank *bank)
587 {
588         struct exynos_eint_gpio_save *save = bank->soc_priv;
589         void __iomem *regs = bank->eint_base;
590
591         pr_debug("%s:     con %#010x => %#010x\n", bank->name,
592                         readl(regs + EXYNOS_GPIO_ECON_OFFSET
593                         + bank->eint_offset), save->eint_con);
594         pr_debug("%s: fltcon0 %#010x => %#010x\n", bank->name,
595                         readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
596                         + 2 * bank->eint_offset), save->eint_fltcon0);
597         pr_debug("%s: fltcon1 %#010x => %#010x\n", bank->name,
598                         readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
599                         + 2 * bank->eint_offset + 4), save->eint_fltcon1);
600         pr_debug("%s:    mask %#010x => %#010x\n", bank->name,
601                         readl(regs + bank->irq_chip->eint_mask
602                         + bank->eint_offset), save->eint_mask);
603
604         writel(save->eint_con, regs + EXYNOS_GPIO_ECON_OFFSET
605                                                 + bank->eint_offset);
606         writel(save->eint_fltcon0, regs + EXYNOS_GPIO_EFLTCON_OFFSET
607                                                 + 2 * bank->eint_offset);
608         writel(save->eint_fltcon1, regs + EXYNOS_GPIO_EFLTCON_OFFSET
609                                                 + 2 * bank->eint_offset + 4);
610         writel(save->eint_mask, regs + bank->irq_chip->eint_mask
611                                                 + bank->eint_offset);
612 }
613
614 void exynos_pinctrl_resume(struct samsung_pinctrl_drv_data *drvdata)
615 {
616         struct samsung_pin_bank *bank = drvdata->pin_banks;
617         int i;
618
619         for (i = 0; i < drvdata->nr_banks; ++i, ++bank)
620                 if (bank->eint_type == EINT_TYPE_GPIO)
621                         exynos_pinctrl_resume_bank(drvdata, bank);
622 }
623
624 static void exynos_retention_enable(struct samsung_pinctrl_drv_data *drvdata)
625 {
626         if (drvdata->retention_ctrl->refcnt)
627                 atomic_inc(drvdata->retention_ctrl->refcnt);
628 }
629
630 static void exynos_retention_disable(struct samsung_pinctrl_drv_data *drvdata)
631 {
632         struct samsung_retention_ctrl *ctrl = drvdata->retention_ctrl;
633         struct regmap *pmu_regs = ctrl->priv;
634         int i;
635
636         if (ctrl->refcnt && !atomic_dec_and_test(ctrl->refcnt))
637                 return;
638
639         for (i = 0; i < ctrl->nr_regs; i++)
640                 regmap_write(pmu_regs, ctrl->regs[i], ctrl->value);
641 }
642
643 struct samsung_retention_ctrl *
644 exynos_retention_init(struct samsung_pinctrl_drv_data *drvdata,
645                       const struct samsung_retention_data *data)
646 {
647         struct samsung_retention_ctrl *ctrl;
648         struct regmap *pmu_regs;
649         int i;
650
651         ctrl = devm_kzalloc(drvdata->dev, sizeof(*ctrl), GFP_KERNEL);
652         if (!ctrl)
653                 return ERR_PTR(-ENOMEM);
654
655         pmu_regs = exynos_get_pmu_regmap();
656         if (IS_ERR(pmu_regs))
657                 return ERR_CAST(pmu_regs);
658
659         ctrl->priv = pmu_regs;
660         ctrl->regs = data->regs;
661         ctrl->nr_regs = data->nr_regs;
662         ctrl->value = data->value;
663         ctrl->refcnt = data->refcnt;
664         ctrl->enable = exynos_retention_enable;
665         ctrl->disable = exynos_retention_disable;
666
667         /* Ensure that retention is disabled on driver init */
668         for (i = 0; i < ctrl->nr_regs; i++)
669                 regmap_write(pmu_regs, ctrl->regs[i], ctrl->value);
670
671         return ctrl;
672 }