GNU Linux-libre 4.9.333-gnu1
[releases.git] / drivers / net / wireless / ralink / rt2x00 / rt2800lib.c
1 /*
2         Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
3         Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
4         Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
5         Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
6
7         Based on the original rt2800pci.c and rt2800usb.c.
8           Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
9           Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
10           Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
11           Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
12           Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
13           Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
14           <http://rt2x00.serialmonkey.com>
15
16         This program is free software; you can redistribute it and/or modify
17         it under the terms of the GNU General Public License as published by
18         the Free Software Foundation; either version 2 of the License, or
19         (at your option) any later version.
20
21         This program is distributed in the hope that it will be useful,
22         but WITHOUT ANY WARRANTY; without even the implied warranty of
23         MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24         GNU General Public License for more details.
25
26         You should have received a copy of the GNU General Public License
27         along with this program; if not, see <http://www.gnu.org/licenses/>.
28  */
29
30 /*
31         Module: rt2800lib
32         Abstract: rt2800 generic device routines.
33  */
34
35 #include <linux/crc-ccitt.h>
36 #include <linux/kernel.h>
37 #include <linux/module.h>
38 #include <linux/slab.h>
39
40 #include "rt2x00.h"
41 #include "rt2800lib.h"
42 #include "rt2800.h"
43
44 /*
45  * Register access.
46  * All access to the CSR registers will go through the methods
47  * rt2800_register_read and rt2800_register_write.
48  * BBP and RF register require indirect register access,
49  * and use the CSR registers BBPCSR and RFCSR to achieve this.
50  * These indirect registers work with busy bits,
51  * and we will try maximal REGISTER_BUSY_COUNT times to access
52  * the register while taking a REGISTER_BUSY_DELAY us delay
53  * between each attampt. When the busy bit is still set at that time,
54  * the access attempt is considered to have failed,
55  * and we will print an error.
56  * The _lock versions must be used if you already hold the csr_mutex
57  */
58 #define WAIT_FOR_BBP(__dev, __reg) \
59         rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
60 #define WAIT_FOR_RFCSR(__dev, __reg) \
61         rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
62 #define WAIT_FOR_RF(__dev, __reg) \
63         rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
64 #define WAIT_FOR_MCU(__dev, __reg) \
65         rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
66                             H2M_MAILBOX_CSR_OWNER, (__reg))
67
68 static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
69 {
70         /* check for rt2872 on SoC */
71         if (!rt2x00_is_soc(rt2x00dev) ||
72             !rt2x00_rt(rt2x00dev, RT2872))
73                 return false;
74
75         /* we know for sure that these rf chipsets are used on rt305x boards */
76         if (rt2x00_rf(rt2x00dev, RF3020) ||
77             rt2x00_rf(rt2x00dev, RF3021) ||
78             rt2x00_rf(rt2x00dev, RF3022))
79                 return true;
80
81         rt2x00_warn(rt2x00dev, "Unknown RF chipset on rt305x\n");
82         return false;
83 }
84
85 static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
86                              const unsigned int word, const u8 value)
87 {
88         u32 reg;
89
90         mutex_lock(&rt2x00dev->csr_mutex);
91
92         /*
93          * Wait until the BBP becomes available, afterwards we
94          * can safely write the new data into the register.
95          */
96         if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
97                 reg = 0;
98                 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
99                 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
100                 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
101                 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
102                 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
103
104                 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
105         }
106
107         mutex_unlock(&rt2x00dev->csr_mutex);
108 }
109
110 static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
111                             const unsigned int word, u8 *value)
112 {
113         u32 reg;
114
115         mutex_lock(&rt2x00dev->csr_mutex);
116
117         /*
118          * Wait until the BBP becomes available, afterwards we
119          * can safely write the read request into the register.
120          * After the data has been written, we wait until hardware
121          * returns the correct value, if at any time the register
122          * doesn't become available in time, reg will be 0xffffffff
123          * which means we return 0xff to the caller.
124          */
125         if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
126                 reg = 0;
127                 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
128                 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
129                 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
130                 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
131
132                 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
133
134                 WAIT_FOR_BBP(rt2x00dev, &reg);
135         }
136
137         *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
138
139         mutex_unlock(&rt2x00dev->csr_mutex);
140 }
141
142 static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
143                                const unsigned int word, const u8 value)
144 {
145         u32 reg;
146
147         mutex_lock(&rt2x00dev->csr_mutex);
148
149         /*
150          * Wait until the RFCSR becomes available, afterwards we
151          * can safely write the new data into the register.
152          */
153         if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
154                 reg = 0;
155                 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
156                 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
157                 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
158                 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
159
160                 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
161         }
162
163         mutex_unlock(&rt2x00dev->csr_mutex);
164 }
165
166 static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
167                               const unsigned int word, u8 *value)
168 {
169         u32 reg;
170
171         mutex_lock(&rt2x00dev->csr_mutex);
172
173         /*
174          * Wait until the RFCSR becomes available, afterwards we
175          * can safely write the read request into the register.
176          * After the data has been written, we wait until hardware
177          * returns the correct value, if at any time the register
178          * doesn't become available in time, reg will be 0xffffffff
179          * which means we return 0xff to the caller.
180          */
181         if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
182                 reg = 0;
183                 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
184                 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
185                 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
186
187                 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
188
189                 WAIT_FOR_RFCSR(rt2x00dev, &reg);
190         }
191
192         *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
193
194         mutex_unlock(&rt2x00dev->csr_mutex);
195 }
196
197 static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
198                             const unsigned int word, const u32 value)
199 {
200         u32 reg;
201
202         mutex_lock(&rt2x00dev->csr_mutex);
203
204         /*
205          * Wait until the RF becomes available, afterwards we
206          * can safely write the new data into the register.
207          */
208         if (WAIT_FOR_RF(rt2x00dev, &reg)) {
209                 reg = 0;
210                 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
211                 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
212                 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
213                 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
214
215                 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
216                 rt2x00_rf_write(rt2x00dev, word, value);
217         }
218
219         mutex_unlock(&rt2x00dev->csr_mutex);
220 }
221
222 static const unsigned int rt2800_eeprom_map[EEPROM_WORD_COUNT] = {
223         [EEPROM_CHIP_ID]                = 0x0000,
224         [EEPROM_VERSION]                = 0x0001,
225         [EEPROM_MAC_ADDR_0]             = 0x0002,
226         [EEPROM_MAC_ADDR_1]             = 0x0003,
227         [EEPROM_MAC_ADDR_2]             = 0x0004,
228         [EEPROM_NIC_CONF0]              = 0x001a,
229         [EEPROM_NIC_CONF1]              = 0x001b,
230         [EEPROM_FREQ]                   = 0x001d,
231         [EEPROM_LED_AG_CONF]            = 0x001e,
232         [EEPROM_LED_ACT_CONF]           = 0x001f,
233         [EEPROM_LED_POLARITY]           = 0x0020,
234         [EEPROM_NIC_CONF2]              = 0x0021,
235         [EEPROM_LNA]                    = 0x0022,
236         [EEPROM_RSSI_BG]                = 0x0023,
237         [EEPROM_RSSI_BG2]               = 0x0024,
238         [EEPROM_TXMIXER_GAIN_BG]        = 0x0024, /* overlaps with RSSI_BG2 */
239         [EEPROM_RSSI_A]                 = 0x0025,
240         [EEPROM_RSSI_A2]                = 0x0026,
241         [EEPROM_TXMIXER_GAIN_A]         = 0x0026, /* overlaps with RSSI_A2 */
242         [EEPROM_EIRP_MAX_TX_POWER]      = 0x0027,
243         [EEPROM_TXPOWER_DELTA]          = 0x0028,
244         [EEPROM_TXPOWER_BG1]            = 0x0029,
245         [EEPROM_TXPOWER_BG2]            = 0x0030,
246         [EEPROM_TSSI_BOUND_BG1]         = 0x0037,
247         [EEPROM_TSSI_BOUND_BG2]         = 0x0038,
248         [EEPROM_TSSI_BOUND_BG3]         = 0x0039,
249         [EEPROM_TSSI_BOUND_BG4]         = 0x003a,
250         [EEPROM_TSSI_BOUND_BG5]         = 0x003b,
251         [EEPROM_TXPOWER_A1]             = 0x003c,
252         [EEPROM_TXPOWER_A2]             = 0x0053,
253         [EEPROM_TSSI_BOUND_A1]          = 0x006a,
254         [EEPROM_TSSI_BOUND_A2]          = 0x006b,
255         [EEPROM_TSSI_BOUND_A3]          = 0x006c,
256         [EEPROM_TSSI_BOUND_A4]          = 0x006d,
257         [EEPROM_TSSI_BOUND_A5]          = 0x006e,
258         [EEPROM_TXPOWER_BYRATE]         = 0x006f,
259         [EEPROM_BBP_START]              = 0x0078,
260 };
261
262 static const unsigned int rt2800_eeprom_map_ext[EEPROM_WORD_COUNT] = {
263         [EEPROM_CHIP_ID]                = 0x0000,
264         [EEPROM_VERSION]                = 0x0001,
265         [EEPROM_MAC_ADDR_0]             = 0x0002,
266         [EEPROM_MAC_ADDR_1]             = 0x0003,
267         [EEPROM_MAC_ADDR_2]             = 0x0004,
268         [EEPROM_NIC_CONF0]              = 0x001a,
269         [EEPROM_NIC_CONF1]              = 0x001b,
270         [EEPROM_NIC_CONF2]              = 0x001c,
271         [EEPROM_EIRP_MAX_TX_POWER]      = 0x0020,
272         [EEPROM_FREQ]                   = 0x0022,
273         [EEPROM_LED_AG_CONF]            = 0x0023,
274         [EEPROM_LED_ACT_CONF]           = 0x0024,
275         [EEPROM_LED_POLARITY]           = 0x0025,
276         [EEPROM_LNA]                    = 0x0026,
277         [EEPROM_EXT_LNA2]               = 0x0027,
278         [EEPROM_RSSI_BG]                = 0x0028,
279         [EEPROM_RSSI_BG2]               = 0x0029,
280         [EEPROM_RSSI_A]                 = 0x002a,
281         [EEPROM_RSSI_A2]                = 0x002b,
282         [EEPROM_TXPOWER_BG1]            = 0x0030,
283         [EEPROM_TXPOWER_BG2]            = 0x0037,
284         [EEPROM_EXT_TXPOWER_BG3]        = 0x003e,
285         [EEPROM_TSSI_BOUND_BG1]         = 0x0045,
286         [EEPROM_TSSI_BOUND_BG2]         = 0x0046,
287         [EEPROM_TSSI_BOUND_BG3]         = 0x0047,
288         [EEPROM_TSSI_BOUND_BG4]         = 0x0048,
289         [EEPROM_TSSI_BOUND_BG5]         = 0x0049,
290         [EEPROM_TXPOWER_A1]             = 0x004b,
291         [EEPROM_TXPOWER_A2]             = 0x0065,
292         [EEPROM_EXT_TXPOWER_A3]         = 0x007f,
293         [EEPROM_TSSI_BOUND_A1]          = 0x009a,
294         [EEPROM_TSSI_BOUND_A2]          = 0x009b,
295         [EEPROM_TSSI_BOUND_A3]          = 0x009c,
296         [EEPROM_TSSI_BOUND_A4]          = 0x009d,
297         [EEPROM_TSSI_BOUND_A5]          = 0x009e,
298         [EEPROM_TXPOWER_BYRATE]         = 0x00a0,
299 };
300
301 static unsigned int rt2800_eeprom_word_index(struct rt2x00_dev *rt2x00dev,
302                                              const enum rt2800_eeprom_word word)
303 {
304         const unsigned int *map;
305         unsigned int index;
306
307         if (WARN_ONCE(word >= EEPROM_WORD_COUNT,
308                       "%s: invalid EEPROM word %d\n",
309                       wiphy_name(rt2x00dev->hw->wiphy), word))
310                 return 0;
311
312         if (rt2x00_rt(rt2x00dev, RT3593))
313                 map = rt2800_eeprom_map_ext;
314         else
315                 map = rt2800_eeprom_map;
316
317         index = map[word];
318
319         /* Index 0 is valid only for EEPROM_CHIP_ID.
320          * Otherwise it means that the offset of the
321          * given word is not initialized in the map,
322          * or that the field is not usable on the
323          * actual chipset.
324          */
325         WARN_ONCE(word != EEPROM_CHIP_ID && index == 0,
326                   "%s: invalid access of EEPROM word %d\n",
327                   wiphy_name(rt2x00dev->hw->wiphy), word);
328
329         return index;
330 }
331
332 static void *rt2800_eeprom_addr(struct rt2x00_dev *rt2x00dev,
333                                 const enum rt2800_eeprom_word word)
334 {
335         unsigned int index;
336
337         index = rt2800_eeprom_word_index(rt2x00dev, word);
338         return rt2x00_eeprom_addr(rt2x00dev, index);
339 }
340
341 static void rt2800_eeprom_read(struct rt2x00_dev *rt2x00dev,
342                                const enum rt2800_eeprom_word word, u16 *data)
343 {
344         unsigned int index;
345
346         index = rt2800_eeprom_word_index(rt2x00dev, word);
347         rt2x00_eeprom_read(rt2x00dev, index, data);
348 }
349
350 static void rt2800_eeprom_write(struct rt2x00_dev *rt2x00dev,
351                                 const enum rt2800_eeprom_word word, u16 data)
352 {
353         unsigned int index;
354
355         index = rt2800_eeprom_word_index(rt2x00dev, word);
356         rt2x00_eeprom_write(rt2x00dev, index, data);
357 }
358
359 static void rt2800_eeprom_read_from_array(struct rt2x00_dev *rt2x00dev,
360                                           const enum rt2800_eeprom_word array,
361                                           unsigned int offset,
362                                           u16 *data)
363 {
364         unsigned int index;
365
366         index = rt2800_eeprom_word_index(rt2x00dev, array);
367         rt2x00_eeprom_read(rt2x00dev, index + offset, data);
368 }
369
370 static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
371 {
372         u32 reg;
373         int i, count;
374
375         rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
376         if (rt2x00_get_field32(reg, WLAN_EN))
377                 return 0;
378
379         rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
380         rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
381         rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
382         rt2x00_set_field32(&reg, WLAN_EN, 1);
383         rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
384
385         udelay(REGISTER_BUSY_DELAY);
386
387         count = 0;
388         do {
389                 /*
390                  * Check PLL_LD & XTAL_RDY.
391                  */
392                 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
393                         rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
394                         if (rt2x00_get_field32(reg, PLL_LD) &&
395                             rt2x00_get_field32(reg, XTAL_RDY))
396                                 break;
397                         udelay(REGISTER_BUSY_DELAY);
398                 }
399
400                 if (i >= REGISTER_BUSY_COUNT) {
401
402                         if (count >= 10)
403                                 return -EIO;
404
405                         rt2800_register_write(rt2x00dev, 0x58, 0x018);
406                         udelay(REGISTER_BUSY_DELAY);
407                         rt2800_register_write(rt2x00dev, 0x58, 0x418);
408                         udelay(REGISTER_BUSY_DELAY);
409                         rt2800_register_write(rt2x00dev, 0x58, 0x618);
410                         udelay(REGISTER_BUSY_DELAY);
411                         count++;
412                 } else {
413                         count = 0;
414                 }
415
416                 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
417                 rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
418                 rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
419                 rt2x00_set_field32(&reg, WLAN_RESET, 1);
420                 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
421                 udelay(10);
422                 rt2x00_set_field32(&reg, WLAN_RESET, 0);
423                 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
424                 udelay(10);
425                 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
426         } while (count != 0);
427
428         return 0;
429 }
430
431 void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
432                         const u8 command, const u8 token,
433                         const u8 arg0, const u8 arg1)
434 {
435         u32 reg;
436
437         /*
438          * SOC devices don't support MCU requests.
439          */
440         if (rt2x00_is_soc(rt2x00dev))
441                 return;
442
443         mutex_lock(&rt2x00dev->csr_mutex);
444
445         /*
446          * Wait until the MCU becomes available, afterwards we
447          * can safely write the new data into the register.
448          */
449         if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
450                 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
451                 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
452                 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
453                 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
454                 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
455
456                 reg = 0;
457                 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
458                 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
459         }
460
461         mutex_unlock(&rt2x00dev->csr_mutex);
462 }
463 EXPORT_SYMBOL_GPL(rt2800_mcu_request);
464
465 int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
466 {
467         unsigned int i = 0;
468         u32 reg;
469
470         for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
471                 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
472                 if (reg && reg != ~0)
473                         return 0;
474                 msleep(1);
475         }
476
477         rt2x00_err(rt2x00dev, "Unstable hardware\n");
478         return -EBUSY;
479 }
480 EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
481
482 int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
483 {
484         unsigned int i;
485         u32 reg;
486
487         /*
488          * Some devices are really slow to respond here. Wait a whole second
489          * before timing out.
490          */
491         for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
492                 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
493                 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
494                     !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
495                         return 0;
496
497                 msleep(10);
498         }
499
500         rt2x00_err(rt2x00dev, "WPDMA TX/RX busy [0x%08x]\n", reg);
501         return -EACCES;
502 }
503 EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
504
505 void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
506 {
507         u32 reg;
508
509         rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
510         rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
511         rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
512         rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
513         rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
514         rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
515         rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
516 }
517 EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
518
519 void rt2800_get_txwi_rxwi_size(struct rt2x00_dev *rt2x00dev,
520                                unsigned short *txwi_size,
521                                unsigned short *rxwi_size)
522 {
523         switch (rt2x00dev->chip.rt) {
524         case RT3593:
525                 *txwi_size = TXWI_DESC_SIZE_4WORDS;
526                 *rxwi_size = RXWI_DESC_SIZE_5WORDS;
527                 break;
528
529         case RT5592:
530                 *txwi_size = TXWI_DESC_SIZE_5WORDS;
531                 *rxwi_size = RXWI_DESC_SIZE_6WORDS;
532                 break;
533
534         default:
535                 *txwi_size = TXWI_DESC_SIZE_4WORDS;
536                 *rxwi_size = RXWI_DESC_SIZE_4WORDS;
537                 break;
538         }
539 }
540 EXPORT_SYMBOL_GPL(rt2800_get_txwi_rxwi_size);
541
542 static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
543 {
544         u16 fw_crc;
545         u16 crc;
546
547         /*
548          * The last 2 bytes in the firmware array are the crc checksum itself,
549          * this means that we should never pass those 2 bytes to the crc
550          * algorithm.
551          */
552         fw_crc = (data[len - 2] << 8 | data[len - 1]);
553
554         /*
555          * Use the crc ccitt algorithm.
556          * This will return the same value as the legacy driver which
557          * used bit ordering reversion on the both the firmware bytes
558          * before input input as well as on the final output.
559          * Obviously using crc ccitt directly is much more efficient.
560          */
561         crc = crc_ccitt(~0, data, len - 2);
562
563         /*
564          * There is a small difference between the crc-itu-t + bitrev and
565          * the crc-ccitt crc calculation. In the latter method the 2 bytes
566          * will be swapped, use swab16 to convert the crc to the correct
567          * value.
568          */
569         crc = swab16(crc);
570
571         return fw_crc == crc;
572 }
573
574 int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
575                           const u8 *data, const size_t len)
576 {
577         size_t offset = 0;
578         size_t fw_len;
579         bool multiple;
580
581         /*
582          * PCI(e) & SOC devices require firmware with a length
583          * of 8kb. USB devices require firmware files with a length
584          * of 4kb. Certain USB chipsets however require different firmware,
585          * which Ralink only provides attached to the original firmware
586          * file. Thus for USB devices, firmware files have a length
587          * which is a multiple of 4kb. The firmware for rt3290 chip also
588          * have a length which is a multiple of 4kb.
589          */
590         if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
591                 fw_len = 4096;
592         else
593                 fw_len = 8192;
594
595         multiple = true;
596         /*
597          * Validate the firmware length
598          */
599         if (len != fw_len && (!multiple || (len % fw_len) != 0))
600                 return FW_BAD_LENGTH;
601
602         /*
603          * Check if the chipset requires one of the upper parts
604          * of the firmware.
605          */
606         if (rt2x00_is_usb(rt2x00dev) &&
607             !rt2x00_rt(rt2x00dev, RT2860) &&
608             !rt2x00_rt(rt2x00dev, RT2872) &&
609             !rt2x00_rt(rt2x00dev, RT3070) &&
610             ((len / fw_len) == 1))
611                 return FW_BAD_VERSION;
612
613         /*
614          * 8kb firmware files must be checked as if it were
615          * 2 separate firmware files.
616          */
617         while (offset < len) {
618                 if (!rt2800_check_firmware_crc(data + offset, fw_len))
619                         return FW_BAD_CRC;
620
621                 offset += fw_len;
622         }
623
624         return FW_OK;
625 }
626 EXPORT_SYMBOL_GPL(rt2800_check_firmware);
627
628 int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
629                          const u8 *data, const size_t len)
630 {
631         unsigned int i;
632         u32 reg;
633         int retval;
634
635         if (rt2x00_rt(rt2x00dev, RT3290)) {
636                 retval = rt2800_enable_wlan_rt3290(rt2x00dev);
637                 if (retval)
638                         return -EBUSY;
639         }
640
641         /*
642          * If driver doesn't wake up firmware here,
643          * rt2800_load_firmware will hang forever when interface is up again.
644          */
645         rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
646
647         /*
648          * Wait for stable hardware.
649          */
650         if (rt2800_wait_csr_ready(rt2x00dev))
651                 return -EBUSY;
652
653         if (rt2x00_is_pci(rt2x00dev)) {
654                 if (rt2x00_rt(rt2x00dev, RT3290) ||
655                     rt2x00_rt(rt2x00dev, RT3572) ||
656                     rt2x00_rt(rt2x00dev, RT5390) ||
657                     rt2x00_rt(rt2x00dev, RT5392)) {
658                         rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
659                         rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
660                         rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
661                         rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
662                 }
663                 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
664         }
665
666         rt2800_disable_wpdma(rt2x00dev);
667
668         /*
669          * Write firmware to the device.
670          */
671         rt2800_drv_write_firmware(rt2x00dev, data, len);
672
673         /*
674          * Wait for device to stabilize.
675          */
676         for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
677                 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
678                 if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
679                         break;
680                 msleep(1);
681         }
682
683         if (i == REGISTER_BUSY_COUNT) {
684                 rt2x00_err(rt2x00dev, "PBF system register not ready\n");
685                 return -EBUSY;
686         }
687
688         /*
689          * Disable DMA, will be reenabled later when enabling
690          * the radio.
691          */
692         rt2800_disable_wpdma(rt2x00dev);
693
694         /*
695          * Initialize firmware.
696          */
697         rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
698         rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
699         if (rt2x00_is_usb(rt2x00dev)) {
700                 rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
701                 rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
702         }
703         msleep(1);
704
705         return 0;
706 }
707 EXPORT_SYMBOL_GPL(rt2800_load_firmware);
708
709 void rt2800_write_tx_data(struct queue_entry *entry,
710                           struct txentry_desc *txdesc)
711 {
712         __le32 *txwi = rt2800_drv_get_txwi(entry);
713         u32 word;
714         int i;
715
716         /*
717          * Initialize TX Info descriptor
718          */
719         rt2x00_desc_read(txwi, 0, &word);
720         rt2x00_set_field32(&word, TXWI_W0_FRAG,
721                            test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
722         rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
723                            test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
724         rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
725         rt2x00_set_field32(&word, TXWI_W0_TS,
726                            test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
727         rt2x00_set_field32(&word, TXWI_W0_AMPDU,
728                            test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
729         rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
730                            txdesc->u.ht.mpdu_density);
731         rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
732         rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
733         rt2x00_set_field32(&word, TXWI_W0_BW,
734                            test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
735         rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
736                            test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
737         rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
738         rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
739         rt2x00_desc_write(txwi, 0, word);
740
741         rt2x00_desc_read(txwi, 1, &word);
742         rt2x00_set_field32(&word, TXWI_W1_ACK,
743                            test_bit(ENTRY_TXD_ACK, &txdesc->flags));
744         rt2x00_set_field32(&word, TXWI_W1_NSEQ,
745                            test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
746         rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
747         rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
748                            test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
749                            txdesc->key_idx : txdesc->u.ht.wcid);
750         rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
751                            txdesc->length);
752         rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
753         rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
754         rt2x00_desc_write(txwi, 1, word);
755
756         /*
757          * Always write 0 to IV/EIV fields (word 2 and 3), hardware will insert
758          * the IV from the IVEIV register when TXD_W3_WIV is set to 0.
759          * When TXD_W3_WIV is set to 1 it will use the IV data
760          * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
761          * crypto entry in the registers should be used to encrypt the frame.
762          *
763          * Nulify all remaining words as well, we don't know how to program them.
764          */
765         for (i = 2; i < entry->queue->winfo_size / sizeof(__le32); i++)
766                 _rt2x00_desc_write(txwi, i, 0);
767 }
768 EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
769
770 static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
771 {
772         s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
773         s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
774         s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
775         u16 eeprom;
776         u8 offset0;
777         u8 offset1;
778         u8 offset2;
779
780         if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
781                 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
782                 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
783                 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
784                 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
785                 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
786         } else {
787                 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
788                 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
789                 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
790                 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
791                 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
792         }
793
794         /*
795          * Convert the value from the descriptor into the RSSI value
796          * If the value in the descriptor is 0, it is considered invalid
797          * and the default (extremely low) rssi value is assumed
798          */
799         rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
800         rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
801         rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
802
803         /*
804          * mac80211 only accepts a single RSSI value. Calculating the
805          * average doesn't deliver a fair answer either since -60:-60 would
806          * be considered equally good as -50:-70 while the second is the one
807          * which gives less energy...
808          */
809         rssi0 = max(rssi0, rssi1);
810         return (int)max(rssi0, rssi2);
811 }
812
813 void rt2800_process_rxwi(struct queue_entry *entry,
814                          struct rxdone_entry_desc *rxdesc)
815 {
816         __le32 *rxwi = (__le32 *) entry->skb->data;
817         u32 word;
818
819         rt2x00_desc_read(rxwi, 0, &word);
820
821         rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
822         rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
823
824         rt2x00_desc_read(rxwi, 1, &word);
825
826         if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
827                 rxdesc->flags |= RX_FLAG_SHORT_GI;
828
829         if (rt2x00_get_field32(word, RXWI_W1_BW))
830                 rxdesc->flags |= RX_FLAG_40MHZ;
831
832         /*
833          * Detect RX rate, always use MCS as signal type.
834          */
835         rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
836         rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
837         rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
838
839         /*
840          * Mask of 0x8 bit to remove the short preamble flag.
841          */
842         if (rxdesc->rate_mode == RATE_MODE_CCK)
843                 rxdesc->signal &= ~0x8;
844
845         rt2x00_desc_read(rxwi, 2, &word);
846
847         /*
848          * Convert descriptor AGC value to RSSI value.
849          */
850         rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
851         /*
852          * Remove RXWI descriptor from start of the buffer.
853          */
854         skb_pull(entry->skb, entry->queue->winfo_size);
855 }
856 EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
857
858 void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi)
859 {
860         struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
861         struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
862         struct txdone_entry_desc txdesc;
863         u32 word;
864         u16 mcs, real_mcs;
865         int aggr, ampdu;
866
867         /*
868          * Obtain the status about this packet.
869          */
870         txdesc.flags = 0;
871         rt2x00_desc_read(txwi, 0, &word);
872
873         mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
874         ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
875
876         real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
877         aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
878
879         /*
880          * If a frame was meant to be sent as a single non-aggregated MPDU
881          * but ended up in an aggregate the used tx rate doesn't correlate
882          * with the one specified in the TXWI as the whole aggregate is sent
883          * with the same rate.
884          *
885          * For example: two frames are sent to rt2x00, the first one sets
886          * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
887          * and requests MCS15. If the hw aggregates both frames into one
888          * AMDPU the tx status for both frames will contain MCS7 although
889          * the frame was sent successfully.
890          *
891          * Hence, replace the requested rate with the real tx rate to not
892          * confuse the rate control algortihm by providing clearly wrong
893          * data.
894          */
895         if (unlikely(aggr == 1 && ampdu == 0 && real_mcs != mcs)) {
896                 skbdesc->tx_rate_idx = real_mcs;
897                 mcs = real_mcs;
898         }
899
900         if (aggr == 1 || ampdu == 1)
901                 __set_bit(TXDONE_AMPDU, &txdesc.flags);
902
903         /*
904          * Ralink has a retry mechanism using a global fallback
905          * table. We setup this fallback table to try the immediate
906          * lower rate for all rates. In the TX_STA_FIFO, the MCS field
907          * always contains the MCS used for the last transmission, be
908          * it successful or not.
909          */
910         if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
911                 /*
912                  * Transmission succeeded. The number of retries is
913                  * mcs - real_mcs
914                  */
915                 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
916                 txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
917         } else {
918                 /*
919                  * Transmission failed. The number of retries is
920                  * always 7 in this case (for a total number of 8
921                  * frames sent).
922                  */
923                 __set_bit(TXDONE_FAILURE, &txdesc.flags);
924                 txdesc.retry = rt2x00dev->long_retry;
925         }
926
927         /*
928          * the frame was retried at least once
929          * -> hw used fallback rates
930          */
931         if (txdesc.retry)
932                 __set_bit(TXDONE_FALLBACK, &txdesc.flags);
933
934         rt2x00lib_txdone(entry, &txdesc);
935 }
936 EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
937
938 static unsigned int rt2800_hw_beacon_base(struct rt2x00_dev *rt2x00dev,
939                                           unsigned int index)
940 {
941         return HW_BEACON_BASE(index);
942 }
943
944 static inline u8 rt2800_get_beacon_offset(struct rt2x00_dev *rt2x00dev,
945                                           unsigned int index)
946 {
947         return BEACON_BASE_TO_OFFSET(rt2800_hw_beacon_base(rt2x00dev, index));
948 }
949
950 static void rt2800_update_beacons_setup(struct rt2x00_dev *rt2x00dev)
951 {
952         struct data_queue *queue = rt2x00dev->bcn;
953         struct queue_entry *entry;
954         int i, bcn_num = 0;
955         u64 off, reg = 0;
956         u32 bssid_dw1;
957
958         /*
959          * Setup offsets of all active beacons in BCN_OFFSET{0,1} registers.
960          */
961         for (i = 0; i < queue->limit; i++) {
962                 entry = &queue->entries[i];
963                 if (!test_bit(ENTRY_BCN_ENABLED, &entry->flags))
964                         continue;
965                 off = rt2800_get_beacon_offset(rt2x00dev, entry->entry_idx);
966                 reg |= off << (8 * bcn_num);
967                 bcn_num++;
968         }
969
970         WARN_ON_ONCE(bcn_num != rt2x00dev->intf_beaconing);
971
972         rt2800_register_write(rt2x00dev, BCN_OFFSET0, (u32) reg);
973         rt2800_register_write(rt2x00dev, BCN_OFFSET1, (u32) (reg >> 32));
974
975         /*
976          * H/W sends up to MAC_BSSID_DW1_BSS_BCN_NUM + 1 consecutive beacons.
977          */
978         rt2800_register_read(rt2x00dev, MAC_BSSID_DW1, &bssid_dw1);
979         rt2x00_set_field32(&bssid_dw1, MAC_BSSID_DW1_BSS_BCN_NUM,
980                            bcn_num > 0 ? bcn_num - 1 : 0);
981         rt2800_register_write(rt2x00dev, MAC_BSSID_DW1, bssid_dw1);
982 }
983
984 void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
985 {
986         struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
987         struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
988         unsigned int beacon_base;
989         unsigned int padding_len;
990         u32 orig_reg, reg;
991         const int txwi_desc_size = entry->queue->winfo_size;
992
993         /*
994          * Disable beaconing while we are reloading the beacon data,
995          * otherwise we might be sending out invalid data.
996          */
997         rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
998         orig_reg = reg;
999         rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1000         rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1001
1002         /*
1003          * Add space for the TXWI in front of the skb.
1004          */
1005         memset(skb_push(entry->skb, txwi_desc_size), 0, txwi_desc_size);
1006
1007         /*
1008          * Register descriptor details in skb frame descriptor.
1009          */
1010         skbdesc->flags |= SKBDESC_DESC_IN_SKB;
1011         skbdesc->desc = entry->skb->data;
1012         skbdesc->desc_len = txwi_desc_size;
1013
1014         /*
1015          * Add the TXWI for the beacon to the skb.
1016          */
1017         rt2800_write_tx_data(entry, txdesc);
1018
1019         /*
1020          * Dump beacon to userspace through debugfs.
1021          */
1022         rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
1023
1024         /*
1025          * Write entire beacon with TXWI and padding to register.
1026          */
1027         padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
1028         if (padding_len && skb_pad(entry->skb, padding_len)) {
1029                 rt2x00_err(rt2x00dev, "Failure padding beacon, aborting\n");
1030                 /* skb freed by skb_pad() on failure */
1031                 entry->skb = NULL;
1032                 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
1033                 return;
1034         }
1035
1036         beacon_base = rt2800_hw_beacon_base(rt2x00dev, entry->entry_idx);
1037
1038         rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
1039                                    entry->skb->len + padding_len);
1040         __set_bit(ENTRY_BCN_ENABLED, &entry->flags);
1041
1042         /*
1043          * Change global beacons settings.
1044          */
1045         rt2800_update_beacons_setup(rt2x00dev);
1046
1047         /*
1048          * Restore beaconing state.
1049          */
1050         rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
1051
1052         /*
1053          * Clean up beacon skb.
1054          */
1055         dev_kfree_skb_any(entry->skb);
1056         entry->skb = NULL;
1057 }
1058 EXPORT_SYMBOL_GPL(rt2800_write_beacon);
1059
1060 static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
1061                                                 unsigned int index)
1062 {
1063         int i;
1064         const int txwi_desc_size = rt2x00dev->bcn->winfo_size;
1065         unsigned int beacon_base;
1066
1067         beacon_base = rt2800_hw_beacon_base(rt2x00dev, index);
1068
1069         /*
1070          * For the Beacon base registers we only need to clear
1071          * the whole TXWI which (when set to 0) will invalidate
1072          * the entire beacon.
1073          */
1074         for (i = 0; i < txwi_desc_size; i += sizeof(__le32))
1075                 rt2800_register_write(rt2x00dev, beacon_base + i, 0);
1076 }
1077
1078 void rt2800_clear_beacon(struct queue_entry *entry)
1079 {
1080         struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
1081         u32 orig_reg, reg;
1082
1083         /*
1084          * Disable beaconing while we are reloading the beacon data,
1085          * otherwise we might be sending out invalid data.
1086          */
1087         rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &orig_reg);
1088         reg = orig_reg;
1089         rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1090         rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1091
1092         /*
1093          * Clear beacon.
1094          */
1095         rt2800_clear_beacon_register(rt2x00dev, entry->entry_idx);
1096         __clear_bit(ENTRY_BCN_ENABLED, &entry->flags);
1097
1098         /*
1099          * Change global beacons settings.
1100          */
1101         rt2800_update_beacons_setup(rt2x00dev);
1102         /*
1103          * Restore beaconing state.
1104          */
1105         rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
1106 }
1107 EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
1108
1109 #ifdef CONFIG_RT2X00_LIB_DEBUGFS
1110 const struct rt2x00debug rt2800_rt2x00debug = {
1111         .owner  = THIS_MODULE,
1112         .csr    = {
1113                 .read           = rt2800_register_read,
1114                 .write          = rt2800_register_write,
1115                 .flags          = RT2X00DEBUGFS_OFFSET,
1116                 .word_base      = CSR_REG_BASE,
1117                 .word_size      = sizeof(u32),
1118                 .word_count     = CSR_REG_SIZE / sizeof(u32),
1119         },
1120         .eeprom = {
1121                 /* NOTE: The local EEPROM access functions can't
1122                  * be used here, use the generic versions instead.
1123                  */
1124                 .read           = rt2x00_eeprom_read,
1125                 .write          = rt2x00_eeprom_write,
1126                 .word_base      = EEPROM_BASE,
1127                 .word_size      = sizeof(u16),
1128                 .word_count     = EEPROM_SIZE / sizeof(u16),
1129         },
1130         .bbp    = {
1131                 .read           = rt2800_bbp_read,
1132                 .write          = rt2800_bbp_write,
1133                 .word_base      = BBP_BASE,
1134                 .word_size      = sizeof(u8),
1135                 .word_count     = BBP_SIZE / sizeof(u8),
1136         },
1137         .rf     = {
1138                 .read           = rt2x00_rf_read,
1139                 .write          = rt2800_rf_write,
1140                 .word_base      = RF_BASE,
1141                 .word_size      = sizeof(u32),
1142                 .word_count     = RF_SIZE / sizeof(u32),
1143         },
1144         .rfcsr  = {
1145                 .read           = rt2800_rfcsr_read,
1146                 .write          = rt2800_rfcsr_write,
1147                 .word_base      = RFCSR_BASE,
1148                 .word_size      = sizeof(u8),
1149                 .word_count     = RFCSR_SIZE / sizeof(u8),
1150         },
1151 };
1152 EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
1153 #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
1154
1155 int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
1156 {
1157         u32 reg;
1158
1159         if (rt2x00_rt(rt2x00dev, RT3290)) {
1160                 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
1161                 return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
1162         } else {
1163                 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
1164                 return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
1165         }
1166 }
1167 EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
1168
1169 #ifdef CONFIG_RT2X00_LIB_LEDS
1170 static void rt2800_brightness_set(struct led_classdev *led_cdev,
1171                                   enum led_brightness brightness)
1172 {
1173         struct rt2x00_led *led =
1174             container_of(led_cdev, struct rt2x00_led, led_dev);
1175         unsigned int enabled = brightness != LED_OFF;
1176         unsigned int bg_mode =
1177             (enabled && led->rt2x00dev->curr_band == NL80211_BAND_2GHZ);
1178         unsigned int polarity =
1179                 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
1180                                    EEPROM_FREQ_LED_POLARITY);
1181         unsigned int ledmode =
1182                 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
1183                                    EEPROM_FREQ_LED_MODE);
1184         u32 reg;
1185
1186         /* Check for SoC (SOC devices don't support MCU requests) */
1187         if (rt2x00_is_soc(led->rt2x00dev)) {
1188                 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
1189
1190                 /* Set LED Polarity */
1191                 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
1192
1193                 /* Set LED Mode */
1194                 if (led->type == LED_TYPE_RADIO) {
1195                         rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
1196                                            enabled ? 3 : 0);
1197                 } else if (led->type == LED_TYPE_ASSOC) {
1198                         rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
1199                                            enabled ? 3 : 0);
1200                 } else if (led->type == LED_TYPE_QUALITY) {
1201                         rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
1202                                            enabled ? 3 : 0);
1203                 }
1204
1205                 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
1206
1207         } else {
1208                 if (led->type == LED_TYPE_RADIO) {
1209                         rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
1210                                               enabled ? 0x20 : 0);
1211                 } else if (led->type == LED_TYPE_ASSOC) {
1212                         rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
1213                                               enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
1214                 } else if (led->type == LED_TYPE_QUALITY) {
1215                         /*
1216                          * The brightness is divided into 6 levels (0 - 5),
1217                          * The specs tell us the following levels:
1218                          *      0, 1 ,3, 7, 15, 31
1219                          * to determine the level in a simple way we can simply
1220                          * work with bitshifting:
1221                          *      (1 << level) - 1
1222                          */
1223                         rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
1224                                               (1 << brightness / (LED_FULL / 6)) - 1,
1225                                               polarity);
1226                 }
1227         }
1228 }
1229
1230 static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
1231                      struct rt2x00_led *led, enum led_type type)
1232 {
1233         led->rt2x00dev = rt2x00dev;
1234         led->type = type;
1235         led->led_dev.brightness_set = rt2800_brightness_set;
1236         led->flags = LED_INITIALIZED;
1237 }
1238 #endif /* CONFIG_RT2X00_LIB_LEDS */
1239
1240 /*
1241  * Configuration handlers.
1242  */
1243 static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
1244                                const u8 *address,
1245                                int wcid)
1246 {
1247         struct mac_wcid_entry wcid_entry;
1248         u32 offset;
1249
1250         offset = MAC_WCID_ENTRY(wcid);
1251
1252         memset(&wcid_entry, 0xff, sizeof(wcid_entry));
1253         if (address)
1254                 memcpy(wcid_entry.mac, address, ETH_ALEN);
1255
1256         rt2800_register_multiwrite(rt2x00dev, offset,
1257                                       &wcid_entry, sizeof(wcid_entry));
1258 }
1259
1260 static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
1261 {
1262         u32 offset;
1263         offset = MAC_WCID_ATTR_ENTRY(wcid);
1264         rt2800_register_write(rt2x00dev, offset, 0);
1265 }
1266
1267 static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
1268                                            int wcid, u32 bssidx)
1269 {
1270         u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
1271         u32 reg;
1272
1273         /*
1274          * The BSS Idx numbers is split in a main value of 3 bits,
1275          * and a extended field for adding one additional bit to the value.
1276          */
1277         rt2800_register_read(rt2x00dev, offset, &reg);
1278         rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
1279         rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
1280                            (bssidx & 0x8) >> 3);
1281         rt2800_register_write(rt2x00dev, offset, reg);
1282 }
1283
1284 static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
1285                                            struct rt2x00lib_crypto *crypto,
1286                                            struct ieee80211_key_conf *key)
1287 {
1288         struct mac_iveiv_entry iveiv_entry;
1289         u32 offset;
1290         u32 reg;
1291
1292         offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
1293
1294         if (crypto->cmd == SET_KEY) {
1295                 rt2800_register_read(rt2x00dev, offset, &reg);
1296                 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
1297                                    !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
1298                 /*
1299                  * Both the cipher as the BSS Idx numbers are split in a main
1300                  * value of 3 bits, and a extended field for adding one additional
1301                  * bit to the value.
1302                  */
1303                 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
1304                                    (crypto->cipher & 0x7));
1305                 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
1306                                    (crypto->cipher & 0x8) >> 3);
1307                 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
1308                 rt2800_register_write(rt2x00dev, offset, reg);
1309         } else {
1310                 /* Delete the cipher without touching the bssidx */
1311                 rt2800_register_read(rt2x00dev, offset, &reg);
1312                 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
1313                 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
1314                 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
1315                 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
1316                 rt2800_register_write(rt2x00dev, offset, reg);
1317         }
1318
1319         offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
1320
1321         memset(&iveiv_entry, 0, sizeof(iveiv_entry));
1322         if ((crypto->cipher == CIPHER_TKIP) ||
1323             (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
1324             (crypto->cipher == CIPHER_AES))
1325                 iveiv_entry.iv[3] |= 0x20;
1326         iveiv_entry.iv[3] |= key->keyidx << 6;
1327         rt2800_register_multiwrite(rt2x00dev, offset,
1328                                       &iveiv_entry, sizeof(iveiv_entry));
1329 }
1330
1331 int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
1332                              struct rt2x00lib_crypto *crypto,
1333                              struct ieee80211_key_conf *key)
1334 {
1335         struct hw_key_entry key_entry;
1336         struct rt2x00_field32 field;
1337         u32 offset;
1338         u32 reg;
1339
1340         if (crypto->cmd == SET_KEY) {
1341                 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
1342
1343                 memcpy(key_entry.key, crypto->key,
1344                        sizeof(key_entry.key));
1345                 memcpy(key_entry.tx_mic, crypto->tx_mic,
1346                        sizeof(key_entry.tx_mic));
1347                 memcpy(key_entry.rx_mic, crypto->rx_mic,
1348                        sizeof(key_entry.rx_mic));
1349
1350                 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
1351                 rt2800_register_multiwrite(rt2x00dev, offset,
1352                                               &key_entry, sizeof(key_entry));
1353         }
1354
1355         /*
1356          * The cipher types are stored over multiple registers
1357          * starting with SHARED_KEY_MODE_BASE each word will have
1358          * 32 bits and contains the cipher types for 2 bssidx each.
1359          * Using the correct defines correctly will cause overhead,
1360          * so just calculate the correct offset.
1361          */
1362         field.bit_offset = 4 * (key->hw_key_idx % 8);
1363         field.bit_mask = 0x7 << field.bit_offset;
1364
1365         offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
1366
1367         rt2800_register_read(rt2x00dev, offset, &reg);
1368         rt2x00_set_field32(&reg, field,
1369                            (crypto->cmd == SET_KEY) * crypto->cipher);
1370         rt2800_register_write(rt2x00dev, offset, reg);
1371
1372         /*
1373          * Update WCID information
1374          */
1375         rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
1376         rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
1377                                        crypto->bssidx);
1378         rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
1379
1380         return 0;
1381 }
1382 EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
1383
1384 int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
1385                                struct rt2x00lib_crypto *crypto,
1386                                struct ieee80211_key_conf *key)
1387 {
1388         struct hw_key_entry key_entry;
1389         u32 offset;
1390
1391         if (crypto->cmd == SET_KEY) {
1392                 /*
1393                  * Allow key configuration only for STAs that are
1394                  * known by the hw.
1395                  */
1396                 if (crypto->wcid > WCID_END)
1397                         return -ENOSPC;
1398                 key->hw_key_idx = crypto->wcid;
1399
1400                 memcpy(key_entry.key, crypto->key,
1401                        sizeof(key_entry.key));
1402                 memcpy(key_entry.tx_mic, crypto->tx_mic,
1403                        sizeof(key_entry.tx_mic));
1404                 memcpy(key_entry.rx_mic, crypto->rx_mic,
1405                        sizeof(key_entry.rx_mic));
1406
1407                 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
1408                 rt2800_register_multiwrite(rt2x00dev, offset,
1409                                               &key_entry, sizeof(key_entry));
1410         }
1411
1412         /*
1413          * Update WCID information
1414          */
1415         rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
1416
1417         return 0;
1418 }
1419 EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
1420
1421 int rt2800_sta_add(struct rt2x00_dev *rt2x00dev, struct ieee80211_vif *vif,
1422                    struct ieee80211_sta *sta)
1423 {
1424         int wcid;
1425         struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
1426         struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
1427
1428         /*
1429          * Search for the first free WCID entry and return the corresponding
1430          * index.
1431          */
1432         wcid = find_first_zero_bit(drv_data->sta_ids, STA_IDS_SIZE) + WCID_START;
1433
1434         /*
1435          * Store selected wcid even if it is invalid so that we can
1436          * later decide if the STA is uploaded into the hw.
1437          */
1438         sta_priv->wcid = wcid;
1439
1440         /*
1441          * No space left in the device, however, we can still communicate
1442          * with the STA -> No error.
1443          */
1444         if (wcid > WCID_END)
1445                 return 0;
1446
1447         __set_bit(wcid - WCID_START, drv_data->sta_ids);
1448
1449         /*
1450          * Clean up WCID attributes and write STA address to the device.
1451          */
1452         rt2800_delete_wcid_attr(rt2x00dev, wcid);
1453         rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
1454         rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
1455                                        rt2x00lib_get_bssidx(rt2x00dev, vif));
1456         return 0;
1457 }
1458 EXPORT_SYMBOL_GPL(rt2800_sta_add);
1459
1460 int rt2800_sta_remove(struct rt2x00_dev *rt2x00dev, int wcid)
1461 {
1462         struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
1463
1464         if (wcid > WCID_END)
1465                 return 0;
1466         /*
1467          * Remove WCID entry, no need to clean the attributes as they will
1468          * get renewed when the WCID is reused.
1469          */
1470         rt2800_config_wcid(rt2x00dev, NULL, wcid);
1471         __clear_bit(wcid - WCID_START, drv_data->sta_ids);
1472
1473         return 0;
1474 }
1475 EXPORT_SYMBOL_GPL(rt2800_sta_remove);
1476
1477 void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
1478                           const unsigned int filter_flags)
1479 {
1480         u32 reg;
1481
1482         /*
1483          * Start configuration steps.
1484          * Note that the version error will always be dropped
1485          * and broadcast frames will always be accepted since
1486          * there is no filter for it at this time.
1487          */
1488         rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
1489         rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
1490                            !(filter_flags & FIF_FCSFAIL));
1491         rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
1492                            !(filter_flags & FIF_PLCPFAIL));
1493         rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
1494                            !test_bit(CONFIG_MONITORING, &rt2x00dev->flags));
1495         rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
1496         rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
1497         rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
1498                            !(filter_flags & FIF_ALLMULTI));
1499         rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
1500         rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
1501         rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
1502                            !(filter_flags & FIF_CONTROL));
1503         rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
1504                            !(filter_flags & FIF_CONTROL));
1505         rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
1506                            !(filter_flags & FIF_CONTROL));
1507         rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
1508                            !(filter_flags & FIF_CONTROL));
1509         rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
1510                            !(filter_flags & FIF_CONTROL));
1511         rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
1512                            !(filter_flags & FIF_PSPOLL));
1513         rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 0);
1514         rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
1515                            !(filter_flags & FIF_CONTROL));
1516         rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
1517                            !(filter_flags & FIF_CONTROL));
1518         rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
1519 }
1520 EXPORT_SYMBOL_GPL(rt2800_config_filter);
1521
1522 void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
1523                         struct rt2x00intf_conf *conf, const unsigned int flags)
1524 {
1525         u32 reg;
1526         bool update_bssid = false;
1527
1528         if (flags & CONFIG_UPDATE_TYPE) {
1529                 /*
1530                  * Enable synchronisation.
1531                  */
1532                 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1533                 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
1534                 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1535
1536                 if (conf->sync == TSF_SYNC_AP_NONE) {
1537                         /*
1538                          * Tune beacon queue transmit parameters for AP mode
1539                          */
1540                         rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
1541                         rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
1542                         rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
1543                         rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
1544                         rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
1545                         rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
1546                 } else {
1547                         rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
1548                         rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
1549                         rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
1550                         rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
1551                         rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
1552                         rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
1553                 }
1554         }
1555
1556         if (flags & CONFIG_UPDATE_MAC) {
1557                 if (flags & CONFIG_UPDATE_TYPE &&
1558                     conf->sync == TSF_SYNC_AP_NONE) {
1559                         /*
1560                          * The BSSID register has to be set to our own mac
1561                          * address in AP mode.
1562                          */
1563                         memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
1564                         update_bssid = true;
1565                 }
1566
1567                 if (!is_zero_ether_addr((const u8 *)conf->mac)) {
1568                         reg = le32_to_cpu(conf->mac[1]);
1569                         rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
1570                         conf->mac[1] = cpu_to_le32(reg);
1571                 }
1572
1573                 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
1574                                               conf->mac, sizeof(conf->mac));
1575         }
1576
1577         if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
1578                 if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
1579                         reg = le32_to_cpu(conf->bssid[1]);
1580                         rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
1581                         rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
1582                         conf->bssid[1] = cpu_to_le32(reg);
1583                 }
1584
1585                 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
1586                                               conf->bssid, sizeof(conf->bssid));
1587         }
1588 }
1589 EXPORT_SYMBOL_GPL(rt2800_config_intf);
1590
1591 static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
1592                                     struct rt2x00lib_erp *erp)
1593 {
1594         bool any_sta_nongf = !!(erp->ht_opmode &
1595                                 IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
1596         u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
1597         u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
1598         u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
1599         u32 reg;
1600
1601         /* default protection rate for HT20: OFDM 24M */
1602         mm20_rate = gf20_rate = 0x4004;
1603
1604         /* default protection rate for HT40: duplicate OFDM 24M */
1605         mm40_rate = gf40_rate = 0x4084;
1606
1607         switch (protection) {
1608         case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
1609                 /*
1610                  * All STAs in this BSS are HT20/40 but there might be
1611                  * STAs not supporting greenfield mode.
1612                  * => Disable protection for HT transmissions.
1613                  */
1614                 mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
1615
1616                 break;
1617         case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
1618                 /*
1619                  * All STAs in this BSS are HT20 or HT20/40 but there
1620                  * might be STAs not supporting greenfield mode.
1621                  * => Protect all HT40 transmissions.
1622                  */
1623                 mm20_mode = gf20_mode = 0;
1624                 mm40_mode = gf40_mode = 2;
1625
1626                 break;
1627         case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
1628                 /*
1629                  * Nonmember protection:
1630                  * According to 802.11n we _should_ protect all
1631                  * HT transmissions (but we don't have to).
1632                  *
1633                  * But if cts_protection is enabled we _shall_ protect
1634                  * all HT transmissions using a CCK rate.
1635                  *
1636                  * And if any station is non GF we _shall_ protect
1637                  * GF transmissions.
1638                  *
1639                  * We decide to protect everything
1640                  * -> fall through to mixed mode.
1641                  */
1642         case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
1643                 /*
1644                  * Legacy STAs are present
1645                  * => Protect all HT transmissions.
1646                  */
1647                 mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
1648
1649                 /*
1650                  * If erp protection is needed we have to protect HT
1651                  * transmissions with CCK 11M long preamble.
1652                  */
1653                 if (erp->cts_protection) {
1654                         /* don't duplicate RTS/CTS in CCK mode */
1655                         mm20_rate = mm40_rate = 0x0003;
1656                         gf20_rate = gf40_rate = 0x0003;
1657                 }
1658                 break;
1659         }
1660
1661         /* check for STAs not supporting greenfield mode */
1662         if (any_sta_nongf)
1663                 gf20_mode = gf40_mode = 2;
1664
1665         /* Update HT protection config */
1666         rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
1667         rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
1668         rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
1669         rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
1670
1671         rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
1672         rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
1673         rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
1674         rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
1675
1676         rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
1677         rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
1678         rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
1679         rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
1680
1681         rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
1682         rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
1683         rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
1684         rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
1685 }
1686
1687 void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
1688                        u32 changed)
1689 {
1690         u32 reg;
1691
1692         if (changed & BSS_CHANGED_ERP_PREAMBLE) {
1693                 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
1694                 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
1695                                    !!erp->short_preamble);
1696                 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
1697                                    !!erp->short_preamble);
1698                 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
1699         }
1700
1701         if (changed & BSS_CHANGED_ERP_CTS_PROT) {
1702                 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
1703                 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
1704                                    erp->cts_protection ? 2 : 0);
1705                 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
1706         }
1707
1708         if (changed & BSS_CHANGED_BASIC_RATES) {
1709                 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
1710                                          erp->basic_rates);
1711                 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1712         }
1713
1714         if (changed & BSS_CHANGED_ERP_SLOT) {
1715                 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
1716                 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
1717                                    erp->slot_time);
1718                 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
1719
1720                 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
1721                 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
1722                 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
1723         }
1724
1725         if (changed & BSS_CHANGED_BEACON_INT) {
1726                 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1727                 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
1728                                    erp->beacon_int * 16);
1729                 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1730         }
1731
1732         if (changed & BSS_CHANGED_HT)
1733                 rt2800_config_ht_opmode(rt2x00dev, erp);
1734 }
1735 EXPORT_SYMBOL_GPL(rt2800_config_erp);
1736
1737 static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
1738 {
1739         u32 reg;
1740         u16 eeprom;
1741         u8 led_ctrl, led_g_mode, led_r_mode;
1742
1743         rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
1744         if (rt2x00dev->curr_band == NL80211_BAND_5GHZ) {
1745                 rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
1746                 rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
1747         } else {
1748                 rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
1749                 rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
1750         }
1751         rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
1752
1753         rt2800_register_read(rt2x00dev, LED_CFG, &reg);
1754         led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
1755         led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
1756         if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
1757             led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
1758                 rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
1759                 led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
1760                 if (led_ctrl == 0 || led_ctrl > 0x40) {
1761                         rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
1762                         rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
1763                         rt2800_register_write(rt2x00dev, LED_CFG, reg);
1764                 } else {
1765                         rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
1766                                            (led_g_mode << 2) | led_r_mode, 1);
1767                 }
1768         }
1769 }
1770
1771 static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
1772                                      enum antenna ant)
1773 {
1774         u32 reg;
1775         u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
1776         u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
1777
1778         if (rt2x00_is_pci(rt2x00dev)) {
1779                 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
1780                 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
1781                 rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
1782         } else if (rt2x00_is_usb(rt2x00dev))
1783                 rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
1784                                    eesk_pin, 0);
1785
1786         rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
1787         rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
1788         rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, gpio_bit3);
1789         rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
1790 }
1791
1792 void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
1793 {
1794         u8 r1;
1795         u8 r3;
1796         u16 eeprom;
1797
1798         rt2800_bbp_read(rt2x00dev, 1, &r1);
1799         rt2800_bbp_read(rt2x00dev, 3, &r3);
1800
1801         if (rt2x00_rt(rt2x00dev, RT3572) &&
1802             rt2x00_has_cap_bt_coexist(rt2x00dev))
1803                 rt2800_config_3572bt_ant(rt2x00dev);
1804
1805         /*
1806          * Configure the TX antenna.
1807          */
1808         switch (ant->tx_chain_num) {
1809         case 1:
1810                 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
1811                 break;
1812         case 2:
1813                 if (rt2x00_rt(rt2x00dev, RT3572) &&
1814                     rt2x00_has_cap_bt_coexist(rt2x00dev))
1815                         rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
1816                 else
1817                         rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
1818                 break;
1819         case 3:
1820                 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
1821                 break;
1822         }
1823
1824         /*
1825          * Configure the RX antenna.
1826          */
1827         switch (ant->rx_chain_num) {
1828         case 1:
1829                 if (rt2x00_rt(rt2x00dev, RT3070) ||
1830                     rt2x00_rt(rt2x00dev, RT3090) ||
1831                     rt2x00_rt(rt2x00dev, RT3352) ||
1832                     rt2x00_rt(rt2x00dev, RT3390)) {
1833                         rt2800_eeprom_read(rt2x00dev,
1834                                            EEPROM_NIC_CONF1, &eeprom);
1835                         if (rt2x00_get_field16(eeprom,
1836                                                 EEPROM_NIC_CONF1_ANT_DIVERSITY))
1837                                 rt2800_set_ant_diversity(rt2x00dev,
1838                                                 rt2x00dev->default_ant.rx);
1839                 }
1840                 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
1841                 break;
1842         case 2:
1843                 if (rt2x00_rt(rt2x00dev, RT3572) &&
1844                     rt2x00_has_cap_bt_coexist(rt2x00dev)) {
1845                         rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
1846                         rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
1847                                 rt2x00dev->curr_band == NL80211_BAND_5GHZ);
1848                         rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
1849                 } else {
1850                         rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
1851                 }
1852                 break;
1853         case 3:
1854                 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
1855                 break;
1856         }
1857
1858         rt2800_bbp_write(rt2x00dev, 3, r3);
1859         rt2800_bbp_write(rt2x00dev, 1, r1);
1860
1861         if (rt2x00_rt(rt2x00dev, RT3593)) {
1862                 if (ant->rx_chain_num == 1)
1863                         rt2800_bbp_write(rt2x00dev, 86, 0x00);
1864                 else
1865                         rt2800_bbp_write(rt2x00dev, 86, 0x46);
1866         }
1867 }
1868 EXPORT_SYMBOL_GPL(rt2800_config_ant);
1869
1870 static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
1871                                    struct rt2x00lib_conf *libconf)
1872 {
1873         u16 eeprom;
1874         short lna_gain;
1875
1876         if (libconf->rf.channel <= 14) {
1877                 rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
1878                 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
1879         } else if (libconf->rf.channel <= 64) {
1880                 rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
1881                 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
1882         } else if (libconf->rf.channel <= 128) {
1883                 if (rt2x00_rt(rt2x00dev, RT3593)) {
1884                         rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &eeprom);
1885                         lna_gain = rt2x00_get_field16(eeprom,
1886                                                       EEPROM_EXT_LNA2_A1);
1887                 } else {
1888                         rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
1889                         lna_gain = rt2x00_get_field16(eeprom,
1890                                                       EEPROM_RSSI_BG2_LNA_A1);
1891                 }
1892         } else {
1893                 if (rt2x00_rt(rt2x00dev, RT3593)) {
1894                         rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &eeprom);
1895                         lna_gain = rt2x00_get_field16(eeprom,
1896                                                       EEPROM_EXT_LNA2_A2);
1897                 } else {
1898                         rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
1899                         lna_gain = rt2x00_get_field16(eeprom,
1900                                                       EEPROM_RSSI_A2_LNA_A2);
1901                 }
1902         }
1903
1904         rt2x00dev->lna_gain = lna_gain;
1905 }
1906
1907 #define FREQ_OFFSET_BOUND       0x5f
1908
1909 static void rt2800_adjust_freq_offset(struct rt2x00_dev *rt2x00dev)
1910 {
1911         u8 freq_offset, prev_freq_offset;
1912         u8 rfcsr, prev_rfcsr;
1913
1914         freq_offset = rt2x00_get_field8(rt2x00dev->freq_offset, RFCSR17_CODE);
1915         freq_offset = min_t(u8, freq_offset, FREQ_OFFSET_BOUND);
1916
1917         rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
1918         prev_rfcsr = rfcsr;
1919
1920         rt2x00_set_field8(&rfcsr, RFCSR17_CODE, freq_offset);
1921         if (rfcsr == prev_rfcsr)
1922                 return;
1923
1924         if (rt2x00_is_usb(rt2x00dev)) {
1925                 rt2800_mcu_request(rt2x00dev, MCU_FREQ_OFFSET, 0xff,
1926                                    freq_offset, prev_rfcsr);
1927                 return;
1928         }
1929
1930         prev_freq_offset = rt2x00_get_field8(prev_rfcsr, RFCSR17_CODE);
1931         while (prev_freq_offset != freq_offset) {
1932                 if (prev_freq_offset < freq_offset)
1933                         prev_freq_offset++;
1934                 else
1935                         prev_freq_offset--;
1936
1937                 rt2x00_set_field8(&rfcsr, RFCSR17_CODE, prev_freq_offset);
1938                 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
1939
1940                 usleep_range(1000, 1500);
1941         }
1942 }
1943
1944 static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
1945                                          struct ieee80211_conf *conf,
1946                                          struct rf_channel *rf,
1947                                          struct channel_info *info)
1948 {
1949         rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
1950
1951         if (rt2x00dev->default_ant.tx_chain_num == 1)
1952                 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
1953
1954         if (rt2x00dev->default_ant.rx_chain_num == 1) {
1955                 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
1956                 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
1957         } else if (rt2x00dev->default_ant.rx_chain_num == 2)
1958                 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
1959
1960         if (rf->channel > 14) {
1961                 /*
1962                  * When TX power is below 0, we should increase it by 7 to
1963                  * make it a positive value (Minimum value is -7).
1964                  * However this means that values between 0 and 7 have
1965                  * double meaning, and we should set a 7DBm boost flag.
1966                  */
1967                 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
1968                                    (info->default_power1 >= 0));
1969
1970                 if (info->default_power1 < 0)
1971                         info->default_power1 += 7;
1972
1973                 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
1974
1975                 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
1976                                    (info->default_power2 >= 0));
1977
1978                 if (info->default_power2 < 0)
1979                         info->default_power2 += 7;
1980
1981                 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
1982         } else {
1983                 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
1984                 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
1985         }
1986
1987         rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
1988
1989         rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1990         rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1991         rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1992         rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1993
1994         udelay(200);
1995
1996         rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1997         rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1998         rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
1999         rt2800_rf_write(rt2x00dev, 4, rf->rf4);
2000
2001         udelay(200);
2002
2003         rt2800_rf_write(rt2x00dev, 1, rf->rf1);
2004         rt2800_rf_write(rt2x00dev, 2, rf->rf2);
2005         rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
2006         rt2800_rf_write(rt2x00dev, 4, rf->rf4);
2007 }
2008
2009 static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
2010                                          struct ieee80211_conf *conf,
2011                                          struct rf_channel *rf,
2012                                          struct channel_info *info)
2013 {
2014         struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
2015         u8 rfcsr, calib_tx, calib_rx;
2016
2017         rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
2018
2019         rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
2020         rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
2021         rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
2022
2023         rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
2024         rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
2025         rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
2026
2027         rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
2028         rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
2029         rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
2030
2031         rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
2032         rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
2033         rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
2034
2035         rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2036         rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
2037         rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
2038                           rt2x00dev->default_ant.rx_chain_num <= 1);
2039         rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD,
2040                           rt2x00dev->default_ant.rx_chain_num <= 2);
2041         rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
2042         rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
2043                           rt2x00dev->default_ant.tx_chain_num <= 1);
2044         rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD,
2045                           rt2x00dev->default_ant.tx_chain_num <= 2);
2046         rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2047
2048         rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
2049         rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
2050         rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
2051
2052         if (rt2x00_rt(rt2x00dev, RT3390)) {
2053                 calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
2054                 calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
2055         } else {
2056                 if (conf_is_ht40(conf)) {
2057                         calib_tx = drv_data->calibration_bw40;
2058                         calib_rx = drv_data->calibration_bw40;
2059                 } else {
2060                         calib_tx = drv_data->calibration_bw20;
2061                         calib_rx = drv_data->calibration_bw20;
2062                 }
2063         }
2064
2065         rt2800_rfcsr_read(rt2x00dev, 24, &rfcsr);
2066         rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
2067         rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
2068
2069         rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
2070         rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
2071         rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
2072
2073         rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
2074         rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
2075         rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
2076
2077         rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
2078         rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
2079         rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2080         msleep(1);
2081         rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
2082         rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2083 }
2084
2085 static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
2086                                          struct ieee80211_conf *conf,
2087                                          struct rf_channel *rf,
2088                                          struct channel_info *info)
2089 {
2090         struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
2091         u8 rfcsr;
2092         u32 reg;
2093
2094         if (rf->channel <= 14) {
2095                 rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
2096                 rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
2097         } else {
2098                 rt2800_bbp_write(rt2x00dev, 25, 0x09);
2099                 rt2800_bbp_write(rt2x00dev, 26, 0xff);
2100         }
2101
2102         rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
2103         rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
2104
2105         rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
2106         rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
2107         if (rf->channel <= 14)
2108                 rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
2109         else
2110                 rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
2111         rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
2112
2113         rt2800_rfcsr_read(rt2x00dev, 5, &rfcsr);
2114         if (rf->channel <= 14)
2115                 rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
2116         else
2117                 rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
2118         rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
2119
2120         rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
2121         if (rf->channel <= 14) {
2122                 rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
2123                 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
2124                                   info->default_power1);
2125         } else {
2126                 rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
2127                 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
2128                                 (info->default_power1 & 0x3) |
2129                                 ((info->default_power1 & 0xC) << 1));
2130         }
2131         rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
2132
2133         rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
2134         if (rf->channel <= 14) {
2135                 rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
2136                 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
2137                                   info->default_power2);
2138         } else {
2139                 rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
2140                 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
2141                                 (info->default_power2 & 0x3) |
2142                                 ((info->default_power2 & 0xC) << 1));
2143         }
2144         rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
2145
2146         rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2147         rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
2148         rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
2149         rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
2150         rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
2151         rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2152         rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
2153         if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
2154                 if (rf->channel <= 14) {
2155                         rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2156                         rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2157                 }
2158                 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
2159                 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
2160         } else {
2161                 switch (rt2x00dev->default_ant.tx_chain_num) {
2162                 case 1:
2163                         rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2164                 case 2:
2165                         rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
2166                         break;
2167                 }
2168
2169                 switch (rt2x00dev->default_ant.rx_chain_num) {
2170                 case 1:
2171                         rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2172                 case 2:
2173                         rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
2174                         break;
2175                 }
2176         }
2177         rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2178
2179         rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
2180         rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
2181         rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
2182
2183         if (conf_is_ht40(conf)) {
2184                 rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
2185                 rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
2186         } else {
2187                 rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
2188                 rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
2189         }
2190
2191         if (rf->channel <= 14) {
2192                 rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
2193                 rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
2194                 rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
2195                 rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
2196                 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
2197                 rfcsr = 0x4c;
2198                 rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
2199                                   drv_data->txmixer_gain_24g);
2200                 rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
2201                 rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
2202                 rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
2203                 rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
2204                 rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
2205                 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
2206                 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
2207                 rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
2208         } else {
2209                 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
2210                 rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
2211                 rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
2212                 rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
2213                 rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
2214                 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
2215                 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
2216                 rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
2217                 rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
2218                 rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
2219                 rfcsr = 0x7a;
2220                 rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
2221                                   drv_data->txmixer_gain_5g);
2222                 rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
2223                 rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
2224                 if (rf->channel <= 64) {
2225                         rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
2226                         rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
2227                         rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
2228                 } else if (rf->channel <= 128) {
2229                         rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
2230                         rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
2231                         rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
2232                 } else {
2233                         rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
2234                         rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
2235                         rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
2236                 }
2237                 rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
2238                 rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
2239                 rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
2240         }
2241
2242         rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
2243         rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
2244         if (rf->channel <= 14)
2245                 rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
2246         else
2247                 rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 0);
2248         rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
2249
2250         rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
2251         rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
2252         rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
2253 }
2254
2255 static void rt2800_config_channel_rf3053(struct rt2x00_dev *rt2x00dev,
2256                                          struct ieee80211_conf *conf,
2257                                          struct rf_channel *rf,
2258                                          struct channel_info *info)
2259 {
2260         struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
2261         u8 txrx_agc_fc;
2262         u8 txrx_h20m;
2263         u8 rfcsr;
2264         u8 bbp;
2265         const bool txbf_enabled = false; /* TODO */
2266
2267         /* TODO: use TX{0,1,2}FinePowerControl values from EEPROM */
2268         rt2800_bbp_read(rt2x00dev, 109, &bbp);
2269         rt2x00_set_field8(&bbp, BBP109_TX0_POWER, 0);
2270         rt2x00_set_field8(&bbp, BBP109_TX1_POWER, 0);
2271         rt2800_bbp_write(rt2x00dev, 109, bbp);
2272
2273         rt2800_bbp_read(rt2x00dev, 110, &bbp);
2274         rt2x00_set_field8(&bbp, BBP110_TX2_POWER, 0);
2275         rt2800_bbp_write(rt2x00dev, 110, bbp);
2276
2277         if (rf->channel <= 14) {
2278                 /* Restore BBP 25 & 26 for 2.4 GHz */
2279                 rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
2280                 rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
2281         } else {
2282                 /* Hard code BBP 25 & 26 for 5GHz */
2283
2284                 /* Enable IQ Phase correction */
2285                 rt2800_bbp_write(rt2x00dev, 25, 0x09);
2286                 /* Setup IQ Phase correction value */
2287                 rt2800_bbp_write(rt2x00dev, 26, 0xff);
2288         }
2289
2290         rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2291         rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3 & 0xf);
2292
2293         rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2294         rt2x00_set_field8(&rfcsr, RFCSR11_R, (rf->rf2 & 0x3));
2295         rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2296
2297         rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2298         rt2x00_set_field8(&rfcsr, RFCSR11_PLL_IDOH, 1);
2299         if (rf->channel <= 14)
2300                 rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 1);
2301         else
2302                 rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 2);
2303         rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2304
2305         rt2800_rfcsr_read(rt2x00dev, 53, &rfcsr);
2306         if (rf->channel <= 14) {
2307                 rfcsr = 0;
2308                 rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
2309                                   info->default_power1 & 0x1f);
2310         } else {
2311                 if (rt2x00_is_usb(rt2x00dev))
2312                         rfcsr = 0x40;
2313
2314                 rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
2315                                   ((info->default_power1 & 0x18) << 1) |
2316                                   (info->default_power1 & 7));
2317         }
2318         rt2800_rfcsr_write(rt2x00dev, 53, rfcsr);
2319
2320         rt2800_rfcsr_read(rt2x00dev, 55, &rfcsr);
2321         if (rf->channel <= 14) {
2322                 rfcsr = 0;
2323                 rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
2324                                   info->default_power2 & 0x1f);
2325         } else {
2326                 if (rt2x00_is_usb(rt2x00dev))
2327                         rfcsr = 0x40;
2328
2329                 rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
2330                                   ((info->default_power2 & 0x18) << 1) |
2331                                   (info->default_power2 & 7));
2332         }
2333         rt2800_rfcsr_write(rt2x00dev, 55, rfcsr);
2334
2335         rt2800_rfcsr_read(rt2x00dev, 54, &rfcsr);
2336         if (rf->channel <= 14) {
2337                 rfcsr = 0;
2338                 rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
2339                                   info->default_power3 & 0x1f);
2340         } else {
2341                 if (rt2x00_is_usb(rt2x00dev))
2342                         rfcsr = 0x40;
2343
2344                 rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
2345                                   ((info->default_power3 & 0x18) << 1) |
2346                                   (info->default_power3 & 7));
2347         }
2348         rt2800_rfcsr_write(rt2x00dev, 54, rfcsr);
2349
2350         rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2351         rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
2352         rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
2353         rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
2354         rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
2355         rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2356         rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
2357         rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2358         rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
2359
2360         switch (rt2x00dev->default_ant.tx_chain_num) {
2361         case 3:
2362                 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
2363                 /* fallthrough */
2364         case 2:
2365                 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2366                 /* fallthrough */
2367         case 1:
2368                 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2369                 break;
2370         }
2371
2372         switch (rt2x00dev->default_ant.rx_chain_num) {
2373         case 3:
2374                 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
2375                 /* fallthrough */
2376         case 2:
2377                 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2378                 /* fallthrough */
2379         case 1:
2380                 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2381                 break;
2382         }
2383         rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2384
2385         rt2800_adjust_freq_offset(rt2x00dev);
2386
2387         if (conf_is_ht40(conf)) {
2388                 txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw40,
2389                                                 RFCSR24_TX_AGC_FC);
2390                 txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw40,
2391                                               RFCSR24_TX_H20M);
2392         } else {
2393                 txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw20,
2394                                                 RFCSR24_TX_AGC_FC);
2395                 txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw20,
2396                                               RFCSR24_TX_H20M);
2397         }
2398
2399         /* NOTE: the reference driver does not writes the new value
2400          * back to RFCSR 32
2401          */
2402         rt2800_rfcsr_read(rt2x00dev, 32, &rfcsr);
2403         rt2x00_set_field8(&rfcsr, RFCSR32_TX_AGC_FC, txrx_agc_fc);
2404
2405         if (rf->channel <= 14)
2406                 rfcsr = 0xa0;
2407         else
2408                 rfcsr = 0x80;
2409         rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
2410
2411         rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
2412         rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, txrx_h20m);
2413         rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, txrx_h20m);
2414         rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2415
2416         /* Band selection */
2417         rt2800_rfcsr_read(rt2x00dev, 36, &rfcsr);
2418         if (rf->channel <= 14)
2419                 rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 1);
2420         else
2421                 rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 0);
2422         rt2800_rfcsr_write(rt2x00dev, 36, rfcsr);
2423
2424         rt2800_rfcsr_read(rt2x00dev, 34, &rfcsr);
2425         if (rf->channel <= 14)
2426                 rfcsr = 0x3c;
2427         else
2428                 rfcsr = 0x20;
2429         rt2800_rfcsr_write(rt2x00dev, 34, rfcsr);
2430
2431         rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
2432         if (rf->channel <= 14)
2433                 rfcsr = 0x1a;
2434         else
2435                 rfcsr = 0x12;
2436         rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
2437
2438         rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
2439         if (rf->channel >= 1 && rf->channel <= 14)
2440                 rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
2441         else if (rf->channel >= 36 && rf->channel <= 64)
2442                 rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
2443         else if (rf->channel >= 100 && rf->channel <= 128)
2444                 rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
2445         else
2446                 rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
2447         rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
2448
2449         rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
2450         rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
2451         rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2452
2453         rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
2454
2455         if (rf->channel <= 14) {
2456                 rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
2457                 rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
2458         } else {
2459                 rt2800_rfcsr_write(rt2x00dev, 10, 0xd8);
2460                 rt2800_rfcsr_write(rt2x00dev, 13, 0x23);
2461         }
2462
2463         rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
2464         rt2x00_set_field8(&rfcsr, RFCSR51_BITS01, 1);
2465         rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
2466
2467         rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
2468         if (rf->channel <= 14) {
2469                 rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 5);
2470                 rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 3);
2471         } else {
2472                 rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 4);
2473                 rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 2);
2474         }
2475         rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
2476
2477         rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
2478         if (rf->channel <= 14)
2479                 rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 3);
2480         else
2481                 rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 2);
2482
2483         if (txbf_enabled)
2484                 rt2x00_set_field8(&rfcsr, RFCSR49_TX_DIV, 1);
2485
2486         rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
2487
2488         rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
2489         rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO1_EN, 0);
2490         rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
2491
2492         rt2800_rfcsr_read(rt2x00dev, 57, &rfcsr);
2493         if (rf->channel <= 14)
2494                 rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x1b);
2495         else
2496                 rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x0f);
2497         rt2800_rfcsr_write(rt2x00dev, 57, rfcsr);
2498
2499         if (rf->channel <= 14) {
2500                 rt2800_rfcsr_write(rt2x00dev, 44, 0x93);
2501                 rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
2502         } else {
2503                 rt2800_rfcsr_write(rt2x00dev, 44, 0x9b);
2504                 rt2800_rfcsr_write(rt2x00dev, 52, 0x05);
2505         }
2506
2507         /* Initiate VCO calibration */
2508         rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
2509         if (rf->channel <= 14) {
2510                 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
2511         } else {
2512                 rt2x00_set_field8(&rfcsr, RFCSR3_BIT1, 1);
2513                 rt2x00_set_field8(&rfcsr, RFCSR3_BIT2, 1);
2514                 rt2x00_set_field8(&rfcsr, RFCSR3_BIT3, 1);
2515                 rt2x00_set_field8(&rfcsr, RFCSR3_BIT4, 1);
2516                 rt2x00_set_field8(&rfcsr, RFCSR3_BIT5, 1);
2517                 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
2518         }
2519         rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
2520
2521         if (rf->channel >= 1 && rf->channel <= 14) {
2522                 rfcsr = 0x23;
2523                 if (txbf_enabled)
2524                         rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
2525                 rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
2526
2527                 rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
2528         } else if (rf->channel >= 36 && rf->channel <= 64) {
2529                 rfcsr = 0x36;
2530                 if (txbf_enabled)
2531                         rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
2532                 rt2800_rfcsr_write(rt2x00dev, 39, 0x36);
2533
2534                 rt2800_rfcsr_write(rt2x00dev, 45, 0xeb);
2535         } else if (rf->channel >= 100 && rf->channel <= 128) {
2536                 rfcsr = 0x32;
2537                 if (txbf_enabled)
2538                         rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
2539                 rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
2540
2541                 rt2800_rfcsr_write(rt2x00dev, 45, 0xb3);
2542         } else {
2543                 rfcsr = 0x30;
2544                 if (txbf_enabled)
2545                         rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
2546                 rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
2547
2548                 rt2800_rfcsr_write(rt2x00dev, 45, 0x9b);
2549         }
2550 }
2551
2552 #define POWER_BOUND             0x27
2553 #define POWER_BOUND_5G          0x2b
2554
2555 static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
2556                                          struct ieee80211_conf *conf,
2557                                          struct rf_channel *rf,
2558                                          struct channel_info *info)
2559 {
2560         u8 rfcsr;
2561
2562         rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2563         rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
2564         rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2565         rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
2566         rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2567
2568         rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
2569         if (info->default_power1 > POWER_BOUND)
2570                 rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
2571         else
2572                 rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
2573         rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
2574
2575         rt2800_adjust_freq_offset(rt2x00dev);
2576
2577         if (rf->channel <= 14) {
2578                 if (rf->channel == 6)
2579                         rt2800_bbp_write(rt2x00dev, 68, 0x0c);
2580                 else
2581                         rt2800_bbp_write(rt2x00dev, 68, 0x0b);
2582
2583                 if (rf->channel >= 1 && rf->channel <= 6)
2584                         rt2800_bbp_write(rt2x00dev, 59, 0x0f);
2585                 else if (rf->channel >= 7 && rf->channel <= 11)
2586                         rt2800_bbp_write(rt2x00dev, 59, 0x0e);
2587                 else if (rf->channel >= 12 && rf->channel <= 14)
2588                         rt2800_bbp_write(rt2x00dev, 59, 0x0d);
2589         }
2590 }
2591
2592 static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev,
2593                                          struct ieee80211_conf *conf,
2594                                          struct rf_channel *rf,
2595                                          struct channel_info *info)
2596 {
2597         u8 rfcsr;
2598
2599         rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2600         rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
2601
2602         rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
2603         rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
2604         rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
2605
2606         if (info->default_power1 > POWER_BOUND)
2607                 rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND);
2608         else
2609                 rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1);
2610
2611         if (info->default_power2 > POWER_BOUND)
2612                 rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND);
2613         else
2614                 rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2);
2615
2616         rt2800_adjust_freq_offset(rt2x00dev);
2617
2618         rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2619         rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2620         rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2621
2622         if ( rt2x00dev->default_ant.tx_chain_num == 2 )
2623                 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2624         else
2625                 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
2626
2627         if ( rt2x00dev->default_ant.rx_chain_num == 2 )
2628                 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2629         else
2630                 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
2631
2632         rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2633         rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
2634
2635         rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2636
2637         rt2800_rfcsr_write(rt2x00dev, 31, 80);
2638 }
2639
2640 static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
2641                                          struct ieee80211_conf *conf,
2642                                          struct rf_channel *rf,
2643                                          struct channel_info *info)
2644 {
2645         u8 rfcsr;
2646
2647         rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2648         rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
2649         rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2650         rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
2651         rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2652
2653         rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
2654         if (info->default_power1 > POWER_BOUND)
2655                 rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
2656         else
2657                 rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
2658         rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
2659
2660         if (rt2x00_rt(rt2x00dev, RT5392)) {
2661                 rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
2662                 if (info->default_power2 > POWER_BOUND)
2663                         rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
2664                 else
2665                         rt2x00_set_field8(&rfcsr, RFCSR50_TX,
2666                                           info->default_power2);
2667                 rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
2668         }
2669
2670         rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2671         if (rt2x00_rt(rt2x00dev, RT5392)) {
2672                 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2673                 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2674         }
2675         rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2676         rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
2677         rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2678         rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2679         rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2680
2681         rt2800_adjust_freq_offset(rt2x00dev);
2682
2683         if (rf->channel <= 14) {
2684                 int idx = rf->channel-1;
2685
2686                 if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
2687                         if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
2688                                 /* r55/r59 value array of channel 1~14 */
2689                                 static const char r55_bt_rev[] = {0x83, 0x83,
2690                                         0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
2691                                         0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
2692                                 static const char r59_bt_rev[] = {0x0e, 0x0e,
2693                                         0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
2694                                         0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
2695
2696                                 rt2800_rfcsr_write(rt2x00dev, 55,
2697                                                    r55_bt_rev[idx]);
2698                                 rt2800_rfcsr_write(rt2x00dev, 59,
2699                                                    r59_bt_rev[idx]);
2700                         } else {
2701                                 static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
2702                                         0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
2703                                         0x88, 0x88, 0x86, 0x85, 0x84};
2704
2705                                 rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
2706                         }
2707                 } else {
2708                         if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
2709                                 static const char r55_nonbt_rev[] = {0x23, 0x23,
2710                                         0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
2711                                         0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
2712                                 static const char r59_nonbt_rev[] = {0x07, 0x07,
2713                                         0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
2714                                         0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
2715
2716                                 rt2800_rfcsr_write(rt2x00dev, 55,
2717                                                    r55_nonbt_rev[idx]);
2718                                 rt2800_rfcsr_write(rt2x00dev, 59,
2719                                                    r59_nonbt_rev[idx]);
2720                         } else if (rt2x00_rt(rt2x00dev, RT5390) ||
2721                                    rt2x00_rt(rt2x00dev, RT5392)) {
2722                                 static const char r59_non_bt[] = {0x8f, 0x8f,
2723                                         0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
2724                                         0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
2725
2726                                 rt2800_rfcsr_write(rt2x00dev, 59,
2727                                                    r59_non_bt[idx]);
2728                         }
2729                 }
2730         }
2731 }
2732
2733 static void rt2800_config_channel_rf55xx(struct rt2x00_dev *rt2x00dev,
2734                                          struct ieee80211_conf *conf,
2735                                          struct rf_channel *rf,
2736                                          struct channel_info *info)
2737 {
2738         u8 rfcsr, ep_reg;
2739         u32 reg;
2740         int power_bound;
2741
2742         /* TODO */
2743         const bool is_11b = false;
2744         const bool is_type_ep = false;
2745
2746         rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
2747         rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL,
2748                            (rf->channel > 14 || conf_is_ht40(conf)) ? 5 : 0);
2749         rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
2750
2751         /* Order of values on rf_channel entry: N, K, mod, R */
2752         rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1 & 0xff);
2753
2754         rt2800_rfcsr_read(rt2x00dev,  9, &rfcsr);
2755         rt2x00_set_field8(&rfcsr, RFCSR9_K, rf->rf2 & 0xf);
2756         rt2x00_set_field8(&rfcsr, RFCSR9_N, (rf->rf1 & 0x100) >> 8);
2757         rt2x00_set_field8(&rfcsr, RFCSR9_MOD, ((rf->rf3 - 8) & 0x4) >> 2);
2758         rt2800_rfcsr_write(rt2x00dev, 9, rfcsr);
2759
2760         rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2761         rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf4 - 1);
2762         rt2x00_set_field8(&rfcsr, RFCSR11_MOD, (rf->rf3 - 8) & 0x3);
2763         rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2764
2765         if (rf->channel <= 14) {
2766                 rt2800_rfcsr_write(rt2x00dev, 10, 0x90);
2767                 /* FIXME: RF11 owerwrite ? */
2768                 rt2800_rfcsr_write(rt2x00dev, 11, 0x4A);
2769                 rt2800_rfcsr_write(rt2x00dev, 12, 0x52);
2770                 rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
2771                 rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
2772                 rt2800_rfcsr_write(rt2x00dev, 24, 0x4A);
2773                 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
2774                 rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
2775                 rt2800_rfcsr_write(rt2x00dev, 36, 0x80);
2776                 rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
2777                 rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
2778                 rt2800_rfcsr_write(rt2x00dev, 39, 0x1B);
2779                 rt2800_rfcsr_write(rt2x00dev, 40, 0x0D);
2780                 rt2800_rfcsr_write(rt2x00dev, 41, 0x9B);
2781                 rt2800_rfcsr_write(rt2x00dev, 42, 0xD5);
2782                 rt2800_rfcsr_write(rt2x00dev, 43, 0x72);
2783                 rt2800_rfcsr_write(rt2x00dev, 44, 0x0E);
2784                 rt2800_rfcsr_write(rt2x00dev, 45, 0xA2);
2785                 rt2800_rfcsr_write(rt2x00dev, 46, 0x6B);
2786                 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
2787                 rt2800_rfcsr_write(rt2x00dev, 51, 0x3E);
2788                 rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
2789                 rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
2790                 rt2800_rfcsr_write(rt2x00dev, 56, 0xA1);
2791                 rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
2792                 rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
2793                 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
2794                 rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
2795                 rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
2796
2797                 /* TODO RF27 <- tssi */
2798
2799                 rfcsr = rf->channel <= 10 ? 0x07 : 0x06;
2800                 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
2801                 rt2800_rfcsr_write(rt2x00dev, 59, rfcsr);
2802
2803                 if (is_11b) {
2804                         /* CCK */
2805                         rt2800_rfcsr_write(rt2x00dev, 31, 0xF8);
2806                         rt2800_rfcsr_write(rt2x00dev, 32, 0xC0);
2807                         if (is_type_ep)
2808                                 rt2800_rfcsr_write(rt2x00dev, 55, 0x06);
2809                         else
2810                                 rt2800_rfcsr_write(rt2x00dev, 55, 0x47);
2811                 } else {
2812                         /* OFDM */
2813                         if (is_type_ep)
2814                                 rt2800_rfcsr_write(rt2x00dev, 55, 0x03);
2815                         else
2816                                 rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
2817                 }
2818
2819                 power_bound = POWER_BOUND;
2820                 ep_reg = 0x2;
2821         } else {
2822                 rt2800_rfcsr_write(rt2x00dev, 10, 0x97);
2823                 /* FIMXE: RF11 overwrite */
2824                 rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
2825                 rt2800_rfcsr_write(rt2x00dev, 25, 0xBF);
2826                 rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
2827                 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
2828                 rt2800_rfcsr_write(rt2x00dev, 37, 0x04);
2829                 rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
2830                 rt2800_rfcsr_write(rt2x00dev, 40, 0x42);
2831                 rt2800_rfcsr_write(rt2x00dev, 41, 0xBB);
2832                 rt2800_rfcsr_write(rt2x00dev, 42, 0xD7);
2833                 rt2800_rfcsr_write(rt2x00dev, 45, 0x41);
2834                 rt2800_rfcsr_write(rt2x00dev, 48, 0x00);
2835                 rt2800_rfcsr_write(rt2x00dev, 57, 0x77);
2836                 rt2800_rfcsr_write(rt2x00dev, 60, 0x05);
2837                 rt2800_rfcsr_write(rt2x00dev, 61, 0x01);
2838
2839                 /* TODO RF27 <- tssi */
2840
2841                 if (rf->channel >= 36 && rf->channel <= 64) {
2842
2843                         rt2800_rfcsr_write(rt2x00dev, 12, 0x2E);
2844                         rt2800_rfcsr_write(rt2x00dev, 13, 0x22);
2845                         rt2800_rfcsr_write(rt2x00dev, 22, 0x60);
2846                         rt2800_rfcsr_write(rt2x00dev, 23, 0x7F);
2847                         if (rf->channel <= 50)
2848                                 rt2800_rfcsr_write(rt2x00dev, 24, 0x09);
2849                         else if (rf->channel >= 52)
2850                                 rt2800_rfcsr_write(rt2x00dev, 24, 0x07);
2851                         rt2800_rfcsr_write(rt2x00dev, 39, 0x1C);
2852                         rt2800_rfcsr_write(rt2x00dev, 43, 0x5B);
2853                         rt2800_rfcsr_write(rt2x00dev, 44, 0X40);
2854                         rt2800_rfcsr_write(rt2x00dev, 46, 0X00);
2855                         rt2800_rfcsr_write(rt2x00dev, 51, 0xFE);
2856                         rt2800_rfcsr_write(rt2x00dev, 52, 0x0C);
2857                         rt2800_rfcsr_write(rt2x00dev, 54, 0xF8);
2858                         if (rf->channel <= 50) {
2859                                 rt2800_rfcsr_write(rt2x00dev, 55, 0x06),
2860                                 rt2800_rfcsr_write(rt2x00dev, 56, 0xD3);
2861                         } else if (rf->channel >= 52) {
2862                                 rt2800_rfcsr_write(rt2x00dev, 55, 0x04);
2863                                 rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
2864                         }
2865
2866                         rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
2867                         rt2800_rfcsr_write(rt2x00dev, 59, 0x7F);
2868                         rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
2869
2870                 } else if (rf->channel >= 100 && rf->channel <= 165) {
2871
2872                         rt2800_rfcsr_write(rt2x00dev, 12, 0x0E);
2873                         rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
2874                         rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
2875                         if (rf->channel <= 153) {
2876                                 rt2800_rfcsr_write(rt2x00dev, 23, 0x3C);
2877                                 rt2800_rfcsr_write(rt2x00dev, 24, 0x06);
2878                         } else if (rf->channel >= 155) {
2879                                 rt2800_rfcsr_write(rt2x00dev, 23, 0x38);
2880                                 rt2800_rfcsr_write(rt2x00dev, 24, 0x05);
2881                         }
2882                         if (rf->channel <= 138) {
2883                                 rt2800_rfcsr_write(rt2x00dev, 39, 0x1A);
2884                                 rt2800_rfcsr_write(rt2x00dev, 43, 0x3B);
2885                                 rt2800_rfcsr_write(rt2x00dev, 44, 0x20);
2886                                 rt2800_rfcsr_write(rt2x00dev, 46, 0x18);
2887                         } else if (rf->channel >= 140) {
2888                                 rt2800_rfcsr_write(rt2x00dev, 39, 0x18);
2889                                 rt2800_rfcsr_write(rt2x00dev, 43, 0x1B);
2890                                 rt2800_rfcsr_write(rt2x00dev, 44, 0x10);
2891                                 rt2800_rfcsr_write(rt2x00dev, 46, 0X08);
2892                         }
2893                         if (rf->channel <= 124)
2894                                 rt2800_rfcsr_write(rt2x00dev, 51, 0xFC);
2895                         else if (rf->channel >= 126)
2896                                 rt2800_rfcsr_write(rt2x00dev, 51, 0xEC);
2897                         if (rf->channel <= 138)
2898                                 rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
2899                         else if (rf->channel >= 140)
2900                                 rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
2901                         rt2800_rfcsr_write(rt2x00dev, 54, 0xEB);
2902                         if (rf->channel <= 138)
2903                                 rt2800_rfcsr_write(rt2x00dev, 55, 0x01);
2904                         else if (rf->channel >= 140)
2905                                 rt2800_rfcsr_write(rt2x00dev, 55, 0x00);
2906                         if (rf->channel <= 128)
2907                                 rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
2908                         else if (rf->channel >= 130)
2909                                 rt2800_rfcsr_write(rt2x00dev, 56, 0xAB);
2910                         if (rf->channel <= 116)
2911                                 rt2800_rfcsr_write(rt2x00dev, 58, 0x1D);
2912                         else if (rf->channel >= 118)
2913                                 rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
2914                         if (rf->channel <= 138)
2915                                 rt2800_rfcsr_write(rt2x00dev, 59, 0x3F);
2916                         else if (rf->channel >= 140)
2917                                 rt2800_rfcsr_write(rt2x00dev, 59, 0x7C);
2918                         if (rf->channel <= 116)
2919                                 rt2800_rfcsr_write(rt2x00dev, 62, 0x1D);
2920                         else if (rf->channel >= 118)
2921                                 rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
2922                 }
2923
2924                 power_bound = POWER_BOUND_5G;
2925                 ep_reg = 0x3;
2926         }
2927
2928         rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
2929         if (info->default_power1 > power_bound)
2930                 rt2x00_set_field8(&rfcsr, RFCSR49_TX, power_bound);
2931         else
2932                 rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
2933         if (is_type_ep)
2934                 rt2x00_set_field8(&rfcsr, RFCSR49_EP, ep_reg);
2935         rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
2936
2937         rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
2938         if (info->default_power2 > power_bound)
2939                 rt2x00_set_field8(&rfcsr, RFCSR50_TX, power_bound);
2940         else
2941                 rt2x00_set_field8(&rfcsr, RFCSR50_TX, info->default_power2);
2942         if (is_type_ep)
2943                 rt2x00_set_field8(&rfcsr, RFCSR50_EP, ep_reg);
2944         rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
2945
2946         rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2947         rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2948         rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
2949
2950         rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD,
2951                           rt2x00dev->default_ant.tx_chain_num >= 1);
2952         rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
2953                           rt2x00dev->default_ant.tx_chain_num == 2);
2954         rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
2955
2956         rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD,
2957                           rt2x00dev->default_ant.rx_chain_num >= 1);
2958         rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
2959                           rt2x00dev->default_ant.rx_chain_num == 2);
2960         rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2961
2962         rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2963         rt2800_rfcsr_write(rt2x00dev, 6, 0xe4);
2964
2965         if (conf_is_ht40(conf))
2966                 rt2800_rfcsr_write(rt2x00dev, 30, 0x16);
2967         else
2968                 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
2969
2970         if (!is_11b) {
2971                 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
2972                 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
2973         }
2974
2975         /* TODO proper frequency adjustment */
2976         rt2800_adjust_freq_offset(rt2x00dev);
2977
2978         /* TODO merge with others */
2979         rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
2980         rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
2981         rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
2982
2983         /* BBP settings */
2984         rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
2985         rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
2986         rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
2987
2988         rt2800_bbp_write(rt2x00dev, 79, (rf->channel <= 14) ? 0x1C : 0x18);
2989         rt2800_bbp_write(rt2x00dev, 80, (rf->channel <= 14) ? 0x0E : 0x08);
2990         rt2800_bbp_write(rt2x00dev, 81, (rf->channel <= 14) ? 0x3A : 0x38);
2991         rt2800_bbp_write(rt2x00dev, 82, (rf->channel <= 14) ? 0x62 : 0x92);
2992
2993         /* GLRT band configuration */
2994         rt2800_bbp_write(rt2x00dev, 195, 128);
2995         rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0xE0 : 0xF0);
2996         rt2800_bbp_write(rt2x00dev, 195, 129);
2997         rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x1F : 0x1E);
2998         rt2800_bbp_write(rt2x00dev, 195, 130);
2999         rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x38 : 0x28);
3000         rt2800_bbp_write(rt2x00dev, 195, 131);
3001         rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x32 : 0x20);
3002         rt2800_bbp_write(rt2x00dev, 195, 133);
3003         rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x28 : 0x7F);
3004         rt2800_bbp_write(rt2x00dev, 195, 124);
3005         rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x19 : 0x7F);
3006 }
3007
3008 static void rt2800_bbp_write_with_rx_chain(struct rt2x00_dev *rt2x00dev,
3009                                            const unsigned int word,
3010                                            const u8 value)
3011 {
3012         u8 chain, reg;
3013
3014         for (chain = 0; chain < rt2x00dev->default_ant.rx_chain_num; chain++) {
3015                 rt2800_bbp_read(rt2x00dev, 27, &reg);
3016                 rt2x00_set_field8(&reg,  BBP27_RX_CHAIN_SEL, chain);
3017                 rt2800_bbp_write(rt2x00dev, 27, reg);
3018
3019                 rt2800_bbp_write(rt2x00dev, word, value);
3020         }
3021 }
3022
3023 static void rt2800_iq_calibrate(struct rt2x00_dev *rt2x00dev, int channel)
3024 {
3025         u8 cal;
3026
3027         /* TX0 IQ Gain */
3028         rt2800_bbp_write(rt2x00dev, 158, 0x2c);
3029         if (channel <= 14)
3030                 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX0_2G);
3031         else if (channel >= 36 && channel <= 64)
3032                 cal = rt2x00_eeprom_byte(rt2x00dev,
3033                                          EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G);
3034         else if (channel >= 100 && channel <= 138)
3035                 cal = rt2x00_eeprom_byte(rt2x00dev,
3036                                          EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G);
3037         else if (channel >= 140 && channel <= 165)
3038                 cal = rt2x00_eeprom_byte(rt2x00dev,
3039                                          EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G);
3040         else
3041                 cal = 0;
3042         rt2800_bbp_write(rt2x00dev, 159, cal);
3043
3044         /* TX0 IQ Phase */
3045         rt2800_bbp_write(rt2x00dev, 158, 0x2d);
3046         if (channel <= 14)
3047                 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX0_2G);
3048         else if (channel >= 36 && channel <= 64)
3049                 cal = rt2x00_eeprom_byte(rt2x00dev,
3050                                          EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G);
3051         else if (channel >= 100 && channel <= 138)
3052                 cal = rt2x00_eeprom_byte(rt2x00dev,
3053                                          EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G);
3054         else if (channel >= 140 && channel <= 165)
3055                 cal = rt2x00_eeprom_byte(rt2x00dev,
3056                                          EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G);
3057         else
3058                 cal = 0;
3059         rt2800_bbp_write(rt2x00dev, 159, cal);
3060
3061         /* TX1 IQ Gain */
3062         rt2800_bbp_write(rt2x00dev, 158, 0x4a);
3063         if (channel <= 14)
3064                 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX1_2G);
3065         else if (channel >= 36 && channel <= 64)
3066                 cal = rt2x00_eeprom_byte(rt2x00dev,
3067                                          EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G);
3068         else if (channel >= 100 && channel <= 138)
3069                 cal = rt2x00_eeprom_byte(rt2x00dev,
3070                                          EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G);
3071         else if (channel >= 140 && channel <= 165)
3072                 cal = rt2x00_eeprom_byte(rt2x00dev,
3073                                          EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G);
3074         else
3075                 cal = 0;
3076         rt2800_bbp_write(rt2x00dev, 159, cal);
3077
3078         /* TX1 IQ Phase */
3079         rt2800_bbp_write(rt2x00dev, 158, 0x4b);
3080         if (channel <= 14)
3081                 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX1_2G);
3082         else if (channel >= 36 && channel <= 64)
3083                 cal = rt2x00_eeprom_byte(rt2x00dev,
3084                                          EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G);
3085         else if (channel >= 100 && channel <= 138)
3086                 cal = rt2x00_eeprom_byte(rt2x00dev,
3087                                          EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G);
3088         else if (channel >= 140 && channel <= 165)
3089                 cal = rt2x00_eeprom_byte(rt2x00dev,
3090                                          EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G);
3091         else
3092                 cal = 0;
3093         rt2800_bbp_write(rt2x00dev, 159, cal);
3094
3095         /* FIXME: possible RX0, RX1 callibration ? */
3096
3097         /* RF IQ compensation control */
3098         rt2800_bbp_write(rt2x00dev, 158, 0x04);
3099         cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_RF_IQ_COMPENSATION_CONTROL);
3100         rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
3101
3102         /* RF IQ imbalance compensation control */
3103         rt2800_bbp_write(rt2x00dev, 158, 0x03);
3104         cal = rt2x00_eeprom_byte(rt2x00dev,
3105                                  EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL);
3106         rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
3107 }
3108
3109 static char rt2800_txpower_to_dev(struct rt2x00_dev *rt2x00dev,
3110                                   unsigned int channel,
3111                                   char txpower)
3112 {
3113         if (rt2x00_rt(rt2x00dev, RT3593))
3114                 txpower = rt2x00_get_field8(txpower, EEPROM_TXPOWER_ALC);
3115
3116         if (channel <= 14)
3117                 return clamp_t(char, txpower, MIN_G_TXPOWER, MAX_G_TXPOWER);
3118
3119         if (rt2x00_rt(rt2x00dev, RT3593))
3120                 return clamp_t(char, txpower, MIN_A_TXPOWER_3593,
3121                                MAX_A_TXPOWER_3593);
3122         else
3123                 return clamp_t(char, txpower, MIN_A_TXPOWER, MAX_A_TXPOWER);
3124 }
3125
3126 static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
3127                                   struct ieee80211_conf *conf,
3128                                   struct rf_channel *rf,
3129                                   struct channel_info *info)
3130 {
3131         u32 reg;
3132         unsigned int tx_pin;
3133         u8 bbp, rfcsr;
3134
3135         info->default_power1 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
3136                                                      info->default_power1);
3137         info->default_power2 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
3138                                                      info->default_power2);
3139         if (rt2x00dev->default_ant.tx_chain_num > 2)
3140                 info->default_power3 =
3141                         rt2800_txpower_to_dev(rt2x00dev, rf->channel,
3142                                               info->default_power3);
3143
3144         switch (rt2x00dev->chip.rf) {
3145         case RF2020:
3146         case RF3020:
3147         case RF3021:
3148         case RF3022:
3149         case RF3320:
3150                 rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
3151                 break;
3152         case RF3052:
3153                 rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
3154                 break;
3155         case RF3053:
3156                 rt2800_config_channel_rf3053(rt2x00dev, conf, rf, info);
3157                 break;
3158         case RF3290:
3159                 rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
3160                 break;
3161         case RF3322:
3162                 rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info);
3163                 break;
3164         case RF3070:
3165         case RF5360:
3166         case RF5362:
3167         case RF5370:
3168         case RF5372:
3169         case RF5390:
3170         case RF5392:
3171                 rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
3172                 break;
3173         case RF5592:
3174                 rt2800_config_channel_rf55xx(rt2x00dev, conf, rf, info);
3175                 break;
3176         default:
3177                 rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
3178         }
3179
3180         if (rt2x00_rf(rt2x00dev, RF3070) ||
3181             rt2x00_rf(rt2x00dev, RF3290) ||
3182             rt2x00_rf(rt2x00dev, RF3322) ||
3183             rt2x00_rf(rt2x00dev, RF5360) ||
3184             rt2x00_rf(rt2x00dev, RF5362) ||
3185             rt2x00_rf(rt2x00dev, RF5370) ||
3186             rt2x00_rf(rt2x00dev, RF5372) ||
3187             rt2x00_rf(rt2x00dev, RF5390) ||
3188             rt2x00_rf(rt2x00dev, RF5392)) {
3189                 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
3190                 rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
3191                 rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
3192                 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
3193
3194                 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
3195                 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
3196                 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
3197         }
3198
3199         /*
3200          * Change BBP settings
3201          */
3202         if (rt2x00_rt(rt2x00dev, RT3352)) {
3203                 rt2800_bbp_write(rt2x00dev, 27, 0x0);
3204                 rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
3205                 rt2800_bbp_write(rt2x00dev, 27, 0x20);
3206                 rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
3207         } else if (rt2x00_rt(rt2x00dev, RT3593)) {
3208                 if (rf->channel > 14) {
3209                         /* Disable CCK Packet detection on 5GHz */
3210                         rt2800_bbp_write(rt2x00dev, 70, 0x00);
3211                 } else {
3212                         rt2800_bbp_write(rt2x00dev, 70, 0x0a);
3213                 }
3214
3215                 if (conf_is_ht40(conf))
3216                         rt2800_bbp_write(rt2x00dev, 105, 0x04);
3217                 else
3218                         rt2800_bbp_write(rt2x00dev, 105, 0x34);
3219
3220                 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
3221                 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
3222                 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
3223                 rt2800_bbp_write(rt2x00dev, 77, 0x98);
3224         } else {
3225                 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
3226                 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
3227                 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
3228                 rt2800_bbp_write(rt2x00dev, 86, 0);
3229         }
3230
3231         if (rf->channel <= 14) {
3232                 if (!rt2x00_rt(rt2x00dev, RT5390) &&
3233                     !rt2x00_rt(rt2x00dev, RT5392)) {
3234                         if (rt2x00_has_cap_external_lna_bg(rt2x00dev)) {
3235                                 rt2800_bbp_write(rt2x00dev, 82, 0x62);
3236                                 rt2800_bbp_write(rt2x00dev, 75, 0x46);
3237                         } else {
3238                                 if (rt2x00_rt(rt2x00dev, RT3593))
3239                                         rt2800_bbp_write(rt2x00dev, 82, 0x62);
3240                                 else
3241                                         rt2800_bbp_write(rt2x00dev, 82, 0x84);
3242                                 rt2800_bbp_write(rt2x00dev, 75, 0x50);
3243                         }
3244                         if (rt2x00_rt(rt2x00dev, RT3593))
3245                                 rt2800_bbp_write(rt2x00dev, 83, 0x8a);
3246                 }
3247
3248         } else {
3249                 if (rt2x00_rt(rt2x00dev, RT3572))
3250                         rt2800_bbp_write(rt2x00dev, 82, 0x94);
3251                 else if (rt2x00_rt(rt2x00dev, RT3593))
3252                         rt2800_bbp_write(rt2x00dev, 82, 0x82);
3253                 else
3254                         rt2800_bbp_write(rt2x00dev, 82, 0xf2);
3255
3256                 if (rt2x00_rt(rt2x00dev, RT3593))
3257                         rt2800_bbp_write(rt2x00dev, 83, 0x9a);
3258
3259                 if (rt2x00_has_cap_external_lna_a(rt2x00dev))
3260                         rt2800_bbp_write(rt2x00dev, 75, 0x46);
3261                 else
3262                         rt2800_bbp_write(rt2x00dev, 75, 0x50);
3263         }
3264
3265         rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
3266         rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
3267         rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
3268         rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
3269         rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
3270
3271         if (rt2x00_rt(rt2x00dev, RT3572))
3272                 rt2800_rfcsr_write(rt2x00dev, 8, 0);
3273
3274         tx_pin = 0;
3275
3276         switch (rt2x00dev->default_ant.tx_chain_num) {
3277         case 3:
3278                 /* Turn on tertiary PAs */
3279                 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN,
3280                                    rf->channel > 14);
3281                 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN,
3282                                    rf->channel <= 14);
3283                 /* fall-through */
3284         case 2:
3285                 /* Turn on secondary PAs */
3286                 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
3287                                    rf->channel > 14);
3288                 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
3289                                    rf->channel <= 14);
3290                 /* fall-through */
3291         case 1:
3292                 /* Turn on primary PAs */
3293                 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN,
3294                                    rf->channel > 14);
3295                 if (rt2x00_has_cap_bt_coexist(rt2x00dev))
3296                         rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
3297                 else
3298                         rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
3299                                            rf->channel <= 14);
3300                 break;
3301         }
3302
3303         switch (rt2x00dev->default_ant.rx_chain_num) {
3304         case 3:
3305                 /* Turn on tertiary LNAs */
3306                 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A2_EN, 1);
3307                 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G2_EN, 1);
3308                 /* fall-through */
3309         case 2:
3310                 /* Turn on secondary LNAs */
3311                 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
3312                 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
3313                 /* fall-through */
3314         case 1:
3315                 /* Turn on primary LNAs */
3316                 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
3317                 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
3318                 break;
3319         }
3320
3321         rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
3322         rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
3323
3324         rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
3325
3326         if (rt2x00_rt(rt2x00dev, RT3572)) {
3327                 rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
3328
3329                 /* AGC init */
3330                 if (rf->channel <= 14)
3331                         reg = 0x1c + (2 * rt2x00dev->lna_gain);
3332                 else
3333                         reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
3334
3335                 rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
3336         }
3337
3338         if (rt2x00_rt(rt2x00dev, RT3593)) {
3339                 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
3340
3341                 /* Band selection */
3342                 if (rt2x00_is_usb(rt2x00dev) ||
3343                     rt2x00_is_pcie(rt2x00dev)) {
3344                         /* GPIO #8 controls all paths */
3345                         rt2x00_set_field32(&reg, GPIO_CTRL_DIR8, 0);
3346                         if (rf->channel <= 14)
3347                                 rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 1);
3348                         else
3349                                 rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 0);
3350                 }
3351
3352                 /* LNA PE control. */
3353                 if (rt2x00_is_usb(rt2x00dev)) {
3354                         /* GPIO #4 controls PE0 and PE1,
3355                          * GPIO #7 controls PE2
3356                          */
3357                         rt2x00_set_field32(&reg, GPIO_CTRL_DIR4, 0);
3358                         rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
3359
3360                         rt2x00_set_field32(&reg, GPIO_CTRL_VAL4, 1);
3361                         rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
3362                 } else if (rt2x00_is_pcie(rt2x00dev)) {
3363                         /* GPIO #4 controls PE0, PE1 and PE2 */
3364                         rt2x00_set_field32(&reg, GPIO_CTRL_DIR4, 0);
3365                         rt2x00_set_field32(&reg, GPIO_CTRL_VAL4, 1);
3366                 }
3367
3368                 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
3369
3370                 /* AGC init */
3371                 if (rf->channel <= 14)
3372                         reg = 0x1c + 2 * rt2x00dev->lna_gain;
3373                 else
3374                         reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
3375
3376                 rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
3377
3378                 usleep_range(1000, 1500);
3379         }
3380
3381         if (rt2x00_rt(rt2x00dev, RT5592)) {
3382                 rt2800_bbp_write(rt2x00dev, 195, 141);
3383                 rt2800_bbp_write(rt2x00dev, 196, conf_is_ht40(conf) ? 0x10 : 0x1a);
3384
3385                 /* AGC init */
3386                 reg = (rf->channel <= 14 ? 0x1c : 0x24) + 2 * rt2x00dev->lna_gain;
3387                 rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
3388
3389                 if (rt2x00_rt(rt2x00dev, RT5592))
3390                         rt2800_iq_calibrate(rt2x00dev, rf->channel);
3391         }
3392
3393         rt2800_bbp_read(rt2x00dev, 4, &bbp);
3394         rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
3395         rt2800_bbp_write(rt2x00dev, 4, bbp);
3396
3397         rt2800_bbp_read(rt2x00dev, 3, &bbp);
3398         rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
3399         rt2800_bbp_write(rt2x00dev, 3, bbp);
3400
3401         if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
3402                 if (conf_is_ht40(conf)) {
3403                         rt2800_bbp_write(rt2x00dev, 69, 0x1a);
3404                         rt2800_bbp_write(rt2x00dev, 70, 0x0a);
3405                         rt2800_bbp_write(rt2x00dev, 73, 0x16);
3406                 } else {
3407                         rt2800_bbp_write(rt2x00dev, 69, 0x16);
3408                         rt2800_bbp_write(rt2x00dev, 70, 0x08);
3409                         rt2800_bbp_write(rt2x00dev, 73, 0x11);
3410                 }
3411         }
3412
3413         msleep(1);
3414
3415         /*
3416          * Clear channel statistic counters
3417          */
3418         rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
3419         rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
3420         rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
3421
3422         /*
3423          * Clear update flag
3424          */
3425         if (rt2x00_rt(rt2x00dev, RT3352)) {
3426                 rt2800_bbp_read(rt2x00dev, 49, &bbp);
3427                 rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0);
3428                 rt2800_bbp_write(rt2x00dev, 49, bbp);
3429         }
3430 }
3431
3432 static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
3433 {
3434         u8 tssi_bounds[9];
3435         u8 current_tssi;
3436         u16 eeprom;
3437         u8 step;
3438         int i;
3439
3440         /*
3441          * First check if temperature compensation is supported.
3442          */
3443         rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
3444         if (!rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC))
3445                 return 0;
3446
3447         /*
3448          * Read TSSI boundaries for temperature compensation from
3449          * the EEPROM.
3450          *
3451          * Array idx               0    1    2    3    4    5    6    7    8
3452          * Matching Delta value   -4   -3   -2   -1    0   +1   +2   +3   +4
3453          * Example TSSI bounds  0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
3454          */
3455         if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
3456                 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1, &eeprom);
3457                 tssi_bounds[0] = rt2x00_get_field16(eeprom,
3458                                         EEPROM_TSSI_BOUND_BG1_MINUS4);
3459                 tssi_bounds[1] = rt2x00_get_field16(eeprom,
3460                                         EEPROM_TSSI_BOUND_BG1_MINUS3);
3461
3462                 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2, &eeprom);
3463                 tssi_bounds[2] = rt2x00_get_field16(eeprom,
3464                                         EEPROM_TSSI_BOUND_BG2_MINUS2);
3465                 tssi_bounds[3] = rt2x00_get_field16(eeprom,
3466                                         EEPROM_TSSI_BOUND_BG2_MINUS1);
3467
3468                 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3, &eeprom);
3469                 tssi_bounds[4] = rt2x00_get_field16(eeprom,
3470                                         EEPROM_TSSI_BOUND_BG3_REF);
3471                 tssi_bounds[5] = rt2x00_get_field16(eeprom,
3472                                         EEPROM_TSSI_BOUND_BG3_PLUS1);
3473
3474                 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4, &eeprom);
3475                 tssi_bounds[6] = rt2x00_get_field16(eeprom,
3476                                         EEPROM_TSSI_BOUND_BG4_PLUS2);
3477                 tssi_bounds[7] = rt2x00_get_field16(eeprom,
3478                                         EEPROM_TSSI_BOUND_BG4_PLUS3);
3479
3480                 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5, &eeprom);
3481                 tssi_bounds[8] = rt2x00_get_field16(eeprom,
3482                                         EEPROM_TSSI_BOUND_BG5_PLUS4);
3483
3484                 step = rt2x00_get_field16(eeprom,
3485                                           EEPROM_TSSI_BOUND_BG5_AGC_STEP);
3486         } else {
3487                 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1, &eeprom);
3488                 tssi_bounds[0] = rt2x00_get_field16(eeprom,
3489                                         EEPROM_TSSI_BOUND_A1_MINUS4);
3490                 tssi_bounds[1] = rt2x00_get_field16(eeprom,
3491                                         EEPROM_TSSI_BOUND_A1_MINUS3);
3492
3493                 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2, &eeprom);
3494                 tssi_bounds[2] = rt2x00_get_field16(eeprom,
3495                                         EEPROM_TSSI_BOUND_A2_MINUS2);
3496                 tssi_bounds[3] = rt2x00_get_field16(eeprom,
3497                                         EEPROM_TSSI_BOUND_A2_MINUS1);
3498
3499                 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3, &eeprom);
3500                 tssi_bounds[4] = rt2x00_get_field16(eeprom,
3501                                         EEPROM_TSSI_BOUND_A3_REF);
3502                 tssi_bounds[5] = rt2x00_get_field16(eeprom,
3503                                         EEPROM_TSSI_BOUND_A3_PLUS1);
3504
3505                 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4, &eeprom);
3506                 tssi_bounds[6] = rt2x00_get_field16(eeprom,
3507                                         EEPROM_TSSI_BOUND_A4_PLUS2);
3508                 tssi_bounds[7] = rt2x00_get_field16(eeprom,
3509                                         EEPROM_TSSI_BOUND_A4_PLUS3);
3510
3511                 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5, &eeprom);
3512                 tssi_bounds[8] = rt2x00_get_field16(eeprom,
3513                                         EEPROM_TSSI_BOUND_A5_PLUS4);
3514
3515                 step = rt2x00_get_field16(eeprom,
3516                                           EEPROM_TSSI_BOUND_A5_AGC_STEP);
3517         }
3518
3519         /*
3520          * Check if temperature compensation is supported.
3521          */
3522         if (tssi_bounds[4] == 0xff || step == 0xff)
3523                 return 0;
3524
3525         /*
3526          * Read current TSSI (BBP 49).
3527          */
3528         rt2800_bbp_read(rt2x00dev, 49, &current_tssi);
3529
3530         /*
3531          * Compare TSSI value (BBP49) with the compensation boundaries
3532          * from the EEPROM and increase or decrease tx power.
3533          */
3534         for (i = 0; i <= 3; i++) {
3535                 if (current_tssi > tssi_bounds[i])
3536                         break;
3537         }
3538
3539         if (i == 4) {
3540                 for (i = 8; i >= 5; i--) {
3541                         if (current_tssi < tssi_bounds[i])
3542                                 break;
3543                 }
3544         }
3545
3546         return (i - 4) * step;
3547 }
3548
3549 static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
3550                                       enum nl80211_band band)
3551 {
3552         u16 eeprom;
3553         u8 comp_en;
3554         u8 comp_type;
3555         int comp_value = 0;
3556
3557         rt2800_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
3558
3559         /*
3560          * HT40 compensation not required.
3561          */
3562         if (eeprom == 0xffff ||
3563             !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
3564                 return 0;
3565
3566         if (band == NL80211_BAND_2GHZ) {
3567                 comp_en = rt2x00_get_field16(eeprom,
3568                                  EEPROM_TXPOWER_DELTA_ENABLE_2G);
3569                 if (comp_en) {
3570                         comp_type = rt2x00_get_field16(eeprom,
3571                                            EEPROM_TXPOWER_DELTA_TYPE_2G);
3572                         comp_value = rt2x00_get_field16(eeprom,
3573                                             EEPROM_TXPOWER_DELTA_VALUE_2G);
3574                         if (!comp_type)
3575                                 comp_value = -comp_value;
3576                 }
3577         } else {
3578                 comp_en = rt2x00_get_field16(eeprom,
3579                                  EEPROM_TXPOWER_DELTA_ENABLE_5G);
3580                 if (comp_en) {
3581                         comp_type = rt2x00_get_field16(eeprom,
3582                                            EEPROM_TXPOWER_DELTA_TYPE_5G);
3583                         comp_value = rt2x00_get_field16(eeprom,
3584                                             EEPROM_TXPOWER_DELTA_VALUE_5G);
3585                         if (!comp_type)
3586                                 comp_value = -comp_value;
3587                 }
3588         }
3589
3590         return comp_value;
3591 }
3592
3593 static int rt2800_get_txpower_reg_delta(struct rt2x00_dev *rt2x00dev,
3594                                         int power_level, int max_power)
3595 {
3596         int delta;
3597
3598         if (rt2x00_has_cap_power_limit(rt2x00dev))
3599                 return 0;
3600
3601         /*
3602          * XXX: We don't know the maximum transmit power of our hardware since
3603          * the EEPROM doesn't expose it. We only know that we are calibrated
3604          * to 100% tx power.
3605          *
3606          * Hence, we assume the regulatory limit that cfg80211 calulated for
3607          * the current channel is our maximum and if we are requested to lower
3608          * the value we just reduce our tx power accordingly.
3609          */
3610         delta = power_level - max_power;
3611         return min(delta, 0);
3612 }
3613
3614 static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
3615                                    enum nl80211_band band, int power_level,
3616                                    u8 txpower, int delta)
3617 {
3618         u16 eeprom;
3619         u8 criterion;
3620         u8 eirp_txpower;
3621         u8 eirp_txpower_criterion;
3622         u8 reg_limit;
3623
3624         if (rt2x00_rt(rt2x00dev, RT3593))
3625                 return min_t(u8, txpower, 0xc);
3626
3627         if (rt2x00_has_cap_power_limit(rt2x00dev)) {
3628                 /*
3629                  * Check if eirp txpower exceed txpower_limit.
3630                  * We use OFDM 6M as criterion and its eirp txpower
3631                  * is stored at EEPROM_EIRP_MAX_TX_POWER.
3632                  * .11b data rate need add additional 4dbm
3633                  * when calculating eirp txpower.
3634                  */
3635                 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3636                                               1, &eeprom);
3637                 criterion = rt2x00_get_field16(eeprom,
3638                                                EEPROM_TXPOWER_BYRATE_RATE0);
3639
3640                 rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER,
3641                                    &eeprom);
3642
3643                 if (band == NL80211_BAND_2GHZ)
3644                         eirp_txpower_criterion = rt2x00_get_field16(eeprom,
3645                                                  EEPROM_EIRP_MAX_TX_POWER_2GHZ);
3646                 else
3647                         eirp_txpower_criterion = rt2x00_get_field16(eeprom,
3648                                                  EEPROM_EIRP_MAX_TX_POWER_5GHZ);
3649
3650                 eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
3651                                (is_rate_b ? 4 : 0) + delta;
3652
3653                 reg_limit = (eirp_txpower > power_level) ?
3654                                         (eirp_txpower - power_level) : 0;
3655         } else
3656                 reg_limit = 0;
3657
3658         txpower = max(0, txpower + delta - reg_limit);
3659         return min_t(u8, txpower, 0xc);
3660 }
3661
3662
3663 enum {
3664         TX_PWR_CFG_0_IDX,
3665         TX_PWR_CFG_1_IDX,
3666         TX_PWR_CFG_2_IDX,
3667         TX_PWR_CFG_3_IDX,
3668         TX_PWR_CFG_4_IDX,
3669         TX_PWR_CFG_5_IDX,
3670         TX_PWR_CFG_6_IDX,
3671         TX_PWR_CFG_7_IDX,
3672         TX_PWR_CFG_8_IDX,
3673         TX_PWR_CFG_9_IDX,
3674         TX_PWR_CFG_0_EXT_IDX,
3675         TX_PWR_CFG_1_EXT_IDX,
3676         TX_PWR_CFG_2_EXT_IDX,
3677         TX_PWR_CFG_3_EXT_IDX,
3678         TX_PWR_CFG_4_EXT_IDX,
3679         TX_PWR_CFG_IDX_COUNT,
3680 };
3681
3682 static void rt2800_config_txpower_rt3593(struct rt2x00_dev *rt2x00dev,
3683                                          struct ieee80211_channel *chan,
3684                                          int power_level)
3685 {
3686         u8 txpower;
3687         u16 eeprom;
3688         u32 regs[TX_PWR_CFG_IDX_COUNT];
3689         unsigned int offset;
3690         enum nl80211_band band = chan->band;
3691         int delta;
3692         int i;
3693
3694         memset(regs, '\0', sizeof(regs));
3695
3696         /* TODO: adapt TX power reduction from the rt28xx code */
3697
3698         /* calculate temperature compensation delta */
3699         delta = rt2800_get_gain_calibration_delta(rt2x00dev);
3700
3701         if (band == NL80211_BAND_5GHZ)
3702                 offset = 16;
3703         else
3704                 offset = 0;
3705
3706         if (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
3707                 offset += 8;
3708
3709         /* read the next four txpower values */
3710         rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3711                                       offset, &eeprom);
3712
3713         /* CCK 1MBS,2MBS */
3714         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3715         txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
3716                                             txpower, delta);
3717         rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3718                            TX_PWR_CFG_0_CCK1_CH0, txpower);
3719         rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3720                            TX_PWR_CFG_0_CCK1_CH1, txpower);
3721         rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
3722                            TX_PWR_CFG_0_EXT_CCK1_CH2, txpower);
3723
3724         /* CCK 5.5MBS,11MBS */
3725         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3726         txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
3727                                             txpower, delta);
3728         rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3729                            TX_PWR_CFG_0_CCK5_CH0, txpower);
3730         rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3731                            TX_PWR_CFG_0_CCK5_CH1, txpower);
3732         rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
3733                            TX_PWR_CFG_0_EXT_CCK5_CH2, txpower);
3734
3735         /* OFDM 6MBS,9MBS */
3736         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3737         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3738                                             txpower, delta);
3739         rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3740                            TX_PWR_CFG_0_OFDM6_CH0, txpower);
3741         rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3742                            TX_PWR_CFG_0_OFDM6_CH1, txpower);
3743         rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
3744                            TX_PWR_CFG_0_EXT_OFDM6_CH2, txpower);
3745
3746         /* OFDM 12MBS,18MBS */
3747         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
3748         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3749                                             txpower, delta);
3750         rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3751                            TX_PWR_CFG_0_OFDM12_CH0, txpower);
3752         rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3753                            TX_PWR_CFG_0_OFDM12_CH1, txpower);
3754         rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
3755                            TX_PWR_CFG_0_EXT_OFDM12_CH2, txpower);
3756
3757         /* read the next four txpower values */
3758         rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3759                                       offset + 1, &eeprom);
3760
3761         /* OFDM 24MBS,36MBS */
3762         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3763         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3764                                             txpower, delta);
3765         rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3766                            TX_PWR_CFG_1_OFDM24_CH0, txpower);
3767         rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3768                            TX_PWR_CFG_1_OFDM24_CH1, txpower);
3769         rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
3770                            TX_PWR_CFG_1_EXT_OFDM24_CH2, txpower);
3771
3772         /* OFDM 48MBS */
3773         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3774         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3775                                             txpower, delta);
3776         rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3777                            TX_PWR_CFG_1_OFDM48_CH0, txpower);
3778         rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3779                            TX_PWR_CFG_1_OFDM48_CH1, txpower);
3780         rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
3781                            TX_PWR_CFG_1_EXT_OFDM48_CH2, txpower);
3782
3783         /* OFDM 54MBS */
3784         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3785         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3786                                             txpower, delta);
3787         rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3788                            TX_PWR_CFG_7_OFDM54_CH0, txpower);
3789         rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3790                            TX_PWR_CFG_7_OFDM54_CH1, txpower);
3791         rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3792                            TX_PWR_CFG_7_OFDM54_CH2, txpower);
3793
3794         /* read the next four txpower values */
3795         rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3796                                       offset + 2, &eeprom);
3797
3798         /* MCS 0,1 */
3799         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3800         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3801                                             txpower, delta);
3802         rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3803                            TX_PWR_CFG_1_MCS0_CH0, txpower);
3804         rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3805                            TX_PWR_CFG_1_MCS0_CH1, txpower);
3806         rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
3807                            TX_PWR_CFG_1_EXT_MCS0_CH2, txpower);
3808
3809         /* MCS 2,3 */
3810         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3811         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3812                                             txpower, delta);
3813         rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3814                            TX_PWR_CFG_1_MCS2_CH0, txpower);
3815         rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3816                            TX_PWR_CFG_1_MCS2_CH1, txpower);
3817         rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
3818                            TX_PWR_CFG_1_EXT_MCS2_CH2, txpower);
3819
3820         /* MCS 4,5 */
3821         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3822         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3823                                             txpower, delta);
3824         rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3825                            TX_PWR_CFG_2_MCS4_CH0, txpower);
3826         rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3827                            TX_PWR_CFG_2_MCS4_CH1, txpower);
3828         rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
3829                            TX_PWR_CFG_2_EXT_MCS4_CH2, txpower);
3830
3831         /* MCS 6 */
3832         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
3833         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3834                                             txpower, delta);
3835         rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3836                            TX_PWR_CFG_2_MCS6_CH0, txpower);
3837         rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3838                            TX_PWR_CFG_2_MCS6_CH1, txpower);
3839         rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
3840                            TX_PWR_CFG_2_EXT_MCS6_CH2, txpower);
3841
3842         /* read the next four txpower values */
3843         rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3844                                       offset + 3, &eeprom);
3845
3846         /* MCS 7 */
3847         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3848         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3849                                             txpower, delta);
3850         rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3851                            TX_PWR_CFG_7_MCS7_CH0, txpower);
3852         rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3853                            TX_PWR_CFG_7_MCS7_CH1, txpower);
3854         rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3855                            TX_PWR_CFG_7_MCS7_CH2, txpower);
3856
3857         /* MCS 8,9 */
3858         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3859         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3860                                             txpower, delta);
3861         rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3862                            TX_PWR_CFG_2_MCS8_CH0, txpower);
3863         rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3864                            TX_PWR_CFG_2_MCS8_CH1, txpower);
3865         rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
3866                            TX_PWR_CFG_2_EXT_MCS8_CH2, txpower);
3867
3868         /* MCS 10,11 */
3869         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3870         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3871                                             txpower, delta);
3872         rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3873                            TX_PWR_CFG_2_MCS10_CH0, txpower);
3874         rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3875                            TX_PWR_CFG_2_MCS10_CH1, txpower);
3876         rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
3877                            TX_PWR_CFG_2_EXT_MCS10_CH2, txpower);
3878
3879         /* MCS 12,13 */
3880         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
3881         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3882                                             txpower, delta);
3883         rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3884                            TX_PWR_CFG_3_MCS12_CH0, txpower);
3885         rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3886                            TX_PWR_CFG_3_MCS12_CH1, txpower);
3887         rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
3888                            TX_PWR_CFG_3_EXT_MCS12_CH2, txpower);
3889
3890         /* read the next four txpower values */
3891         rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3892                                       offset + 4, &eeprom);
3893
3894         /* MCS 14 */
3895         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3896         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3897                                             txpower, delta);
3898         rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3899                            TX_PWR_CFG_3_MCS14_CH0, txpower);
3900         rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3901                            TX_PWR_CFG_3_MCS14_CH1, txpower);
3902         rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
3903                            TX_PWR_CFG_3_EXT_MCS14_CH2, txpower);
3904
3905         /* MCS 15 */
3906         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3907         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3908                                             txpower, delta);
3909         rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3910                            TX_PWR_CFG_8_MCS15_CH0, txpower);
3911         rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3912                            TX_PWR_CFG_8_MCS15_CH1, txpower);
3913         rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3914                            TX_PWR_CFG_8_MCS15_CH2, txpower);
3915
3916         /* MCS 16,17 */
3917         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3918         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3919                                             txpower, delta);
3920         rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3921                            TX_PWR_CFG_5_MCS16_CH0, txpower);
3922         rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3923                            TX_PWR_CFG_5_MCS16_CH1, txpower);
3924         rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3925                            TX_PWR_CFG_5_MCS16_CH2, txpower);
3926
3927         /* MCS 18,19 */
3928         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
3929         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3930                                             txpower, delta);
3931         rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3932                            TX_PWR_CFG_5_MCS18_CH0, txpower);
3933         rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3934                            TX_PWR_CFG_5_MCS18_CH1, txpower);
3935         rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3936                            TX_PWR_CFG_5_MCS18_CH2, txpower);
3937
3938         /* read the next four txpower values */
3939         rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3940                                       offset + 5, &eeprom);
3941
3942         /* MCS 20,21 */
3943         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3944         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3945                                             txpower, delta);
3946         rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3947                            TX_PWR_CFG_6_MCS20_CH0, txpower);
3948         rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3949                            TX_PWR_CFG_6_MCS20_CH1, txpower);
3950         rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3951                            TX_PWR_CFG_6_MCS20_CH2, txpower);
3952
3953         /* MCS 22 */
3954         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3955         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3956                                             txpower, delta);
3957         rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3958                            TX_PWR_CFG_6_MCS22_CH0, txpower);
3959         rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3960                            TX_PWR_CFG_6_MCS22_CH1, txpower);
3961         rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3962                            TX_PWR_CFG_6_MCS22_CH2, txpower);
3963
3964         /* MCS 23 */
3965         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3966         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3967                                             txpower, delta);
3968         rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3969                            TX_PWR_CFG_8_MCS23_CH0, txpower);
3970         rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3971                            TX_PWR_CFG_8_MCS23_CH1, txpower);
3972         rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3973                            TX_PWR_CFG_8_MCS23_CH2, txpower);
3974
3975         /* read the next four txpower values */
3976         rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3977                                       offset + 6, &eeprom);
3978
3979         /* STBC, MCS 0,1 */
3980         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3981         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3982                                             txpower, delta);
3983         rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3984                            TX_PWR_CFG_3_STBC0_CH0, txpower);
3985         rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3986                            TX_PWR_CFG_3_STBC0_CH1, txpower);
3987         rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
3988                            TX_PWR_CFG_3_EXT_STBC0_CH2, txpower);
3989
3990         /* STBC, MCS 2,3 */
3991         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3992         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3993                                             txpower, delta);
3994         rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3995                            TX_PWR_CFG_3_STBC2_CH0, txpower);
3996         rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3997                            TX_PWR_CFG_3_STBC2_CH1, txpower);
3998         rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
3999                            TX_PWR_CFG_3_EXT_STBC2_CH2, txpower);
4000
4001         /* STBC, MCS 4,5 */
4002         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
4003         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4004                                             txpower, delta);
4005         rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE0, txpower);
4006         rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE1, txpower);
4007         rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE0,
4008                            txpower);
4009
4010         /* STBC, MCS 6 */
4011         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
4012         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4013                                             txpower, delta);
4014         rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE2, txpower);
4015         rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE3, txpower);
4016         rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE2,
4017                            txpower);
4018
4019         /* read the next four txpower values */
4020         rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
4021                                       offset + 7, &eeprom);
4022
4023         /* STBC, MCS 7 */
4024         txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
4025         txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4026                                             txpower, delta);
4027         rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
4028                            TX_PWR_CFG_9_STBC7_CH0, txpower);
4029         rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
4030                            TX_PWR_CFG_9_STBC7_CH1, txpower);
4031         rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
4032                            TX_PWR_CFG_9_STBC7_CH2, txpower);
4033
4034         rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, regs[TX_PWR_CFG_0_IDX]);
4035         rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, regs[TX_PWR_CFG_1_IDX]);
4036         rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, regs[TX_PWR_CFG_2_IDX]);
4037         rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, regs[TX_PWR_CFG_3_IDX]);
4038         rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, regs[TX_PWR_CFG_4_IDX]);
4039         rt2800_register_write(rt2x00dev, TX_PWR_CFG_5, regs[TX_PWR_CFG_5_IDX]);
4040         rt2800_register_write(rt2x00dev, TX_PWR_CFG_6, regs[TX_PWR_CFG_6_IDX]);
4041         rt2800_register_write(rt2x00dev, TX_PWR_CFG_7, regs[TX_PWR_CFG_7_IDX]);
4042         rt2800_register_write(rt2x00dev, TX_PWR_CFG_8, regs[TX_PWR_CFG_8_IDX]);
4043         rt2800_register_write(rt2x00dev, TX_PWR_CFG_9, regs[TX_PWR_CFG_9_IDX]);
4044
4045         rt2800_register_write(rt2x00dev, TX_PWR_CFG_0_EXT,
4046                               regs[TX_PWR_CFG_0_EXT_IDX]);
4047         rt2800_register_write(rt2x00dev, TX_PWR_CFG_1_EXT,
4048                               regs[TX_PWR_CFG_1_EXT_IDX]);
4049         rt2800_register_write(rt2x00dev, TX_PWR_CFG_2_EXT,
4050                               regs[TX_PWR_CFG_2_EXT_IDX]);
4051         rt2800_register_write(rt2x00dev, TX_PWR_CFG_3_EXT,
4052                               regs[TX_PWR_CFG_3_EXT_IDX]);
4053         rt2800_register_write(rt2x00dev, TX_PWR_CFG_4_EXT,
4054                               regs[TX_PWR_CFG_4_EXT_IDX]);
4055
4056         for (i = 0; i < TX_PWR_CFG_IDX_COUNT; i++)
4057                 rt2x00_dbg(rt2x00dev,
4058                            "band:%cGHz, BW:%c0MHz, TX_PWR_CFG_%d%s = %08lx\n",
4059                            (band == NL80211_BAND_5GHZ) ? '5' : '2',
4060                            (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) ?
4061                                                                 '4' : '2',
4062                            (i > TX_PWR_CFG_9_IDX) ?
4063                                         (i - TX_PWR_CFG_9_IDX - 1) : i,
4064                            (i > TX_PWR_CFG_9_IDX) ? "_EXT" : "",
4065                            (unsigned long) regs[i]);
4066 }
4067
4068 /*
4069  * We configure transmit power using MAC TX_PWR_CFG_{0,...,N} registers and
4070  * BBP R1 register. TX_PWR_CFG_X allow to configure per rate TX power values,
4071  * 4 bits for each rate (tune from 0 to 15 dBm). BBP_R1 controls transmit power
4072  * for all rates, but allow to set only 4 discrete values: -12, -6, 0 and 6 dBm.
4073  * Reference per rate transmit power values are located in the EEPROM at
4074  * EEPROM_TXPOWER_BYRATE offset. We adjust them and BBP R1 settings according to
4075  * current conditions (i.e. band, bandwidth, temperature, user settings).
4076  */
4077 static void rt2800_config_txpower_rt28xx(struct rt2x00_dev *rt2x00dev,
4078                                          struct ieee80211_channel *chan,
4079                                          int power_level)
4080 {
4081         u8 txpower, r1;
4082         u16 eeprom;
4083         u32 reg, offset;
4084         int i, is_rate_b, delta, power_ctrl;
4085         enum nl80211_band band = chan->band;
4086
4087         /*
4088          * Calculate HT40 compensation. For 40MHz we need to add or subtract
4089          * value read from EEPROM (different for 2GHz and for 5GHz).
4090          */
4091         delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
4092
4093         /*
4094          * Calculate temperature compensation. Depends on measurement of current
4095          * TSSI (Transmitter Signal Strength Indication) we know TX power (due
4096          * to temperature or maybe other factors) is smaller or bigger than
4097          * expected. We adjust it, based on TSSI reference and boundaries values
4098          * provided in EEPROM.
4099          */
4100         switch (rt2x00dev->chip.rt) {
4101         case RT2860:
4102         case RT2872:
4103         case RT2883:
4104         case RT3070:
4105         case RT3071:
4106         case RT3090:
4107         case RT3572:
4108                 delta += rt2800_get_gain_calibration_delta(rt2x00dev);
4109                 break;
4110         default:
4111                 /* TODO: temperature compensation code for other chips. */
4112                 break;
4113         }
4114
4115         /*
4116          * Decrease power according to user settings, on devices with unknown
4117          * maximum tx power. For other devices we take user power_level into
4118          * consideration on rt2800_compensate_txpower().
4119          */
4120         delta += rt2800_get_txpower_reg_delta(rt2x00dev, power_level,
4121                                               chan->max_power);
4122
4123         /*
4124          * BBP_R1 controls TX power for all rates, it allow to set the following
4125          * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively.
4126          *
4127          * TODO: we do not use +6 dBm option to do not increase power beyond
4128          * regulatory limit, however this could be utilized for devices with
4129          * CAPABILITY_POWER_LIMIT.
4130          */
4131         if (delta <= -12) {
4132                 power_ctrl = 2;
4133                 delta += 12;
4134         } else if (delta <= -6) {
4135                 power_ctrl = 1;
4136                 delta += 6;
4137         } else {
4138                 power_ctrl = 0;
4139         }
4140         rt2800_bbp_read(rt2x00dev, 1, &r1);
4141         rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl);
4142         rt2800_bbp_write(rt2x00dev, 1, r1);
4143
4144         offset = TX_PWR_CFG_0;
4145
4146         for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
4147                 /* just to be safe */
4148                 if (offset > TX_PWR_CFG_4)
4149                         break;
4150
4151                 rt2800_register_read(rt2x00dev, offset, &reg);
4152
4153                 /* read the next four txpower values */
4154                 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
4155                                               i, &eeprom);
4156
4157                 is_rate_b = i ? 0 : 1;
4158                 /*
4159                  * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
4160                  * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
4161                  * TX_PWR_CFG_4: unknown
4162                  */
4163                 txpower = rt2x00_get_field16(eeprom,
4164                                              EEPROM_TXPOWER_BYRATE_RATE0);
4165                 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
4166                                              power_level, txpower, delta);
4167                 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
4168
4169                 /*
4170                  * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
4171                  * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
4172                  * TX_PWR_CFG_4: unknown
4173                  */
4174                 txpower = rt2x00_get_field16(eeprom,
4175                                              EEPROM_TXPOWER_BYRATE_RATE1);
4176                 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
4177                                              power_level, txpower, delta);
4178                 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
4179
4180                 /*
4181                  * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
4182                  * TX_PWR_CFG_2: MCS6,  TX_PWR_CFG_3: MCS14,
4183                  * TX_PWR_CFG_4: unknown
4184                  */
4185                 txpower = rt2x00_get_field16(eeprom,
4186                                              EEPROM_TXPOWER_BYRATE_RATE2);
4187                 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
4188                                              power_level, txpower, delta);
4189                 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
4190
4191                 /*
4192                  * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
4193                  * TX_PWR_CFG_2: MCS7,  TX_PWR_CFG_3: MCS15,
4194                  * TX_PWR_CFG_4: unknown
4195                  */
4196                 txpower = rt2x00_get_field16(eeprom,
4197                                              EEPROM_TXPOWER_BYRATE_RATE3);
4198                 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
4199                                              power_level, txpower, delta);
4200                 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
4201
4202                 /* read the next four txpower values */
4203                 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
4204                                               i + 1, &eeprom);
4205
4206                 is_rate_b = 0;
4207                 /*
4208                  * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
4209                  * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
4210                  * TX_PWR_CFG_4: unknown
4211                  */
4212                 txpower = rt2x00_get_field16(eeprom,
4213                                              EEPROM_TXPOWER_BYRATE_RATE0);
4214                 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
4215                                              power_level, txpower, delta);
4216                 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
4217
4218                 /*
4219                  * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
4220                  * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
4221                  * TX_PWR_CFG_4: unknown
4222                  */
4223                 txpower = rt2x00_get_field16(eeprom,
4224                                              EEPROM_TXPOWER_BYRATE_RATE1);
4225                 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
4226                                              power_level, txpower, delta);
4227                 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
4228
4229                 /*
4230                  * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
4231                  * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
4232                  * TX_PWR_CFG_4: unknown
4233                  */
4234                 txpower = rt2x00_get_field16(eeprom,
4235                                              EEPROM_TXPOWER_BYRATE_RATE2);
4236                 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
4237                                              power_level, txpower, delta);
4238                 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
4239
4240                 /*
4241                  * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
4242                  * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
4243                  * TX_PWR_CFG_4: unknown
4244                  */
4245                 txpower = rt2x00_get_field16(eeprom,
4246                                              EEPROM_TXPOWER_BYRATE_RATE3);
4247                 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
4248                                              power_level, txpower, delta);
4249                 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
4250
4251                 rt2800_register_write(rt2x00dev, offset, reg);
4252
4253                 /* next TX_PWR_CFG register */
4254                 offset += 4;
4255         }
4256 }
4257
4258 static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
4259                                   struct ieee80211_channel *chan,
4260                                   int power_level)
4261 {
4262         if (rt2x00_rt(rt2x00dev, RT3593))
4263                 rt2800_config_txpower_rt3593(rt2x00dev, chan, power_level);
4264         else
4265                 rt2800_config_txpower_rt28xx(rt2x00dev, chan, power_level);
4266 }
4267
4268 void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
4269 {
4270         rt2800_config_txpower(rt2x00dev, rt2x00dev->hw->conf.chandef.chan,
4271                               rt2x00dev->tx_power);
4272 }
4273 EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
4274
4275 void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
4276 {
4277         u32     tx_pin;
4278         u8      rfcsr;
4279
4280         /*
4281          * A voltage-controlled oscillator(VCO) is an electronic oscillator
4282          * designed to be controlled in oscillation frequency by a voltage
4283          * input. Maybe the temperature will affect the frequency of
4284          * oscillation to be shifted. The VCO calibration will be called
4285          * periodically to adjust the frequency to be precision.
4286         */
4287
4288         rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
4289         tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
4290         rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
4291
4292         switch (rt2x00dev->chip.rf) {
4293         case RF2020:
4294         case RF3020:
4295         case RF3021:
4296         case RF3022:
4297         case RF3320:
4298         case RF3052:
4299                 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
4300                 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
4301                 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
4302                 break;
4303         case RF3053:
4304         case RF3070:
4305         case RF3290:
4306         case RF5360:
4307         case RF5362:
4308         case RF5370:
4309         case RF5372:
4310         case RF5390:
4311         case RF5392:
4312                 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
4313                 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
4314                 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
4315                 break;
4316         default:
4317                 return;
4318         }
4319
4320         mdelay(1);
4321
4322         rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
4323         if (rt2x00dev->rf_channel <= 14) {
4324                 switch (rt2x00dev->default_ant.tx_chain_num) {
4325                 case 3:
4326                         rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
4327                         /* fall through */
4328                 case 2:
4329                         rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
4330                         /* fall through */
4331                 case 1:
4332                 default:
4333                         rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
4334                         break;
4335                 }
4336         } else {
4337                 switch (rt2x00dev->default_ant.tx_chain_num) {
4338                 case 3:
4339                         rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
4340                         /* fall through */
4341                 case 2:
4342                         rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
4343                         /* fall through */
4344                 case 1:
4345                 default:
4346                         rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
4347                         break;
4348                 }
4349         }
4350         rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
4351
4352 }
4353 EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
4354
4355 static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
4356                                       struct rt2x00lib_conf *libconf)
4357 {
4358         u32 reg;
4359
4360         rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
4361         rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
4362                            libconf->conf->short_frame_max_tx_count);
4363         rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
4364                            libconf->conf->long_frame_max_tx_count);
4365         rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
4366 }
4367
4368 static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
4369                              struct rt2x00lib_conf *libconf)
4370 {
4371         enum dev_state state =
4372             (libconf->conf->flags & IEEE80211_CONF_PS) ?
4373                 STATE_SLEEP : STATE_AWAKE;
4374         u32 reg;
4375
4376         if (state == STATE_SLEEP) {
4377                 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
4378
4379                 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
4380                 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
4381                 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
4382                                    libconf->conf->listen_interval - 1);
4383                 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
4384                 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
4385
4386                 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
4387         } else {
4388                 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
4389                 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
4390                 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
4391                 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
4392                 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
4393
4394                 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
4395         }
4396 }
4397
4398 void rt2800_config(struct rt2x00_dev *rt2x00dev,
4399                    struct rt2x00lib_conf *libconf,
4400                    const unsigned int flags)
4401 {
4402         /* Always recalculate LNA gain before changing configuration */
4403         rt2800_config_lna_gain(rt2x00dev, libconf);
4404
4405         if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
4406                 rt2800_config_channel(rt2x00dev, libconf->conf,
4407                                       &libconf->rf, &libconf->channel);
4408                 rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
4409                                       libconf->conf->power_level);
4410         }
4411         if (flags & IEEE80211_CONF_CHANGE_POWER)
4412                 rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
4413                                       libconf->conf->power_level);
4414         if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
4415                 rt2800_config_retry_limit(rt2x00dev, libconf);
4416         if (flags & IEEE80211_CONF_CHANGE_PS)
4417                 rt2800_config_ps(rt2x00dev, libconf);
4418 }
4419 EXPORT_SYMBOL_GPL(rt2800_config);
4420
4421 /*
4422  * Link tuning
4423  */
4424 void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
4425 {
4426         u32 reg;
4427
4428         /*
4429          * Update FCS error count from register.
4430          */
4431         rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
4432         qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
4433 }
4434 EXPORT_SYMBOL_GPL(rt2800_link_stats);
4435
4436 static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
4437 {
4438         u8 vgc;
4439
4440         if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
4441                 if (rt2x00_rt(rt2x00dev, RT3070) ||
4442                     rt2x00_rt(rt2x00dev, RT3071) ||
4443                     rt2x00_rt(rt2x00dev, RT3090) ||
4444                     rt2x00_rt(rt2x00dev, RT3290) ||
4445                     rt2x00_rt(rt2x00dev, RT3390) ||
4446                     rt2x00_rt(rt2x00dev, RT3572) ||
4447                     rt2x00_rt(rt2x00dev, RT3593) ||
4448                     rt2x00_rt(rt2x00dev, RT5390) ||
4449                     rt2x00_rt(rt2x00dev, RT5392) ||
4450                     rt2x00_rt(rt2x00dev, RT5592))
4451                         vgc = 0x1c + (2 * rt2x00dev->lna_gain);
4452                 else
4453                         vgc = 0x2e + rt2x00dev->lna_gain;
4454         } else { /* 5GHZ band */
4455                 if (rt2x00_rt(rt2x00dev, RT3593))
4456                         vgc = 0x20 + (rt2x00dev->lna_gain * 5) / 3;
4457                 else if (rt2x00_rt(rt2x00dev, RT5592))
4458                         vgc = 0x24 + (2 * rt2x00dev->lna_gain);
4459                 else {
4460                         if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
4461                                 vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3;
4462                         else
4463                                 vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3;
4464                 }
4465         }
4466
4467         return vgc;
4468 }
4469
4470 static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
4471                                   struct link_qual *qual, u8 vgc_level)
4472 {
4473         if (qual->vgc_level != vgc_level) {
4474                 if (rt2x00_rt(rt2x00dev, RT3572) ||
4475                     rt2x00_rt(rt2x00dev, RT3593)) {
4476                         rt2800_bbp_write_with_rx_chain(rt2x00dev, 66,
4477                                                        vgc_level);
4478                 } else if (rt2x00_rt(rt2x00dev, RT5592)) {
4479                         rt2800_bbp_write(rt2x00dev, 83, qual->rssi > -65 ? 0x4a : 0x7a);
4480                         rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, vgc_level);
4481                 } else {
4482                         rt2800_bbp_write(rt2x00dev, 66, vgc_level);
4483                 }
4484
4485                 qual->vgc_level = vgc_level;
4486                 qual->vgc_level_reg = vgc_level;
4487         }
4488 }
4489
4490 void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
4491 {
4492         rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
4493 }
4494 EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
4495
4496 void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
4497                        const u32 count)
4498 {
4499         u8 vgc;
4500
4501         if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
4502                 return;
4503
4504         /* When RSSI is better than a certain threshold, increase VGC
4505          * with a chip specific value in order to improve the balance
4506          * between sensibility and noise isolation.
4507          */
4508
4509         vgc = rt2800_get_default_vgc(rt2x00dev);
4510
4511         switch (rt2x00dev->chip.rt) {
4512         case RT3572:
4513         case RT3593:
4514                 if (qual->rssi > -65) {
4515                         if (rt2x00dev->curr_band == NL80211_BAND_2GHZ)
4516                                 vgc += 0x20;
4517                         else
4518                                 vgc += 0x10;
4519                 }
4520                 break;
4521
4522         case RT5592:
4523                 if (qual->rssi > -65)
4524                         vgc += 0x20;
4525                 break;
4526
4527         default:
4528                 if (qual->rssi > -80)
4529                         vgc += 0x10;
4530                 break;
4531         }
4532
4533         rt2800_set_vgc(rt2x00dev, qual, vgc);
4534 }
4535 EXPORT_SYMBOL_GPL(rt2800_link_tuner);
4536
4537 /*
4538  * Initialization functions.
4539  */
4540 static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
4541 {
4542         u32 reg;
4543         u16 eeprom;
4544         unsigned int i;
4545         int ret;
4546
4547         rt2800_disable_wpdma(rt2x00dev);
4548
4549         ret = rt2800_drv_init_registers(rt2x00dev);
4550         if (ret)
4551                 return ret;
4552
4553         rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
4554         rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
4555
4556         rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
4557
4558         rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
4559         rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
4560         rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
4561         rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
4562         rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
4563         rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
4564         rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
4565         rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
4566
4567         rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
4568
4569         rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
4570         rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
4571         rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
4572         rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
4573
4574         if (rt2x00_rt(rt2x00dev, RT3290)) {
4575                 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
4576                 if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
4577                         rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
4578                         rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
4579                 }
4580
4581                 rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
4582                 if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
4583                         rt2x00_set_field32(&reg, LDO0_EN, 1);
4584                         rt2x00_set_field32(&reg, LDO_BGSEL, 3);
4585                         rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
4586                 }
4587
4588                 rt2800_register_read(rt2x00dev, OSC_CTRL, &reg);
4589                 rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
4590                 rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
4591                 rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
4592                 rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
4593
4594                 rt2800_register_read(rt2x00dev, COEX_CFG0, &reg);
4595                 rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
4596                 rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
4597
4598                 rt2800_register_read(rt2x00dev, COEX_CFG2, &reg);
4599                 rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
4600                 rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
4601                 rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
4602                 rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
4603                 rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
4604
4605                 rt2800_register_read(rt2x00dev, PLL_CTRL, &reg);
4606                 rt2x00_set_field32(&reg, PLL_CONTROL, 1);
4607                 rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
4608         }
4609
4610         if (rt2x00_rt(rt2x00dev, RT3071) ||
4611             rt2x00_rt(rt2x00dev, RT3090) ||
4612             rt2x00_rt(rt2x00dev, RT3290) ||
4613             rt2x00_rt(rt2x00dev, RT3390)) {
4614
4615                 if (rt2x00_rt(rt2x00dev, RT3290))
4616                         rt2800_register_write(rt2x00dev, TX_SW_CFG0,
4617                                               0x00000404);
4618                 else
4619                         rt2800_register_write(rt2x00dev, TX_SW_CFG0,
4620                                               0x00000400);
4621
4622                 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
4623                 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
4624                     rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
4625                     rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
4626                         rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
4627                                            &eeprom);
4628                         if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
4629                                 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4630                                                       0x0000002c);
4631                         else
4632                                 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4633                                                       0x0000000f);
4634                 } else {
4635                         rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
4636                 }
4637         } else if (rt2x00_rt(rt2x00dev, RT3070)) {
4638                 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
4639
4640                 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
4641                         rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
4642                         rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
4643                 } else {
4644                         rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
4645                         rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
4646                 }
4647         } else if (rt2800_is_305x_soc(rt2x00dev)) {
4648                 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
4649                 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
4650                 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
4651         } else if (rt2x00_rt(rt2x00dev, RT3352)) {
4652                 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
4653                 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
4654                 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
4655         } else if (rt2x00_rt(rt2x00dev, RT3572)) {
4656                 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
4657                 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
4658         } else if (rt2x00_rt(rt2x00dev, RT3593)) {
4659                 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
4660                 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
4661                 if (rt2x00_rt_rev_lt(rt2x00dev, RT3593, REV_RT3593E)) {
4662                         rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
4663                                            &eeprom);
4664                         if (rt2x00_get_field16(eeprom,
4665                                                EEPROM_NIC_CONF1_DAC_TEST))
4666                                 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4667                                                       0x0000001f);
4668                         else
4669                                 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4670                                                       0x0000000f);
4671                 } else {
4672                         rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4673                                               0x00000000);
4674                 }
4675         } else if (rt2x00_rt(rt2x00dev, RT5390) ||
4676                    rt2x00_rt(rt2x00dev, RT5392) ||
4677                    rt2x00_rt(rt2x00dev, RT5592)) {
4678                 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
4679                 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
4680                 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
4681         } else {
4682                 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
4683                 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
4684         }
4685
4686         rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
4687         rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
4688         rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
4689         rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
4690         rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
4691         rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
4692         rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
4693         rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
4694         rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
4695         rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
4696
4697         rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
4698         rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
4699         rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
4700         rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
4701         rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
4702
4703         rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
4704         rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
4705         if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
4706             rt2x00_rt(rt2x00dev, RT2883) ||
4707             rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
4708                 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
4709         else
4710                 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
4711         rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 10);
4712         rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 10);
4713         rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
4714
4715         rt2800_register_read(rt2x00dev, LED_CFG, &reg);
4716         rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
4717         rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
4718         rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
4719         rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
4720         rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
4721         rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
4722         rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
4723         rt2800_register_write(rt2x00dev, LED_CFG, reg);
4724
4725         rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
4726
4727         rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
4728         rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
4729         rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
4730         rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
4731         rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
4732         rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
4733         rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
4734         rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
4735
4736         rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
4737         rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
4738         rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
4739         rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
4740         rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
4741         rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
4742         rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
4743         rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
4744         rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
4745
4746         rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
4747         rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
4748         rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
4749         rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
4750         rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4751         rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4752         rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
4753         rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
4754         rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
4755         rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
4756         rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
4757         rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
4758
4759         rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
4760         rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
4761         rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
4762         rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
4763         rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4764         rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4765         rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
4766         rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
4767         rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
4768         rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
4769         rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
4770         rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
4771
4772         rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
4773         rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
4774         rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
4775         rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
4776         rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4777         rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4778         rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
4779         rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
4780         rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
4781         rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
4782         rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
4783         rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
4784
4785         rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
4786         rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
4787         rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
4788         rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
4789         rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4790         rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4791         rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
4792         rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
4793         rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
4794         rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
4795         rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
4796         rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
4797
4798         rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
4799         rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
4800         rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
4801         rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
4802         rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4803         rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4804         rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
4805         rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
4806         rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
4807         rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
4808         rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
4809         rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
4810
4811         rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
4812         rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
4813         rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
4814         rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
4815         rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4816         rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4817         rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
4818         rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
4819         rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
4820         rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
4821         rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
4822         rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
4823
4824         if (rt2x00_is_usb(rt2x00dev)) {
4825                 rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
4826
4827                 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
4828                 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
4829                 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
4830                 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
4831                 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
4832                 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
4833                 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
4834                 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
4835                 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
4836                 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
4837                 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
4838         }
4839
4840         /*
4841          * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
4842          * although it is reserved.
4843          */
4844         rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
4845         rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
4846         rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
4847         rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
4848         rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
4849         rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
4850         rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
4851         rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
4852         rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
4853         rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
4854         rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
4855         rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
4856
4857         reg = rt2x00_rt(rt2x00dev, RT5592) ? 0x00000082 : 0x00000002;
4858         rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, reg);
4859
4860         rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
4861         rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
4862         rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
4863                            IEEE80211_MAX_RTS_THRESHOLD);
4864         rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
4865         rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
4866
4867         rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
4868
4869         /*
4870          * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
4871          * time should be set to 16. However, the original Ralink driver uses
4872          * 16 for both and indeed using a value of 10 for CCK SIFS results in
4873          * connection problems with 11g + CTS protection. Hence, use the same
4874          * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
4875          */
4876         rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
4877         rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
4878         rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
4879         rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
4880         rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
4881         rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
4882         rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
4883
4884         rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
4885
4886         /*
4887          * ASIC will keep garbage value after boot, clear encryption keys.
4888          */
4889         for (i = 0; i < 4; i++)
4890                 rt2800_register_write(rt2x00dev,
4891                                          SHARED_KEY_MODE_ENTRY(i), 0);
4892
4893         for (i = 0; i < 256; i++) {
4894                 rt2800_config_wcid(rt2x00dev, NULL, i);
4895                 rt2800_delete_wcid_attr(rt2x00dev, i);
4896                 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
4897         }
4898
4899         /*
4900          * Clear all beacons
4901          */
4902         for (i = 0; i < 8; i++)
4903                 rt2800_clear_beacon_register(rt2x00dev, i);
4904
4905         if (rt2x00_is_usb(rt2x00dev)) {
4906                 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
4907                 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
4908                 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
4909         } else if (rt2x00_is_pcie(rt2x00dev)) {
4910                 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
4911                 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
4912                 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
4913         }
4914
4915         rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
4916         rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
4917         rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
4918         rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
4919         rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
4920         rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
4921         rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
4922         rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
4923         rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
4924         rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
4925
4926         rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
4927         rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
4928         rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
4929         rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
4930         rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
4931         rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
4932         rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
4933         rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
4934         rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
4935         rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
4936
4937         rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
4938         rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
4939         rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
4940         rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
4941         rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
4942         rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
4943         rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
4944         rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
4945         rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
4946         rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
4947
4948         rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
4949         rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
4950         rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
4951         rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
4952         rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
4953         rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
4954
4955         /*
4956          * Do not force the BA window size, we use the TXWI to set it
4957          */
4958         rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
4959         rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
4960         rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
4961         rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
4962
4963         /*
4964          * We must clear the error counters.
4965          * These registers are cleared on read,
4966          * so we may pass a useless variable to store the value.
4967          */
4968         rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
4969         rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
4970         rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
4971         rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
4972         rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
4973         rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
4974
4975         /*
4976          * Setup leadtime for pre tbtt interrupt to 6ms
4977          */
4978         rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
4979         rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
4980         rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
4981
4982         /*
4983          * Set up channel statistics timer
4984          */
4985         rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
4986         rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
4987         rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
4988         rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
4989         rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
4990         rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
4991         rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
4992
4993         return 0;
4994 }
4995
4996 static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
4997 {
4998         unsigned int i;
4999         u32 reg;
5000
5001         for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
5002                 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
5003                 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
5004                         return 0;
5005
5006                 udelay(REGISTER_BUSY_DELAY);
5007         }
5008
5009         rt2x00_err(rt2x00dev, "BBP/RF register access failed, aborting\n");
5010         return -EACCES;
5011 }
5012
5013 static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
5014 {
5015         unsigned int i;
5016         u8 value;
5017
5018         /*
5019          * BBP was enabled after firmware was loaded,
5020          * but we need to reactivate it now.
5021          */
5022         rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
5023         rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
5024         msleep(1);
5025
5026         for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
5027                 rt2800_bbp_read(rt2x00dev, 0, &value);
5028                 if ((value != 0xff) && (value != 0x00))
5029                         return 0;
5030                 udelay(REGISTER_BUSY_DELAY);
5031         }
5032
5033         rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
5034         return -EACCES;
5035 }
5036
5037 static void rt2800_bbp4_mac_if_ctrl(struct rt2x00_dev *rt2x00dev)
5038 {
5039         u8 value;
5040
5041         rt2800_bbp_read(rt2x00dev, 4, &value);
5042         rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
5043         rt2800_bbp_write(rt2x00dev, 4, value);
5044 }
5045
5046 static void rt2800_init_freq_calibration(struct rt2x00_dev *rt2x00dev)
5047 {
5048         rt2800_bbp_write(rt2x00dev, 142, 1);
5049         rt2800_bbp_write(rt2x00dev, 143, 57);
5050 }
5051
5052 static void rt2800_init_bbp_5592_glrt(struct rt2x00_dev *rt2x00dev)
5053 {
5054         const u8 glrt_table[] = {
5055                 0xE0, 0x1F, 0X38, 0x32, 0x08, 0x28, 0x19, 0x0A, 0xFF, 0x00, /* 128 ~ 137 */
5056                 0x16, 0x10, 0x10, 0x0B, 0x36, 0x2C, 0x26, 0x24, 0x42, 0x36, /* 138 ~ 147 */
5057                 0x30, 0x2D, 0x4C, 0x46, 0x3D, 0x40, 0x3E, 0x42, 0x3D, 0x40, /* 148 ~ 157 */
5058                 0X3C, 0x34, 0x2C, 0x2F, 0x3C, 0x35, 0x2E, 0x2A, 0x49, 0x41, /* 158 ~ 167 */
5059                 0x36, 0x31, 0x30, 0x30, 0x0E, 0x0D, 0x28, 0x21, 0x1C, 0x16, /* 168 ~ 177 */
5060                 0x50, 0x4A, 0x43, 0x40, 0x10, 0x10, 0x10, 0x10, 0x00, 0x00, /* 178 ~ 187 */
5061                 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 188 ~ 197 */
5062                 0x00, 0x00, 0x7D, 0x14, 0x32, 0x2C, 0x36, 0x4C, 0x43, 0x2C, /* 198 ~ 207 */
5063                 0x2E, 0x36, 0x30, 0x6E,                                     /* 208 ~ 211 */
5064         };
5065         int i;
5066
5067         for (i = 0; i < ARRAY_SIZE(glrt_table); i++) {
5068                 rt2800_bbp_write(rt2x00dev, 195, 128 + i);
5069                 rt2800_bbp_write(rt2x00dev, 196, glrt_table[i]);
5070         }
5071 };
5072
5073 static void rt2800_init_bbp_early(struct rt2x00_dev *rt2x00dev)
5074 {
5075         rt2800_bbp_write(rt2x00dev, 65, 0x2C);
5076         rt2800_bbp_write(rt2x00dev, 66, 0x38);
5077         rt2800_bbp_write(rt2x00dev, 68, 0x0B);
5078         rt2800_bbp_write(rt2x00dev, 69, 0x12);
5079         rt2800_bbp_write(rt2x00dev, 70, 0x0a);
5080         rt2800_bbp_write(rt2x00dev, 73, 0x10);
5081         rt2800_bbp_write(rt2x00dev, 81, 0x37);
5082         rt2800_bbp_write(rt2x00dev, 82, 0x62);
5083         rt2800_bbp_write(rt2x00dev, 83, 0x6A);
5084         rt2800_bbp_write(rt2x00dev, 84, 0x99);
5085         rt2800_bbp_write(rt2x00dev, 86, 0x00);
5086         rt2800_bbp_write(rt2x00dev, 91, 0x04);
5087         rt2800_bbp_write(rt2x00dev, 92, 0x00);
5088         rt2800_bbp_write(rt2x00dev, 103, 0x00);
5089         rt2800_bbp_write(rt2x00dev, 105, 0x05);
5090         rt2800_bbp_write(rt2x00dev, 106, 0x35);
5091 }
5092
5093 static void rt2800_disable_unused_dac_adc(struct rt2x00_dev *rt2x00dev)
5094 {
5095         u16 eeprom;
5096         u8 value;
5097
5098         rt2800_bbp_read(rt2x00dev, 138, &value);
5099         rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
5100         if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
5101                 value |= 0x20;
5102         if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
5103                 value &= ~0x02;
5104         rt2800_bbp_write(rt2x00dev, 138, value);
5105 }
5106
5107 static void rt2800_init_bbp_305x_soc(struct rt2x00_dev *rt2x00dev)
5108 {
5109         rt2800_bbp_write(rt2x00dev, 31, 0x08);
5110
5111         rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5112         rt2800_bbp_write(rt2x00dev, 66, 0x38);
5113
5114         rt2800_bbp_write(rt2x00dev, 69, 0x12);
5115         rt2800_bbp_write(rt2x00dev, 73, 0x10);
5116
5117         rt2800_bbp_write(rt2x00dev, 70, 0x0a);
5118
5119         rt2800_bbp_write(rt2x00dev, 78, 0x0e);
5120         rt2800_bbp_write(rt2x00dev, 80, 0x08);
5121
5122         rt2800_bbp_write(rt2x00dev, 82, 0x62);
5123
5124         rt2800_bbp_write(rt2x00dev, 83, 0x6a);
5125
5126         rt2800_bbp_write(rt2x00dev, 84, 0x99);
5127
5128         rt2800_bbp_write(rt2x00dev, 86, 0x00);
5129
5130         rt2800_bbp_write(rt2x00dev, 91, 0x04);
5131
5132         rt2800_bbp_write(rt2x00dev, 92, 0x00);
5133
5134         rt2800_bbp_write(rt2x00dev, 103, 0xc0);
5135
5136         rt2800_bbp_write(rt2x00dev, 105, 0x01);
5137
5138         rt2800_bbp_write(rt2x00dev, 106, 0x35);
5139 }
5140
5141 static void rt2800_init_bbp_28xx(struct rt2x00_dev *rt2x00dev)
5142 {
5143         rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5144         rt2800_bbp_write(rt2x00dev, 66, 0x38);
5145
5146         if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
5147                 rt2800_bbp_write(rt2x00dev, 69, 0x16);
5148                 rt2800_bbp_write(rt2x00dev, 73, 0x12);
5149         } else {
5150                 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5151                 rt2800_bbp_write(rt2x00dev, 73, 0x10);
5152         }
5153
5154         rt2800_bbp_write(rt2x00dev, 70, 0x0a);
5155
5156         rt2800_bbp_write(rt2x00dev, 81, 0x37);
5157
5158         rt2800_bbp_write(rt2x00dev, 82, 0x62);
5159
5160         rt2800_bbp_write(rt2x00dev, 83, 0x6a);
5161
5162         if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
5163                 rt2800_bbp_write(rt2x00dev, 84, 0x19);
5164         else
5165                 rt2800_bbp_write(rt2x00dev, 84, 0x99);
5166
5167         rt2800_bbp_write(rt2x00dev, 86, 0x00);
5168
5169         rt2800_bbp_write(rt2x00dev, 91, 0x04);
5170
5171         rt2800_bbp_write(rt2x00dev, 92, 0x00);
5172
5173         rt2800_bbp_write(rt2x00dev, 103, 0x00);
5174
5175         rt2800_bbp_write(rt2x00dev, 105, 0x05);
5176
5177         rt2800_bbp_write(rt2x00dev, 106, 0x35);
5178 }
5179
5180 static void rt2800_init_bbp_30xx(struct rt2x00_dev *rt2x00dev)
5181 {
5182         rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5183         rt2800_bbp_write(rt2x00dev, 66, 0x38);
5184
5185         rt2800_bbp_write(rt2x00dev, 69, 0x12);
5186         rt2800_bbp_write(rt2x00dev, 73, 0x10);
5187
5188         rt2800_bbp_write(rt2x00dev, 70, 0x0a);
5189
5190         rt2800_bbp_write(rt2x00dev, 79, 0x13);
5191         rt2800_bbp_write(rt2x00dev, 80, 0x05);
5192         rt2800_bbp_write(rt2x00dev, 81, 0x33);
5193
5194         rt2800_bbp_write(rt2x00dev, 82, 0x62);
5195
5196         rt2800_bbp_write(rt2x00dev, 83, 0x6a);
5197
5198         rt2800_bbp_write(rt2x00dev, 84, 0x99);
5199
5200         rt2800_bbp_write(rt2x00dev, 86, 0x00);
5201
5202         rt2800_bbp_write(rt2x00dev, 91, 0x04);
5203
5204         rt2800_bbp_write(rt2x00dev, 92, 0x00);
5205
5206         if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
5207             rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
5208             rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E))
5209                 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
5210         else
5211                 rt2800_bbp_write(rt2x00dev, 103, 0x00);
5212
5213         rt2800_bbp_write(rt2x00dev, 105, 0x05);
5214
5215         rt2800_bbp_write(rt2x00dev, 106, 0x35);
5216
5217         if (rt2x00_rt(rt2x00dev, RT3071) ||
5218             rt2x00_rt(rt2x00dev, RT3090))
5219                 rt2800_disable_unused_dac_adc(rt2x00dev);
5220 }
5221
5222 static void rt2800_init_bbp_3290(struct rt2x00_dev *rt2x00dev)
5223 {
5224         u8 value;
5225
5226         rt2800_bbp4_mac_if_ctrl(rt2x00dev);
5227
5228         rt2800_bbp_write(rt2x00dev, 31, 0x08);
5229
5230         rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5231         rt2800_bbp_write(rt2x00dev, 66, 0x38);
5232
5233         rt2800_bbp_write(rt2x00dev, 68, 0x0b);
5234
5235         rt2800_bbp_write(rt2x00dev, 69, 0x12);
5236         rt2800_bbp_write(rt2x00dev, 73, 0x13);
5237         rt2800_bbp_write(rt2x00dev, 75, 0x46);
5238         rt2800_bbp_write(rt2x00dev, 76, 0x28);
5239
5240         rt2800_bbp_write(rt2x00dev, 77, 0x58);
5241
5242         rt2800_bbp_write(rt2x00dev, 70, 0x0a);
5243
5244         rt2800_bbp_write(rt2x00dev, 74, 0x0b);
5245         rt2800_bbp_write(rt2x00dev, 79, 0x18);
5246         rt2800_bbp_write(rt2x00dev, 80, 0x09);
5247         rt2800_bbp_write(rt2x00dev, 81, 0x33);
5248
5249         rt2800_bbp_write(rt2x00dev, 82, 0x62);
5250
5251         rt2800_bbp_write(rt2x00dev, 83, 0x7a);
5252
5253         rt2800_bbp_write(rt2x00dev, 84, 0x9a);
5254
5255         rt2800_bbp_write(rt2x00dev, 86, 0x38);
5256
5257         rt2800_bbp_write(rt2x00dev, 91, 0x04);
5258
5259         rt2800_bbp_write(rt2x00dev, 92, 0x02);
5260
5261         rt2800_bbp_write(rt2x00dev, 103, 0xc0);
5262
5263         rt2800_bbp_write(rt2x00dev, 104, 0x92);
5264
5265         rt2800_bbp_write(rt2x00dev, 105, 0x1c);
5266
5267         rt2800_bbp_write(rt2x00dev, 106, 0x03);
5268
5269         rt2800_bbp_write(rt2x00dev, 128, 0x12);
5270
5271         rt2800_bbp_write(rt2x00dev, 67, 0x24);
5272         rt2800_bbp_write(rt2x00dev, 143, 0x04);
5273         rt2800_bbp_write(rt2x00dev, 142, 0x99);
5274         rt2800_bbp_write(rt2x00dev, 150, 0x30);
5275         rt2800_bbp_write(rt2x00dev, 151, 0x2e);
5276         rt2800_bbp_write(rt2x00dev, 152, 0x20);
5277         rt2800_bbp_write(rt2x00dev, 153, 0x34);
5278         rt2800_bbp_write(rt2x00dev, 154, 0x40);
5279         rt2800_bbp_write(rt2x00dev, 155, 0x3b);
5280         rt2800_bbp_write(rt2x00dev, 253, 0x04);
5281
5282         rt2800_bbp_read(rt2x00dev, 47, &value);
5283         rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
5284         rt2800_bbp_write(rt2x00dev, 47, value);
5285
5286         /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
5287         rt2800_bbp_read(rt2x00dev, 3, &value);
5288         rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
5289         rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
5290         rt2800_bbp_write(rt2x00dev, 3, value);
5291 }
5292
5293 static void rt2800_init_bbp_3352(struct rt2x00_dev *rt2x00dev)
5294 {
5295         rt2800_bbp_write(rt2x00dev, 3, 0x00);
5296         rt2800_bbp_write(rt2x00dev, 4, 0x50);
5297
5298         rt2800_bbp_write(rt2x00dev, 31, 0x08);
5299
5300         rt2800_bbp_write(rt2x00dev, 47, 0x48);
5301
5302         rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5303         rt2800_bbp_write(rt2x00dev, 66, 0x38);
5304
5305         rt2800_bbp_write(rt2x00dev, 68, 0x0b);
5306
5307         rt2800_bbp_write(rt2x00dev, 69, 0x12);
5308         rt2800_bbp_write(rt2x00dev, 73, 0x13);
5309         rt2800_bbp_write(rt2x00dev, 75, 0x46);
5310         rt2800_bbp_write(rt2x00dev, 76, 0x28);
5311
5312         rt2800_bbp_write(rt2x00dev, 77, 0x59);
5313
5314         rt2800_bbp_write(rt2x00dev, 70, 0x0a);
5315
5316         rt2800_bbp_write(rt2x00dev, 78, 0x0e);
5317         rt2800_bbp_write(rt2x00dev, 80, 0x08);
5318         rt2800_bbp_write(rt2x00dev, 81, 0x37);
5319
5320         rt2800_bbp_write(rt2x00dev, 82, 0x62);
5321
5322         rt2800_bbp_write(rt2x00dev, 83, 0x6a);
5323
5324         rt2800_bbp_write(rt2x00dev, 84, 0x99);
5325
5326         rt2800_bbp_write(rt2x00dev, 86, 0x38);
5327
5328         rt2800_bbp_write(rt2x00dev, 88, 0x90);
5329
5330         rt2800_bbp_write(rt2x00dev, 91, 0x04);
5331
5332         rt2800_bbp_write(rt2x00dev, 92, 0x02);
5333
5334         rt2800_bbp_write(rt2x00dev, 103, 0xc0);
5335
5336         rt2800_bbp_write(rt2x00dev, 104, 0x92);
5337
5338         rt2800_bbp_write(rt2x00dev, 105, 0x34);
5339
5340         rt2800_bbp_write(rt2x00dev, 106, 0x05);
5341
5342         rt2800_bbp_write(rt2x00dev, 120, 0x50);
5343
5344         rt2800_bbp_write(rt2x00dev, 137, 0x0f);
5345
5346         rt2800_bbp_write(rt2x00dev, 163, 0xbd);
5347         /* Set ITxBF timeout to 0x9c40=1000msec */
5348         rt2800_bbp_write(rt2x00dev, 179, 0x02);
5349         rt2800_bbp_write(rt2x00dev, 180, 0x00);
5350         rt2800_bbp_write(rt2x00dev, 182, 0x40);
5351         rt2800_bbp_write(rt2x00dev, 180, 0x01);
5352         rt2800_bbp_write(rt2x00dev, 182, 0x9c);
5353         rt2800_bbp_write(rt2x00dev, 179, 0x00);
5354         /* Reprogram the inband interface to put right values in RXWI */
5355         rt2800_bbp_write(rt2x00dev, 142, 0x04);
5356         rt2800_bbp_write(rt2x00dev, 143, 0x3b);
5357         rt2800_bbp_write(rt2x00dev, 142, 0x06);
5358         rt2800_bbp_write(rt2x00dev, 143, 0xa0);
5359         rt2800_bbp_write(rt2x00dev, 142, 0x07);
5360         rt2800_bbp_write(rt2x00dev, 143, 0xa1);
5361         rt2800_bbp_write(rt2x00dev, 142, 0x08);
5362         rt2800_bbp_write(rt2x00dev, 143, 0xa2);
5363
5364         rt2800_bbp_write(rt2x00dev, 148, 0xc8);
5365 }
5366
5367 static void rt2800_init_bbp_3390(struct rt2x00_dev *rt2x00dev)
5368 {
5369         rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5370         rt2800_bbp_write(rt2x00dev, 66, 0x38);
5371
5372         rt2800_bbp_write(rt2x00dev, 69, 0x12);
5373         rt2800_bbp_write(rt2x00dev, 73, 0x10);
5374
5375         rt2800_bbp_write(rt2x00dev, 70, 0x0a);
5376
5377         rt2800_bbp_write(rt2x00dev, 79, 0x13);
5378         rt2800_bbp_write(rt2x00dev, 80, 0x05);
5379         rt2800_bbp_write(rt2x00dev, 81, 0x33);
5380
5381         rt2800_bbp_write(rt2x00dev, 82, 0x62);
5382
5383         rt2800_bbp_write(rt2x00dev, 83, 0x6a);
5384
5385         rt2800_bbp_write(rt2x00dev, 84, 0x99);
5386
5387         rt2800_bbp_write(rt2x00dev, 86, 0x00);
5388
5389         rt2800_bbp_write(rt2x00dev, 91, 0x04);
5390
5391         rt2800_bbp_write(rt2x00dev, 92, 0x00);
5392
5393         if (rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E))
5394                 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
5395         else
5396                 rt2800_bbp_write(rt2x00dev, 103, 0x00);
5397
5398         rt2800_bbp_write(rt2x00dev, 105, 0x05);
5399
5400         rt2800_bbp_write(rt2x00dev, 106, 0x35);
5401
5402         rt2800_disable_unused_dac_adc(rt2x00dev);
5403 }
5404
5405 static void rt2800_init_bbp_3572(struct rt2x00_dev *rt2x00dev)
5406 {
5407         rt2800_bbp_write(rt2x00dev, 31, 0x08);
5408
5409         rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5410         rt2800_bbp_write(rt2x00dev, 66, 0x38);
5411
5412         rt2800_bbp_write(rt2x00dev, 69, 0x12);
5413         rt2800_bbp_write(rt2x00dev, 73, 0x10);
5414
5415         rt2800_bbp_write(rt2x00dev, 70, 0x0a);
5416
5417         rt2800_bbp_write(rt2x00dev, 79, 0x13);
5418         rt2800_bbp_write(rt2x00dev, 80, 0x05);
5419         rt2800_bbp_write(rt2x00dev, 81, 0x33);
5420
5421         rt2800_bbp_write(rt2x00dev, 82, 0x62);
5422
5423         rt2800_bbp_write(rt2x00dev, 83, 0x6a);
5424
5425         rt2800_bbp_write(rt2x00dev, 84, 0x99);
5426
5427         rt2800_bbp_write(rt2x00dev, 86, 0x00);
5428
5429         rt2800_bbp_write(rt2x00dev, 91, 0x04);
5430
5431         rt2800_bbp_write(rt2x00dev, 92, 0x00);
5432
5433         rt2800_bbp_write(rt2x00dev, 103, 0xc0);
5434
5435         rt2800_bbp_write(rt2x00dev, 105, 0x05);
5436
5437         rt2800_bbp_write(rt2x00dev, 106, 0x35);
5438
5439         rt2800_disable_unused_dac_adc(rt2x00dev);
5440 }
5441
5442 static void rt2800_init_bbp_3593(struct rt2x00_dev *rt2x00dev)
5443 {
5444         rt2800_init_bbp_early(rt2x00dev);
5445
5446         rt2800_bbp_write(rt2x00dev, 79, 0x13);
5447         rt2800_bbp_write(rt2x00dev, 80, 0x05);
5448         rt2800_bbp_write(rt2x00dev, 81, 0x33);
5449         rt2800_bbp_write(rt2x00dev, 137, 0x0f);
5450
5451         rt2800_bbp_write(rt2x00dev, 84, 0x19);
5452
5453         /* Enable DC filter */
5454         if (rt2x00_rt_rev_gte(rt2x00dev, RT3593, REV_RT3593E))
5455                 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
5456 }
5457
5458 static void rt2800_init_bbp_53xx(struct rt2x00_dev *rt2x00dev)
5459 {
5460         int ant, div_mode;
5461         u16 eeprom;
5462         u8 value;
5463
5464         rt2800_bbp4_mac_if_ctrl(rt2x00dev);
5465
5466         rt2800_bbp_write(rt2x00dev, 31, 0x08);
5467
5468         rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5469         rt2800_bbp_write(rt2x00dev, 66, 0x38);
5470
5471         rt2800_bbp_write(rt2x00dev, 68, 0x0b);
5472
5473         rt2800_bbp_write(rt2x00dev, 69, 0x12);
5474         rt2800_bbp_write(rt2x00dev, 73, 0x13);
5475         rt2800_bbp_write(rt2x00dev, 75, 0x46);
5476         rt2800_bbp_write(rt2x00dev, 76, 0x28);
5477
5478         rt2800_bbp_write(rt2x00dev, 77, 0x59);
5479
5480         rt2800_bbp_write(rt2x00dev, 70, 0x0a);
5481
5482         rt2800_bbp_write(rt2x00dev, 79, 0x13);
5483         rt2800_bbp_write(rt2x00dev, 80, 0x05);
5484         rt2800_bbp_write(rt2x00dev, 81, 0x33);
5485
5486         rt2800_bbp_write(rt2x00dev, 82, 0x62);
5487
5488         rt2800_bbp_write(rt2x00dev, 83, 0x7a);
5489
5490         rt2800_bbp_write(rt2x00dev, 84, 0x9a);
5491
5492         rt2800_bbp_write(rt2x00dev, 86, 0x38);
5493
5494         if (rt2x00_rt(rt2x00dev, RT5392))
5495                 rt2800_bbp_write(rt2x00dev, 88, 0x90);
5496
5497         rt2800_bbp_write(rt2x00dev, 91, 0x04);
5498
5499         rt2800_bbp_write(rt2x00dev, 92, 0x02);
5500
5501         if (rt2x00_rt(rt2x00dev, RT5392)) {
5502                 rt2800_bbp_write(rt2x00dev, 95, 0x9a);
5503                 rt2800_bbp_write(rt2x00dev, 98, 0x12);
5504         }
5505
5506         rt2800_bbp_write(rt2x00dev, 103, 0xc0);
5507
5508         rt2800_bbp_write(rt2x00dev, 104, 0x92);
5509
5510         rt2800_bbp_write(rt2x00dev, 105, 0x3c);
5511
5512         if (rt2x00_rt(rt2x00dev, RT5390))
5513                 rt2800_bbp_write(rt2x00dev, 106, 0x03);
5514         else if (rt2x00_rt(rt2x00dev, RT5392))
5515                 rt2800_bbp_write(rt2x00dev, 106, 0x12);
5516         else
5517                 WARN_ON(1);
5518
5519         rt2800_bbp_write(rt2x00dev, 128, 0x12);
5520
5521         if (rt2x00_rt(rt2x00dev, RT5392)) {
5522                 rt2800_bbp_write(rt2x00dev, 134, 0xd0);
5523                 rt2800_bbp_write(rt2x00dev, 135, 0xf6);
5524         }
5525
5526         rt2800_disable_unused_dac_adc(rt2x00dev);
5527
5528         rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
5529         div_mode = rt2x00_get_field16(eeprom,
5530                                       EEPROM_NIC_CONF1_ANT_DIVERSITY);
5531         ant = (div_mode == 3) ? 1 : 0;
5532
5533         /* check if this is a Bluetooth combo card */
5534         if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
5535                 u32 reg;
5536
5537                 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
5538                 rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
5539                 rt2x00_set_field32(&reg, GPIO_CTRL_DIR6, 0);
5540                 rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 0);
5541                 rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 0);
5542                 if (ant == 0)
5543                         rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 1);
5544                 else if (ant == 1)
5545                         rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 1);
5546                 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
5547         }
5548
5549         /* This chip has hardware antenna diversity*/
5550         if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
5551                 rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
5552                 rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
5553                 rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
5554         }
5555
5556         rt2800_bbp_read(rt2x00dev, 152, &value);
5557         if (ant == 0)
5558                 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
5559         else
5560                 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
5561         rt2800_bbp_write(rt2x00dev, 152, value);
5562
5563         rt2800_init_freq_calibration(rt2x00dev);
5564 }
5565
5566 static void rt2800_init_bbp_5592(struct rt2x00_dev *rt2x00dev)
5567 {
5568         int ant, div_mode;
5569         u16 eeprom;
5570         u8 value;
5571
5572         rt2800_init_bbp_early(rt2x00dev);
5573
5574         rt2800_bbp_read(rt2x00dev, 105, &value);
5575         rt2x00_set_field8(&value, BBP105_MLD,
5576                           rt2x00dev->default_ant.rx_chain_num == 2);
5577         rt2800_bbp_write(rt2x00dev, 105, value);
5578
5579         rt2800_bbp4_mac_if_ctrl(rt2x00dev);
5580
5581         rt2800_bbp_write(rt2x00dev, 20, 0x06);
5582         rt2800_bbp_write(rt2x00dev, 31, 0x08);
5583         rt2800_bbp_write(rt2x00dev, 65, 0x2C);
5584         rt2800_bbp_write(rt2x00dev, 68, 0xDD);
5585         rt2800_bbp_write(rt2x00dev, 69, 0x1A);
5586         rt2800_bbp_write(rt2x00dev, 70, 0x05);
5587         rt2800_bbp_write(rt2x00dev, 73, 0x13);
5588         rt2800_bbp_write(rt2x00dev, 74, 0x0F);
5589         rt2800_bbp_write(rt2x00dev, 75, 0x4F);
5590         rt2800_bbp_write(rt2x00dev, 76, 0x28);
5591         rt2800_bbp_write(rt2x00dev, 77, 0x59);
5592         rt2800_bbp_write(rt2x00dev, 84, 0x9A);
5593         rt2800_bbp_write(rt2x00dev, 86, 0x38);
5594         rt2800_bbp_write(rt2x00dev, 88, 0x90);
5595         rt2800_bbp_write(rt2x00dev, 91, 0x04);
5596         rt2800_bbp_write(rt2x00dev, 92, 0x02);
5597         rt2800_bbp_write(rt2x00dev, 95, 0x9a);
5598         rt2800_bbp_write(rt2x00dev, 98, 0x12);
5599         rt2800_bbp_write(rt2x00dev, 103, 0xC0);
5600         rt2800_bbp_write(rt2x00dev, 104, 0x92);
5601         /* FIXME BBP105 owerwrite */
5602         rt2800_bbp_write(rt2x00dev, 105, 0x3C);
5603         rt2800_bbp_write(rt2x00dev, 106, 0x35);
5604         rt2800_bbp_write(rt2x00dev, 128, 0x12);
5605         rt2800_bbp_write(rt2x00dev, 134, 0xD0);
5606         rt2800_bbp_write(rt2x00dev, 135, 0xF6);
5607         rt2800_bbp_write(rt2x00dev, 137, 0x0F);
5608
5609         /* Initialize GLRT (Generalized Likehood Radio Test) */
5610         rt2800_init_bbp_5592_glrt(rt2x00dev);
5611
5612         rt2800_bbp4_mac_if_ctrl(rt2x00dev);
5613
5614         rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
5615         div_mode = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_ANT_DIVERSITY);
5616         ant = (div_mode == 3) ? 1 : 0;
5617         rt2800_bbp_read(rt2x00dev, 152, &value);
5618         if (ant == 0) {
5619                 /* Main antenna */
5620                 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
5621         } else {
5622                 /* Auxiliary antenna */
5623                 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
5624         }
5625         rt2800_bbp_write(rt2x00dev, 152, value);
5626
5627         if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) {
5628                 rt2800_bbp_read(rt2x00dev, 254, &value);
5629                 rt2x00_set_field8(&value, BBP254_BIT7, 1);
5630                 rt2800_bbp_write(rt2x00dev, 254, value);
5631         }
5632
5633         rt2800_init_freq_calibration(rt2x00dev);
5634
5635         rt2800_bbp_write(rt2x00dev, 84, 0x19);
5636         if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
5637                 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
5638 }
5639
5640 static void rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
5641 {
5642         unsigned int i;
5643         u16 eeprom;
5644         u8 reg_id;
5645         u8 value;
5646
5647         if (rt2800_is_305x_soc(rt2x00dev))
5648                 rt2800_init_bbp_305x_soc(rt2x00dev);
5649
5650         switch (rt2x00dev->chip.rt) {
5651         case RT2860:
5652         case RT2872:
5653         case RT2883:
5654                 rt2800_init_bbp_28xx(rt2x00dev);
5655                 break;
5656         case RT3070:
5657         case RT3071:
5658         case RT3090:
5659                 rt2800_init_bbp_30xx(rt2x00dev);
5660                 break;
5661         case RT3290:
5662                 rt2800_init_bbp_3290(rt2x00dev);
5663                 break;
5664         case RT3352:
5665                 rt2800_init_bbp_3352(rt2x00dev);
5666                 break;
5667         case RT3390:
5668                 rt2800_init_bbp_3390(rt2x00dev);
5669                 break;
5670         case RT3572:
5671                 rt2800_init_bbp_3572(rt2x00dev);
5672                 break;
5673         case RT3593:
5674                 rt2800_init_bbp_3593(rt2x00dev);
5675                 return;
5676         case RT5390:
5677         case RT5392:
5678                 rt2800_init_bbp_53xx(rt2x00dev);
5679                 break;
5680         case RT5592:
5681                 rt2800_init_bbp_5592(rt2x00dev);
5682                 return;
5683         }
5684
5685         for (i = 0; i < EEPROM_BBP_SIZE; i++) {
5686                 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_BBP_START, i,
5687                                               &eeprom);
5688
5689                 if (eeprom != 0xffff && eeprom != 0x0000) {
5690                         reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
5691                         value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
5692                         rt2800_bbp_write(rt2x00dev, reg_id, value);
5693                 }
5694         }
5695 }
5696
5697 static void rt2800_led_open_drain_enable(struct rt2x00_dev *rt2x00dev)
5698 {
5699         u32 reg;
5700
5701         rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
5702         rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
5703         rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
5704 }
5705
5706 static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev, bool bw40,
5707                                 u8 filter_target)
5708 {
5709         unsigned int i;
5710         u8 bbp;
5711         u8 rfcsr;
5712         u8 passband;
5713         u8 stopband;
5714         u8 overtuned = 0;
5715         u8 rfcsr24 = (bw40) ? 0x27 : 0x07;
5716
5717         rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
5718
5719         rt2800_bbp_read(rt2x00dev, 4, &bbp);
5720         rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
5721         rt2800_bbp_write(rt2x00dev, 4, bbp);
5722
5723         rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
5724         rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
5725         rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
5726
5727         rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
5728         rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
5729         rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
5730
5731         /*
5732          * Set power & frequency of passband test tone
5733          */
5734         rt2800_bbp_write(rt2x00dev, 24, 0);
5735
5736         for (i = 0; i < 100; i++) {
5737                 rt2800_bbp_write(rt2x00dev, 25, 0x90);
5738                 msleep(1);
5739
5740                 rt2800_bbp_read(rt2x00dev, 55, &passband);
5741                 if (passband)
5742                         break;
5743         }
5744
5745         /*
5746          * Set power & frequency of stopband test tone
5747          */
5748         rt2800_bbp_write(rt2x00dev, 24, 0x06);
5749
5750         for (i = 0; i < 100; i++) {
5751                 rt2800_bbp_write(rt2x00dev, 25, 0x90);
5752                 msleep(1);
5753
5754                 rt2800_bbp_read(rt2x00dev, 55, &stopband);
5755
5756                 if ((passband - stopband) <= filter_target) {
5757                         rfcsr24++;
5758                         overtuned += ((passband - stopband) == filter_target);
5759                 } else
5760                         break;
5761
5762                 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
5763         }
5764
5765         rfcsr24 -= !!overtuned;
5766
5767         rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
5768         return rfcsr24;
5769 }
5770
5771 static void rt2800_rf_init_calibration(struct rt2x00_dev *rt2x00dev,
5772                                        const unsigned int rf_reg)
5773 {
5774         u8 rfcsr;
5775
5776         rt2800_rfcsr_read(rt2x00dev, rf_reg, &rfcsr);
5777         rt2x00_set_field8(&rfcsr, FIELD8(0x80), 1);
5778         rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
5779         msleep(1);
5780         rt2x00_set_field8(&rfcsr, FIELD8(0x80), 0);
5781         rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
5782 }
5783
5784 static void rt2800_rx_filter_calibration(struct rt2x00_dev *rt2x00dev)
5785 {
5786         struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
5787         u8 filter_tgt_bw20;
5788         u8 filter_tgt_bw40;
5789         u8 rfcsr, bbp;
5790
5791         /*
5792          * TODO: sync filter_tgt values with vendor driver
5793          */
5794         if (rt2x00_rt(rt2x00dev, RT3070)) {
5795                 filter_tgt_bw20 = 0x16;
5796                 filter_tgt_bw40 = 0x19;
5797         } else {
5798                 filter_tgt_bw20 = 0x13;
5799                 filter_tgt_bw40 = 0x15;
5800         }
5801
5802         drv_data->calibration_bw20 =
5803                 rt2800_init_rx_filter(rt2x00dev, false, filter_tgt_bw20);
5804         drv_data->calibration_bw40 =
5805                 rt2800_init_rx_filter(rt2x00dev, true, filter_tgt_bw40);
5806
5807         /*
5808          * Save BBP 25 & 26 values for later use in channel switching (for 3052)
5809          */
5810         rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
5811         rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
5812
5813         /*
5814          * Set back to initial state
5815          */
5816         rt2800_bbp_write(rt2x00dev, 24, 0);
5817
5818         rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
5819         rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
5820         rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
5821
5822         /*
5823          * Set BBP back to BW20
5824          */
5825         rt2800_bbp_read(rt2x00dev, 4, &bbp);
5826         rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
5827         rt2800_bbp_write(rt2x00dev, 4, bbp);
5828 }
5829
5830 static void rt2800_normal_mode_setup_3xxx(struct rt2x00_dev *rt2x00dev)
5831 {
5832         struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
5833         u8 min_gain, rfcsr, bbp;
5834         u16 eeprom;
5835
5836         rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
5837
5838         rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
5839         if (rt2x00_rt(rt2x00dev, RT3070) ||
5840             rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
5841             rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
5842             rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
5843                 if (!rt2x00_has_cap_external_lna_bg(rt2x00dev))
5844                         rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
5845         }
5846
5847         min_gain = rt2x00_rt(rt2x00dev, RT3070) ? 1 : 2;
5848         if (drv_data->txmixer_gain_24g >= min_gain) {
5849                 rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
5850                                   drv_data->txmixer_gain_24g);
5851         }
5852
5853         rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
5854
5855         if (rt2x00_rt(rt2x00dev, RT3090)) {
5856                 /*  Turn off unused DAC1 and ADC1 to reduce power consumption */
5857                 rt2800_bbp_read(rt2x00dev, 138, &bbp);
5858                 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
5859                 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
5860                         rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
5861                 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
5862                         rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
5863                 rt2800_bbp_write(rt2x00dev, 138, bbp);
5864         }
5865
5866         if (rt2x00_rt(rt2x00dev, RT3070)) {
5867                 rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
5868                 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
5869                         rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
5870                 else
5871                         rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
5872                 rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
5873                 rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
5874                 rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
5875                 rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
5876         } else if (rt2x00_rt(rt2x00dev, RT3071) ||
5877                    rt2x00_rt(rt2x00dev, RT3090) ||
5878                    rt2x00_rt(rt2x00dev, RT3390)) {
5879                 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
5880                 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
5881                 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
5882                 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
5883                 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
5884                 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
5885                 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
5886
5887                 rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
5888                 rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
5889                 rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
5890
5891                 rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
5892                 rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
5893                 rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
5894
5895                 rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
5896                 rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
5897                 rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
5898         }
5899 }
5900
5901 static void rt2800_normal_mode_setup_3593(struct rt2x00_dev *rt2x00dev)
5902 {
5903         struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
5904         u8 rfcsr;
5905         u8 tx_gain;
5906
5907         rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
5908         rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO2_EN, 0);
5909         rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
5910
5911         rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
5912         tx_gain = rt2x00_get_field8(drv_data->txmixer_gain_24g,
5913                                     RFCSR17_TXMIXER_GAIN);
5914         rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, tx_gain);
5915         rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
5916
5917         rt2800_rfcsr_read(rt2x00dev, 38, &rfcsr);
5918         rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
5919         rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
5920
5921         rt2800_rfcsr_read(rt2x00dev, 39, &rfcsr);
5922         rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
5923         rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
5924
5925         rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
5926         rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
5927         rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
5928         rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
5929
5930         rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
5931         rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
5932         rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
5933
5934         /* TODO: enable stream mode */
5935 }
5936
5937 static void rt2800_normal_mode_setup_5xxx(struct rt2x00_dev *rt2x00dev)
5938 {
5939         u8 reg;
5940         u16 eeprom;
5941
5942         /*  Turn off unused DAC1 and ADC1 to reduce power consumption */
5943         rt2800_bbp_read(rt2x00dev, 138, &reg);
5944         rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
5945         if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
5946                 rt2x00_set_field8(&reg, BBP138_RX_ADC1, 0);
5947         if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
5948                 rt2x00_set_field8(&reg, BBP138_TX_DAC1, 1);
5949         rt2800_bbp_write(rt2x00dev, 138, reg);
5950
5951         rt2800_rfcsr_read(rt2x00dev, 38, &reg);
5952         rt2x00_set_field8(&reg, RFCSR38_RX_LO1_EN, 0);
5953         rt2800_rfcsr_write(rt2x00dev, 38, reg);
5954
5955         rt2800_rfcsr_read(rt2x00dev, 39, &reg);
5956         rt2x00_set_field8(&reg, RFCSR39_RX_LO2_EN, 0);
5957         rt2800_rfcsr_write(rt2x00dev, 39, reg);
5958
5959         rt2800_bbp4_mac_if_ctrl(rt2x00dev);
5960
5961         rt2800_rfcsr_read(rt2x00dev, 30, &reg);
5962         rt2x00_set_field8(&reg, RFCSR30_RX_VCM, 2);
5963         rt2800_rfcsr_write(rt2x00dev, 30, reg);
5964 }
5965
5966 static void rt2800_init_rfcsr_305x_soc(struct rt2x00_dev *rt2x00dev)
5967 {
5968         rt2800_rf_init_calibration(rt2x00dev, 30);
5969
5970         rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
5971         rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
5972         rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
5973         rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
5974         rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
5975         rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
5976         rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
5977         rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
5978         rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
5979         rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
5980         rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
5981         rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
5982         rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
5983         rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
5984         rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
5985         rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
5986         rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
5987         rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
5988         rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
5989         rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
5990         rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
5991         rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
5992         rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
5993         rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
5994         rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
5995         rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
5996         rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
5997         rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
5998         rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
5999         rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
6000         rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
6001         rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
6002 }
6003
6004 static void rt2800_init_rfcsr_30xx(struct rt2x00_dev *rt2x00dev)
6005 {
6006         u8 rfcsr;
6007         u16 eeprom;
6008         u32 reg;
6009
6010         /* XXX vendor driver do this only for 3070 */
6011         rt2800_rf_init_calibration(rt2x00dev, 30);
6012
6013         rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
6014         rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
6015         rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
6016         rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
6017         rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
6018         rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
6019         rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
6020         rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
6021         rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
6022         rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
6023         rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
6024         rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
6025         rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
6026         rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
6027         rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
6028         rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
6029         rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
6030         rt2800_rfcsr_write(rt2x00dev, 25, 0x03);
6031         rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
6032
6033         if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
6034                 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
6035                 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
6036                 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
6037                 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
6038         } else if (rt2x00_rt(rt2x00dev, RT3071) ||
6039                    rt2x00_rt(rt2x00dev, RT3090)) {
6040                 rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
6041
6042                 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
6043                 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
6044                 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
6045
6046                 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
6047                 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
6048                 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
6049                     rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
6050                         rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
6051                                            &eeprom);
6052                         if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
6053                                 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
6054                         else
6055                                 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
6056                 }
6057                 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
6058
6059                 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
6060                 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
6061                 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
6062         }
6063
6064         rt2800_rx_filter_calibration(rt2x00dev);
6065
6066         if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
6067             rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
6068             rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E))
6069                 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
6070
6071         rt2800_led_open_drain_enable(rt2x00dev);
6072         rt2800_normal_mode_setup_3xxx(rt2x00dev);
6073 }
6074
6075 static void rt2800_init_rfcsr_3290(struct rt2x00_dev *rt2x00dev)
6076 {
6077         u8 rfcsr;
6078
6079         rt2800_rf_init_calibration(rt2x00dev, 2);
6080
6081         rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
6082         rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
6083         rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
6084         rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
6085         rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
6086         rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
6087         rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
6088         rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
6089         rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
6090         rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
6091         rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
6092         rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
6093         rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
6094         rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
6095         rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
6096         rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
6097         rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
6098         rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
6099         rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
6100         rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
6101         rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
6102         rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
6103         rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
6104         rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
6105         rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
6106         rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
6107         rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
6108         rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
6109         rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
6110         rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
6111         rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
6112         rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
6113         rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
6114         rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
6115         rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
6116         rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
6117         rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
6118         rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
6119         rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
6120         rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
6121         rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
6122         rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
6123         rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
6124         rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
6125         rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
6126         rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
6127
6128         rt2800_rfcsr_read(rt2x00dev, 29, &rfcsr);
6129         rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
6130         rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
6131
6132         rt2800_led_open_drain_enable(rt2x00dev);
6133         rt2800_normal_mode_setup_3xxx(rt2x00dev);
6134 }
6135
6136 static void rt2800_init_rfcsr_3352(struct rt2x00_dev *rt2x00dev)
6137 {
6138         rt2800_rf_init_calibration(rt2x00dev, 30);
6139
6140         rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
6141         rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
6142         rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
6143         rt2800_rfcsr_write(rt2x00dev, 3, 0x18);
6144         rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
6145         rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
6146         rt2800_rfcsr_write(rt2x00dev, 6, 0x33);
6147         rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
6148         rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
6149         rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
6150         rt2800_rfcsr_write(rt2x00dev, 10, 0xd2);
6151         rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
6152         rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
6153         rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
6154         rt2800_rfcsr_write(rt2x00dev, 14, 0x5a);
6155         rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
6156         rt2800_rfcsr_write(rt2x00dev, 16, 0x01);
6157         rt2800_rfcsr_write(rt2x00dev, 18, 0x45);
6158         rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
6159         rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
6160         rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
6161         rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
6162         rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
6163         rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
6164         rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
6165         rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
6166         rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
6167         rt2800_rfcsr_write(rt2x00dev, 28, 0x03);
6168         rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
6169         rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
6170         rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
6171         rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
6172         rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
6173         rt2800_rfcsr_write(rt2x00dev, 34, 0x01);
6174         rt2800_rfcsr_write(rt2x00dev, 35, 0x03);
6175         rt2800_rfcsr_write(rt2x00dev, 36, 0xbd);
6176         rt2800_rfcsr_write(rt2x00dev, 37, 0x3c);
6177         rt2800_rfcsr_write(rt2x00dev, 38, 0x5f);
6178         rt2800_rfcsr_write(rt2x00dev, 39, 0xc5);
6179         rt2800_rfcsr_write(rt2x00dev, 40, 0x33);
6180         rt2800_rfcsr_write(rt2x00dev, 41, 0x5b);
6181         rt2800_rfcsr_write(rt2x00dev, 42, 0x5b);
6182         rt2800_rfcsr_write(rt2x00dev, 43, 0xdb);
6183         rt2800_rfcsr_write(rt2x00dev, 44, 0xdb);
6184         rt2800_rfcsr_write(rt2x00dev, 45, 0xdb);
6185         rt2800_rfcsr_write(rt2x00dev, 46, 0xdd);
6186         rt2800_rfcsr_write(rt2x00dev, 47, 0x0d);
6187         rt2800_rfcsr_write(rt2x00dev, 48, 0x14);
6188         rt2800_rfcsr_write(rt2x00dev, 49, 0x00);
6189         rt2800_rfcsr_write(rt2x00dev, 50, 0x2d);
6190         rt2800_rfcsr_write(rt2x00dev, 51, 0x7f);
6191         rt2800_rfcsr_write(rt2x00dev, 52, 0x00);
6192         rt2800_rfcsr_write(rt2x00dev, 53, 0x52);
6193         rt2800_rfcsr_write(rt2x00dev, 54, 0x1b);
6194         rt2800_rfcsr_write(rt2x00dev, 55, 0x7f);
6195         rt2800_rfcsr_write(rt2x00dev, 56, 0x00);
6196         rt2800_rfcsr_write(rt2x00dev, 57, 0x52);
6197         rt2800_rfcsr_write(rt2x00dev, 58, 0x1b);
6198         rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
6199         rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
6200         rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
6201         rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
6202         rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
6203
6204         rt2800_rx_filter_calibration(rt2x00dev);
6205         rt2800_led_open_drain_enable(rt2x00dev);
6206         rt2800_normal_mode_setup_3xxx(rt2x00dev);
6207 }
6208
6209 static void rt2800_init_rfcsr_3390(struct rt2x00_dev *rt2x00dev)
6210 {
6211         u32 reg;
6212
6213         rt2800_rf_init_calibration(rt2x00dev, 30);
6214
6215         rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
6216         rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
6217         rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
6218         rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
6219         rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
6220         rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
6221         rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
6222         rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
6223         rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
6224         rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
6225         rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
6226         rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
6227         rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
6228         rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
6229         rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
6230         rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
6231         rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
6232         rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
6233         rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
6234         rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
6235         rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
6236         rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
6237         rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
6238         rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
6239         rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
6240         rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
6241         rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
6242         rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
6243         rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
6244         rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
6245         rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
6246         rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
6247
6248         rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
6249         rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
6250         rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
6251
6252         rt2800_rx_filter_calibration(rt2x00dev);
6253
6254         if (rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
6255                 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
6256
6257         rt2800_led_open_drain_enable(rt2x00dev);
6258         rt2800_normal_mode_setup_3xxx(rt2x00dev);
6259 }
6260
6261 static void rt2800_init_rfcsr_3572(struct rt2x00_dev *rt2x00dev)
6262 {
6263         u8 rfcsr;
6264         u32 reg;
6265
6266         rt2800_rf_init_calibration(rt2x00dev, 30);
6267
6268         rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
6269         rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
6270         rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
6271         rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
6272         rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
6273         rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
6274         rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
6275         rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
6276         rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
6277         rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
6278         rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
6279         rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
6280         rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
6281         rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
6282         rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
6283         rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
6284         rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
6285         rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
6286         rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
6287         rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
6288         rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
6289         rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
6290         rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
6291         rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
6292         rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
6293         rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
6294         rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
6295         rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
6296         rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
6297         rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
6298         rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
6299
6300         rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
6301         rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
6302         rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
6303
6304         rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
6305         rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
6306         rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
6307         rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
6308         msleep(1);
6309         rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
6310         rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
6311         rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
6312         rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
6313
6314         rt2800_rx_filter_calibration(rt2x00dev);
6315         rt2800_led_open_drain_enable(rt2x00dev);
6316         rt2800_normal_mode_setup_3xxx(rt2x00dev);
6317 }
6318
6319 static void rt3593_post_bbp_init(struct rt2x00_dev *rt2x00dev)
6320 {
6321         u8 bbp;
6322         bool txbf_enabled = false; /* FIXME */
6323
6324         rt2800_bbp_read(rt2x00dev, 105, &bbp);
6325         if (rt2x00dev->default_ant.rx_chain_num == 1)
6326                 rt2x00_set_field8(&bbp, BBP105_MLD, 0);
6327         else
6328                 rt2x00_set_field8(&bbp, BBP105_MLD, 1);
6329         rt2800_bbp_write(rt2x00dev, 105, bbp);
6330
6331         rt2800_bbp4_mac_if_ctrl(rt2x00dev);
6332
6333         rt2800_bbp_write(rt2x00dev, 92, 0x02);
6334         rt2800_bbp_write(rt2x00dev, 82, 0x82);
6335         rt2800_bbp_write(rt2x00dev, 106, 0x05);
6336         rt2800_bbp_write(rt2x00dev, 104, 0x92);
6337         rt2800_bbp_write(rt2x00dev, 88, 0x90);
6338         rt2800_bbp_write(rt2x00dev, 148, 0xc8);
6339         rt2800_bbp_write(rt2x00dev, 47, 0x48);
6340         rt2800_bbp_write(rt2x00dev, 120, 0x50);
6341
6342         if (txbf_enabled)
6343                 rt2800_bbp_write(rt2x00dev, 163, 0xbd);
6344         else
6345                 rt2800_bbp_write(rt2x00dev, 163, 0x9d);
6346
6347         /* SNR mapping */
6348         rt2800_bbp_write(rt2x00dev, 142, 6);
6349         rt2800_bbp_write(rt2x00dev, 143, 160);
6350         rt2800_bbp_write(rt2x00dev, 142, 7);
6351         rt2800_bbp_write(rt2x00dev, 143, 161);
6352         rt2800_bbp_write(rt2x00dev, 142, 8);
6353         rt2800_bbp_write(rt2x00dev, 143, 162);
6354
6355         /* ADC/DAC control */
6356         rt2800_bbp_write(rt2x00dev, 31, 0x08);
6357
6358         /* RX AGC energy lower bound in log2 */
6359         rt2800_bbp_write(rt2x00dev, 68, 0x0b);
6360
6361         /* FIXME: BBP 105 owerwrite? */
6362         rt2800_bbp_write(rt2x00dev, 105, 0x04);
6363
6364 }
6365
6366 static void rt2800_init_rfcsr_3593(struct rt2x00_dev *rt2x00dev)
6367 {
6368         struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
6369         u32 reg;
6370         u8 rfcsr;
6371
6372         /* Disable GPIO #4 and #7 function for LAN PE control */
6373         rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
6374         rt2x00_set_field32(&reg, GPIO_SWITCH_4, 0);
6375         rt2x00_set_field32(&reg, GPIO_SWITCH_7, 0);
6376         rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
6377
6378         /* Initialize default register values */
6379         rt2800_rfcsr_write(rt2x00dev, 1, 0x03);
6380         rt2800_rfcsr_write(rt2x00dev, 3, 0x80);
6381         rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
6382         rt2800_rfcsr_write(rt2x00dev, 6, 0x40);
6383         rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
6384         rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
6385         rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
6386         rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
6387         rt2800_rfcsr_write(rt2x00dev, 12, 0x4e);
6388         rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
6389         rt2800_rfcsr_write(rt2x00dev, 18, 0x40);
6390         rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
6391         rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
6392         rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
6393         rt2800_rfcsr_write(rt2x00dev, 32, 0x78);
6394         rt2800_rfcsr_write(rt2x00dev, 33, 0x3b);
6395         rt2800_rfcsr_write(rt2x00dev, 34, 0x3c);
6396         rt2800_rfcsr_write(rt2x00dev, 35, 0xe0);
6397         rt2800_rfcsr_write(rt2x00dev, 38, 0x86);
6398         rt2800_rfcsr_write(rt2x00dev, 39, 0x23);
6399         rt2800_rfcsr_write(rt2x00dev, 44, 0xd3);
6400         rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
6401         rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
6402         rt2800_rfcsr_write(rt2x00dev, 49, 0x8e);
6403         rt2800_rfcsr_write(rt2x00dev, 50, 0x86);
6404         rt2800_rfcsr_write(rt2x00dev, 51, 0x75);
6405         rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
6406         rt2800_rfcsr_write(rt2x00dev, 53, 0x18);
6407         rt2800_rfcsr_write(rt2x00dev, 54, 0x18);
6408         rt2800_rfcsr_write(rt2x00dev, 55, 0x18);
6409         rt2800_rfcsr_write(rt2x00dev, 56, 0xdb);
6410         rt2800_rfcsr_write(rt2x00dev, 57, 0x6e);
6411
6412         /* Initiate calibration */
6413         /* TODO: use rt2800_rf_init_calibration ? */
6414         rt2800_rfcsr_read(rt2x00dev, 2, &rfcsr);
6415         rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
6416         rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
6417
6418         rt2800_adjust_freq_offset(rt2x00dev);
6419
6420         rt2800_rfcsr_read(rt2x00dev, 18, &rfcsr);
6421         rt2x00_set_field8(&rfcsr, RFCSR18_XO_TUNE_BYPASS, 1);
6422         rt2800_rfcsr_write(rt2x00dev, 18, rfcsr);
6423
6424         rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
6425         rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
6426         rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
6427         rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
6428         usleep_range(1000, 1500);
6429         rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
6430         rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
6431         rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
6432
6433         /* Set initial values for RX filter calibration */
6434         drv_data->calibration_bw20 = 0x1f;
6435         drv_data->calibration_bw40 = 0x2f;
6436
6437         /* Save BBP 25 & 26 values for later use in channel switching */
6438         rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
6439         rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
6440
6441         rt2800_led_open_drain_enable(rt2x00dev);
6442         rt2800_normal_mode_setup_3593(rt2x00dev);
6443
6444         rt3593_post_bbp_init(rt2x00dev);
6445
6446         /* TODO: enable stream mode support */
6447 }
6448
6449 static void rt2800_init_rfcsr_5390(struct rt2x00_dev *rt2x00dev)
6450 {
6451         rt2800_rf_init_calibration(rt2x00dev, 2);
6452
6453         rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
6454         rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
6455         rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
6456         rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
6457         if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
6458                 rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
6459         else
6460                 rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
6461         rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
6462         rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
6463         rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
6464         rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
6465         rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
6466         rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
6467         rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
6468         rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
6469         rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
6470         rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
6471
6472         rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
6473         rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
6474         rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
6475         rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
6476         rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
6477         if (rt2x00_is_usb(rt2x00dev) &&
6478             rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
6479                 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
6480         else
6481                 rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
6482         rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
6483         rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
6484         rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
6485         rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
6486
6487         rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
6488         rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
6489         rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
6490         rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
6491         rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
6492         rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
6493         rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
6494         rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
6495         rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
6496         rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
6497
6498         rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
6499         rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
6500         rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
6501         rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
6502         rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
6503         rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
6504         if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
6505                 rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
6506         else
6507                 rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
6508         rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
6509         rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
6510         rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
6511
6512         rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
6513         if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
6514                 rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
6515         else
6516                 rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
6517         rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
6518         rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
6519         if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
6520                 rt2800_rfcsr_write(rt2x00dev, 56, 0x42);
6521         else
6522                 rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
6523         rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
6524         rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
6525         rt2800_rfcsr_write(rt2x00dev, 59, 0x8f);
6526
6527         rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
6528         if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
6529                 if (rt2x00_is_usb(rt2x00dev))
6530                         rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
6531                 else
6532                         rt2800_rfcsr_write(rt2x00dev, 61, 0xd5);
6533         } else {
6534                 if (rt2x00_is_usb(rt2x00dev))
6535                         rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
6536                 else
6537                         rt2800_rfcsr_write(rt2x00dev, 61, 0xb5);
6538         }
6539         rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
6540         rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
6541
6542         rt2800_normal_mode_setup_5xxx(rt2x00dev);
6543
6544         rt2800_led_open_drain_enable(rt2x00dev);
6545 }
6546
6547 static void rt2800_init_rfcsr_5392(struct rt2x00_dev *rt2x00dev)
6548 {
6549         rt2800_rf_init_calibration(rt2x00dev, 2);
6550
6551         rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
6552         rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
6553         rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
6554         rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
6555         rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
6556         rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
6557         rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
6558         rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
6559         rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
6560         rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
6561         rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
6562         rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
6563         rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
6564         rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
6565         rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
6566         rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
6567         rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
6568         rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
6569         rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
6570         rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
6571         rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
6572         rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
6573         rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
6574         rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
6575         rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
6576         rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
6577         rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
6578         rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
6579         rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
6580         rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
6581         rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
6582         rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
6583         rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
6584         rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
6585         rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
6586         rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
6587         rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
6588         rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
6589         rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
6590         rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
6591         rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
6592         rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
6593         rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
6594         rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
6595         rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
6596         rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
6597         rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
6598         rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
6599         rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
6600         rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
6601         rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
6602         rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
6603         rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
6604         rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
6605         rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
6606         rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
6607         rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
6608         rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
6609
6610         rt2800_normal_mode_setup_5xxx(rt2x00dev);
6611
6612         rt2800_led_open_drain_enable(rt2x00dev);
6613 }
6614
6615 static void rt2800_init_rfcsr_5592(struct rt2x00_dev *rt2x00dev)
6616 {
6617         rt2800_rf_init_calibration(rt2x00dev, 30);
6618
6619         rt2800_rfcsr_write(rt2x00dev, 1, 0x3F);
6620         rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
6621         rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
6622         rt2800_rfcsr_write(rt2x00dev, 6, 0xE4);
6623         rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
6624         rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
6625         rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
6626         rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
6627         rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
6628         rt2800_rfcsr_write(rt2x00dev, 19, 0x4D);
6629         rt2800_rfcsr_write(rt2x00dev, 20, 0x10);
6630         rt2800_rfcsr_write(rt2x00dev, 21, 0x8D);
6631         rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
6632         rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
6633         rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
6634         rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
6635         rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
6636         rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
6637         rt2800_rfcsr_write(rt2x00dev, 47, 0x0C);
6638         rt2800_rfcsr_write(rt2x00dev, 53, 0x22);
6639         rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
6640
6641         rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
6642         msleep(1);
6643
6644         rt2800_adjust_freq_offset(rt2x00dev);
6645
6646         /* Enable DC filter */
6647         if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
6648                 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
6649
6650         rt2800_normal_mode_setup_5xxx(rt2x00dev);
6651
6652         if (rt2x00_rt_rev_lt(rt2x00dev, RT5592, REV_RT5592C))
6653                 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
6654
6655         rt2800_led_open_drain_enable(rt2x00dev);
6656 }
6657
6658 static void rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
6659 {
6660         if (rt2800_is_305x_soc(rt2x00dev)) {
6661                 rt2800_init_rfcsr_305x_soc(rt2x00dev);
6662                 return;
6663         }
6664
6665         switch (rt2x00dev->chip.rt) {
6666         case RT3070:
6667         case RT3071:
6668         case RT3090:
6669                 rt2800_init_rfcsr_30xx(rt2x00dev);
6670                 break;
6671         case RT3290:
6672                 rt2800_init_rfcsr_3290(rt2x00dev);
6673                 break;
6674         case RT3352:
6675                 rt2800_init_rfcsr_3352(rt2x00dev);
6676                 break;
6677         case RT3390:
6678                 rt2800_init_rfcsr_3390(rt2x00dev);
6679                 break;
6680         case RT3572:
6681                 rt2800_init_rfcsr_3572(rt2x00dev);
6682                 break;
6683         case RT3593:
6684                 rt2800_init_rfcsr_3593(rt2x00dev);
6685                 break;
6686         case RT5390:
6687                 rt2800_init_rfcsr_5390(rt2x00dev);
6688                 break;
6689         case RT5392:
6690                 rt2800_init_rfcsr_5392(rt2x00dev);
6691                 break;
6692         case RT5592:
6693                 rt2800_init_rfcsr_5592(rt2x00dev);
6694                 break;
6695         }
6696 }
6697
6698 int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
6699 {
6700         u32 reg;
6701         u16 word;
6702
6703         /*
6704          * Initialize MAC registers.
6705          */
6706         if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
6707                      rt2800_init_registers(rt2x00dev)))
6708                 return -EIO;
6709
6710         /*
6711          * Wait BBP/RF to wake up.
6712          */
6713         if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev)))
6714                 return -EIO;
6715
6716         /*
6717          * Send signal during boot time to initialize firmware.
6718          */
6719         rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
6720         rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
6721         if (rt2x00_is_usb(rt2x00dev))
6722                 rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
6723         rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
6724         msleep(1);
6725
6726         /*
6727          * Make sure BBP is up and running.
6728          */
6729         if (unlikely(rt2800_wait_bbp_ready(rt2x00dev)))
6730                 return -EIO;
6731
6732         /*
6733          * Initialize BBP/RF registers.
6734          */
6735         rt2800_init_bbp(rt2x00dev);
6736         rt2800_init_rfcsr(rt2x00dev);
6737
6738         if (rt2x00_is_usb(rt2x00dev) &&
6739             (rt2x00_rt(rt2x00dev, RT3070) ||
6740              rt2x00_rt(rt2x00dev, RT3071) ||
6741              rt2x00_rt(rt2x00dev, RT3572))) {
6742                 udelay(200);
6743                 rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
6744                 udelay(10);
6745         }
6746
6747         /*
6748          * Enable RX.
6749          */
6750         rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
6751         rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
6752         rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
6753         rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
6754
6755         udelay(50);
6756
6757         rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
6758         rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
6759         rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
6760         rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
6761         rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
6762         rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
6763
6764         rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
6765         rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
6766         rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
6767         rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
6768
6769         /*
6770          * Initialize LED control
6771          */
6772         rt2800_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
6773         rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
6774                            word & 0xff, (word >> 8) & 0xff);
6775
6776         rt2800_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
6777         rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
6778                            word & 0xff, (word >> 8) & 0xff);
6779
6780         rt2800_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
6781         rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
6782                            word & 0xff, (word >> 8) & 0xff);
6783
6784         return 0;
6785 }
6786 EXPORT_SYMBOL_GPL(rt2800_enable_radio);
6787
6788 void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
6789 {
6790         u32 reg;
6791
6792         rt2800_disable_wpdma(rt2x00dev);
6793
6794         /* Wait for DMA, ignore error */
6795         rt2800_wait_wpdma_ready(rt2x00dev);
6796
6797         rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
6798         rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
6799         rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
6800         rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
6801 }
6802 EXPORT_SYMBOL_GPL(rt2800_disable_radio);
6803
6804 int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
6805 {
6806         u32 reg;
6807         u16 efuse_ctrl_reg;
6808
6809         if (rt2x00_rt(rt2x00dev, RT3290))
6810                 efuse_ctrl_reg = EFUSE_CTRL_3290;
6811         else
6812                 efuse_ctrl_reg = EFUSE_CTRL;
6813
6814         rt2800_register_read(rt2x00dev, efuse_ctrl_reg, &reg);
6815         return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
6816 }
6817 EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
6818
6819 static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
6820 {
6821         u32 reg;
6822         u16 efuse_ctrl_reg;
6823         u16 efuse_data0_reg;
6824         u16 efuse_data1_reg;
6825         u16 efuse_data2_reg;
6826         u16 efuse_data3_reg;
6827
6828         if (rt2x00_rt(rt2x00dev, RT3290)) {
6829                 efuse_ctrl_reg = EFUSE_CTRL_3290;
6830                 efuse_data0_reg = EFUSE_DATA0_3290;
6831                 efuse_data1_reg = EFUSE_DATA1_3290;
6832                 efuse_data2_reg = EFUSE_DATA2_3290;
6833                 efuse_data3_reg = EFUSE_DATA3_3290;
6834         } else {
6835                 efuse_ctrl_reg = EFUSE_CTRL;
6836                 efuse_data0_reg = EFUSE_DATA0;
6837                 efuse_data1_reg = EFUSE_DATA1;
6838                 efuse_data2_reg = EFUSE_DATA2;
6839                 efuse_data3_reg = EFUSE_DATA3;
6840         }
6841         mutex_lock(&rt2x00dev->csr_mutex);
6842
6843         rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg, &reg);
6844         rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
6845         rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
6846         rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
6847         rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
6848
6849         /* Wait until the EEPROM has been loaded */
6850         rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
6851         /* Apparently the data is read from end to start */
6852         rt2800_register_read_lock(rt2x00dev, efuse_data3_reg, &reg);
6853         /* The returned value is in CPU order, but eeprom is le */
6854         *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
6855         rt2800_register_read_lock(rt2x00dev, efuse_data2_reg, &reg);
6856         *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
6857         rt2800_register_read_lock(rt2x00dev, efuse_data1_reg, &reg);
6858         *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
6859         rt2800_register_read_lock(rt2x00dev, efuse_data0_reg, &reg);
6860         *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
6861
6862         mutex_unlock(&rt2x00dev->csr_mutex);
6863 }
6864
6865 int rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
6866 {
6867         unsigned int i;
6868
6869         for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
6870                 rt2800_efuse_read(rt2x00dev, i);
6871
6872         return 0;
6873 }
6874 EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
6875
6876 static u8 rt2800_get_txmixer_gain_24g(struct rt2x00_dev *rt2x00dev)
6877 {
6878         u16 word;
6879
6880         if (rt2x00_rt(rt2x00dev, RT3593))
6881                 return 0;
6882
6883         rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &word);
6884         if ((word & 0x00ff) != 0x00ff)
6885                 return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
6886
6887         return 0;
6888 }
6889
6890 static u8 rt2800_get_txmixer_gain_5g(struct rt2x00_dev *rt2x00dev)
6891 {
6892         u16 word;
6893
6894         if (rt2x00_rt(rt2x00dev, RT3593))
6895                 return 0;
6896
6897         rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A, &word);
6898         if ((word & 0x00ff) != 0x00ff)
6899                 return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
6900
6901         return 0;
6902 }
6903
6904 static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
6905 {
6906         struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
6907         u16 word;
6908         u8 *mac;
6909         u8 default_lna_gain;
6910         int retval;
6911
6912         /*
6913          * Read the EEPROM.
6914          */
6915         retval = rt2800_read_eeprom(rt2x00dev);
6916         if (retval)
6917                 return retval;
6918
6919         /*
6920          * Start validation of the data that has been read.
6921          */
6922         mac = rt2800_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
6923         if (!is_valid_ether_addr(mac)) {
6924                 eth_random_addr(mac);
6925                 rt2x00_eeprom_dbg(rt2x00dev, "MAC: %pM\n", mac);
6926         }
6927
6928         rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
6929         if (word == 0xffff) {
6930                 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
6931                 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
6932                 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
6933                 rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
6934                 rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word);
6935         } else if (rt2x00_rt(rt2x00dev, RT2860) ||
6936                    rt2x00_rt(rt2x00dev, RT2872)) {
6937                 /*
6938                  * There is a max of 2 RX streams for RT28x0 series
6939                  */
6940                 if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
6941                         rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
6942                 rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
6943         }
6944
6945         rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
6946         if (word == 0xffff) {
6947                 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
6948                 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
6949                 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
6950                 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
6951                 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
6952                 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
6953                 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
6954                 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
6955                 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
6956                 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
6957                 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
6958                 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
6959                 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
6960                 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
6961                 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
6962                 rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
6963                 rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word);
6964         }
6965
6966         rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
6967         if ((word & 0x00ff) == 0x00ff) {
6968                 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
6969                 rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
6970                 rt2x00_eeprom_dbg(rt2x00dev, "Freq: 0x%04x\n", word);
6971         }
6972         if ((word & 0xff00) == 0xff00) {
6973                 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
6974                                    LED_MODE_TXRX_ACTIVITY);
6975                 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
6976                 rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
6977                 rt2800_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
6978                 rt2800_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
6979                 rt2800_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
6980                 rt2x00_eeprom_dbg(rt2x00dev, "Led Mode: 0x%04x\n", word);
6981         }
6982
6983         /*
6984          * During the LNA validation we are going to use
6985          * lna0 as correct value. Note that EEPROM_LNA
6986          * is never validated.
6987          */
6988         rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
6989         default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
6990
6991         rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
6992         if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
6993                 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
6994         if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
6995                 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
6996         rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
6997
6998         drv_data->txmixer_gain_24g = rt2800_get_txmixer_gain_24g(rt2x00dev);
6999
7000         rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
7001         if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
7002                 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
7003         if (!rt2x00_rt(rt2x00dev, RT3593)) {
7004                 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
7005                     rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
7006                         rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
7007                                            default_lna_gain);
7008         }
7009         rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
7010
7011         drv_data->txmixer_gain_5g = rt2800_get_txmixer_gain_5g(rt2x00dev);
7012
7013         rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
7014         if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
7015                 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
7016         if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
7017                 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
7018         rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
7019
7020         rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
7021         if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
7022                 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
7023         if (!rt2x00_rt(rt2x00dev, RT3593)) {
7024                 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
7025                     rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
7026                         rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
7027                                            default_lna_gain);
7028         }
7029         rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
7030
7031         if (rt2x00_rt(rt2x00dev, RT3593)) {
7032                 rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &word);
7033                 if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0x00 ||
7034                     rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0xff)
7035                         rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
7036                                            default_lna_gain);
7037                 if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0x00 ||
7038                     rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0xff)
7039                         rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
7040                                            default_lna_gain);
7041                 rt2800_eeprom_write(rt2x00dev, EEPROM_EXT_LNA2, word);
7042         }
7043
7044         return 0;
7045 }
7046
7047 static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
7048 {
7049         u16 value;
7050         u16 eeprom;
7051         u16 rf;
7052
7053         /*
7054          * Read EEPROM word for configuration.
7055          */
7056         rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
7057
7058         /*
7059          * Identify RF chipset by EEPROM value
7060          * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
7061          * RT53xx: defined in "EEPROM_CHIP_ID" field
7062          */
7063         if (rt2x00_rt(rt2x00dev, RT3290) ||
7064             rt2x00_rt(rt2x00dev, RT5390) ||
7065             rt2x00_rt(rt2x00dev, RT5392))
7066                 rt2800_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &rf);
7067         else
7068                 rf = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
7069
7070         switch (rf) {
7071         case RF2820:
7072         case RF2850:
7073         case RF2720:
7074         case RF2750:
7075         case RF3020:
7076         case RF2020:
7077         case RF3021:
7078         case RF3022:
7079         case RF3052:
7080         case RF3053:
7081         case RF3070:
7082         case RF3290:
7083         case RF3320:
7084         case RF3322:
7085         case RF5360:
7086         case RF5362:
7087         case RF5370:
7088         case RF5372:
7089         case RF5390:
7090         case RF5392:
7091         case RF5592:
7092                 break;
7093         default:
7094                 rt2x00_err(rt2x00dev, "Invalid RF chipset 0x%04x detected\n",
7095                            rf);
7096                 return -ENODEV;
7097         }
7098
7099         rt2x00_set_rf(rt2x00dev, rf);
7100
7101         /*
7102          * Identify default antenna configuration.
7103          */
7104         rt2x00dev->default_ant.tx_chain_num =
7105             rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
7106         rt2x00dev->default_ant.rx_chain_num =
7107             rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
7108
7109         rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
7110
7111         if (rt2x00_rt(rt2x00dev, RT3070) ||
7112             rt2x00_rt(rt2x00dev, RT3090) ||
7113             rt2x00_rt(rt2x00dev, RT3352) ||
7114             rt2x00_rt(rt2x00dev, RT3390)) {
7115                 value = rt2x00_get_field16(eeprom,
7116                                 EEPROM_NIC_CONF1_ANT_DIVERSITY);
7117                 switch (value) {
7118                 case 0:
7119                 case 1:
7120                 case 2:
7121                         rt2x00dev->default_ant.tx = ANTENNA_A;
7122                         rt2x00dev->default_ant.rx = ANTENNA_A;
7123                         break;
7124                 case 3:
7125                         rt2x00dev->default_ant.tx = ANTENNA_A;
7126                         rt2x00dev->default_ant.rx = ANTENNA_B;
7127                         break;
7128                 }
7129         } else {
7130                 rt2x00dev->default_ant.tx = ANTENNA_A;
7131                 rt2x00dev->default_ant.rx = ANTENNA_A;
7132         }
7133
7134         if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
7135                 rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
7136                 rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
7137         }
7138
7139         /*
7140          * Determine external LNA informations.
7141          */
7142         if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
7143                 __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
7144         if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
7145                 __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
7146
7147         /*
7148          * Detect if this device has an hardware controlled radio.
7149          */
7150         if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
7151                 __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
7152
7153         /*
7154          * Detect if this device has Bluetooth co-existence.
7155          */
7156         if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
7157                 __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
7158
7159         /*
7160          * Read frequency offset and RF programming sequence.
7161          */
7162         rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
7163         rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
7164
7165         /*
7166          * Store led settings, for correct led behaviour.
7167          */
7168 #ifdef CONFIG_RT2X00_LIB_LEDS
7169         rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
7170         rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
7171         rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
7172
7173         rt2x00dev->led_mcu_reg = eeprom;
7174 #endif /* CONFIG_RT2X00_LIB_LEDS */
7175
7176         /*
7177          * Check if support EIRP tx power limit feature.
7178          */
7179         rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
7180
7181         if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
7182                                         EIRP_MAX_TX_POWER_LIMIT)
7183                 __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
7184
7185         return 0;
7186 }
7187
7188 /*
7189  * RF value list for rt28xx
7190  * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
7191  */
7192 static const struct rf_channel rf_vals[] = {
7193         { 1,  0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
7194         { 2,  0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
7195         { 3,  0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
7196         { 4,  0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
7197         { 5,  0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
7198         { 6,  0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
7199         { 7,  0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
7200         { 8,  0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
7201         { 9,  0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
7202         { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
7203         { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
7204         { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
7205         { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
7206         { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
7207
7208         /* 802.11 UNI / HyperLan 2 */
7209         { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
7210         { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
7211         { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
7212         { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
7213         { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
7214         { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
7215         { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
7216         { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
7217         { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
7218         { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
7219         { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
7220         { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
7221
7222         /* 802.11 HyperLan 2 */
7223         { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
7224         { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
7225         { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
7226         { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
7227         { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
7228         { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
7229         { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
7230         { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
7231         { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
7232         { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
7233         { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
7234         { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
7235         { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
7236         { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
7237         { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
7238         { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
7239
7240         /* 802.11 UNII */
7241         { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
7242         { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
7243         { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
7244         { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
7245         { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
7246         { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
7247         { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
7248         { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
7249         { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
7250         { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
7251         { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
7252
7253         /* 802.11 Japan */
7254         { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
7255         { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
7256         { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
7257         { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
7258         { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
7259         { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
7260         { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
7261 };
7262
7263 /*
7264  * RF value list for rt3xxx
7265  * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052 & RF3053)
7266  */
7267 static const struct rf_channel rf_vals_3x[] = {
7268         {1,  241, 2, 2 },
7269         {2,  241, 2, 7 },
7270         {3,  242, 2, 2 },
7271         {4,  242, 2, 7 },
7272         {5,  243, 2, 2 },
7273         {6,  243, 2, 7 },
7274         {7,  244, 2, 2 },
7275         {8,  244, 2, 7 },
7276         {9,  245, 2, 2 },
7277         {10, 245, 2, 7 },
7278         {11, 246, 2, 2 },
7279         {12, 246, 2, 7 },
7280         {13, 247, 2, 2 },
7281         {14, 248, 2, 4 },
7282
7283         /* 802.11 UNI / HyperLan 2 */
7284         {36, 0x56, 0, 4},
7285         {38, 0x56, 0, 6},
7286         {40, 0x56, 0, 8},
7287         {44, 0x57, 0, 0},
7288         {46, 0x57, 0, 2},
7289         {48, 0x57, 0, 4},
7290         {52, 0x57, 0, 8},
7291         {54, 0x57, 0, 10},
7292         {56, 0x58, 0, 0},
7293         {60, 0x58, 0, 4},
7294         {62, 0x58, 0, 6},
7295         {64, 0x58, 0, 8},
7296
7297         /* 802.11 HyperLan 2 */
7298         {100, 0x5b, 0, 8},
7299         {102, 0x5b, 0, 10},
7300         {104, 0x5c, 0, 0},
7301         {108, 0x5c, 0, 4},
7302         {110, 0x5c, 0, 6},
7303         {112, 0x5c, 0, 8},
7304         {116, 0x5d, 0, 0},
7305         {118, 0x5d, 0, 2},
7306         {120, 0x5d, 0, 4},
7307         {124, 0x5d, 0, 8},
7308         {126, 0x5d, 0, 10},
7309         {128, 0x5e, 0, 0},
7310         {132, 0x5e, 0, 4},
7311         {134, 0x5e, 0, 6},
7312         {136, 0x5e, 0, 8},
7313         {140, 0x5f, 0, 0},
7314
7315         /* 802.11 UNII */
7316         {149, 0x5f, 0, 9},
7317         {151, 0x5f, 0, 11},
7318         {153, 0x60, 0, 1},
7319         {157, 0x60, 0, 5},
7320         {159, 0x60, 0, 7},
7321         {161, 0x60, 0, 9},
7322         {165, 0x61, 0, 1},
7323         {167, 0x61, 0, 3},
7324         {169, 0x61, 0, 5},
7325         {171, 0x61, 0, 7},
7326         {173, 0x61, 0, 9},
7327 };
7328
7329 static const struct rf_channel rf_vals_5592_xtal20[] = {
7330         /* Channel, N, K, mod, R */
7331         {1, 482, 4, 10, 3},
7332         {2, 483, 4, 10, 3},
7333         {3, 484, 4, 10, 3},
7334         {4, 485, 4, 10, 3},
7335         {5, 486, 4, 10, 3},
7336         {6, 487, 4, 10, 3},
7337         {7, 488, 4, 10, 3},
7338         {8, 489, 4, 10, 3},
7339         {9, 490, 4, 10, 3},
7340         {10, 491, 4, 10, 3},
7341         {11, 492, 4, 10, 3},
7342         {12, 493, 4, 10, 3},
7343         {13, 494, 4, 10, 3},
7344         {14, 496, 8, 10, 3},
7345         {36, 172, 8, 12, 1},
7346         {38, 173, 0, 12, 1},
7347         {40, 173, 4, 12, 1},
7348         {42, 173, 8, 12, 1},
7349         {44, 174, 0, 12, 1},
7350         {46, 174, 4, 12, 1},
7351         {48, 174, 8, 12, 1},
7352         {50, 175, 0, 12, 1},
7353         {52, 175, 4, 12, 1},
7354         {54, 175, 8, 12, 1},
7355         {56, 176, 0, 12, 1},
7356         {58, 176, 4, 12, 1},
7357         {60, 176, 8, 12, 1},
7358         {62, 177, 0, 12, 1},
7359         {64, 177, 4, 12, 1},
7360         {100, 183, 4, 12, 1},
7361         {102, 183, 8, 12, 1},
7362         {104, 184, 0, 12, 1},
7363         {106, 184, 4, 12, 1},
7364         {108, 184, 8, 12, 1},
7365         {110, 185, 0, 12, 1},
7366         {112, 185, 4, 12, 1},
7367         {114, 185, 8, 12, 1},
7368         {116, 186, 0, 12, 1},
7369         {118, 186, 4, 12, 1},
7370         {120, 186, 8, 12, 1},
7371         {122, 187, 0, 12, 1},
7372         {124, 187, 4, 12, 1},
7373         {126, 187, 8, 12, 1},
7374         {128, 188, 0, 12, 1},
7375         {130, 188, 4, 12, 1},
7376         {132, 188, 8, 12, 1},
7377         {134, 189, 0, 12, 1},
7378         {136, 189, 4, 12, 1},
7379         {138, 189, 8, 12, 1},
7380         {140, 190, 0, 12, 1},
7381         {149, 191, 6, 12, 1},
7382         {151, 191, 10, 12, 1},
7383         {153, 192, 2, 12, 1},
7384         {155, 192, 6, 12, 1},
7385         {157, 192, 10, 12, 1},
7386         {159, 193, 2, 12, 1},
7387         {161, 193, 6, 12, 1},
7388         {165, 194, 2, 12, 1},
7389         {184, 164, 0, 12, 1},
7390         {188, 164, 4, 12, 1},
7391         {192, 165, 8, 12, 1},
7392         {196, 166, 0, 12, 1},
7393 };
7394
7395 static const struct rf_channel rf_vals_5592_xtal40[] = {
7396         /* Channel, N, K, mod, R */
7397         {1, 241, 2, 10, 3},
7398         {2, 241, 7, 10, 3},
7399         {3, 242, 2, 10, 3},
7400         {4, 242, 7, 10, 3},
7401         {5, 243, 2, 10, 3},
7402         {6, 243, 7, 10, 3},
7403         {7, 244, 2, 10, 3},
7404         {8, 244, 7, 10, 3},
7405         {9, 245, 2, 10, 3},
7406         {10, 245, 7, 10, 3},
7407         {11, 246, 2, 10, 3},
7408         {12, 246, 7, 10, 3},
7409         {13, 247, 2, 10, 3},
7410         {14, 248, 4, 10, 3},
7411         {36, 86, 4, 12, 1},
7412         {38, 86, 6, 12, 1},
7413         {40, 86, 8, 12, 1},
7414         {42, 86, 10, 12, 1},
7415         {44, 87, 0, 12, 1},
7416         {46, 87, 2, 12, 1},
7417         {48, 87, 4, 12, 1},
7418         {50, 87, 6, 12, 1},
7419         {52, 87, 8, 12, 1},
7420         {54, 87, 10, 12, 1},
7421         {56, 88, 0, 12, 1},
7422         {58, 88, 2, 12, 1},
7423         {60, 88, 4, 12, 1},
7424         {62, 88, 6, 12, 1},
7425         {64, 88, 8, 12, 1},
7426         {100, 91, 8, 12, 1},
7427         {102, 91, 10, 12, 1},
7428         {104, 92, 0, 12, 1},
7429         {106, 92, 2, 12, 1},
7430         {108, 92, 4, 12, 1},
7431         {110, 92, 6, 12, 1},
7432         {112, 92, 8, 12, 1},
7433         {114, 92, 10, 12, 1},
7434         {116, 93, 0, 12, 1},
7435         {118, 93, 2, 12, 1},
7436         {120, 93, 4, 12, 1},
7437         {122, 93, 6, 12, 1},
7438         {124, 93, 8, 12, 1},
7439         {126, 93, 10, 12, 1},
7440         {128, 94, 0, 12, 1},
7441         {130, 94, 2, 12, 1},
7442         {132, 94, 4, 12, 1},
7443         {134, 94, 6, 12, 1},
7444         {136, 94, 8, 12, 1},
7445         {138, 94, 10, 12, 1},
7446         {140, 95, 0, 12, 1},
7447         {149, 95, 9, 12, 1},
7448         {151, 95, 11, 12, 1},
7449         {153, 96, 1, 12, 1},
7450         {155, 96, 3, 12, 1},
7451         {157, 96, 5, 12, 1},
7452         {159, 96, 7, 12, 1},
7453         {161, 96, 9, 12, 1},
7454         {165, 97, 1, 12, 1},
7455         {184, 82, 0, 12, 1},
7456         {188, 82, 4, 12, 1},
7457         {192, 82, 8, 12, 1},
7458         {196, 83, 0, 12, 1},
7459 };
7460
7461 static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
7462 {
7463         struct hw_mode_spec *spec = &rt2x00dev->spec;
7464         struct channel_info *info;
7465         char *default_power1;
7466         char *default_power2;
7467         char *default_power3;
7468         unsigned int i;
7469         u32 reg;
7470
7471         /*
7472          * Disable powersaving as default.
7473          */
7474         rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
7475
7476         /*
7477          * Initialize all hw fields.
7478          */
7479         ieee80211_hw_set(rt2x00dev->hw, SUPPORTS_HT_CCK_RATES);
7480         ieee80211_hw_set(rt2x00dev->hw, REPORTS_TX_ACK_STATUS);
7481         ieee80211_hw_set(rt2x00dev->hw, AMPDU_AGGREGATION);
7482         ieee80211_hw_set(rt2x00dev->hw, PS_NULLFUNC_STACK);
7483         ieee80211_hw_set(rt2x00dev->hw, SIGNAL_DBM);
7484         ieee80211_hw_set(rt2x00dev->hw, SUPPORTS_PS);
7485
7486         /*
7487          * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
7488          * unless we are capable of sending the buffered frames out after the
7489          * DTIM transmission using rt2x00lib_beacondone. This will send out
7490          * multicast and broadcast traffic immediately instead of buffering it
7491          * infinitly and thus dropping it after some time.
7492          */
7493         if (!rt2x00_is_usb(rt2x00dev))
7494                 ieee80211_hw_set(rt2x00dev->hw, HOST_BROADCAST_PS_BUFFERING);
7495
7496         /* Set MFP if HW crypto is disabled. */
7497         if (rt2800_hwcrypt_disabled(rt2x00dev))
7498                 ieee80211_hw_set(rt2x00dev->hw, MFP_CAPABLE);
7499
7500         SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
7501         SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
7502                                 rt2800_eeprom_addr(rt2x00dev,
7503                                                    EEPROM_MAC_ADDR_0));
7504
7505         /*
7506          * As rt2800 has a global fallback table we cannot specify
7507          * more then one tx rate per frame but since the hw will
7508          * try several rates (based on the fallback table) we should
7509          * initialize max_report_rates to the maximum number of rates
7510          * we are going to try. Otherwise mac80211 will truncate our
7511          * reported tx rates and the rc algortihm will end up with
7512          * incorrect data.
7513          */
7514         rt2x00dev->hw->max_rates = 1;
7515         rt2x00dev->hw->max_report_rates = 7;
7516         rt2x00dev->hw->max_rate_tries = 1;
7517
7518         /*
7519          * Initialize hw_mode information.
7520          */
7521         spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
7522
7523         switch (rt2x00dev->chip.rf) {
7524         case RF2720:
7525         case RF2820:
7526                 spec->num_channels = 14;
7527                 spec->channels = rf_vals;
7528                 break;
7529
7530         case RF2750:
7531         case RF2850:
7532                 spec->num_channels = ARRAY_SIZE(rf_vals);
7533                 spec->channels = rf_vals;
7534                 break;
7535
7536         case RF2020:
7537         case RF3020:
7538         case RF3021:
7539         case RF3022:
7540         case RF3070:
7541         case RF3290:
7542         case RF3320:
7543         case RF3322:
7544         case RF5360:
7545         case RF5362:
7546         case RF5370:
7547         case RF5372:
7548         case RF5390:
7549         case RF5392:
7550                 spec->num_channels = 14;
7551                 spec->channels = rf_vals_3x;
7552                 break;
7553
7554         case RF3052:
7555         case RF3053:
7556                 spec->num_channels = ARRAY_SIZE(rf_vals_3x);
7557                 spec->channels = rf_vals_3x;
7558                 break;
7559
7560         case RF5592:
7561                 rt2800_register_read(rt2x00dev, MAC_DEBUG_INDEX, &reg);
7562                 if (rt2x00_get_field32(reg, MAC_DEBUG_INDEX_XTAL)) {
7563                         spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal40);
7564                         spec->channels = rf_vals_5592_xtal40;
7565                 } else {
7566                         spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal20);
7567                         spec->channels = rf_vals_5592_xtal20;
7568                 }
7569                 break;
7570         }
7571
7572         if (WARN_ON_ONCE(!spec->channels))
7573                 return -ENODEV;
7574
7575         spec->supported_bands = SUPPORT_BAND_2GHZ;
7576         if (spec->num_channels > 14)
7577                 spec->supported_bands |= SUPPORT_BAND_5GHZ;
7578
7579         /*
7580          * Initialize HT information.
7581          */
7582         if (!rt2x00_rf(rt2x00dev, RF2020))
7583                 spec->ht.ht_supported = true;
7584         else
7585                 spec->ht.ht_supported = false;
7586
7587         spec->ht.cap =
7588             IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
7589             IEEE80211_HT_CAP_GRN_FLD |
7590             IEEE80211_HT_CAP_SGI_20 |
7591             IEEE80211_HT_CAP_SGI_40;
7592
7593         if (rt2x00dev->default_ant.tx_chain_num >= 2)
7594                 spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
7595
7596         spec->ht.cap |= rt2x00dev->default_ant.rx_chain_num <<
7597                         IEEE80211_HT_CAP_RX_STBC_SHIFT;
7598
7599         spec->ht.ampdu_factor = 3;
7600         spec->ht.ampdu_density = 4;
7601         spec->ht.mcs.tx_params =
7602             IEEE80211_HT_MCS_TX_DEFINED |
7603             IEEE80211_HT_MCS_TX_RX_DIFF |
7604             ((rt2x00dev->default_ant.tx_chain_num - 1) <<
7605              IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
7606
7607         switch (rt2x00dev->default_ant.rx_chain_num) {
7608         case 3:
7609                 spec->ht.mcs.rx_mask[2] = 0xff;
7610         case 2:
7611                 spec->ht.mcs.rx_mask[1] = 0xff;
7612         case 1:
7613                 spec->ht.mcs.rx_mask[0] = 0xff;
7614                 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
7615                 break;
7616         }
7617
7618         /*
7619          * Create channel information array
7620          */
7621         info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
7622         if (!info)
7623                 return -ENOMEM;
7624
7625         spec->channels_info = info;
7626
7627         default_power1 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
7628         default_power2 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
7629
7630         if (rt2x00dev->default_ant.tx_chain_num > 2)
7631                 default_power3 = rt2800_eeprom_addr(rt2x00dev,
7632                                                     EEPROM_EXT_TXPOWER_BG3);
7633         else
7634                 default_power3 = NULL;
7635
7636         for (i = 0; i < 14; i++) {
7637                 info[i].default_power1 = default_power1[i];
7638                 info[i].default_power2 = default_power2[i];
7639                 if (default_power3)
7640                         info[i].default_power3 = default_power3[i];
7641         }
7642
7643         if (spec->num_channels > 14) {
7644                 default_power1 = rt2800_eeprom_addr(rt2x00dev,
7645                                                     EEPROM_TXPOWER_A1);
7646                 default_power2 = rt2800_eeprom_addr(rt2x00dev,
7647                                                     EEPROM_TXPOWER_A2);
7648
7649                 if (rt2x00dev->default_ant.tx_chain_num > 2)
7650                         default_power3 =
7651                                 rt2800_eeprom_addr(rt2x00dev,
7652                                                    EEPROM_EXT_TXPOWER_A3);
7653                 else
7654                         default_power3 = NULL;
7655
7656                 for (i = 14; i < spec->num_channels; i++) {
7657                         info[i].default_power1 = default_power1[i - 14];
7658                         info[i].default_power2 = default_power2[i - 14];
7659                         if (default_power3)
7660                                 info[i].default_power3 = default_power3[i - 14];
7661                 }
7662         }
7663
7664         switch (rt2x00dev->chip.rf) {
7665         case RF2020:
7666         case RF3020:
7667         case RF3021:
7668         case RF3022:
7669         case RF3320:
7670         case RF3052:
7671         case RF3053:
7672         case RF3070:
7673         case RF3290:
7674         case RF5360:
7675         case RF5362:
7676         case RF5370:
7677         case RF5372:
7678         case RF5390:
7679         case RF5392:
7680                 __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
7681                 break;
7682         }
7683
7684         return 0;
7685 }
7686
7687 static int rt2800_probe_rt(struct rt2x00_dev *rt2x00dev)
7688 {
7689         u32 reg;
7690         u32 rt;
7691         u32 rev;
7692
7693         if (rt2x00_rt(rt2x00dev, RT3290))
7694                 rt2800_register_read(rt2x00dev, MAC_CSR0_3290, &reg);
7695         else
7696                 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
7697
7698         rt = rt2x00_get_field32(reg, MAC_CSR0_CHIPSET);
7699         rev = rt2x00_get_field32(reg, MAC_CSR0_REVISION);
7700
7701         switch (rt) {
7702         case RT2860:
7703         case RT2872:
7704         case RT2883:
7705         case RT3070:
7706         case RT3071:
7707         case RT3090:
7708         case RT3290:
7709         case RT3352:
7710         case RT3390:
7711         case RT3572:
7712         case RT3593:
7713         case RT5390:
7714         case RT5392:
7715         case RT5592:
7716                 break;
7717         default:
7718                 rt2x00_err(rt2x00dev, "Invalid RT chipset 0x%04x, rev %04x detected\n",
7719                            rt, rev);
7720                 return -ENODEV;
7721         }
7722
7723         rt2x00_set_rt(rt2x00dev, rt, rev);
7724
7725         return 0;
7726 }
7727
7728 int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
7729 {
7730         int retval;
7731         u32 reg;
7732
7733         retval = rt2800_probe_rt(rt2x00dev);
7734         if (retval)
7735                 return retval;
7736
7737         /*
7738          * Allocate eeprom data.
7739          */
7740         retval = rt2800_validate_eeprom(rt2x00dev);
7741         if (retval)
7742                 return retval;
7743
7744         retval = rt2800_init_eeprom(rt2x00dev);
7745         if (retval)
7746                 return retval;
7747
7748         /*
7749          * Enable rfkill polling by setting GPIO direction of the
7750          * rfkill switch GPIO pin correctly.
7751          */
7752         rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
7753         rt2x00_set_field32(&reg, GPIO_CTRL_DIR2, 1);
7754         rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
7755
7756         /*
7757          * Initialize hw specifications.
7758          */
7759         retval = rt2800_probe_hw_mode(rt2x00dev);
7760         if (retval)
7761                 return retval;
7762
7763         /*
7764          * Set device capabilities.
7765          */
7766         __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
7767         __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
7768         if (!rt2x00_is_usb(rt2x00dev))
7769                 __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
7770
7771         /*
7772          * Set device requirements.
7773          */
7774         if (!rt2x00_is_soc(rt2x00dev))
7775                 __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
7776         __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
7777         __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
7778         if (!rt2800_hwcrypt_disabled(rt2x00dev))
7779                 __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
7780         __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
7781         __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
7782         if (rt2x00_is_usb(rt2x00dev))
7783                 __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
7784         else {
7785                 __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
7786                 __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
7787         }
7788
7789         /*
7790          * Set the rssi offset.
7791          */
7792         rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
7793
7794         return 0;
7795 }
7796 EXPORT_SYMBOL_GPL(rt2800_probe_hw);
7797
7798 /*
7799  * IEEE80211 stack callback functions.
7800  */
7801 void rt2800_get_key_seq(struct ieee80211_hw *hw,
7802                         struct ieee80211_key_conf *key,
7803                         struct ieee80211_key_seq *seq)
7804 {
7805         struct rt2x00_dev *rt2x00dev = hw->priv;
7806         struct mac_iveiv_entry iveiv_entry;
7807         u32 offset;
7808
7809         if (key->cipher != WLAN_CIPHER_SUITE_TKIP)
7810                 return;
7811
7812         offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
7813         rt2800_register_multiread(rt2x00dev, offset,
7814                                       &iveiv_entry, sizeof(iveiv_entry));
7815
7816         memcpy(&seq->tkip.iv16, &iveiv_entry.iv[0], 2);
7817         memcpy(&seq->tkip.iv32, &iveiv_entry.iv[4], 4);
7818 }
7819 EXPORT_SYMBOL_GPL(rt2800_get_key_seq);
7820
7821 int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
7822 {
7823         struct rt2x00_dev *rt2x00dev = hw->priv;
7824         u32 reg;
7825         bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
7826
7827         rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
7828         rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
7829         rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
7830
7831         rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
7832         rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
7833         rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
7834
7835         rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
7836         rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
7837         rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
7838
7839         rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
7840         rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
7841         rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
7842
7843         rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
7844         rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
7845         rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
7846
7847         rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
7848         rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
7849         rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
7850
7851         rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
7852         rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
7853         rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
7854
7855         return 0;
7856 }
7857 EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
7858
7859 int rt2800_conf_tx(struct ieee80211_hw *hw,
7860                    struct ieee80211_vif *vif, u16 queue_idx,
7861                    const struct ieee80211_tx_queue_params *params)
7862 {
7863         struct rt2x00_dev *rt2x00dev = hw->priv;
7864         struct data_queue *queue;
7865         struct rt2x00_field32 field;
7866         int retval;
7867         u32 reg;
7868         u32 offset;
7869
7870         /*
7871          * First pass the configuration through rt2x00lib, that will
7872          * update the queue settings and validate the input. After that
7873          * we are free to update the registers based on the value
7874          * in the queue parameter.
7875          */
7876         retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
7877         if (retval)
7878                 return retval;
7879
7880         /*
7881          * We only need to perform additional register initialization
7882          * for WMM queues/
7883          */
7884         if (queue_idx >= 4)
7885                 return 0;
7886
7887         queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
7888
7889         /* Update WMM TXOP register */
7890         offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
7891         field.bit_offset = (queue_idx & 1) * 16;
7892         field.bit_mask = 0xffff << field.bit_offset;
7893
7894         rt2800_register_read(rt2x00dev, offset, &reg);
7895         rt2x00_set_field32(&reg, field, queue->txop);
7896         rt2800_register_write(rt2x00dev, offset, reg);
7897
7898         /* Update WMM registers */
7899         field.bit_offset = queue_idx * 4;
7900         field.bit_mask = 0xf << field.bit_offset;
7901
7902         rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
7903         rt2x00_set_field32(&reg, field, queue->aifs);
7904         rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
7905
7906         rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
7907         rt2x00_set_field32(&reg, field, queue->cw_min);
7908         rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
7909
7910         rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
7911         rt2x00_set_field32(&reg, field, queue->cw_max);
7912         rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
7913
7914         /* Update EDCA registers */
7915         offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
7916
7917         rt2800_register_read(rt2x00dev, offset, &reg);
7918         rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
7919         rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
7920         rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
7921         rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
7922         rt2800_register_write(rt2x00dev, offset, reg);
7923
7924         return 0;
7925 }
7926 EXPORT_SYMBOL_GPL(rt2800_conf_tx);
7927
7928 u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
7929 {
7930         struct rt2x00_dev *rt2x00dev = hw->priv;
7931         u64 tsf;
7932         u32 reg;
7933
7934         rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
7935         tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
7936         rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
7937         tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
7938
7939         return tsf;
7940 }
7941 EXPORT_SYMBOL_GPL(rt2800_get_tsf);
7942
7943 int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
7944                         struct ieee80211_ampdu_params *params)
7945 {
7946         struct ieee80211_sta *sta = params->sta;
7947         enum ieee80211_ampdu_mlme_action action = params->action;
7948         u16 tid = params->tid;
7949         struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
7950         int ret = 0;
7951
7952         /*
7953          * Don't allow aggregation for stations the hardware isn't aware
7954          * of because tx status reports for frames to an unknown station
7955          * always contain wcid=WCID_END+1 and thus we can't distinguish
7956          * between multiple stations which leads to unwanted situations
7957          * when the hw reorders frames due to aggregation.
7958          */
7959         if (sta_priv->wcid > WCID_END)
7960                 return 1;
7961
7962         switch (action) {
7963         case IEEE80211_AMPDU_RX_START:
7964         case IEEE80211_AMPDU_RX_STOP:
7965                 /*
7966                  * The hw itself takes care of setting up BlockAck mechanisms.
7967                  * So, we only have to allow mac80211 to nagotiate a BlockAck
7968                  * agreement. Once that is done, the hw will BlockAck incoming
7969                  * AMPDUs without further setup.
7970                  */
7971                 break;
7972         case IEEE80211_AMPDU_TX_START:
7973                 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
7974                 break;
7975         case IEEE80211_AMPDU_TX_STOP_CONT:
7976         case IEEE80211_AMPDU_TX_STOP_FLUSH:
7977         case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
7978                 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
7979                 break;
7980         case IEEE80211_AMPDU_TX_OPERATIONAL:
7981                 break;
7982         default:
7983                 rt2x00_warn((struct rt2x00_dev *)hw->priv,
7984                             "Unknown AMPDU action\n");
7985         }
7986
7987         return ret;
7988 }
7989 EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
7990
7991 int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
7992                       struct survey_info *survey)
7993 {
7994         struct rt2x00_dev *rt2x00dev = hw->priv;
7995         struct ieee80211_conf *conf = &hw->conf;
7996         u32 idle, busy, busy_ext;
7997
7998         if (idx != 0)
7999                 return -ENOENT;
8000
8001         survey->channel = conf->chandef.chan;
8002
8003         rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
8004         rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
8005         rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
8006
8007         if (idle || busy) {
8008                 survey->filled = SURVEY_INFO_TIME |
8009                                  SURVEY_INFO_TIME_BUSY |
8010                                  SURVEY_INFO_TIME_EXT_BUSY;
8011
8012                 survey->time = (idle + busy) / 1000;
8013                 survey->time_busy = busy / 1000;
8014                 survey->time_ext_busy = busy_ext / 1000;
8015         }
8016
8017         if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
8018                 survey->filled |= SURVEY_INFO_IN_USE;
8019
8020         return 0;
8021
8022 }
8023 EXPORT_SYMBOL_GPL(rt2800_get_survey);
8024
8025 MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
8026 MODULE_VERSION(DRV_VERSION);
8027 MODULE_DESCRIPTION("Ralink RT2800 library");
8028 MODULE_LICENSE("GPL");