1 // SPDX-License-Identifier: ISC
3 * Copyright (c) 2005-2011 Atheros Communications Inc.
4 * Copyright (c) 2011-2017 Qualcomm Atheros, Inc.
5 * Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
6 * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
9 #include <linux/module.h>
10 #include <linux/firmware.h>
12 #include <linux/property.h>
13 #include <linux/dmi.h>
14 #include <linux/ctype.h>
15 #include <linux/pm_qos.h>
16 #include <linux/nvmem-consumer.h>
17 #include <asm/byteorder.h>
31 unsigned int ath10k_debug_mask;
32 EXPORT_SYMBOL(ath10k_debug_mask);
34 static unsigned int ath10k_cryptmode_param;
35 static bool uart_print;
37 static bool fw_diag_log;
39 /* frame mode values are mapped as per enum ath10k_hw_txrx_mode */
40 unsigned int ath10k_frame_mode = ATH10K_HW_TXRX_NATIVE_WIFI;
42 unsigned long ath10k_coredump_mask = BIT(ATH10K_FW_CRASH_DUMP_REGISTERS) |
43 BIT(ATH10K_FW_CRASH_DUMP_CE_DATA);
45 /* FIXME: most of these should be readonly */
46 module_param_named(debug_mask, ath10k_debug_mask, uint, 0644);
47 module_param_named(cryptmode, ath10k_cryptmode_param, uint, 0644);
48 module_param(uart_print, bool, 0644);
49 module_param(skip_otp, bool, 0644);
50 module_param(fw_diag_log, bool, 0644);
51 module_param_named(frame_mode, ath10k_frame_mode, uint, 0644);
52 module_param_named(coredump_mask, ath10k_coredump_mask, ulong, 0444);
54 MODULE_PARM_DESC(debug_mask, "Debugging mask");
55 MODULE_PARM_DESC(uart_print, "Uart target debugging");
56 MODULE_PARM_DESC(skip_otp, "Skip otp failure for calibration in testmode");
57 MODULE_PARM_DESC(cryptmode, "Crypto mode: 0-hardware, 1-software");
58 MODULE_PARM_DESC(frame_mode,
59 "Datapath frame mode (0: raw, 1: native wifi (default), 2: ethernet)");
60 MODULE_PARM_DESC(coredump_mask, "Bitfield of what to include in firmware crash file");
61 MODULE_PARM_DESC(fw_diag_log, "Diag based fw log debugging");
63 static const struct ath10k_hw_params ath10k_hw_params_list[] = {
65 .id = QCA988X_HW_2_0_VERSION,
66 .dev_id = QCA988X_2_0_DEVICE_ID,
67 .bus = ATH10K_BUS_PCI,
68 .name = "qca988x hw2.0",
69 .patch_load_addr = QCA988X_HW_2_0_PATCH_LOAD_ADDR,
71 .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_ALL,
73 .channel_counters_freq_hz = 88000,
74 .max_probe_resp_desc_thres = 0,
77 .dir = QCA988X_HW_2_0_FW_DIR,
78 .board = QCA988X_HW_2_0_BOARD_DATA_FILE,
79 .board_size = QCA988X_BOARD_DATA_SZ,
80 .board_ext_size = QCA988X_BOARD_EXT_DATA_SZ,
82 .rx_desc_ops = &qca988x_rx_desc_ops,
83 .hw_ops = &qca988x_ops,
84 .decap_align_bytes = 4,
85 .spectral_bin_discard = 0,
86 .spectral_bin_offset = 0,
87 .vht160_mcs_rx_highest = 0,
88 .vht160_mcs_tx_highest = 0,
90 .ast_skid_limit = 0x10,
91 .num_wds_entries = 0x20,
92 .target_64bit = false,
93 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
94 .shadow_reg_support = false,
96 .hw_filter_reset_required = true,
97 .fw_diag_ce_download = false,
98 .credit_size_workaround = false,
99 .tx_stats_over_pktlog = true,
100 .dynamic_sar_support = false,
101 .hw_restart_disconnect = false,
102 .use_fw_tx_credits = true,
103 .delay_unmap_buffer = false,
104 .mcast_frame_registration = false,
107 .id = QCA988X_HW_2_0_VERSION,
108 .dev_id = QCA988X_2_0_DEVICE_ID_UBNT,
109 .name = "qca988x hw2.0 ubiquiti",
110 .patch_load_addr = QCA988X_HW_2_0_PATCH_LOAD_ADDR,
112 .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_ALL,
114 .channel_counters_freq_hz = 88000,
115 .max_probe_resp_desc_thres = 0,
116 .cal_data_len = 2116,
118 .dir = QCA988X_HW_2_0_FW_DIR,
119 .board = QCA988X_HW_2_0_BOARD_DATA_FILE,
120 .board_size = QCA988X_BOARD_DATA_SZ,
121 .board_ext_size = QCA988X_BOARD_EXT_DATA_SZ,
123 .rx_desc_ops = &qca988x_rx_desc_ops,
124 .hw_ops = &qca988x_ops,
125 .decap_align_bytes = 4,
126 .spectral_bin_discard = 0,
127 .spectral_bin_offset = 0,
128 .vht160_mcs_rx_highest = 0,
129 .vht160_mcs_tx_highest = 0,
130 .n_cipher_suites = 8,
131 .ast_skid_limit = 0x10,
132 .num_wds_entries = 0x20,
133 .target_64bit = false,
134 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
135 .shadow_reg_support = false,
137 .hw_filter_reset_required = true,
138 .fw_diag_ce_download = false,
139 .credit_size_workaround = false,
140 .tx_stats_over_pktlog = true,
141 .dynamic_sar_support = false,
142 .hw_restart_disconnect = false,
143 .use_fw_tx_credits = true,
144 .delay_unmap_buffer = false,
145 .mcast_frame_registration = false,
148 .id = QCA9887_HW_1_0_VERSION,
149 .dev_id = QCA9887_1_0_DEVICE_ID,
150 .bus = ATH10K_BUS_PCI,
151 .name = "qca9887 hw1.0",
152 .patch_load_addr = QCA9887_HW_1_0_PATCH_LOAD_ADDR,
154 .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_ALL,
156 .channel_counters_freq_hz = 88000,
157 .max_probe_resp_desc_thres = 0,
158 .cal_data_len = 2116,
160 .dir = QCA9887_HW_1_0_FW_DIR,
161 .board = QCA9887_HW_1_0_BOARD_DATA_FILE,
162 .board_size = QCA9887_BOARD_DATA_SZ,
163 .board_ext_size = QCA9887_BOARD_EXT_DATA_SZ,
165 .rx_desc_ops = &qca988x_rx_desc_ops,
166 .hw_ops = &qca988x_ops,
167 .decap_align_bytes = 4,
168 .spectral_bin_discard = 0,
169 .spectral_bin_offset = 0,
170 .vht160_mcs_rx_highest = 0,
171 .vht160_mcs_tx_highest = 0,
172 .n_cipher_suites = 8,
173 .ast_skid_limit = 0x10,
174 .num_wds_entries = 0x20,
175 .target_64bit = false,
176 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
177 .shadow_reg_support = false,
179 .hw_filter_reset_required = true,
180 .fw_diag_ce_download = false,
181 .credit_size_workaround = false,
182 .tx_stats_over_pktlog = false,
183 .dynamic_sar_support = false,
184 .hw_restart_disconnect = false,
185 .use_fw_tx_credits = true,
186 .delay_unmap_buffer = false,
187 .mcast_frame_registration = false,
190 .id = QCA6174_HW_3_2_VERSION,
191 .dev_id = QCA6174_3_2_DEVICE_ID,
192 .bus = ATH10K_BUS_SDIO,
193 .name = "qca6174 hw3.2 sdio",
194 .patch_load_addr = QCA6174_HW_3_0_PATCH_LOAD_ADDR,
197 .channel_counters_freq_hz = 88000,
198 .max_probe_resp_desc_thres = 0,
201 .dir = QCA6174_HW_3_0_FW_DIR,
202 .board = QCA6174_HW_3_0_BOARD_DATA_FILE,
203 .board_size = QCA6174_BOARD_DATA_SZ,
204 .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
206 .rx_desc_ops = &qca988x_rx_desc_ops,
207 .hw_ops = &qca6174_sdio_ops,
208 .hw_clk = qca6174_clk,
209 .target_cpu_freq = 176000000,
210 .decap_align_bytes = 4,
211 .n_cipher_suites = 8,
213 .ast_skid_limit = 0x10,
214 .num_wds_entries = 0x20,
215 .uart_pin_workaround = true,
216 .tx_stats_over_pktlog = false,
217 .credit_size_workaround = false,
218 .bmi_large_size_download = true,
219 .supports_peer_stats_info = true,
220 .dynamic_sar_support = true,
221 .hw_restart_disconnect = false,
222 .use_fw_tx_credits = true,
223 .delay_unmap_buffer = false,
224 .mcast_frame_registration = false,
227 .id = QCA6174_HW_2_1_VERSION,
228 .dev_id = QCA6164_2_1_DEVICE_ID,
229 .bus = ATH10K_BUS_PCI,
230 .name = "qca6164 hw2.1",
231 .patch_load_addr = QCA6174_HW_2_1_PATCH_LOAD_ADDR,
234 .channel_counters_freq_hz = 88000,
235 .max_probe_resp_desc_thres = 0,
236 .cal_data_len = 8124,
238 .dir = QCA6174_HW_2_1_FW_DIR,
239 .board = QCA6174_HW_2_1_BOARD_DATA_FILE,
240 .board_size = QCA6174_BOARD_DATA_SZ,
241 .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
243 .rx_desc_ops = &qca988x_rx_desc_ops,
244 .hw_ops = &qca988x_ops,
245 .decap_align_bytes = 4,
246 .spectral_bin_discard = 0,
247 .spectral_bin_offset = 0,
248 .vht160_mcs_rx_highest = 0,
249 .vht160_mcs_tx_highest = 0,
250 .n_cipher_suites = 8,
251 .ast_skid_limit = 0x10,
252 .num_wds_entries = 0x20,
253 .target_64bit = false,
254 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
255 .shadow_reg_support = false,
257 .hw_filter_reset_required = true,
258 .fw_diag_ce_download = false,
259 .credit_size_workaround = false,
260 .tx_stats_over_pktlog = false,
261 .dynamic_sar_support = false,
262 .hw_restart_disconnect = false,
263 .use_fw_tx_credits = true,
264 .delay_unmap_buffer = false,
265 .mcast_frame_registration = false,
268 .id = QCA6174_HW_2_1_VERSION,
269 .dev_id = QCA6174_2_1_DEVICE_ID,
270 .bus = ATH10K_BUS_PCI,
271 .name = "qca6174 hw2.1",
272 .patch_load_addr = QCA6174_HW_2_1_PATCH_LOAD_ADDR,
275 .channel_counters_freq_hz = 88000,
276 .max_probe_resp_desc_thres = 0,
277 .cal_data_len = 8124,
279 .dir = QCA6174_HW_2_1_FW_DIR,
280 .board = QCA6174_HW_2_1_BOARD_DATA_FILE,
281 .board_size = QCA6174_BOARD_DATA_SZ,
282 .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
284 .rx_desc_ops = &qca988x_rx_desc_ops,
285 .hw_ops = &qca988x_ops,
286 .decap_align_bytes = 4,
287 .spectral_bin_discard = 0,
288 .spectral_bin_offset = 0,
289 .vht160_mcs_rx_highest = 0,
290 .vht160_mcs_tx_highest = 0,
291 .n_cipher_suites = 8,
292 .ast_skid_limit = 0x10,
293 .num_wds_entries = 0x20,
294 .target_64bit = false,
295 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
296 .shadow_reg_support = false,
298 .hw_filter_reset_required = true,
299 .fw_diag_ce_download = false,
300 .credit_size_workaround = false,
301 .tx_stats_over_pktlog = false,
302 .dynamic_sar_support = false,
303 .hw_restart_disconnect = false,
304 .use_fw_tx_credits = true,
305 .delay_unmap_buffer = false,
306 .mcast_frame_registration = false,
309 .id = QCA6174_HW_3_0_VERSION,
310 .dev_id = QCA6174_2_1_DEVICE_ID,
311 .bus = ATH10K_BUS_PCI,
312 .name = "qca6174 hw3.0",
313 .patch_load_addr = QCA6174_HW_3_0_PATCH_LOAD_ADDR,
316 .channel_counters_freq_hz = 88000,
317 .max_probe_resp_desc_thres = 0,
318 .cal_data_len = 8124,
320 .dir = QCA6174_HW_3_0_FW_DIR,
321 .board = QCA6174_HW_3_0_BOARD_DATA_FILE,
322 .board_size = QCA6174_BOARD_DATA_SZ,
323 .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
325 .rx_desc_ops = &qca988x_rx_desc_ops,
326 .hw_ops = &qca988x_ops,
327 .decap_align_bytes = 4,
328 .spectral_bin_discard = 0,
329 .spectral_bin_offset = 0,
330 .vht160_mcs_rx_highest = 0,
331 .vht160_mcs_tx_highest = 0,
332 .n_cipher_suites = 8,
333 .ast_skid_limit = 0x10,
334 .num_wds_entries = 0x20,
335 .target_64bit = false,
336 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
337 .shadow_reg_support = false,
339 .hw_filter_reset_required = true,
340 .fw_diag_ce_download = false,
341 .credit_size_workaround = false,
342 .tx_stats_over_pktlog = false,
343 .dynamic_sar_support = false,
344 .hw_restart_disconnect = false,
345 .use_fw_tx_credits = true,
346 .delay_unmap_buffer = false,
347 .mcast_frame_registration = false,
350 .id = QCA6174_HW_3_2_VERSION,
351 .dev_id = QCA6174_2_1_DEVICE_ID,
352 .bus = ATH10K_BUS_PCI,
353 .name = "qca6174 hw3.2",
354 .patch_load_addr = QCA6174_HW_3_0_PATCH_LOAD_ADDR,
357 .channel_counters_freq_hz = 88000,
358 .max_probe_resp_desc_thres = 0,
359 .cal_data_len = 8124,
361 /* uses same binaries as hw3.0 */
362 .dir = QCA6174_HW_3_0_FW_DIR,
363 .board = QCA6174_HW_3_0_BOARD_DATA_FILE,
364 .board_size = QCA6174_BOARD_DATA_SZ,
365 .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
367 .rx_desc_ops = &qca988x_rx_desc_ops,
368 .hw_ops = &qca6174_ops,
369 .hw_clk = qca6174_clk,
370 .target_cpu_freq = 176000000,
371 .decap_align_bytes = 4,
372 .spectral_bin_discard = 0,
373 .spectral_bin_offset = 0,
374 .vht160_mcs_rx_highest = 0,
375 .vht160_mcs_tx_highest = 0,
376 .n_cipher_suites = 8,
377 .ast_skid_limit = 0x10,
378 .num_wds_entries = 0x20,
379 .target_64bit = false,
380 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
381 .shadow_reg_support = false,
383 .hw_filter_reset_required = true,
384 .fw_diag_ce_download = true,
385 .credit_size_workaround = false,
386 .tx_stats_over_pktlog = false,
387 .supports_peer_stats_info = true,
388 .dynamic_sar_support = true,
389 .hw_restart_disconnect = false,
390 .use_fw_tx_credits = true,
391 .delay_unmap_buffer = false,
392 .mcast_frame_registration = true,
395 .id = QCA99X0_HW_2_0_DEV_VERSION,
396 .dev_id = QCA99X0_2_0_DEVICE_ID,
397 .bus = ATH10K_BUS_PCI,
398 .name = "qca99x0 hw2.0",
399 .patch_load_addr = QCA99X0_HW_2_0_PATCH_LOAD_ADDR,
401 .otp_exe_param = 0x00000700,
402 .continuous_frag_desc = true,
403 .cck_rate_map_rev2 = true,
404 .channel_counters_freq_hz = 150000,
405 .max_probe_resp_desc_thres = 24,
406 .tx_chain_mask = 0xf,
407 .rx_chain_mask = 0xf,
408 .max_spatial_stream = 4,
409 .cal_data_len = 12064,
411 .dir = QCA99X0_HW_2_0_FW_DIR,
412 .board = QCA99X0_HW_2_0_BOARD_DATA_FILE,
413 .board_size = QCA99X0_BOARD_DATA_SZ,
414 .board_ext_size = QCA99X0_BOARD_EXT_DATA_SZ,
416 .sw_decrypt_mcast_mgmt = true,
417 .rx_desc_ops = &qca99x0_rx_desc_ops,
418 .hw_ops = &qca99x0_ops,
419 .decap_align_bytes = 1,
420 .spectral_bin_discard = 4,
421 .spectral_bin_offset = 0,
422 .vht160_mcs_rx_highest = 0,
423 .vht160_mcs_tx_highest = 0,
424 .n_cipher_suites = 11,
425 .ast_skid_limit = 0x10,
426 .num_wds_entries = 0x20,
427 .target_64bit = false,
428 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
429 .shadow_reg_support = false,
431 .hw_filter_reset_required = true,
432 .fw_diag_ce_download = false,
433 .credit_size_workaround = false,
434 .tx_stats_over_pktlog = false,
435 .dynamic_sar_support = false,
436 .hw_restart_disconnect = false,
437 .use_fw_tx_credits = true,
438 .delay_unmap_buffer = false,
439 .mcast_frame_registration = false,
442 .id = QCA9984_HW_1_0_DEV_VERSION,
443 .dev_id = QCA9984_1_0_DEVICE_ID,
444 .bus = ATH10K_BUS_PCI,
445 .name = "qca9984/qca9994 hw1.0",
446 .patch_load_addr = QCA9984_HW_1_0_PATCH_LOAD_ADDR,
448 .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_EACH,
449 .otp_exe_param = 0x00000700,
450 .continuous_frag_desc = true,
451 .cck_rate_map_rev2 = true,
452 .channel_counters_freq_hz = 150000,
453 .max_probe_resp_desc_thres = 24,
454 .tx_chain_mask = 0xf,
455 .rx_chain_mask = 0xf,
456 .max_spatial_stream = 4,
457 .cal_data_len = 12064,
459 .dir = QCA9984_HW_1_0_FW_DIR,
460 .board = QCA9984_HW_1_0_BOARD_DATA_FILE,
461 .eboard = QCA9984_HW_1_0_EBOARD_DATA_FILE,
462 .board_size = QCA99X0_BOARD_DATA_SZ,
463 .board_ext_size = QCA99X0_BOARD_EXT_DATA_SZ,
464 .ext_board_size = QCA99X0_EXT_BOARD_DATA_SZ,
466 .sw_decrypt_mcast_mgmt = true,
467 .rx_desc_ops = &qca99x0_rx_desc_ops,
468 .hw_ops = &qca99x0_ops,
469 .decap_align_bytes = 1,
470 .spectral_bin_discard = 12,
471 .spectral_bin_offset = 8,
473 /* Can do only 2x2 VHT160 or 80+80. 1560Mbps is 4x4 80Mhz
474 * or 2x2 160Mhz, long-guard-interval.
476 .vht160_mcs_rx_highest = 1560,
477 .vht160_mcs_tx_highest = 1560,
478 .n_cipher_suites = 11,
479 .ast_skid_limit = 0x10,
480 .num_wds_entries = 0x20,
481 .target_64bit = false,
482 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
483 .shadow_reg_support = false,
485 .hw_filter_reset_required = true,
486 .fw_diag_ce_download = false,
487 .credit_size_workaround = false,
488 .tx_stats_over_pktlog = false,
489 .dynamic_sar_support = false,
490 .hw_restart_disconnect = false,
491 .use_fw_tx_credits = true,
492 .delay_unmap_buffer = false,
493 .mcast_frame_registration = false,
496 .id = QCA9888_HW_2_0_DEV_VERSION,
497 .dev_id = QCA9888_2_0_DEVICE_ID,
498 .bus = ATH10K_BUS_PCI,
499 .name = "qca9888 hw2.0",
500 .patch_load_addr = QCA9888_HW_2_0_PATCH_LOAD_ADDR,
502 .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_EACH,
503 .otp_exe_param = 0x00000700,
504 .continuous_frag_desc = true,
505 .channel_counters_freq_hz = 150000,
506 .max_probe_resp_desc_thres = 24,
509 .max_spatial_stream = 2,
510 .cal_data_len = 12064,
512 .dir = QCA9888_HW_2_0_FW_DIR,
513 .board = QCA9888_HW_2_0_BOARD_DATA_FILE,
514 .board_size = QCA99X0_BOARD_DATA_SZ,
515 .board_ext_size = QCA99X0_BOARD_EXT_DATA_SZ,
517 .sw_decrypt_mcast_mgmt = true,
518 .rx_desc_ops = &qca99x0_rx_desc_ops,
519 .hw_ops = &qca99x0_ops,
520 .decap_align_bytes = 1,
521 .spectral_bin_discard = 12,
522 .spectral_bin_offset = 8,
524 /* Can do only 1x1 VHT160 or 80+80. 780Mbps is 2x2 80Mhz or
525 * 1x1 160Mhz, long-guard-interval.
527 .vht160_mcs_rx_highest = 780,
528 .vht160_mcs_tx_highest = 780,
529 .n_cipher_suites = 11,
530 .ast_skid_limit = 0x10,
531 .num_wds_entries = 0x20,
532 .target_64bit = false,
533 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
534 .shadow_reg_support = false,
536 .hw_filter_reset_required = true,
537 .fw_diag_ce_download = false,
538 .credit_size_workaround = false,
539 .tx_stats_over_pktlog = false,
540 .dynamic_sar_support = false,
541 .hw_restart_disconnect = false,
542 .use_fw_tx_credits = true,
543 .delay_unmap_buffer = false,
544 .mcast_frame_registration = false,
547 .id = QCA9377_HW_1_0_DEV_VERSION,
548 .dev_id = QCA9377_1_0_DEVICE_ID,
549 .bus = ATH10K_BUS_PCI,
550 .name = "qca9377 hw1.0",
551 .patch_load_addr = QCA9377_HW_1_0_PATCH_LOAD_ADDR,
554 .channel_counters_freq_hz = 88000,
555 .max_probe_resp_desc_thres = 0,
556 .cal_data_len = 8124,
558 .dir = QCA9377_HW_1_0_FW_DIR,
559 .board = QCA9377_HW_1_0_BOARD_DATA_FILE,
560 .board_size = QCA9377_BOARD_DATA_SZ,
561 .board_ext_size = QCA9377_BOARD_EXT_DATA_SZ,
563 .rx_desc_ops = &qca988x_rx_desc_ops,
564 .hw_ops = &qca988x_ops,
565 .decap_align_bytes = 4,
566 .spectral_bin_discard = 0,
567 .spectral_bin_offset = 0,
568 .vht160_mcs_rx_highest = 0,
569 .vht160_mcs_tx_highest = 0,
570 .n_cipher_suites = 8,
571 .ast_skid_limit = 0x10,
572 .num_wds_entries = 0x20,
573 .target_64bit = false,
574 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
575 .shadow_reg_support = false,
577 .hw_filter_reset_required = true,
578 .fw_diag_ce_download = false,
579 .credit_size_workaround = false,
580 .tx_stats_over_pktlog = false,
581 .dynamic_sar_support = false,
582 .hw_restart_disconnect = false,
583 .use_fw_tx_credits = true,
584 .delay_unmap_buffer = false,
585 .mcast_frame_registration = false,
588 .id = QCA9377_HW_1_1_DEV_VERSION,
589 .dev_id = QCA9377_1_0_DEVICE_ID,
590 .bus = ATH10K_BUS_PCI,
591 .name = "qca9377 hw1.1",
592 .patch_load_addr = QCA9377_HW_1_0_PATCH_LOAD_ADDR,
595 .channel_counters_freq_hz = 88000,
596 .max_probe_resp_desc_thres = 0,
597 .cal_data_len = 8124,
599 .dir = QCA9377_HW_1_0_FW_DIR,
600 .board = QCA9377_HW_1_0_BOARD_DATA_FILE,
601 .board_size = QCA9377_BOARD_DATA_SZ,
602 .board_ext_size = QCA9377_BOARD_EXT_DATA_SZ,
604 .rx_desc_ops = &qca988x_rx_desc_ops,
605 .hw_ops = &qca6174_ops,
606 .hw_clk = qca6174_clk,
607 .target_cpu_freq = 176000000,
608 .decap_align_bytes = 4,
609 .spectral_bin_discard = 0,
610 .spectral_bin_offset = 0,
611 .vht160_mcs_rx_highest = 0,
612 .vht160_mcs_tx_highest = 0,
613 .n_cipher_suites = 8,
614 .ast_skid_limit = 0x10,
615 .num_wds_entries = 0x20,
616 .target_64bit = false,
617 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
618 .shadow_reg_support = false,
620 .hw_filter_reset_required = true,
621 .fw_diag_ce_download = true,
622 .credit_size_workaround = false,
623 .tx_stats_over_pktlog = false,
624 .dynamic_sar_support = false,
625 .hw_restart_disconnect = false,
626 .use_fw_tx_credits = true,
627 .delay_unmap_buffer = false,
628 .mcast_frame_registration = false,
631 .id = QCA9377_HW_1_1_DEV_VERSION,
632 .dev_id = QCA9377_1_0_DEVICE_ID,
633 .bus = ATH10K_BUS_SDIO,
634 .name = "qca9377 hw1.1 sdio",
635 .patch_load_addr = QCA9377_HW_1_0_PATCH_LOAD_ADDR,
638 .channel_counters_freq_hz = 88000,
639 .max_probe_resp_desc_thres = 0,
640 .cal_data_len = 8124,
642 .dir = QCA9377_HW_1_0_FW_DIR,
643 .board = QCA9377_HW_1_0_BOARD_DATA_FILE,
644 .board_size = QCA9377_BOARD_DATA_SZ,
645 .board_ext_size = QCA9377_BOARD_EXT_DATA_SZ,
647 .rx_desc_ops = &qca988x_rx_desc_ops,
648 .hw_ops = &qca6174_ops,
649 .hw_clk = qca6174_clk,
650 .target_cpu_freq = 176000000,
651 .decap_align_bytes = 4,
652 .n_cipher_suites = 8,
653 .num_peers = TARGET_QCA9377_HL_NUM_PEERS,
654 .ast_skid_limit = 0x10,
655 .num_wds_entries = 0x20,
656 .uart_pin_workaround = true,
657 .credit_size_workaround = true,
658 .dynamic_sar_support = false,
659 .hw_restart_disconnect = false,
660 .use_fw_tx_credits = true,
661 .delay_unmap_buffer = false,
662 .mcast_frame_registration = false,
665 .id = QCA4019_HW_1_0_DEV_VERSION,
667 .bus = ATH10K_BUS_AHB,
668 .name = "qca4019 hw1.0",
669 .patch_load_addr = QCA4019_HW_1_0_PATCH_LOAD_ADDR,
671 .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_EACH,
672 .otp_exe_param = 0x0010000,
673 .continuous_frag_desc = true,
674 .cck_rate_map_rev2 = true,
675 .channel_counters_freq_hz = 125000,
676 .max_probe_resp_desc_thres = 24,
677 .tx_chain_mask = 0x3,
678 .rx_chain_mask = 0x3,
679 .max_spatial_stream = 2,
680 .cal_data_len = 12064,
682 .dir = QCA4019_HW_1_0_FW_DIR,
683 .board = QCA4019_HW_1_0_BOARD_DATA_FILE,
684 .board_size = QCA4019_BOARD_DATA_SZ,
685 .board_ext_size = QCA4019_BOARD_EXT_DATA_SZ,
687 .sw_decrypt_mcast_mgmt = true,
688 .rx_desc_ops = &qca99x0_rx_desc_ops,
689 .hw_ops = &qca99x0_ops,
690 .decap_align_bytes = 1,
691 .spectral_bin_discard = 4,
692 .spectral_bin_offset = 0,
693 .vht160_mcs_rx_highest = 0,
694 .vht160_mcs_tx_highest = 0,
695 .n_cipher_suites = 11,
696 .ast_skid_limit = 0x10,
697 .num_wds_entries = 0x20,
698 .target_64bit = false,
699 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
700 .shadow_reg_support = false,
702 .hw_filter_reset_required = true,
703 .fw_diag_ce_download = false,
704 .credit_size_workaround = false,
705 .tx_stats_over_pktlog = false,
706 .dynamic_sar_support = false,
707 .hw_restart_disconnect = false,
708 .use_fw_tx_credits = true,
709 .delay_unmap_buffer = false,
710 .mcast_frame_registration = false,
713 .id = WCN3990_HW_1_0_DEV_VERSION,
715 .bus = ATH10K_BUS_SNOC,
716 .name = "wcn3990 hw1.0",
717 .continuous_frag_desc = true,
718 .tx_chain_mask = 0x7,
719 .rx_chain_mask = 0x7,
720 .max_spatial_stream = 4,
722 .dir = WCN3990_HW_1_0_FW_DIR,
724 .sw_decrypt_mcast_mgmt = true,
725 .rx_desc_ops = &wcn3990_rx_desc_ops,
726 .hw_ops = &wcn3990_ops,
727 .decap_align_bytes = 1,
728 .num_peers = TARGET_HL_TLV_NUM_PEERS,
729 .n_cipher_suites = 11,
730 .ast_skid_limit = TARGET_HL_TLV_AST_SKID_LIMIT,
731 .num_wds_entries = TARGET_HL_TLV_NUM_WDS_ENTRIES,
732 .target_64bit = true,
733 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL_DUAL_MAC,
734 .shadow_reg_support = true,
736 .hw_filter_reset_required = false,
737 .fw_diag_ce_download = false,
738 .credit_size_workaround = false,
739 .tx_stats_over_pktlog = false,
740 .dynamic_sar_support = true,
741 .hw_restart_disconnect = true,
742 .use_fw_tx_credits = false,
743 .delay_unmap_buffer = true,
744 .mcast_frame_registration = false,
748 static const char *const ath10k_core_fw_feature_str[] = {
749 [ATH10K_FW_FEATURE_EXT_WMI_MGMT_RX] = "wmi-mgmt-rx",
750 [ATH10K_FW_FEATURE_WMI_10X] = "wmi-10.x",
751 [ATH10K_FW_FEATURE_HAS_WMI_MGMT_TX] = "has-wmi-mgmt-tx",
752 [ATH10K_FW_FEATURE_NO_P2P] = "no-p2p",
753 [ATH10K_FW_FEATURE_WMI_10_2] = "wmi-10.2",
754 [ATH10K_FW_FEATURE_MULTI_VIF_PS_SUPPORT] = "multi-vif-ps",
755 [ATH10K_FW_FEATURE_WOWLAN_SUPPORT] = "wowlan",
756 [ATH10K_FW_FEATURE_IGNORE_OTP_RESULT] = "ignore-otp",
757 [ATH10K_FW_FEATURE_NO_NWIFI_DECAP_4ADDR_PADDING] = "no-4addr-pad",
758 [ATH10K_FW_FEATURE_SUPPORTS_SKIP_CLOCK_INIT] = "skip-clock-init",
759 [ATH10K_FW_FEATURE_RAW_MODE_SUPPORT] = "raw-mode",
760 [ATH10K_FW_FEATURE_SUPPORTS_ADAPTIVE_CCA] = "adaptive-cca",
761 [ATH10K_FW_FEATURE_MFP_SUPPORT] = "mfp",
762 [ATH10K_FW_FEATURE_PEER_FLOW_CONTROL] = "peer-flow-ctrl",
763 [ATH10K_FW_FEATURE_BTCOEX_PARAM] = "btcoex-param",
764 [ATH10K_FW_FEATURE_SKIP_NULL_FUNC_WAR] = "skip-null-func-war",
765 [ATH10K_FW_FEATURE_ALLOWS_MESH_BCAST] = "allows-mesh-bcast",
766 [ATH10K_FW_FEATURE_NO_PS] = "no-ps",
767 [ATH10K_FW_FEATURE_MGMT_TX_BY_REF] = "mgmt-tx-by-reference",
768 [ATH10K_FW_FEATURE_NON_BMI] = "non-bmi",
769 [ATH10K_FW_FEATURE_SINGLE_CHAN_INFO_PER_CHANNEL] = "single-chan-info-per-channel",
770 [ATH10K_FW_FEATURE_PEER_FIXED_RATE] = "peer-fixed-rate",
771 [ATH10K_FW_FEATURE_IRAM_RECOVERY] = "iram-recovery",
774 static unsigned int ath10k_core_get_fw_feature_str(char *buf,
776 enum ath10k_fw_features feat)
778 /* make sure that ath10k_core_fw_feature_str[] gets updated */
779 BUILD_BUG_ON(ARRAY_SIZE(ath10k_core_fw_feature_str) !=
780 ATH10K_FW_FEATURE_COUNT);
782 if (feat >= ARRAY_SIZE(ath10k_core_fw_feature_str) ||
783 WARN_ON(!ath10k_core_fw_feature_str[feat])) {
784 return scnprintf(buf, buf_len, "bit%d", feat);
787 return scnprintf(buf, buf_len, "%s", ath10k_core_fw_feature_str[feat]);
790 void ath10k_core_get_fw_features_str(struct ath10k *ar,
797 for (i = 0; i < ATH10K_FW_FEATURE_COUNT; i++) {
798 if (test_bit(i, ar->normal_mode_fw.fw_file.fw_features)) {
800 len += scnprintf(buf + len, buf_len - len, ",");
802 len += ath10k_core_get_fw_feature_str(buf + len,
809 static void ath10k_send_suspend_complete(struct ath10k *ar)
811 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot suspend complete\n");
813 complete(&ar->target_suspend);
816 static int ath10k_init_sdio(struct ath10k *ar, enum ath10k_firmware_mode mode)
818 bool mtu_workaround = ar->hw_params.credit_size_workaround;
822 ret = ath10k_bmi_write32(ar, hi_mbox_io_block_sz, 256);
826 ret = ath10k_bmi_write32(ar, hi_mbox_isr_yield_limit, 99);
830 ret = ath10k_bmi_read32(ar, hi_acs_flags, ¶m);
834 param |= HI_ACS_FLAGS_SDIO_REDUCE_TX_COMPL_SET;
836 if (mode == ATH10K_FIRMWARE_MODE_NORMAL && !mtu_workaround)
837 param |= HI_ACS_FLAGS_ALT_DATA_CREDIT_SIZE;
839 param &= ~HI_ACS_FLAGS_ALT_DATA_CREDIT_SIZE;
841 if (mode == ATH10K_FIRMWARE_MODE_UTF)
842 param &= ~HI_ACS_FLAGS_SDIO_SWAP_MAILBOX_SET;
844 param |= HI_ACS_FLAGS_SDIO_SWAP_MAILBOX_SET;
846 ret = ath10k_bmi_write32(ar, hi_acs_flags, param);
850 ret = ath10k_bmi_read32(ar, hi_option_flag2, ¶m);
854 param |= HI_OPTION_SDIO_CRASH_DUMP_ENHANCEMENT_HOST;
856 ret = ath10k_bmi_write32(ar, hi_option_flag2, param);
863 static int ath10k_init_configure_target(struct ath10k *ar)
868 /* tell target which HTC version it is used*/
869 ret = ath10k_bmi_write32(ar, hi_app_host_interest,
870 HTC_PROTOCOL_VERSION);
872 ath10k_err(ar, "settings HTC version failed\n");
876 /* set the firmware mode to STA/IBSS/AP */
877 ret = ath10k_bmi_read32(ar, hi_option_flag, ¶m_host);
879 ath10k_err(ar, "setting firmware mode (1/2) failed\n");
883 /* TODO following parameters need to be re-visited. */
885 param_host |= (1 << HI_OPTION_NUM_DEV_SHIFT);
887 /* FIXME: Why FW_MODE_AP ??.*/
888 param_host |= (HI_OPTION_FW_MODE_AP << HI_OPTION_FW_MODE_SHIFT);
889 /* mac_addr_method */
890 param_host |= (1 << HI_OPTION_MAC_ADDR_METHOD_SHIFT);
891 /* firmware_bridge */
892 param_host |= (0 << HI_OPTION_FW_BRIDGE_SHIFT);
894 param_host |= (0 << HI_OPTION_FW_SUBMODE_SHIFT);
896 ret = ath10k_bmi_write32(ar, hi_option_flag, param_host);
898 ath10k_err(ar, "setting firmware mode (2/2) failed\n");
902 /* We do all byte-swapping on the host */
903 ret = ath10k_bmi_write32(ar, hi_be, 0);
905 ath10k_err(ar, "setting host CPU BE mode failed\n");
909 /* FW descriptor/Data swap flags */
910 ret = ath10k_bmi_write32(ar, hi_fw_swap, 0);
913 ath10k_err(ar, "setting FW data/desc swap flags failed\n");
917 /* Some devices have a special sanity check that verifies the PCI
918 * Device ID is written to this host interest var. It is known to be
919 * required to boot QCA6164.
921 ret = ath10k_bmi_write32(ar, hi_hci_uart_pwr_mgmt_params_ext,
924 ath10k_err(ar, "failed to set pwr_mgmt_params: %d\n", ret);
931 static const struct firmware *ath10k_fetch_fw_file(struct ath10k *ar,
936 const struct firmware *fw;
940 return ERR_PTR(-ENOENT);
945 snprintf(filename, sizeof(filename), "%s/%s", dir, file);
946 ret = firmware_reject_nowarn(&fw, filename, ar->dev);
947 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot fw request '%s': %d\n",
956 static int ath10k_push_board_ext_data(struct ath10k *ar, const void *data,
959 u32 board_data_size = ar->hw_params.fw.board_size;
960 u32 board_ext_data_size = ar->hw_params.fw.board_ext_size;
961 u32 board_ext_data_addr;
964 ret = ath10k_bmi_read32(ar, hi_board_ext_data, &board_ext_data_addr);
966 ath10k_err(ar, "could not read board ext data addr (%d)\n",
971 ath10k_dbg(ar, ATH10K_DBG_BOOT,
972 "boot push board extended data addr 0x%x\n",
973 board_ext_data_addr);
975 if (board_ext_data_addr == 0)
978 if (data_len != (board_data_size + board_ext_data_size)) {
979 ath10k_err(ar, "invalid board (ext) data sizes %zu != %d+%d\n",
980 data_len, board_data_size, board_ext_data_size);
984 ret = ath10k_bmi_write_memory(ar, board_ext_data_addr,
985 data + board_data_size,
986 board_ext_data_size);
988 ath10k_err(ar, "could not write board ext data (%d)\n", ret);
992 ret = ath10k_bmi_write32(ar, hi_board_ext_data_config,
993 (board_ext_data_size << 16) | 1);
995 ath10k_err(ar, "could not write board ext data bit (%d)\n",
1003 static int ath10k_core_get_board_id_from_otp(struct ath10k *ar)
1005 u32 result, address;
1006 u8 board_id, chip_id;
1007 bool ext_bid_support;
1008 int ret, bmi_board_id_param;
1010 address = ar->hw_params.patch_load_addr;
1012 if (!ar->normal_mode_fw.fw_file.otp_data ||
1013 !ar->normal_mode_fw.fw_file.otp_len) {
1015 "failed to retrieve board id because of invalid otp\n");
1019 if (ar->id.bmi_ids_valid) {
1020 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1021 "boot already acquired valid otp board id,skip download, board_id %d chip_id %d\n",
1022 ar->id.bmi_board_id, ar->id.bmi_chip_id);
1023 goto skip_otp_download;
1026 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1027 "boot upload otp to 0x%x len %zd for board id\n",
1028 address, ar->normal_mode_fw.fw_file.otp_len);
1030 ret = ath10k_bmi_fast_download(ar, address,
1031 ar->normal_mode_fw.fw_file.otp_data,
1032 ar->normal_mode_fw.fw_file.otp_len);
1034 ath10k_err(ar, "could not write otp for board id check: %d\n",
1039 if (ar->cal_mode == ATH10K_PRE_CAL_MODE_DT ||
1040 ar->cal_mode == ATH10K_PRE_CAL_MODE_FILE ||
1041 ar->cal_mode == ATH10K_PRE_CAL_MODE_NVMEM)
1042 bmi_board_id_param = BMI_PARAM_GET_FLASH_BOARD_ID;
1044 bmi_board_id_param = BMI_PARAM_GET_EEPROM_BOARD_ID;
1046 ret = ath10k_bmi_execute(ar, address, bmi_board_id_param, &result);
1048 ath10k_err(ar, "could not execute otp for board id check: %d\n",
1053 board_id = MS(result, ATH10K_BMI_BOARD_ID_FROM_OTP);
1054 chip_id = MS(result, ATH10K_BMI_CHIP_ID_FROM_OTP);
1055 ext_bid_support = (result & ATH10K_BMI_EXT_BOARD_ID_SUPPORT);
1057 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1058 "boot get otp board id result 0x%08x board_id %d chip_id %d ext_bid_support %d\n",
1059 result, board_id, chip_id, ext_bid_support);
1061 ar->id.ext_bid_supported = ext_bid_support;
1063 if ((result & ATH10K_BMI_BOARD_ID_STATUS_MASK) != 0 ||
1065 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1066 "board id does not exist in otp, ignore it\n");
1070 ar->id.bmi_ids_valid = true;
1071 ar->id.bmi_board_id = board_id;
1072 ar->id.bmi_chip_id = chip_id;
1079 static void ath10k_core_check_bdfext(const struct dmi_header *hdr, void *data)
1081 struct ath10k *ar = data;
1082 const char *bdf_ext;
1083 const char *magic = ATH10K_SMBIOS_BDF_EXT_MAGIC;
1087 if (hdr->type != ATH10K_SMBIOS_BDF_EXT_TYPE)
1090 if (hdr->length != ATH10K_SMBIOS_BDF_EXT_LENGTH) {
1091 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1092 "wrong smbios bdf ext type length (%d).\n",
1097 bdf_enabled = *((u8 *)hdr + ATH10K_SMBIOS_BDF_EXT_OFFSET);
1099 ath10k_dbg(ar, ATH10K_DBG_BOOT, "bdf variant name not found.\n");
1103 /* Only one string exists (per spec) */
1104 bdf_ext = (char *)hdr + hdr->length;
1106 if (memcmp(bdf_ext, magic, strlen(magic)) != 0) {
1107 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1108 "bdf variant magic does not match.\n");
1112 for (i = 0; i < strlen(bdf_ext); i++) {
1113 if (!isascii(bdf_ext[i]) || !isprint(bdf_ext[i])) {
1114 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1115 "bdf variant name contains non ascii chars.\n");
1120 /* Copy extension name without magic suffix */
1121 if (strscpy(ar->id.bdf_ext, bdf_ext + strlen(magic),
1122 sizeof(ar->id.bdf_ext)) < 0) {
1123 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1124 "bdf variant string is longer than the buffer can accommodate (variant: %s)\n",
1129 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1130 "found and validated bdf variant smbios_type 0x%x bdf %s\n",
1131 ATH10K_SMBIOS_BDF_EXT_TYPE, bdf_ext);
1134 static int ath10k_core_check_smbios(struct ath10k *ar)
1136 ar->id.bdf_ext[0] = '\0';
1137 dmi_walk(ath10k_core_check_bdfext, ar);
1139 if (ar->id.bdf_ext[0] == '\0')
1145 int ath10k_core_check_dt(struct ath10k *ar)
1147 struct device_node *node;
1148 const char *variant = NULL;
1150 node = ar->dev->of_node;
1154 of_property_read_string(node, "qcom,ath10k-calibration-variant",
1159 if (strscpy(ar->id.bdf_ext, variant, sizeof(ar->id.bdf_ext)) < 0)
1160 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1161 "bdf variant string is longer than the buffer can accommodate (variant: %s)\n",
1166 EXPORT_SYMBOL(ath10k_core_check_dt);
1168 static int ath10k_download_fw(struct ath10k *ar)
1170 u32 address, data_len;
1173 struct pm_qos_request latency_qos;
1175 address = ar->hw_params.patch_load_addr;
1177 data = ar->running_fw->fw_file.firmware_data;
1178 data_len = ar->running_fw->fw_file.firmware_len;
1180 ret = ath10k_swap_code_seg_configure(ar, &ar->running_fw->fw_file);
1182 ath10k_err(ar, "failed to configure fw code swap: %d\n",
1187 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1188 "boot uploading firmware image %pK len %d\n",
1191 /* Check if device supports to download firmware via
1192 * diag copy engine. Downloading firmware via diag CE
1193 * greatly reduces the time to download firmware.
1195 if (ar->hw_params.fw_diag_ce_download) {
1196 ret = ath10k_hw_diag_fast_download(ar, address,
1199 /* firmware upload via diag ce was successful */
1203 "failed to upload firmware via diag ce, trying BMI: %d",
1207 memset(&latency_qos, 0, sizeof(latency_qos));
1208 cpu_latency_qos_add_request(&latency_qos, 0);
1210 ret = ath10k_bmi_fast_download(ar, address, data, data_len);
1212 cpu_latency_qos_remove_request(&latency_qos);
1217 void ath10k_core_free_board_files(struct ath10k *ar)
1219 if (!IS_ERR(ar->normal_mode_fw.board))
1220 release_firmware(ar->normal_mode_fw.board);
1222 if (!IS_ERR(ar->normal_mode_fw.ext_board))
1223 release_firmware(ar->normal_mode_fw.ext_board);
1225 ar->normal_mode_fw.board = NULL;
1226 ar->normal_mode_fw.board_data = NULL;
1227 ar->normal_mode_fw.board_len = 0;
1228 ar->normal_mode_fw.ext_board = NULL;
1229 ar->normal_mode_fw.ext_board_data = NULL;
1230 ar->normal_mode_fw.ext_board_len = 0;
1232 EXPORT_SYMBOL(ath10k_core_free_board_files);
1234 static void ath10k_core_free_firmware_files(struct ath10k *ar)
1236 if (!IS_ERR(ar->normal_mode_fw.fw_file.firmware))
1237 release_firmware(ar->normal_mode_fw.fw_file.firmware);
1239 if (!IS_ERR(ar->cal_file))
1240 release_firmware(ar->cal_file);
1242 if (!IS_ERR(ar->pre_cal_file))
1243 release_firmware(ar->pre_cal_file);
1245 ath10k_swap_code_seg_release(ar, &ar->normal_mode_fw.fw_file);
1247 ar->normal_mode_fw.fw_file.otp_data = NULL;
1248 ar->normal_mode_fw.fw_file.otp_len = 0;
1250 ar->normal_mode_fw.fw_file.firmware = NULL;
1251 ar->normal_mode_fw.fw_file.firmware_data = NULL;
1252 ar->normal_mode_fw.fw_file.firmware_len = 0;
1254 ar->cal_file = NULL;
1255 ar->pre_cal_file = NULL;
1258 static int ath10k_fetch_cal_file(struct ath10k *ar)
1262 /* pre-cal-<bus>-<id>.bin */
1263 scnprintf(filename, sizeof(filename), "/*(DEBLOBBED)*/",
1264 ath10k_bus_str(ar->hif.bus), dev_name(ar->dev));
1266 ar->pre_cal_file = ath10k_fetch_fw_file(ar, ATH10K_FW_DIR, filename);
1267 if (!IS_ERR(ar->pre_cal_file))
1271 scnprintf(filename, sizeof(filename), "/*(DEBLOBBED)*/",
1272 ath10k_bus_str(ar->hif.bus), dev_name(ar->dev));
1274 ar->cal_file = ath10k_fetch_fw_file(ar, ATH10K_FW_DIR, filename);
1275 if (IS_ERR(ar->cal_file))
1276 /* calibration file is optional, don't print any warnings */
1277 return PTR_ERR(ar->cal_file);
1279 ath10k_dbg(ar, ATH10K_DBG_BOOT, "found calibration file %s/%s\n",
1280 ATH10K_FW_DIR, filename);
1285 static int ath10k_core_fetch_board_data_api_1(struct ath10k *ar, int bd_ie_type)
1287 const struct firmware *fw;
1288 char boardname[100];
1290 if (bd_ie_type == ATH10K_BD_IE_BOARD) {
1291 if (!ar->hw_params.fw.board) {
1292 ath10k_err(ar, "failed to find board file fw entry\n");
1296 scnprintf(boardname, sizeof(boardname), "/*(DEBLOBBED)*/",
1297 ath10k_bus_str(ar->hif.bus), dev_name(ar->dev));
1299 ar->normal_mode_fw.board = ath10k_fetch_fw_file(ar,
1300 ar->hw_params.fw.dir,
1302 if (IS_ERR(ar->normal_mode_fw.board)) {
1303 fw = ath10k_fetch_fw_file(ar,
1304 ar->hw_params.fw.dir,
1305 ar->hw_params.fw.board);
1306 ar->normal_mode_fw.board = fw;
1309 if (IS_ERR(ar->normal_mode_fw.board))
1310 return PTR_ERR(ar->normal_mode_fw.board);
1312 ar->normal_mode_fw.board_data = ar->normal_mode_fw.board->data;
1313 ar->normal_mode_fw.board_len = ar->normal_mode_fw.board->size;
1314 } else if (bd_ie_type == ATH10K_BD_IE_BOARD_EXT) {
1315 if (!ar->hw_params.fw.eboard) {
1316 ath10k_err(ar, "failed to find eboard file fw entry\n");
1320 fw = ath10k_fetch_fw_file(ar, ar->hw_params.fw.dir,
1321 ar->hw_params.fw.eboard);
1322 ar->normal_mode_fw.ext_board = fw;
1323 if (IS_ERR(ar->normal_mode_fw.ext_board))
1324 return PTR_ERR(ar->normal_mode_fw.ext_board);
1326 ar->normal_mode_fw.ext_board_data = ar->normal_mode_fw.ext_board->data;
1327 ar->normal_mode_fw.ext_board_len = ar->normal_mode_fw.ext_board->size;
1333 static int ath10k_core_parse_bd_ie_board(struct ath10k *ar,
1334 const void *buf, size_t buf_len,
1335 const char *boardname,
1338 const struct ath10k_fw_ie *hdr;
1339 bool name_match_found;
1340 int ret, board_ie_id;
1341 size_t board_ie_len;
1342 const void *board_ie_data;
1344 name_match_found = false;
1346 /* go through ATH10K_BD_IE_BOARD_ elements */
1347 while (buf_len > sizeof(struct ath10k_fw_ie)) {
1349 board_ie_id = le32_to_cpu(hdr->id);
1350 board_ie_len = le32_to_cpu(hdr->len);
1351 board_ie_data = hdr->data;
1353 buf_len -= sizeof(*hdr);
1354 buf += sizeof(*hdr);
1356 if (buf_len < ALIGN(board_ie_len, 4)) {
1357 ath10k_err(ar, "invalid ATH10K_BD_IE_BOARD length: %zu < %zu\n",
1358 buf_len, ALIGN(board_ie_len, 4));
1363 switch (board_ie_id) {
1364 case ATH10K_BD_IE_BOARD_NAME:
1365 ath10k_dbg_dump(ar, ATH10K_DBG_BOOT, "board name", "",
1366 board_ie_data, board_ie_len);
1368 if (board_ie_len != strlen(boardname))
1371 ret = memcmp(board_ie_data, boardname, strlen(boardname));
1375 name_match_found = true;
1376 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1377 "boot found match for name '%s'",
1380 case ATH10K_BD_IE_BOARD_DATA:
1381 if (!name_match_found)
1382 /* no match found */
1385 if (bd_ie_type == ATH10K_BD_IE_BOARD) {
1386 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1387 "boot found board data for '%s'",
1390 ar->normal_mode_fw.board_data = board_ie_data;
1391 ar->normal_mode_fw.board_len = board_ie_len;
1392 } else if (bd_ie_type == ATH10K_BD_IE_BOARD_EXT) {
1393 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1394 "boot found eboard data for '%s'",
1397 ar->normal_mode_fw.ext_board_data = board_ie_data;
1398 ar->normal_mode_fw.ext_board_len = board_ie_len;
1404 ath10k_warn(ar, "unknown ATH10K_BD_IE_BOARD found: %d\n",
1409 /* jump over the padding */
1410 board_ie_len = ALIGN(board_ie_len, 4);
1412 buf_len -= board_ie_len;
1413 buf += board_ie_len;
1416 /* no match found */
1423 static int ath10k_core_search_bd(struct ath10k *ar,
1424 const char *boardname,
1429 struct ath10k_fw_ie *hdr;
1430 int ret = -ENOENT, ie_id;
1432 while (len > sizeof(struct ath10k_fw_ie)) {
1433 hdr = (struct ath10k_fw_ie *)data;
1434 ie_id = le32_to_cpu(hdr->id);
1435 ie_len = le32_to_cpu(hdr->len);
1437 len -= sizeof(*hdr);
1440 if (len < ALIGN(ie_len, 4)) {
1441 ath10k_err(ar, "invalid length for board ie_id %d ie_len %zu len %zu\n",
1442 ie_id, ie_len, len);
1447 case ATH10K_BD_IE_BOARD:
1448 ret = ath10k_core_parse_bd_ie_board(ar, data, ie_len,
1450 ATH10K_BD_IE_BOARD);
1452 /* no match found, continue */
1455 /* either found or error, so stop searching */
1457 case ATH10K_BD_IE_BOARD_EXT:
1458 ret = ath10k_core_parse_bd_ie_board(ar, data, ie_len,
1460 ATH10K_BD_IE_BOARD_EXT);
1462 /* no match found, continue */
1465 /* either found or error, so stop searching */
1469 /* jump over the padding */
1470 ie_len = ALIGN(ie_len, 4);
1477 /* return result of parse_bd_ie_board() or -ENOENT */
1481 static int ath10k_core_fetch_board_data_api_n(struct ath10k *ar,
1482 const char *boardname,
1483 const char *fallback_boardname1,
1484 const char *fallback_boardname2,
1485 const char *filename)
1487 size_t len, magic_len;
1491 /* Skip if already fetched during board data download */
1492 if (!ar->normal_mode_fw.board)
1493 ar->normal_mode_fw.board = ath10k_fetch_fw_file(ar,
1494 ar->hw_params.fw.dir,
1496 if (IS_ERR(ar->normal_mode_fw.board))
1497 return PTR_ERR(ar->normal_mode_fw.board);
1499 data = ar->normal_mode_fw.board->data;
1500 len = ar->normal_mode_fw.board->size;
1502 /* magic has extra null byte padded */
1503 magic_len = strlen(ATH10K_BOARD_MAGIC) + 1;
1504 if (len < magic_len) {
1505 ath10k_err(ar, "failed to find magic value in %s/%s, file too short: %zu\n",
1506 ar->hw_params.fw.dir, filename, len);
1511 if (memcmp(data, ATH10K_BOARD_MAGIC, magic_len)) {
1512 ath10k_err(ar, "found invalid board magic\n");
1517 /* magic is padded to 4 bytes */
1518 magic_len = ALIGN(magic_len, 4);
1519 if (len < magic_len) {
1520 ath10k_err(ar, "failed: %s/%s too small to contain board data, len: %zu\n",
1521 ar->hw_params.fw.dir, filename, len);
1529 /* attempt to find boardname in the IE list */
1530 ret = ath10k_core_search_bd(ar, boardname, data, len);
1532 /* if we didn't find it and have a fallback name, try that */
1533 if (ret == -ENOENT && fallback_boardname1)
1534 ret = ath10k_core_search_bd(ar, fallback_boardname1, data, len);
1536 if (ret == -ENOENT && fallback_boardname2)
1537 ret = ath10k_core_search_bd(ar, fallback_boardname2, data, len);
1539 if (ret == -ENOENT) {
1541 "failed to fetch board data for %s from %s/%s\n",
1542 boardname, ar->hw_params.fw.dir, filename);
1552 ath10k_core_free_board_files(ar);
1556 static int ath10k_core_create_board_name(struct ath10k *ar, char *name,
1557 size_t name_len, bool with_variant,
1560 /* strlen(',variant=') + strlen(ar->id.bdf_ext) */
1561 char variant[9 + ATH10K_SMBIOS_BDF_EXT_STR_LENGTH] = { 0 };
1563 if (with_variant && ar->id.bdf_ext[0] != '\0')
1564 scnprintf(variant, sizeof(variant), ",variant=%s",
1567 if (ar->id.bmi_ids_valid) {
1568 scnprintf(name, name_len,
1569 "bus=%s,bmi-chip-id=%d,bmi-board-id=%d%s",
1570 ath10k_bus_str(ar->hif.bus),
1572 ar->id.bmi_board_id, variant);
1576 if (ar->id.qmi_ids_valid) {
1578 scnprintf(name, name_len,
1579 "bus=%s,qmi-board-id=%x,qmi-chip-id=%x%s",
1580 ath10k_bus_str(ar->hif.bus),
1581 ar->id.qmi_board_id, ar->id.qmi_chip_id,
1584 scnprintf(name, name_len,
1585 "bus=%s,qmi-board-id=%x",
1586 ath10k_bus_str(ar->hif.bus),
1587 ar->id.qmi_board_id);
1591 scnprintf(name, name_len,
1592 "bus=%s,vendor=%04x,device=%04x,subsystem-vendor=%04x,subsystem-device=%04x%s",
1593 ath10k_bus_str(ar->hif.bus),
1594 ar->id.vendor, ar->id.device,
1595 ar->id.subsystem_vendor, ar->id.subsystem_device, variant);
1597 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot using board name '%s'\n", name);
1602 static int ath10k_core_create_eboard_name(struct ath10k *ar, char *name,
1605 if (ar->id.bmi_ids_valid) {
1606 scnprintf(name, name_len,
1607 "bus=%s,bmi-chip-id=%d,bmi-eboard-id=%d",
1608 ath10k_bus_str(ar->hif.bus),
1610 ar->id.bmi_eboard_id);
1612 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot using eboard name '%s'\n", name);
1615 /* Fallback if returned board id is zero */
1619 int ath10k_core_fetch_board_file(struct ath10k *ar, int bd_ie_type)
1621 char boardname[100], fallback_boardname1[100], fallback_boardname2[100];
1624 if (bd_ie_type == ATH10K_BD_IE_BOARD) {
1625 /* With variant and chip id */
1626 ret = ath10k_core_create_board_name(ar, boardname,
1627 sizeof(boardname), true,
1630 ath10k_err(ar, "failed to create board name: %d", ret);
1634 /* Without variant and only chip-id */
1635 ret = ath10k_core_create_board_name(ar, fallback_boardname1,
1636 sizeof(boardname), false,
1639 ath10k_err(ar, "failed to create 1st fallback board name: %d",
1644 /* Without variant and without chip-id */
1645 ret = ath10k_core_create_board_name(ar, fallback_boardname2,
1646 sizeof(boardname), false,
1649 ath10k_err(ar, "failed to create 2nd fallback board name: %d",
1653 } else if (bd_ie_type == ATH10K_BD_IE_BOARD_EXT) {
1654 ret = ath10k_core_create_eboard_name(ar, boardname,
1657 ath10k_err(ar, "fallback to /*(DEBLOBBED)*/ since board id 0");
1663 ret = ath10k_core_fetch_board_data_api_n(ar, boardname,
1664 fallback_boardname1,
1665 fallback_boardname2,
1666 ATH10K_BOARD_API2_FILE);
1672 ret = ath10k_core_fetch_board_data_api_1(ar, bd_ie_type);
1674 ath10k_err(ar, "failed to fetch /*(DEBLOBBED)*/ or /*(DEBLOBBED)*/ from %s\n",
1675 ar->hw_params.fw.dir);
1680 ath10k_dbg(ar, ATH10K_DBG_BOOT, "using board api %d\n", ar->bd_api);
1683 EXPORT_SYMBOL(ath10k_core_fetch_board_file);
1685 static int ath10k_core_get_ext_board_id_from_otp(struct ath10k *ar)
1687 u32 result, address;
1691 address = ar->hw_params.patch_load_addr;
1693 if (!ar->normal_mode_fw.fw_file.otp_data ||
1694 !ar->normal_mode_fw.fw_file.otp_len) {
1696 "failed to retrieve extended board id due to otp binary missing\n");
1700 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1701 "boot upload otp to 0x%x len %zd for ext board id\n",
1702 address, ar->normal_mode_fw.fw_file.otp_len);
1704 ret = ath10k_bmi_fast_download(ar, address,
1705 ar->normal_mode_fw.fw_file.otp_data,
1706 ar->normal_mode_fw.fw_file.otp_len);
1708 ath10k_err(ar, "could not write otp for ext board id check: %d\n",
1713 ret = ath10k_bmi_execute(ar, address, BMI_PARAM_GET_EXT_BOARD_ID, &result);
1715 ath10k_err(ar, "could not execute otp for ext board id check: %d\n",
1721 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1722 "ext board id does not exist in otp, ignore it\n");
1726 ext_board_id = result & ATH10K_BMI_EBOARD_ID_STATUS_MASK;
1728 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1729 "boot get otp ext board id result 0x%08x ext_board_id %d\n",
1730 result, ext_board_id);
1732 ar->id.bmi_eboard_id = ext_board_id;
1737 static int ath10k_download_board_data(struct ath10k *ar, const void *data,
1740 u32 board_data_size = ar->hw_params.fw.board_size;
1741 u32 eboard_data_size = ar->hw_params.fw.ext_board_size;
1743 u32 ext_board_address;
1746 ret = ath10k_push_board_ext_data(ar, data, data_len);
1748 ath10k_err(ar, "could not push board ext data (%d)\n", ret);
1752 ret = ath10k_bmi_read32(ar, hi_board_data, &board_address);
1754 ath10k_err(ar, "could not read board data addr (%d)\n", ret);
1758 ret = ath10k_bmi_write_memory(ar, board_address, data,
1759 min_t(u32, board_data_size,
1762 ath10k_err(ar, "could not write board data (%d)\n", ret);
1766 ret = ath10k_bmi_write32(ar, hi_board_data_initialized, 1);
1768 ath10k_err(ar, "could not write board data bit (%d)\n", ret);
1772 if (!ar->id.ext_bid_supported)
1775 /* Extended board data download */
1776 ret = ath10k_core_get_ext_board_id_from_otp(ar);
1777 if (ret == -EOPNOTSUPP) {
1778 /* Not fetching ext_board_data if ext board id is 0 */
1779 ath10k_dbg(ar, ATH10K_DBG_BOOT, "otp returned ext board id 0\n");
1782 ath10k_err(ar, "failed to get extended board id: %d\n", ret);
1786 ret = ath10k_core_fetch_board_file(ar, ATH10K_BD_IE_BOARD_EXT);
1790 if (ar->normal_mode_fw.ext_board_data) {
1791 ext_board_address = board_address + EXT_BOARD_ADDRESS_OFFSET;
1792 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1793 "boot writing ext board data to addr 0x%x",
1795 ret = ath10k_bmi_write_memory(ar, ext_board_address,
1796 ar->normal_mode_fw.ext_board_data,
1797 min_t(u32, eboard_data_size, data_len));
1799 ath10k_err(ar, "failed to write ext board data: %d\n", ret);
1806 static int ath10k_download_and_run_otp(struct ath10k *ar)
1808 u32 result, address = ar->hw_params.patch_load_addr;
1809 u32 bmi_otp_exe_param = ar->hw_params.otp_exe_param;
1812 ret = ath10k_download_board_data(ar,
1813 ar->running_fw->board_data,
1814 ar->running_fw->board_len);
1816 ath10k_err(ar, "failed to download board data: %d\n", ret);
1820 /* OTP is optional */
1822 if (!ar->running_fw->fw_file.otp_data ||
1823 !ar->running_fw->fw_file.otp_len) {
1824 ath10k_warn(ar, "Not running otp, calibration will be incorrect (otp-data %pK otp_len %zd)!\n",
1825 ar->running_fw->fw_file.otp_data,
1826 ar->running_fw->fw_file.otp_len);
1830 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot upload otp to 0x%x len %zd\n",
1831 address, ar->running_fw->fw_file.otp_len);
1833 ret = ath10k_bmi_fast_download(ar, address,
1834 ar->running_fw->fw_file.otp_data,
1835 ar->running_fw->fw_file.otp_len);
1837 ath10k_err(ar, "could not write otp (%d)\n", ret);
1841 /* As of now pre-cal is valid for 10_4 variants */
1842 if (ar->cal_mode == ATH10K_PRE_CAL_MODE_DT ||
1843 ar->cal_mode == ATH10K_PRE_CAL_MODE_FILE ||
1844 ar->cal_mode == ATH10K_PRE_CAL_MODE_NVMEM)
1845 bmi_otp_exe_param = BMI_PARAM_FLASH_SECTION_ALL;
1847 ret = ath10k_bmi_execute(ar, address, bmi_otp_exe_param, &result);
1849 ath10k_err(ar, "could not execute otp (%d)\n", ret);
1853 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot otp execute result %d\n", result);
1855 if (!(skip_otp || test_bit(ATH10K_FW_FEATURE_IGNORE_OTP_RESULT,
1856 ar->running_fw->fw_file.fw_features)) &&
1858 ath10k_err(ar, "otp calibration failed: %d", result);
1865 static int ath10k_download_cal_file(struct ath10k *ar,
1866 const struct firmware *file)
1874 return PTR_ERR(file);
1876 ret = ath10k_download_board_data(ar, file->data, file->size);
1878 ath10k_err(ar, "failed to download cal_file data: %d\n", ret);
1882 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cal file downloaded\n");
1887 static int ath10k_download_cal_dt(struct ath10k *ar, const char *dt_name)
1889 struct device_node *node;
1894 node = ar->dev->of_node;
1896 /* Device Tree is optional, don't print any warnings if
1897 * there's no node for ath10k.
1901 if (!of_get_property(node, dt_name, &data_len)) {
1902 /* The calibration data node is optional */
1906 if (data_len != ar->hw_params.cal_data_len) {
1907 ath10k_warn(ar, "invalid calibration data length in DT: %d\n",
1913 data = kmalloc(data_len, GFP_KERNEL);
1919 ret = of_property_read_u8_array(node, dt_name, data, data_len);
1921 ath10k_warn(ar, "failed to read calibration data from DT: %d\n",
1926 ret = ath10k_download_board_data(ar, data, data_len);
1928 ath10k_warn(ar, "failed to download calibration data from Device Tree: %d\n",
1942 static int ath10k_download_cal_eeprom(struct ath10k *ar)
1948 ret = ath10k_hif_fetch_cal_eeprom(ar, &data, &data_len);
1950 if (ret != -EOPNOTSUPP)
1951 ath10k_warn(ar, "failed to read calibration data from EEPROM: %d\n",
1956 ret = ath10k_download_board_data(ar, data, data_len);
1958 ath10k_warn(ar, "failed to download calibration data from EEPROM: %d\n",
1971 static int ath10k_download_cal_nvmem(struct ath10k *ar, const char *cell_name)
1973 struct nvmem_cell *cell;
1978 cell = devm_nvmem_cell_get(ar->dev, cell_name);
1980 ret = PTR_ERR(cell);
1984 buf = nvmem_cell_read(cell, &len);
1986 return PTR_ERR(buf);
1988 if (ar->hw_params.cal_data_len != len) {
1990 ath10k_warn(ar, "invalid calibration data length in nvmem-cell '%s': %zu != %u\n",
1991 cell_name, len, ar->hw_params.cal_data_len);
1995 ret = ath10k_download_board_data(ar, buf, len);
1998 ath10k_warn(ar, "failed to download calibration data from nvmem-cell '%s': %d\n",
2004 int ath10k_core_fetch_firmware_api_n(struct ath10k *ar, const char *name,
2005 struct ath10k_fw_file *fw_file)
2007 size_t magic_len, len, ie_len;
2008 int ie_id, i, index, bit, ret;
2009 struct ath10k_fw_ie *hdr;
2011 __le32 *timestamp, *version;
2013 /* first fetch the firmware file (firmware-*.bin) */
2014 fw_file->firmware = ath10k_fetch_fw_file(ar, ar->hw_params.fw.dir,
2016 if (IS_ERR(fw_file->firmware))
2017 return PTR_ERR(fw_file->firmware);
2019 data = fw_file->firmware->data;
2020 len = fw_file->firmware->size;
2022 /* magic also includes the null byte, check that as well */
2023 magic_len = strlen(ATH10K_FIRMWARE_MAGIC) + 1;
2025 if (len < magic_len) {
2026 ath10k_err(ar, "firmware file '%s/%s' too small to contain magic: %zu\n",
2027 ar->hw_params.fw.dir, name, len);
2032 if (memcmp(data, ATH10K_FIRMWARE_MAGIC, magic_len) != 0) {
2033 ath10k_err(ar, "invalid firmware magic\n");
2038 /* jump over the padding */
2039 magic_len = ALIGN(magic_len, 4);
2045 while (len > sizeof(struct ath10k_fw_ie)) {
2046 hdr = (struct ath10k_fw_ie *)data;
2048 ie_id = le32_to_cpu(hdr->id);
2049 ie_len = le32_to_cpu(hdr->len);
2051 len -= sizeof(*hdr);
2052 data += sizeof(*hdr);
2055 ath10k_err(ar, "invalid length for FW IE %d (%zu < %zu)\n",
2056 ie_id, len, ie_len);
2062 case ATH10K_FW_IE_FW_VERSION:
2063 if (ie_len > sizeof(fw_file->fw_version) - 1)
2066 memcpy(fw_file->fw_version, data, ie_len);
2067 fw_file->fw_version[ie_len] = '\0';
2069 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2070 "found fw version %s\n",
2071 fw_file->fw_version);
2073 case ATH10K_FW_IE_TIMESTAMP:
2074 if (ie_len != sizeof(u32))
2077 timestamp = (__le32 *)data;
2079 ath10k_dbg(ar, ATH10K_DBG_BOOT, "found fw timestamp %d\n",
2080 le32_to_cpup(timestamp));
2082 case ATH10K_FW_IE_FEATURES:
2083 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2084 "found firmware features ie (%zd B)\n",
2087 for (i = 0; i < ATH10K_FW_FEATURE_COUNT; i++) {
2091 if (index == ie_len)
2094 if (data[index] & (1 << bit)) {
2095 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2096 "Enabling feature bit: %i\n",
2098 __set_bit(i, fw_file->fw_features);
2102 ath10k_dbg_dump(ar, ATH10K_DBG_BOOT, "features", "",
2103 fw_file->fw_features,
2104 sizeof(fw_file->fw_features));
2106 case ATH10K_FW_IE_FW_IMAGE:
2107 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2108 "found fw image ie (%zd B)\n",
2111 fw_file->firmware_data = data;
2112 fw_file->firmware_len = ie_len;
2115 case ATH10K_FW_IE_OTP_IMAGE:
2116 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2117 "found otp image ie (%zd B)\n",
2120 fw_file->otp_data = data;
2121 fw_file->otp_len = ie_len;
2124 case ATH10K_FW_IE_WMI_OP_VERSION:
2125 if (ie_len != sizeof(u32))
2128 version = (__le32 *)data;
2130 fw_file->wmi_op_version = le32_to_cpup(version);
2132 ath10k_dbg(ar, ATH10K_DBG_BOOT, "found fw ie wmi op version %d\n",
2133 fw_file->wmi_op_version);
2135 case ATH10K_FW_IE_HTT_OP_VERSION:
2136 if (ie_len != sizeof(u32))
2139 version = (__le32 *)data;
2141 fw_file->htt_op_version = le32_to_cpup(version);
2143 ath10k_dbg(ar, ATH10K_DBG_BOOT, "found fw ie htt op version %d\n",
2144 fw_file->htt_op_version);
2146 case ATH10K_FW_IE_FW_CODE_SWAP_IMAGE:
2147 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2148 "found fw code swap image ie (%zd B)\n",
2150 fw_file->codeswap_data = data;
2151 fw_file->codeswap_len = ie_len;
2154 ath10k_warn(ar, "Unknown FW IE: %u\n",
2155 le32_to_cpu(hdr->id));
2159 /* jump over the padding */
2160 ie_len = ALIGN(ie_len, 4);
2166 if (!test_bit(ATH10K_FW_FEATURE_NON_BMI, fw_file->fw_features) &&
2167 (!fw_file->firmware_data || !fw_file->firmware_len)) {
2168 ath10k_warn(ar, "No ATH10K_FW_IE_FW_IMAGE found from '%s/%s', skipping\n",
2169 ar->hw_params.fw.dir, name);
2177 ath10k_core_free_firmware_files(ar);
2181 static void ath10k_core_get_fw_name(struct ath10k *ar, char *fw_name,
2182 size_t fw_name_len, int fw_api)
2184 switch (ar->hif.bus) {
2185 case ATH10K_BUS_SDIO:
2186 case ATH10K_BUS_USB:
2187 scnprintf(fw_name, fw_name_len, "/*(DEBLOBBED)*/",
2188 ATH10K_FW_FILE_BASE, ath10k_bus_str(ar->hif.bus),
2191 case ATH10K_BUS_PCI:
2192 case ATH10K_BUS_AHB:
2193 case ATH10K_BUS_SNOC:
2194 scnprintf(fw_name, fw_name_len, "/*(DEBLOBBED)*/",
2195 ATH10K_FW_FILE_BASE, fw_api);
2200 static int ath10k_core_fetch_firmware_files(struct ath10k *ar)
2205 /* calibration file is optional, don't check for any errors */
2206 ath10k_fetch_cal_file(ar);
2208 for (i = ATH10K_FW_API_MAX; i >= ATH10K_FW_API_MIN; i--) {
2210 ath10k_dbg(ar, ATH10K_DBG_BOOT, "trying fw api %d\n",
2213 ath10k_core_get_fw_name(ar, fw_name, sizeof(fw_name), ar->fw_api);
2214 ret = ath10k_core_fetch_firmware_api_n(ar, fw_name,
2215 &ar->normal_mode_fw.fw_file);
2220 /* we end up here if we couldn't fetch any firmware */
2222 ath10k_err(ar, "Failed to find firmware-N.bin (N between %d and %d) from %s: %d",
2223 ATH10K_FW_API_MIN, ATH10K_FW_API_MAX, ar->hw_params.fw.dir,
2229 ath10k_dbg(ar, ATH10K_DBG_BOOT, "using fw api %d\n", ar->fw_api);
2234 static int ath10k_core_pre_cal_download(struct ath10k *ar)
2238 ret = ath10k_download_cal_nvmem(ar, "pre-calibration");
2240 ar->cal_mode = ATH10K_PRE_CAL_MODE_NVMEM;
2242 } else if (ret == -EPROBE_DEFER) {
2246 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2247 "boot did not find a pre-calibration nvmem-cell, try file next: %d\n",
2250 ret = ath10k_download_cal_file(ar, ar->pre_cal_file);
2252 ar->cal_mode = ATH10K_PRE_CAL_MODE_FILE;
2256 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2257 "boot did not find a pre calibration file, try DT next: %d\n",
2260 ret = ath10k_download_cal_dt(ar, "qcom,ath10k-pre-calibration-data");
2262 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2263 "unable to load pre cal data from DT: %d\n", ret);
2266 ar->cal_mode = ATH10K_PRE_CAL_MODE_DT;
2269 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot using calibration mode %s\n",
2270 ath10k_cal_mode_str(ar->cal_mode));
2275 static int ath10k_core_pre_cal_config(struct ath10k *ar)
2279 ret = ath10k_core_pre_cal_download(ar);
2281 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2282 "failed to load pre cal data: %d\n", ret);
2286 ret = ath10k_core_get_board_id_from_otp(ar);
2288 ath10k_err(ar, "failed to get board id: %d\n", ret);
2292 ret = ath10k_download_and_run_otp(ar);
2294 ath10k_err(ar, "failed to run otp: %d\n", ret);
2298 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2299 "pre cal configuration done successfully\n");
2304 static int ath10k_download_cal_data(struct ath10k *ar)
2308 ret = ath10k_core_pre_cal_config(ar);
2312 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2313 "pre cal download procedure failed, try cal file: %d\n",
2316 ret = ath10k_download_cal_nvmem(ar, "calibration");
2318 ar->cal_mode = ATH10K_CAL_MODE_NVMEM;
2320 } else if (ret == -EPROBE_DEFER) {
2324 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2325 "boot did not find a calibration nvmem-cell, try file next: %d\n",
2328 ret = ath10k_download_cal_file(ar, ar->cal_file);
2330 ar->cal_mode = ATH10K_CAL_MODE_FILE;
2334 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2335 "boot did not find a calibration file, try DT next: %d\n",
2338 ret = ath10k_download_cal_dt(ar, "qcom,ath10k-calibration-data");
2340 ar->cal_mode = ATH10K_CAL_MODE_DT;
2344 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2345 "boot did not find DT entry, try target EEPROM next: %d\n",
2348 ret = ath10k_download_cal_eeprom(ar);
2350 ar->cal_mode = ATH10K_CAL_MODE_EEPROM;
2354 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2355 "boot did not find target EEPROM entry, try OTP next: %d\n",
2358 ret = ath10k_download_and_run_otp(ar);
2360 ath10k_err(ar, "failed to run otp: %d\n", ret);
2364 ar->cal_mode = ATH10K_CAL_MODE_OTP;
2367 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot using calibration mode %s\n",
2368 ath10k_cal_mode_str(ar->cal_mode));
2372 static void ath10k_core_fetch_btcoex_dt(struct ath10k *ar)
2374 struct device_node *node;
2375 u8 coex_support = 0;
2378 node = ar->dev->of_node;
2382 ret = of_property_read_u8(node, "qcom,coexist-support", &coex_support);
2384 ar->coex_support = true;
2389 ar->coex_support = true;
2391 ar->coex_support = false;
2392 ar->coex_gpio_pin = -1;
2396 ret = of_property_read_u32(node, "qcom,coexist-gpio-pin",
2397 &ar->coex_gpio_pin);
2399 ar->coex_gpio_pin = -1;
2402 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot coex_support %d coex_gpio_pin %d\n",
2403 ar->coex_support, ar->coex_gpio_pin);
2406 static int ath10k_init_uart(struct ath10k *ar)
2411 * Explicitly setting UART prints to zero as target turns it on
2412 * based on scratch registers.
2414 ret = ath10k_bmi_write32(ar, hi_serial_enable, 0);
2416 ath10k_warn(ar, "could not disable UART prints (%d)\n", ret);
2421 if (ar->hw_params.uart_pin_workaround) {
2422 ret = ath10k_bmi_write32(ar, hi_dbg_uart_txpin,
2423 ar->hw_params.uart_pin);
2425 ath10k_warn(ar, "failed to set UART TX pin: %d",
2434 ret = ath10k_bmi_write32(ar, hi_dbg_uart_txpin, ar->hw_params.uart_pin);
2436 ath10k_warn(ar, "could not enable UART prints (%d)\n", ret);
2440 ret = ath10k_bmi_write32(ar, hi_serial_enable, 1);
2442 ath10k_warn(ar, "could not enable UART prints (%d)\n", ret);
2446 /* Set the UART baud rate to 19200. */
2447 ret = ath10k_bmi_write32(ar, hi_desired_baud_rate, 19200);
2449 ath10k_warn(ar, "could not set the baud rate (%d)\n", ret);
2453 ath10k_info(ar, "UART prints enabled\n");
2457 static int ath10k_init_hw_params(struct ath10k *ar)
2459 const struct ath10k_hw_params *hw_params;
2462 for (i = 0; i < ARRAY_SIZE(ath10k_hw_params_list); i++) {
2463 hw_params = &ath10k_hw_params_list[i];
2465 if (hw_params->bus == ar->hif.bus &&
2466 hw_params->id == ar->target_version &&
2467 hw_params->dev_id == ar->dev_id)
2471 if (i == ARRAY_SIZE(ath10k_hw_params_list)) {
2472 ath10k_err(ar, "Unsupported hardware version: 0x%x\n",
2473 ar->target_version);
2477 ar->hw_params = *hw_params;
2479 ath10k_dbg(ar, ATH10K_DBG_BOOT, "Hardware name %s version 0x%x\n",
2480 ar->hw_params.name, ar->target_version);
2485 void ath10k_core_start_recovery(struct ath10k *ar)
2487 if (test_and_set_bit(ATH10K_FLAG_RESTARTING, &ar->dev_flags)) {
2488 ath10k_warn(ar, "already restarting\n");
2492 queue_work(ar->workqueue, &ar->restart_work);
2494 EXPORT_SYMBOL(ath10k_core_start_recovery);
2496 void ath10k_core_napi_enable(struct ath10k *ar)
2498 lockdep_assert_held(&ar->conf_mutex);
2500 if (test_bit(ATH10K_FLAG_NAPI_ENABLED, &ar->dev_flags))
2503 napi_enable(&ar->napi);
2504 set_bit(ATH10K_FLAG_NAPI_ENABLED, &ar->dev_flags);
2506 EXPORT_SYMBOL(ath10k_core_napi_enable);
2508 void ath10k_core_napi_sync_disable(struct ath10k *ar)
2510 lockdep_assert_held(&ar->conf_mutex);
2512 if (!test_bit(ATH10K_FLAG_NAPI_ENABLED, &ar->dev_flags))
2515 napi_synchronize(&ar->napi);
2516 napi_disable(&ar->napi);
2517 clear_bit(ATH10K_FLAG_NAPI_ENABLED, &ar->dev_flags);
2519 EXPORT_SYMBOL(ath10k_core_napi_sync_disable);
2521 static void ath10k_core_restart(struct work_struct *work)
2523 struct ath10k *ar = container_of(work, struct ath10k, restart_work);
2526 set_bit(ATH10K_FLAG_CRASH_FLUSH, &ar->dev_flags);
2528 /* Place a barrier to make sure the compiler doesn't reorder
2529 * CRASH_FLUSH and calling other functions.
2533 ieee80211_stop_queues(ar->hw);
2534 ath10k_drain_tx(ar);
2535 complete(&ar->scan.started);
2536 complete(&ar->scan.completed);
2537 complete(&ar->scan.on_channel);
2538 complete(&ar->offchan_tx_completed);
2539 complete(&ar->install_key_done);
2540 complete(&ar->vdev_setup_done);
2541 complete(&ar->vdev_delete_done);
2542 complete(&ar->thermal.wmi_sync);
2543 complete(&ar->bss_survey_done);
2544 wake_up(&ar->htt.empty_tx_wq);
2545 wake_up(&ar->wmi.tx_credits_wq);
2546 wake_up(&ar->peer_mapping_wq);
2548 /* TODO: We can have one instance of cancelling coverage_class_work by
2549 * moving it to ath10k_halt(), so that both stop() and restart() would
2550 * call that but it takes conf_mutex() and if we call cancel_work_sync()
2551 * with conf_mutex it will deadlock.
2553 cancel_work_sync(&ar->set_coverage_class_work);
2555 mutex_lock(&ar->conf_mutex);
2557 switch (ar->state) {
2558 case ATH10K_STATE_ON:
2559 ar->state = ATH10K_STATE_RESTARTING;
2561 ath10k_scan_finish(ar);
2562 ieee80211_restart_hw(ar->hw);
2564 case ATH10K_STATE_OFF:
2565 /* this can happen if driver is being unloaded
2566 * or if the crash happens during FW probing
2568 ath10k_warn(ar, "cannot restart a device that hasn't been started\n");
2570 case ATH10K_STATE_RESTARTING:
2571 /* hw restart might be requested from multiple places */
2573 case ATH10K_STATE_RESTARTED:
2574 ar->state = ATH10K_STATE_WEDGED;
2576 case ATH10K_STATE_WEDGED:
2577 ath10k_warn(ar, "device is wedged, will not restart\n");
2579 case ATH10K_STATE_UTF:
2580 ath10k_warn(ar, "firmware restart in UTF mode not supported\n");
2584 mutex_unlock(&ar->conf_mutex);
2586 ret = ath10k_coredump_submit(ar);
2588 ath10k_warn(ar, "failed to send firmware crash dump via devcoredump: %d",
2591 complete(&ar->driver_recovery);
2594 static void ath10k_core_set_coverage_class_work(struct work_struct *work)
2596 struct ath10k *ar = container_of(work, struct ath10k,
2597 set_coverage_class_work);
2599 if (ar->hw_params.hw_ops->set_coverage_class)
2600 ar->hw_params.hw_ops->set_coverage_class(ar, -1);
2603 static int ath10k_core_init_firmware_features(struct ath10k *ar)
2605 struct ath10k_fw_file *fw_file = &ar->normal_mode_fw.fw_file;
2608 if (test_bit(ATH10K_FW_FEATURE_WMI_10_2, fw_file->fw_features) &&
2609 !test_bit(ATH10K_FW_FEATURE_WMI_10X, fw_file->fw_features)) {
2610 ath10k_err(ar, "feature bits corrupted: 10.2 feature requires 10.x feature to be set as well");
2614 if (fw_file->wmi_op_version >= ATH10K_FW_WMI_OP_VERSION_MAX) {
2615 ath10k_err(ar, "unsupported WMI OP version (max %d): %d\n",
2616 ATH10K_FW_WMI_OP_VERSION_MAX, fw_file->wmi_op_version);
2620 ar->wmi.rx_decap_mode = ATH10K_HW_TXRX_NATIVE_WIFI;
2621 switch (ath10k_cryptmode_param) {
2622 case ATH10K_CRYPT_MODE_HW:
2623 clear_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags);
2624 clear_bit(ATH10K_FLAG_HW_CRYPTO_DISABLED, &ar->dev_flags);
2626 case ATH10K_CRYPT_MODE_SW:
2627 if (!test_bit(ATH10K_FW_FEATURE_RAW_MODE_SUPPORT,
2628 fw_file->fw_features)) {
2629 ath10k_err(ar, "cryptmode > 0 requires raw mode support from firmware");
2633 set_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags);
2634 set_bit(ATH10K_FLAG_HW_CRYPTO_DISABLED, &ar->dev_flags);
2637 ath10k_info(ar, "invalid cryptmode: %d\n",
2638 ath10k_cryptmode_param);
2642 ar->htt.max_num_amsdu = ATH10K_HTT_MAX_NUM_AMSDU_DEFAULT;
2643 ar->htt.max_num_ampdu = ATH10K_HTT_MAX_NUM_AMPDU_DEFAULT;
2645 if (ath10k_frame_mode == ATH10K_HW_TXRX_RAW) {
2646 if (!test_bit(ATH10K_FW_FEATURE_RAW_MODE_SUPPORT,
2647 fw_file->fw_features)) {
2648 ath10k_err(ar, "rawmode = 1 requires support from firmware");
2651 set_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags);
2654 if (test_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags)) {
2655 ar->wmi.rx_decap_mode = ATH10K_HW_TXRX_RAW;
2659 * Firmware A-MSDU aggregation breaks with RAW Tx encap mode
2660 * and causes enormous performance issues (malformed frames,
2663 * Disabling A-MSDU makes RAW mode stable with heavy traffic
2664 * albeit a bit slower compared to regular operation.
2666 ar->htt.max_num_amsdu = 1;
2669 /* Backwards compatibility for firmwares without
2670 * ATH10K_FW_IE_WMI_OP_VERSION.
2672 if (fw_file->wmi_op_version == ATH10K_FW_WMI_OP_VERSION_UNSET) {
2673 if (test_bit(ATH10K_FW_FEATURE_WMI_10X, fw_file->fw_features)) {
2674 if (test_bit(ATH10K_FW_FEATURE_WMI_10_2,
2675 fw_file->fw_features))
2676 fw_file->wmi_op_version = ATH10K_FW_WMI_OP_VERSION_10_2;
2678 fw_file->wmi_op_version = ATH10K_FW_WMI_OP_VERSION_10_1;
2680 fw_file->wmi_op_version = ATH10K_FW_WMI_OP_VERSION_MAIN;
2684 switch (fw_file->wmi_op_version) {
2685 case ATH10K_FW_WMI_OP_VERSION_MAIN:
2686 max_num_peers = TARGET_NUM_PEERS;
2687 ar->max_num_stations = TARGET_NUM_STATIONS;
2688 ar->max_num_vdevs = TARGET_NUM_VDEVS;
2689 ar->htt.max_num_pending_tx = TARGET_NUM_MSDU_DESC;
2690 ar->fw_stats_req_mask = WMI_STAT_PDEV | WMI_STAT_VDEV |
2692 ar->max_spatial_stream = WMI_MAX_SPATIAL_STREAM;
2694 case ATH10K_FW_WMI_OP_VERSION_10_1:
2695 case ATH10K_FW_WMI_OP_VERSION_10_2:
2696 case ATH10K_FW_WMI_OP_VERSION_10_2_4:
2697 if (ath10k_peer_stats_enabled(ar)) {
2698 max_num_peers = TARGET_10X_TX_STATS_NUM_PEERS;
2699 ar->max_num_stations = TARGET_10X_TX_STATS_NUM_STATIONS;
2701 max_num_peers = TARGET_10X_NUM_PEERS;
2702 ar->max_num_stations = TARGET_10X_NUM_STATIONS;
2704 ar->max_num_vdevs = TARGET_10X_NUM_VDEVS;
2705 ar->htt.max_num_pending_tx = TARGET_10X_NUM_MSDU_DESC;
2706 ar->fw_stats_req_mask = WMI_STAT_PEER;
2707 ar->max_spatial_stream = WMI_MAX_SPATIAL_STREAM;
2709 case ATH10K_FW_WMI_OP_VERSION_TLV:
2710 max_num_peers = TARGET_TLV_NUM_PEERS;
2711 ar->max_num_stations = TARGET_TLV_NUM_STATIONS;
2712 ar->max_num_vdevs = TARGET_TLV_NUM_VDEVS;
2713 ar->max_num_tdls_vdevs = TARGET_TLV_NUM_TDLS_VDEVS;
2714 if (ar->hif.bus == ATH10K_BUS_SDIO)
2715 ar->htt.max_num_pending_tx =
2716 TARGET_TLV_NUM_MSDU_DESC_HL;
2718 ar->htt.max_num_pending_tx = TARGET_TLV_NUM_MSDU_DESC;
2719 ar->wow.max_num_patterns = TARGET_TLV_NUM_WOW_PATTERNS;
2720 ar->fw_stats_req_mask = WMI_TLV_STAT_PDEV | WMI_TLV_STAT_VDEV |
2721 WMI_TLV_STAT_PEER | WMI_TLV_STAT_PEER_EXTD;
2722 ar->max_spatial_stream = WMI_MAX_SPATIAL_STREAM;
2723 ar->wmi.mgmt_max_num_pending_tx = TARGET_TLV_MGMT_NUM_MSDU_DESC;
2725 case ATH10K_FW_WMI_OP_VERSION_10_4:
2726 max_num_peers = TARGET_10_4_NUM_PEERS;
2727 ar->max_num_stations = TARGET_10_4_NUM_STATIONS;
2728 ar->num_active_peers = TARGET_10_4_ACTIVE_PEERS;
2729 ar->max_num_vdevs = TARGET_10_4_NUM_VDEVS;
2730 ar->num_tids = TARGET_10_4_TGT_NUM_TIDS;
2731 ar->fw_stats_req_mask = WMI_10_4_STAT_PEER |
2732 WMI_10_4_STAT_PEER_EXTD |
2733 WMI_10_4_STAT_VDEV_EXTD;
2734 ar->max_spatial_stream = ar->hw_params.max_spatial_stream;
2735 ar->max_num_tdls_vdevs = TARGET_10_4_NUM_TDLS_VDEVS;
2737 if (test_bit(ATH10K_FW_FEATURE_PEER_FLOW_CONTROL,
2738 fw_file->fw_features))
2739 ar->htt.max_num_pending_tx = TARGET_10_4_NUM_MSDU_DESC_PFC;
2741 ar->htt.max_num_pending_tx = TARGET_10_4_NUM_MSDU_DESC;
2743 case ATH10K_FW_WMI_OP_VERSION_UNSET:
2744 case ATH10K_FW_WMI_OP_VERSION_MAX:
2750 if (ar->hw_params.num_peers)
2751 ar->max_num_peers = ar->hw_params.num_peers;
2753 ar->max_num_peers = max_num_peers;
2755 /* Backwards compatibility for firmwares without
2756 * ATH10K_FW_IE_HTT_OP_VERSION.
2758 if (fw_file->htt_op_version == ATH10K_FW_HTT_OP_VERSION_UNSET) {
2759 switch (fw_file->wmi_op_version) {
2760 case ATH10K_FW_WMI_OP_VERSION_MAIN:
2761 fw_file->htt_op_version = ATH10K_FW_HTT_OP_VERSION_MAIN;
2763 case ATH10K_FW_WMI_OP_VERSION_10_1:
2764 case ATH10K_FW_WMI_OP_VERSION_10_2:
2765 case ATH10K_FW_WMI_OP_VERSION_10_2_4:
2766 fw_file->htt_op_version = ATH10K_FW_HTT_OP_VERSION_10_1;
2768 case ATH10K_FW_WMI_OP_VERSION_TLV:
2769 fw_file->htt_op_version = ATH10K_FW_HTT_OP_VERSION_TLV;
2771 case ATH10K_FW_WMI_OP_VERSION_10_4:
2772 case ATH10K_FW_WMI_OP_VERSION_UNSET:
2773 case ATH10K_FW_WMI_OP_VERSION_MAX:
2774 ath10k_err(ar, "htt op version not found from fw meta data");
2782 static int ath10k_core_reset_rx_filter(struct ath10k *ar)
2788 const u8 *vdev_addr;
2791 vdev_type = WMI_VDEV_TYPE_STA;
2792 vdev_subtype = ath10k_wmi_get_vdev_subtype(ar, WMI_VDEV_SUBTYPE_NONE);
2793 vdev_addr = ar->mac_addr;
2795 ret = ath10k_wmi_vdev_create(ar, vdev_id, vdev_type, vdev_subtype,
2798 ath10k_err(ar, "failed to create dummy vdev: %d\n", ret);
2802 ret = ath10k_wmi_vdev_delete(ar, vdev_id);
2804 ath10k_err(ar, "failed to delete dummy vdev: %d\n", ret);
2808 /* WMI and HTT may use separate HIF pipes and are not guaranteed to be
2809 * serialized properly implicitly.
2811 * Moreover (most) WMI commands have no explicit acknowledges. It is
2812 * possible to infer it implicitly by poking firmware with echo
2813 * command - getting a reply means all preceding comments have been
2814 * (mostly) processed.
2816 * In case of vdev create/delete this is sufficient.
2818 * Without this it's possible to end up with a race when HTT Rx ring is
2819 * started before vdev create/delete hack is complete allowing a short
2820 * window of opportunity to receive (and Tx ACK) a bunch of frames.
2822 ret = ath10k_wmi_barrier(ar);
2824 ath10k_err(ar, "failed to ping firmware: %d\n", ret);
2831 static int ath10k_core_compat_services(struct ath10k *ar)
2833 struct ath10k_fw_file *fw_file = &ar->normal_mode_fw.fw_file;
2835 /* all 10.x firmware versions support thermal throttling but don't
2836 * advertise the support via service flags so we have to hardcode
2839 switch (fw_file->wmi_op_version) {
2840 case ATH10K_FW_WMI_OP_VERSION_10_1:
2841 case ATH10K_FW_WMI_OP_VERSION_10_2:
2842 case ATH10K_FW_WMI_OP_VERSION_10_2_4:
2843 case ATH10K_FW_WMI_OP_VERSION_10_4:
2844 set_bit(WMI_SERVICE_THERM_THROT, ar->wmi.svc_map);
2853 #define TGT_IRAM_READ_PER_ITR (8 * 1024)
2855 static int ath10k_core_copy_target_iram(struct ath10k *ar)
2857 const struct ath10k_hw_mem_layout *hw_mem;
2858 const struct ath10k_mem_region *tmp, *mem_region = NULL;
2863 u32 len, remaining_len;
2865 /* copy target iram feature must work also when
2866 * ATH10K_FW_CRASH_DUMP_RAM_DATA is disabled, so
2867 * _ath10k_coredump_get_mem_layout() to accomplist that
2869 hw_mem = _ath10k_coredump_get_mem_layout(ar);
2871 /* if CONFIG_DEV_COREDUMP is disabled we get NULL, then
2872 * just silently disable the feature by doing nothing
2876 for (i = 0; i < hw_mem->region_table.size; i++) {
2877 tmp = &hw_mem->region_table.regions[i];
2878 if (tmp->type == ATH10K_MEM_REGION_TYPE_REG) {
2887 for (i = 0; i < ar->wmi.num_mem_chunks; i++) {
2888 if (ar->wmi.mem_chunks[i].req_id ==
2889 WMI_IRAM_RECOVERY_HOST_MEM_REQ_ID) {
2890 vaddr = ar->wmi.mem_chunks[i].vaddr;
2891 len = ar->wmi.mem_chunks[i].len;
2896 if (!vaddr || !len) {
2897 ath10k_warn(ar, "No allocated memory for IRAM back up");
2901 len = (len < mem_region->len) ? len : mem_region->len;
2902 paddr = mem_region->start;
2903 num_read_itr = len / TGT_IRAM_READ_PER_ITR;
2904 remaining_len = len % TGT_IRAM_READ_PER_ITR;
2905 for (i = 0; i < num_read_itr; i++) {
2906 ret = ath10k_hif_diag_read(ar, paddr, vaddr,
2907 TGT_IRAM_READ_PER_ITR);
2909 ath10k_warn(ar, "failed to copy firmware IRAM contents: %d",
2914 paddr += TGT_IRAM_READ_PER_ITR;
2915 vaddr += TGT_IRAM_READ_PER_ITR;
2918 if (remaining_len) {
2919 ret = ath10k_hif_diag_read(ar, paddr, vaddr, remaining_len);
2921 ath10k_warn(ar, "failed to copy firmware IRAM contents: %d",
2927 ath10k_dbg(ar, ATH10K_DBG_BOOT, "target IRAM back up completed\n");
2932 int ath10k_core_start(struct ath10k *ar, enum ath10k_firmware_mode mode,
2933 const struct ath10k_fw_components *fw)
2938 lockdep_assert_held(&ar->conf_mutex);
2940 clear_bit(ATH10K_FLAG_CRASH_FLUSH, &ar->dev_flags);
2942 ar->running_fw = fw;
2944 if (!test_bit(ATH10K_FW_FEATURE_NON_BMI,
2945 ar->running_fw->fw_file.fw_features)) {
2946 ath10k_bmi_start(ar);
2948 /* Enable hardware clock to speed up firmware download */
2949 if (ar->hw_params.hw_ops->enable_pll_clk) {
2950 status = ar->hw_params.hw_ops->enable_pll_clk(ar);
2951 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot enable pll ret %d\n",
2955 if (ath10k_init_configure_target(ar)) {
2960 status = ath10k_download_cal_data(ar);
2964 /* Some of qca988x solutions are having global reset issue
2965 * during target initialization. Bypassing PLL setting before
2966 * downloading firmware and letting the SoC run on REF_CLK is
2967 * fixing the problem. Corresponding firmware change is also
2968 * needed to set the clock source once the target is
2971 if (test_bit(ATH10K_FW_FEATURE_SUPPORTS_SKIP_CLOCK_INIT,
2972 ar->running_fw->fw_file.fw_features)) {
2973 status = ath10k_bmi_write32(ar, hi_skip_clock_init, 1);
2975 ath10k_err(ar, "could not write to skip_clock_init: %d\n",
2981 status = ath10k_download_fw(ar);
2985 status = ath10k_init_uart(ar);
2989 if (ar->hif.bus == ATH10K_BUS_SDIO) {
2990 status = ath10k_init_sdio(ar, mode);
2992 ath10k_err(ar, "failed to init SDIO: %d\n", status);
2998 ar->htc.htc_ops.target_send_suspend_complete =
2999 ath10k_send_suspend_complete;
3001 status = ath10k_htc_init(ar);
3003 ath10k_err(ar, "could not init HTC (%d)\n", status);
3007 if (!test_bit(ATH10K_FW_FEATURE_NON_BMI,
3008 ar->running_fw->fw_file.fw_features)) {
3009 status = ath10k_bmi_done(ar);
3014 status = ath10k_wmi_attach(ar);
3016 ath10k_err(ar, "WMI attach failed: %d\n", status);
3020 status = ath10k_htt_init(ar);
3022 ath10k_err(ar, "failed to init htt: %d\n", status);
3023 goto err_wmi_detach;
3026 status = ath10k_htt_tx_start(&ar->htt);
3028 ath10k_err(ar, "failed to alloc htt tx: %d\n", status);
3029 goto err_wmi_detach;
3032 /* If firmware indicates Full Rx Reorder support it must be used in a
3033 * slightly different manner. Let HTT code know.
3035 ar->htt.rx_ring.in_ord_rx = !!(test_bit(WMI_SERVICE_RX_FULL_REORDER,
3038 status = ath10k_htt_rx_alloc(&ar->htt);
3040 ath10k_err(ar, "failed to alloc htt rx: %d\n", status);
3041 goto err_htt_tx_detach;
3044 status = ath10k_hif_start(ar);
3046 ath10k_err(ar, "could not start HIF: %d\n", status);
3047 goto err_htt_rx_detach;
3050 status = ath10k_htc_wait_target(&ar->htc);
3052 ath10k_err(ar, "failed to connect to HTC: %d\n", status);
3056 status = ath10k_hif_start_post(ar);
3058 ath10k_err(ar, "failed to swap mailbox: %d\n", status);
3062 if (mode == ATH10K_FIRMWARE_MODE_NORMAL) {
3063 status = ath10k_htt_connect(&ar->htt);
3065 ath10k_err(ar, "failed to connect htt (%d)\n", status);
3070 status = ath10k_wmi_connect(ar);
3072 ath10k_err(ar, "could not connect wmi: %d\n", status);
3076 status = ath10k_htc_start(&ar->htc);
3078 ath10k_err(ar, "failed to start htc: %d\n", status);
3082 if (mode == ATH10K_FIRMWARE_MODE_NORMAL) {
3083 status = ath10k_wmi_wait_for_service_ready(ar);
3085 ath10k_warn(ar, "wmi service ready event not received");
3090 ath10k_dbg(ar, ATH10K_DBG_BOOT, "firmware %s booted\n",
3091 ar->hw->wiphy->fw_version);
3093 if (test_bit(ATH10K_FW_FEATURE_IRAM_RECOVERY,
3094 ar->running_fw->fw_file.fw_features)) {
3095 status = ath10k_core_copy_target_iram(ar);
3097 ath10k_warn(ar, "failed to copy target iram contents: %d",
3103 if (test_bit(WMI_SERVICE_EXT_RES_CFG_SUPPORT, ar->wmi.svc_map) &&
3104 mode == ATH10K_FIRMWARE_MODE_NORMAL) {
3106 if (ath10k_peer_stats_enabled(ar))
3107 val = WMI_10_4_PEER_STATS;
3109 /* Enable vdev stats by default */
3110 val |= WMI_10_4_VDEV_STATS;
3112 if (test_bit(WMI_SERVICE_BSS_CHANNEL_INFO_64, ar->wmi.svc_map))
3113 val |= WMI_10_4_BSS_CHANNEL_INFO_64;
3115 ath10k_core_fetch_btcoex_dt(ar);
3117 /* 10.4 firmware supports BT-Coex without reloading firmware
3118 * via pdev param. To support Bluetooth coexistence pdev param,
3119 * WMI_COEX_GPIO_SUPPORT of extended resource config should be
3122 * We can still enable BTCOEX if firmware has the support
3123 * even though btceox_support value is
3124 * ATH10K_DT_BTCOEX_NOT_FOUND
3127 if (test_bit(WMI_SERVICE_COEX_GPIO, ar->wmi.svc_map) &&
3128 test_bit(ATH10K_FW_FEATURE_BTCOEX_PARAM,
3129 ar->running_fw->fw_file.fw_features) &&
3131 val |= WMI_10_4_COEX_GPIO_SUPPORT;
3133 if (test_bit(WMI_SERVICE_TDLS_EXPLICIT_MODE_ONLY,
3135 val |= WMI_10_4_TDLS_EXPLICIT_MODE_ONLY;
3137 if (test_bit(WMI_SERVICE_TDLS_UAPSD_BUFFER_STA,
3139 val |= WMI_10_4_TDLS_UAPSD_BUFFER_STA;
3141 if (test_bit(WMI_SERVICE_TX_DATA_ACK_RSSI,
3143 val |= WMI_10_4_TX_DATA_ACK_RSSI;
3145 if (test_bit(WMI_SERVICE_REPORT_AIRTIME, ar->wmi.svc_map))
3146 val |= WMI_10_4_REPORT_AIRTIME;
3148 if (test_bit(WMI_SERVICE_EXT_PEER_TID_CONFIGS_SUPPORT,
3150 val |= WMI_10_4_EXT_PEER_TID_CONFIGS_SUPPORT;
3152 status = ath10k_mac_ext_resource_config(ar, val);
3155 "failed to send ext resource cfg command : %d\n",
3161 status = ath10k_wmi_cmd_init(ar);
3163 ath10k_err(ar, "could not send WMI init command (%d)\n",
3168 status = ath10k_wmi_wait_for_unified_ready(ar);
3170 ath10k_err(ar, "wmi unified ready event not received\n");
3174 status = ath10k_core_compat_services(ar);
3176 ath10k_err(ar, "compat services failed: %d\n", status);
3180 status = ath10k_wmi_pdev_set_base_macaddr(ar, ar->mac_addr);
3181 if (status && status != -EOPNOTSUPP) {
3183 "failed to set base mac address: %d\n", status);
3187 /* Some firmware revisions do not properly set up hardware rx filter
3190 * A known example from QCA9880 and 10.2.4 is that MAC_PCU_ADDR1_MASK
3191 * is filled with 0s instead of 1s allowing HW to respond with ACKs to
3192 * any frames that matches MAC_PCU_RX_FILTER which is also
3193 * misconfigured to accept anything.
3195 * The ADDR1 is programmed using internal firmware structure field and
3196 * can't be (easily/sanely) reached from the driver explicitly. It is
3197 * possible to implicitly make it correct by creating a dummy vdev and
3200 if (ar->hw_params.hw_filter_reset_required &&
3201 mode == ATH10K_FIRMWARE_MODE_NORMAL) {
3202 status = ath10k_core_reset_rx_filter(ar);
3205 "failed to reset rx filter: %d\n", status);
3210 status = ath10k_htt_rx_ring_refill(ar);
3212 ath10k_err(ar, "failed to refill htt rx ring: %d\n", status);
3216 if (ar->max_num_vdevs >= 64)
3217 ar->free_vdev_map = 0xFFFFFFFFFFFFFFFFLL;
3219 ar->free_vdev_map = (1LL << ar->max_num_vdevs) - 1;
3221 INIT_LIST_HEAD(&ar->arvifs);
3223 /* we don't care about HTT in UTF mode */
3224 if (mode == ATH10K_FIRMWARE_MODE_NORMAL) {
3225 status = ath10k_htt_setup(&ar->htt);
3227 ath10k_err(ar, "failed to setup htt: %d\n", status);
3232 status = ath10k_debug_start(ar);
3236 status = ath10k_hif_set_target_log_mode(ar, fw_diag_log);
3237 if (status && status != -EOPNOTSUPP) {
3238 ath10k_warn(ar, "set target log mode failed: %d\n", status);
3245 ath10k_hif_stop(ar);
3247 ath10k_htt_rx_free(&ar->htt);
3249 ath10k_htt_tx_free(&ar->htt);
3251 ath10k_wmi_detach(ar);
3255 EXPORT_SYMBOL(ath10k_core_start);
3257 int ath10k_wait_for_suspend(struct ath10k *ar, u32 suspend_opt)
3260 unsigned long time_left;
3262 reinit_completion(&ar->target_suspend);
3264 ret = ath10k_wmi_pdev_suspend_target(ar, suspend_opt);
3266 ath10k_warn(ar, "could not suspend target (%d)\n", ret);
3270 time_left = wait_for_completion_timeout(&ar->target_suspend, 1 * HZ);
3273 ath10k_warn(ar, "suspend timed out - target pause event never came\n");
3280 void ath10k_core_stop(struct ath10k *ar)
3282 lockdep_assert_held(&ar->conf_mutex);
3283 ath10k_debug_stop(ar);
3285 /* try to suspend target */
3286 if (ar->state != ATH10K_STATE_RESTARTING &&
3287 ar->state != ATH10K_STATE_UTF)
3288 ath10k_wait_for_suspend(ar, WMI_PDEV_SUSPEND_AND_DISABLE_INTR);
3290 ath10k_hif_stop(ar);
3291 ath10k_htt_tx_stop(&ar->htt);
3292 ath10k_htt_rx_free(&ar->htt);
3293 ath10k_wmi_detach(ar);
3295 ar->id.bmi_ids_valid = false;
3297 EXPORT_SYMBOL(ath10k_core_stop);
3299 /* mac80211 manages fw/hw initialization through start/stop hooks. However in
3300 * order to know what hw capabilities should be advertised to mac80211 it is
3301 * necessary to load the firmware (and tear it down immediately since start
3302 * hook will try to init it again) before registering
3304 static int ath10k_core_probe_fw(struct ath10k *ar)
3306 struct bmi_target_info target_info;
3309 ret = ath10k_hif_power_up(ar, ATH10K_FIRMWARE_MODE_NORMAL);
3311 ath10k_err(ar, "could not power on hif bus (%d)\n", ret);
3315 switch (ar->hif.bus) {
3316 case ATH10K_BUS_SDIO:
3317 memset(&target_info, 0, sizeof(target_info));
3318 ret = ath10k_bmi_get_target_info_sdio(ar, &target_info);
3320 ath10k_err(ar, "could not get target info (%d)\n", ret);
3321 goto err_power_down;
3323 ar->target_version = target_info.version;
3324 ar->hw->wiphy->hw_version = target_info.version;
3326 case ATH10K_BUS_PCI:
3327 case ATH10K_BUS_AHB:
3328 case ATH10K_BUS_USB:
3329 memset(&target_info, 0, sizeof(target_info));
3330 ret = ath10k_bmi_get_target_info(ar, &target_info);
3332 ath10k_err(ar, "could not get target info (%d)\n", ret);
3333 goto err_power_down;
3335 ar->target_version = target_info.version;
3336 ar->hw->wiphy->hw_version = target_info.version;
3338 case ATH10K_BUS_SNOC:
3339 memset(&target_info, 0, sizeof(target_info));
3340 ret = ath10k_hif_get_target_info(ar, &target_info);
3342 ath10k_err(ar, "could not get target info (%d)\n", ret);
3343 goto err_power_down;
3345 ar->target_version = target_info.version;
3346 ar->hw->wiphy->hw_version = target_info.version;
3349 ath10k_err(ar, "incorrect hif bus type: %d\n", ar->hif.bus);
3352 ret = ath10k_init_hw_params(ar);
3354 ath10k_err(ar, "could not get hw params (%d)\n", ret);
3355 goto err_power_down;
3358 ret = ath10k_core_fetch_firmware_files(ar);
3360 ath10k_err(ar, "could not fetch firmware files (%d)\n", ret);
3361 goto err_power_down;
3364 BUILD_BUG_ON(sizeof(ar->hw->wiphy->fw_version) !=
3365 sizeof(ar->normal_mode_fw.fw_file.fw_version));
3366 memcpy(ar->hw->wiphy->fw_version, ar->normal_mode_fw.fw_file.fw_version,
3367 sizeof(ar->hw->wiphy->fw_version));
3369 ath10k_debug_print_hwfw_info(ar);
3371 if (!test_bit(ATH10K_FW_FEATURE_NON_BMI,
3372 ar->normal_mode_fw.fw_file.fw_features)) {
3373 ret = ath10k_core_pre_cal_download(ar);
3375 /* pre calibration data download is not necessary
3376 * for all the chipsets. Ignore failures and continue.
3378 ath10k_dbg(ar, ATH10K_DBG_BOOT,
3379 "could not load pre cal data: %d\n", ret);
3382 ret = ath10k_core_get_board_id_from_otp(ar);
3383 if (ret && ret != -EOPNOTSUPP) {
3384 ath10k_err(ar, "failed to get board id from otp: %d\n",
3386 goto err_free_firmware_files;
3389 ret = ath10k_core_check_smbios(ar);
3391 ath10k_dbg(ar, ATH10K_DBG_BOOT, "SMBIOS bdf variant name not set.\n");
3393 ret = ath10k_core_check_dt(ar);
3395 ath10k_dbg(ar, ATH10K_DBG_BOOT, "DT bdf variant name not set.\n");
3397 ret = ath10k_core_fetch_board_file(ar, ATH10K_BD_IE_BOARD);
3399 ath10k_err(ar, "failed to fetch board file: %d\n", ret);
3400 goto err_free_firmware_files;
3403 ath10k_debug_print_board_info(ar);
3406 device_get_mac_address(ar->dev, ar->mac_addr);
3408 ret = ath10k_core_init_firmware_features(ar);
3410 ath10k_err(ar, "fatal problem with firmware features: %d\n",
3412 goto err_free_firmware_files;
3415 if (!test_bit(ATH10K_FW_FEATURE_NON_BMI,
3416 ar->normal_mode_fw.fw_file.fw_features)) {
3417 ret = ath10k_swap_code_seg_init(ar,
3418 &ar->normal_mode_fw.fw_file);
3420 ath10k_err(ar, "failed to initialize code swap segment: %d\n",
3422 goto err_free_firmware_files;
3426 mutex_lock(&ar->conf_mutex);
3428 ret = ath10k_core_start(ar, ATH10K_FIRMWARE_MODE_NORMAL,
3429 &ar->normal_mode_fw);
3431 ath10k_err(ar, "could not init core (%d)\n", ret);
3435 ath10k_debug_print_boot_info(ar);
3436 ath10k_core_stop(ar);
3438 mutex_unlock(&ar->conf_mutex);
3440 ath10k_hif_power_down(ar);
3444 mutex_unlock(&ar->conf_mutex);
3446 err_free_firmware_files:
3447 ath10k_core_free_firmware_files(ar);
3450 ath10k_hif_power_down(ar);
3455 static void ath10k_core_register_work(struct work_struct *work)
3457 struct ath10k *ar = container_of(work, struct ath10k, register_work);
3460 /* peer stats are enabled by default */
3461 set_bit(ATH10K_FLAG_PEER_STATS, &ar->dev_flags);
3463 status = ath10k_core_probe_fw(ar);
3465 ath10k_err(ar, "could not probe fw (%d)\n", status);
3469 status = ath10k_mac_register(ar);
3471 ath10k_err(ar, "could not register to mac80211 (%d)\n", status);
3472 goto err_release_fw;
3475 status = ath10k_coredump_register(ar);
3477 ath10k_err(ar, "unable to register coredump\n");
3478 goto err_unregister_mac;
3481 status = ath10k_debug_register(ar);
3483 ath10k_err(ar, "unable to initialize debugfs\n");
3484 goto err_unregister_coredump;
3487 status = ath10k_spectral_create(ar);
3489 ath10k_err(ar, "failed to initialize spectral\n");
3490 goto err_debug_destroy;
3493 status = ath10k_thermal_register(ar);
3495 ath10k_err(ar, "could not register thermal device: %d\n",
3497 goto err_spectral_destroy;
3500 set_bit(ATH10K_FLAG_CORE_REGISTERED, &ar->dev_flags);
3503 err_spectral_destroy:
3504 ath10k_spectral_destroy(ar);
3506 ath10k_debug_destroy(ar);
3507 err_unregister_coredump:
3508 ath10k_coredump_unregister(ar);
3510 ath10k_mac_unregister(ar);
3512 ath10k_core_free_firmware_files(ar);
3514 /* TODO: It's probably a good idea to release device from the driver
3515 * but calling device_release_driver() here will cause a deadlock.
3520 int ath10k_core_register(struct ath10k *ar,
3521 const struct ath10k_bus_params *bus_params)
3523 ar->bus_param = *bus_params;
3525 queue_work(ar->workqueue, &ar->register_work);
3529 EXPORT_SYMBOL(ath10k_core_register);
3531 void ath10k_core_unregister(struct ath10k *ar)
3533 cancel_work_sync(&ar->register_work);
3535 if (!test_bit(ATH10K_FLAG_CORE_REGISTERED, &ar->dev_flags))
3538 ath10k_thermal_unregister(ar);
3539 /* Stop spectral before unregistering from mac80211 to remove the
3540 * relayfs debugfs file cleanly. Otherwise the parent debugfs tree
3541 * would be already be free'd recursively, leading to a double free.
3543 ath10k_spectral_destroy(ar);
3545 /* We must unregister from mac80211 before we stop HTC and HIF.
3546 * Otherwise we will fail to submit commands to FW and mac80211 will be
3547 * unhappy about callback failures.
3549 ath10k_mac_unregister(ar);
3551 ath10k_testmode_destroy(ar);
3553 ath10k_core_free_firmware_files(ar);
3554 ath10k_core_free_board_files(ar);
3556 ath10k_debug_unregister(ar);
3558 EXPORT_SYMBOL(ath10k_core_unregister);
3560 struct ath10k *ath10k_core_create(size_t priv_size, struct device *dev,
3561 enum ath10k_bus bus,
3562 enum ath10k_hw_rev hw_rev,
3563 const struct ath10k_hif_ops *hif_ops)
3568 ar = ath10k_mac_create(priv_size);
3572 ar->ath_common.priv = ar;
3573 ar->ath_common.hw = ar->hw;
3575 ar->hw_rev = hw_rev;
3576 ar->hif.ops = hif_ops;
3580 case ATH10K_HW_QCA988X:
3581 case ATH10K_HW_QCA9887:
3582 ar->regs = &qca988x_regs;
3583 ar->hw_ce_regs = &qcax_ce_regs;
3584 ar->hw_values = &qca988x_values;
3586 case ATH10K_HW_QCA6174:
3587 case ATH10K_HW_QCA9377:
3588 ar->regs = &qca6174_regs;
3589 ar->hw_ce_regs = &qcax_ce_regs;
3590 ar->hw_values = &qca6174_values;
3592 case ATH10K_HW_QCA99X0:
3593 case ATH10K_HW_QCA9984:
3594 ar->regs = &qca99x0_regs;
3595 ar->hw_ce_regs = &qcax_ce_regs;
3596 ar->hw_values = &qca99x0_values;
3598 case ATH10K_HW_QCA9888:
3599 ar->regs = &qca99x0_regs;
3600 ar->hw_ce_regs = &qcax_ce_regs;
3601 ar->hw_values = &qca9888_values;
3603 case ATH10K_HW_QCA4019:
3604 ar->regs = &qca4019_regs;
3605 ar->hw_ce_regs = &qcax_ce_regs;
3606 ar->hw_values = &qca4019_values;
3608 case ATH10K_HW_WCN3990:
3609 ar->regs = &wcn3990_regs;
3610 ar->hw_ce_regs = &wcn3990_ce_regs;
3611 ar->hw_values = &wcn3990_values;
3614 ath10k_err(ar, "unsupported core hardware revision %d\n",
3620 init_completion(&ar->scan.started);
3621 init_completion(&ar->scan.completed);
3622 init_completion(&ar->scan.on_channel);
3623 init_completion(&ar->target_suspend);
3624 init_completion(&ar->driver_recovery);
3625 init_completion(&ar->wow.wakeup_completed);
3627 init_completion(&ar->install_key_done);
3628 init_completion(&ar->vdev_setup_done);
3629 init_completion(&ar->vdev_delete_done);
3630 init_completion(&ar->thermal.wmi_sync);
3631 init_completion(&ar->bss_survey_done);
3632 init_completion(&ar->peer_delete_done);
3633 init_completion(&ar->peer_stats_info_complete);
3635 INIT_DELAYED_WORK(&ar->scan.timeout, ath10k_scan_timeout_work);
3637 ar->workqueue = create_singlethread_workqueue("ath10k_wq");
3641 ar->workqueue_aux = create_singlethread_workqueue("ath10k_aux_wq");
3642 if (!ar->workqueue_aux)
3645 ar->workqueue_tx_complete =
3646 create_singlethread_workqueue("ath10k_tx_complete_wq");
3647 if (!ar->workqueue_tx_complete)
3648 goto err_free_aux_wq;
3650 mutex_init(&ar->conf_mutex);
3651 mutex_init(&ar->dump_mutex);
3652 spin_lock_init(&ar->data_lock);
3654 for (int ac = 0; ac < IEEE80211_NUM_ACS; ac++)
3655 spin_lock_init(&ar->queue_lock[ac]);
3657 INIT_LIST_HEAD(&ar->peers);
3658 init_waitqueue_head(&ar->peer_mapping_wq);
3659 init_waitqueue_head(&ar->htt.empty_tx_wq);
3660 init_waitqueue_head(&ar->wmi.tx_credits_wq);
3662 skb_queue_head_init(&ar->htt.rx_indication_head);
3664 init_completion(&ar->offchan_tx_completed);
3665 INIT_WORK(&ar->offchan_tx_work, ath10k_offchan_tx_work);
3666 skb_queue_head_init(&ar->offchan_tx_queue);
3668 INIT_WORK(&ar->wmi_mgmt_tx_work, ath10k_mgmt_over_wmi_tx_work);
3669 skb_queue_head_init(&ar->wmi_mgmt_tx_queue);
3671 INIT_WORK(&ar->register_work, ath10k_core_register_work);
3672 INIT_WORK(&ar->restart_work, ath10k_core_restart);
3673 INIT_WORK(&ar->set_coverage_class_work,
3674 ath10k_core_set_coverage_class_work);
3676 init_dummy_netdev(&ar->napi_dev);
3678 ret = ath10k_coredump_create(ar);
3680 goto err_free_tx_complete;
3682 ret = ath10k_debug_create(ar);
3684 goto err_free_coredump;
3689 ath10k_coredump_destroy(ar);
3690 err_free_tx_complete:
3691 destroy_workqueue(ar->workqueue_tx_complete);
3693 destroy_workqueue(ar->workqueue_aux);
3695 destroy_workqueue(ar->workqueue);
3697 ath10k_mac_destroy(ar);
3701 EXPORT_SYMBOL(ath10k_core_create);
3703 void ath10k_core_destroy(struct ath10k *ar)
3705 destroy_workqueue(ar->workqueue);
3707 destroy_workqueue(ar->workqueue_aux);
3709 destroy_workqueue(ar->workqueue_tx_complete);
3711 ath10k_debug_destroy(ar);
3712 ath10k_coredump_destroy(ar);
3713 ath10k_htt_tx_destroy(&ar->htt);
3714 ath10k_wmi_free_host_mem(ar);
3715 ath10k_mac_destroy(ar);
3717 EXPORT_SYMBOL(ath10k_core_destroy);
3719 MODULE_AUTHOR("Qualcomm Atheros");
3720 MODULE_DESCRIPTION("Core module for Qualcomm Atheros 802.11ac wireless LAN cards.");
3721 MODULE_LICENSE("Dual BSD/GPL");