1 // SPDX-License-Identifier: GPL-2.0
2 /* Ethernet device driver for Cortina Systems Gemini SoC
3 * Also known as the StorLink SL3512 and SL3516 (SL351x) or Lepus
4 * Net Engine and Gigabit Ethernet MAC (GMAC)
5 * This hardware contains a TCP Offload Engine (TOE) but currently the
6 * driver does not make use of it.
9 * Linus Walleij <linus.walleij@linaro.org>
10 * Tobias Waldvogel <tobias.waldvogel@gmail.com> (OpenWRT)
11 * Michał Mirosław <mirq-linux@rere.qmqm.pl>
12 * Paulius Zaleckas <paulius.zaleckas@gmail.com>
13 * Giuseppe De Robertis <Giuseppe.DeRobertis@ba.infn.it>
14 * Gary Chen & Ch Hsu Storlink Semiconductor
16 #include <linux/kernel.h>
17 #include <linux/init.h>
18 #include <linux/module.h>
19 #include <linux/platform_device.h>
20 #include <linux/spinlock.h>
21 #include <linux/slab.h>
22 #include <linux/dma-mapping.h>
23 #include <linux/cache.h>
24 #include <linux/interrupt.h>
25 #include <linux/reset.h>
26 #include <linux/clk.h>
28 #include <linux/of_mdio.h>
29 #include <linux/of_net.h>
30 #include <linux/of_platform.h>
31 #include <linux/etherdevice.h>
32 #include <linux/if_vlan.h>
33 #include <linux/skbuff.h>
34 #include <linux/phy.h>
35 #include <linux/crc32.h>
36 #include <linux/ethtool.h>
37 #include <linux/tcp.h>
38 #include <linux/u64_stats_sync.h>
42 #include <linux/ipv6.h>
46 #define DRV_NAME "gmac-gemini"
47 #define DRV_VERSION "1.0"
49 #define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
50 static int debug = -1;
51 module_param(debug, int, 0);
52 MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
58 #define HBURST_SINGLE 0x00
59 #define HBURST_INCR 0x01
60 #define HBURST_INCR4 0x02
61 #define HBURST_INCR8 0x03
63 #define HPROT_DATA_CACHE BIT(0)
64 #define HPROT_PRIVILIGED BIT(1)
65 #define HPROT_BUFFERABLE BIT(2)
66 #define HPROT_CACHABLE BIT(3)
68 #define DEFAULT_RX_COALESCE_NSECS 0
69 #define DEFAULT_GMAC_RXQ_ORDER 9
70 #define DEFAULT_GMAC_TXQ_ORDER 8
71 #define DEFAULT_RX_BUF_ORDER 11
72 #define DEFAULT_NAPI_WEIGHT 64
73 #define TX_MAX_FRAGS 16
74 #define TX_QUEUE_NUM 1 /* max: 6 */
75 #define RX_MAX_ALLOC_ORDER 2
77 #define GMAC0_IRQ0_2 (GMAC0_TXDERR_INT_BIT | GMAC0_TXPERR_INT_BIT | \
78 GMAC0_RXDERR_INT_BIT | GMAC0_RXPERR_INT_BIT)
79 #define GMAC0_IRQ0_TXQ0_INTS (GMAC0_SWTQ00_EOF_INT_BIT | \
80 GMAC0_SWTQ00_FIN_INT_BIT)
81 #define GMAC0_IRQ4_8 (GMAC0_MIB_INT_BIT | GMAC0_RX_OVERRUN_INT_BIT)
83 #define GMAC_OFFLOAD_FEATURES (NETIF_F_SG | NETIF_F_IP_CSUM | \
84 NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM | \
85 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6)
88 * struct gmac_queue_page - page buffer per-page info
90 struct gmac_queue_page {
96 struct gmac_txdesc *ring;
99 unsigned int noirq_packets;
102 struct gemini_ethernet;
104 struct gemini_ethernet_port {
107 struct gemini_ethernet *geth;
108 struct net_device *netdev;
110 void __iomem *dma_base;
111 void __iomem *gmac_base;
113 struct reset_control *reset;
117 void __iomem *rxq_rwptr;
118 struct gmac_rxdesc *rxq_ring;
119 unsigned int rxq_order;
121 struct napi_struct napi;
122 struct hrtimer rx_coalesce_timer;
123 unsigned int rx_coalesce_nsecs;
124 unsigned int freeq_refill;
125 struct gmac_txq txq[TX_QUEUE_NUM];
126 unsigned int txq_order;
127 unsigned int irq_every_tx_packets;
129 dma_addr_t rxq_dma_base;
130 dma_addr_t txq_dma_base;
132 unsigned int msg_enable;
133 spinlock_t config_lock; /* Locks config register */
135 struct u64_stats_sync tx_stats_syncp;
136 struct u64_stats_sync rx_stats_syncp;
137 struct u64_stats_sync ir_stats_syncp;
139 struct rtnl_link_stats64 stats;
140 u64 hw_stats[RX_STATS_NUM];
141 u64 rx_stats[RX_STATUS_NUM];
142 u64 rx_csum_stats[RX_CHKSUM_NUM];
144 u64 tx_frag_stats[TX_MAX_FRAGS];
145 u64 tx_frags_linearized;
149 struct gemini_ethernet {
152 struct gemini_ethernet_port *port0;
153 struct gemini_ethernet_port *port1;
156 spinlock_t irq_lock; /* Locks IRQ-related registers */
157 unsigned int freeq_order;
158 unsigned int freeq_frag_order;
159 struct gmac_rxdesc *freeq_ring;
160 dma_addr_t freeq_dma_base;
161 struct gmac_queue_page *freeq_pages;
162 unsigned int num_freeq_pages;
163 spinlock_t freeq_lock; /* Locks queue from reentrance */
166 #define GMAC_STATS_NUM ( \
167 RX_STATS_NUM + RX_STATUS_NUM + RX_CHKSUM_NUM + 1 + \
170 static const char gmac_stats_strings[GMAC_STATS_NUM][ETH_GSTRING_LEN] = {
177 "RX_STATUS_GOOD_FRAME",
178 "RX_STATUS_TOO_LONG_GOOD_CRC",
179 "RX_STATUS_RUNT_FRAME",
180 "RX_STATUS_SFD_NOT_FOUND",
181 "RX_STATUS_CRC_ERROR",
182 "RX_STATUS_TOO_LONG_BAD_CRC",
183 "RX_STATUS_ALIGNMENT_ERROR",
184 "RX_STATUS_TOO_LONG_BAD_ALIGN",
186 "RX_STATUS_DA_FILTERED",
187 "RX_STATUS_BUFFER_FULL",
193 "RX_CHKSUM_IP_UDP_TCP_OK",
194 "RX_CHKSUM_IP_OK_ONLY",
197 "RX_CHKSUM_IP_ERR_UNKNOWN",
199 "RX_CHKSUM_TCP_UDP_ERR",
218 "TX_FRAGS_LINEARIZED",
222 static void gmac_dump_dma_state(struct net_device *netdev);
224 static void gmac_update_config0_reg(struct net_device *netdev,
227 struct gemini_ethernet_port *port = netdev_priv(netdev);
231 spin_lock_irqsave(&port->config_lock, flags);
233 reg = readl(port->gmac_base + GMAC_CONFIG0);
234 reg = (reg & ~vmask) | val;
235 writel(reg, port->gmac_base + GMAC_CONFIG0);
237 spin_unlock_irqrestore(&port->config_lock, flags);
240 static void gmac_enable_tx_rx(struct net_device *netdev)
242 struct gemini_ethernet_port *port = netdev_priv(netdev);
246 spin_lock_irqsave(&port->config_lock, flags);
248 reg = readl(port->gmac_base + GMAC_CONFIG0);
249 reg &= ~CONFIG0_TX_RX_DISABLE;
250 writel(reg, port->gmac_base + GMAC_CONFIG0);
252 spin_unlock_irqrestore(&port->config_lock, flags);
255 static void gmac_disable_tx_rx(struct net_device *netdev)
257 struct gemini_ethernet_port *port = netdev_priv(netdev);
261 spin_lock_irqsave(&port->config_lock, flags);
263 val = readl(port->gmac_base + GMAC_CONFIG0);
264 val |= CONFIG0_TX_RX_DISABLE;
265 writel(val, port->gmac_base + GMAC_CONFIG0);
267 spin_unlock_irqrestore(&port->config_lock, flags);
269 mdelay(10); /* let GMAC consume packet */
272 static void gmac_set_flow_control(struct net_device *netdev, bool tx, bool rx)
274 struct gemini_ethernet_port *port = netdev_priv(netdev);
278 spin_lock_irqsave(&port->config_lock, flags);
280 val = readl(port->gmac_base + GMAC_CONFIG0);
281 val &= ~CONFIG0_FLOW_CTL;
283 val |= CONFIG0_FLOW_TX;
285 val |= CONFIG0_FLOW_RX;
286 writel(val, port->gmac_base + GMAC_CONFIG0);
288 spin_unlock_irqrestore(&port->config_lock, flags);
291 static void gmac_speed_set(struct net_device *netdev)
293 struct gemini_ethernet_port *port = netdev_priv(netdev);
294 struct phy_device *phydev = netdev->phydev;
295 union gmac_status status, old_status;
299 status.bits32 = readl(port->gmac_base + GMAC_STATUS);
300 old_status.bits32 = status.bits32;
301 status.bits.link = phydev->link;
302 status.bits.duplex = phydev->duplex;
304 switch (phydev->speed) {
306 status.bits.speed = GMAC_SPEED_1000;
307 if (phydev->interface == PHY_INTERFACE_MODE_RGMII)
308 status.bits.mii_rmii = GMAC_PHY_RGMII_1000;
309 netdev_dbg(netdev, "connect %s to RGMII @ 1Gbit\n",
310 phydev_name(phydev));
313 status.bits.speed = GMAC_SPEED_100;
314 if (phydev->interface == PHY_INTERFACE_MODE_RGMII)
315 status.bits.mii_rmii = GMAC_PHY_RGMII_100_10;
316 netdev_dbg(netdev, "connect %s to RGMII @ 100 Mbit\n",
317 phydev_name(phydev));
320 status.bits.speed = GMAC_SPEED_10;
321 if (phydev->interface == PHY_INTERFACE_MODE_RGMII)
322 status.bits.mii_rmii = GMAC_PHY_RGMII_100_10;
323 netdev_dbg(netdev, "connect %s to RGMII @ 10 Mbit\n",
324 phydev_name(phydev));
327 netdev_warn(netdev, "Unsupported PHY speed (%d) on %s\n",
328 phydev->speed, phydev_name(phydev));
331 if (phydev->duplex == DUPLEX_FULL) {
332 u16 lcladv = phy_read(phydev, MII_ADVERTISE);
333 u16 rmtadv = phy_read(phydev, MII_LPA);
334 u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
336 if (cap & FLOW_CTRL_RX)
338 if (cap & FLOW_CTRL_TX)
342 gmac_set_flow_control(netdev, pause_tx, pause_rx);
344 if (old_status.bits32 == status.bits32)
347 if (netif_msg_link(port)) {
348 phy_print_status(phydev);
349 netdev_info(netdev, "link flow control: %s\n",
351 ? (phydev->asym_pause ? "tx" : "both")
352 : (phydev->asym_pause ? "rx" : "none")
356 gmac_disable_tx_rx(netdev);
357 writel(status.bits32, port->gmac_base + GMAC_STATUS);
358 gmac_enable_tx_rx(netdev);
361 static int gmac_setup_phy(struct net_device *netdev)
363 struct gemini_ethernet_port *port = netdev_priv(netdev);
364 union gmac_status status = { .bits32 = 0 };
365 struct device *dev = port->dev;
366 struct phy_device *phy;
368 phy = of_phy_get_and_connect(netdev,
373 netdev->phydev = phy;
375 phy->supported &= PHY_GBIT_FEATURES;
376 phy->supported |= SUPPORTED_Asym_Pause | SUPPORTED_Pause;
377 phy->advertising = phy->supported;
379 /* set PHY interface type */
380 switch (phy->interface) {
381 case PHY_INTERFACE_MODE_MII:
383 "MII: set GMAC0 to GMII mode, GMAC1 disabled\n");
384 status.bits.mii_rmii = GMAC_PHY_MII;
386 case PHY_INTERFACE_MODE_GMII:
388 "GMII: set GMAC0 to GMII mode, GMAC1 disabled\n");
389 status.bits.mii_rmii = GMAC_PHY_GMII;
391 case PHY_INTERFACE_MODE_RGMII:
393 "RGMII: set GMAC0 and GMAC1 to MII/RGMII mode\n");
394 status.bits.mii_rmii = GMAC_PHY_RGMII_100_10;
397 netdev_err(netdev, "Unsupported MII interface\n");
399 netdev->phydev = NULL;
402 writel(status.bits32, port->gmac_base + GMAC_STATUS);
404 if (netif_msg_link(port))
405 phy_attached_info(phy);
410 /* The maximum frame length is not logically enumerated in the
411 * hardware, so we do a table lookup to find the applicable max
414 struct gmac_max_framelen {
415 unsigned int max_l3_len;
419 static const struct gmac_max_framelen gmac_maxlens[] = {
422 .val = CONFIG0_MAXLEN_1518,
426 .val = CONFIG0_MAXLEN_1522,
430 .val = CONFIG0_MAXLEN_1536,
434 .val = CONFIG0_MAXLEN_1542,
438 .val = CONFIG0_MAXLEN_9k,
442 .val = CONFIG0_MAXLEN_10k,
446 static int gmac_pick_rx_max_len(unsigned int max_l3_len)
448 const struct gmac_max_framelen *maxlen;
452 maxtot = max_l3_len + ETH_HLEN + VLAN_HLEN;
454 for (i = 0; i < ARRAY_SIZE(gmac_maxlens); i++) {
455 maxlen = &gmac_maxlens[i];
456 if (maxtot <= maxlen->max_l3_len)
463 static int gmac_init(struct net_device *netdev)
465 struct gemini_ethernet_port *port = netdev_priv(netdev);
466 union gmac_config0 config0 = { .bits = {
477 .port0_chk_classq = 1,
478 .port1_chk_classq = 1,
480 union gmac_ahb_weight ahb_weight = { .bits = {
485 .tq_dv_threshold = 0,
487 union gmac_tx_wcr0 hw_weigh = { .bits = {
493 union gmac_tx_wcr1 sw_weigh = { .bits = {
501 union gmac_config1 config1 = { .bits = {
505 union gmac_config2 config2 = { .bits = {
509 union gmac_config3 config3 = { .bits = {
513 union gmac_config0 tmp;
516 config0.bits.max_len = gmac_pick_rx_max_len(netdev->mtu);
517 tmp.bits32 = readl(port->gmac_base + GMAC_CONFIG0);
518 config0.bits.reserved = tmp.bits.reserved;
519 writel(config0.bits32, port->gmac_base + GMAC_CONFIG0);
520 writel(config1.bits32, port->gmac_base + GMAC_CONFIG1);
521 writel(config2.bits32, port->gmac_base + GMAC_CONFIG2);
522 writel(config3.bits32, port->gmac_base + GMAC_CONFIG3);
524 val = readl(port->dma_base + GMAC_AHB_WEIGHT_REG);
525 writel(ahb_weight.bits32, port->dma_base + GMAC_AHB_WEIGHT_REG);
527 writel(hw_weigh.bits32,
528 port->dma_base + GMAC_TX_WEIGHTING_CTRL_0_REG);
529 writel(sw_weigh.bits32,
530 port->dma_base + GMAC_TX_WEIGHTING_CTRL_1_REG);
532 port->rxq_order = DEFAULT_GMAC_RXQ_ORDER;
533 port->txq_order = DEFAULT_GMAC_TXQ_ORDER;
534 port->rx_coalesce_nsecs = DEFAULT_RX_COALESCE_NSECS;
536 /* Mark every quarter of the queue a packet for interrupt
537 * in order to be able to wake up the queue if it was stopped
539 port->irq_every_tx_packets = 1 << (port->txq_order - 2);
544 static void gmac_uninit(struct net_device *netdev)
547 phy_disconnect(netdev->phydev);
550 static int gmac_setup_txqs(struct net_device *netdev)
552 struct gemini_ethernet_port *port = netdev_priv(netdev);
553 unsigned int n_txq = netdev->num_tx_queues;
554 struct gemini_ethernet *geth = port->geth;
555 size_t entries = 1 << port->txq_order;
556 struct gmac_txq *txq = port->txq;
557 struct gmac_txdesc *desc_ring;
558 size_t len = n_txq * entries;
559 struct sk_buff **skb_tab;
560 void __iomem *rwptr_reg;
564 rwptr_reg = port->dma_base + GMAC_SW_TX_QUEUE0_PTR_REG;
566 skb_tab = kcalloc(len, sizeof(*skb_tab), GFP_KERNEL);
570 desc_ring = dma_alloc_coherent(geth->dev, len * sizeof(*desc_ring),
571 &port->txq_dma_base, GFP_KERNEL);
578 if (port->txq_dma_base & ~DMA_Q_BASE_MASK) {
579 dev_warn(geth->dev, "TX queue base is not aligned\n");
580 dma_free_coherent(geth->dev, len * sizeof(*desc_ring),
581 desc_ring, port->txq_dma_base);
586 writel(port->txq_dma_base | port->txq_order,
587 port->dma_base + GMAC_SW_TX_QUEUE_BASE_REG);
589 for (i = 0; i < n_txq; i++) {
590 txq->ring = desc_ring;
592 txq->noirq_packets = 0;
594 r = readw(rwptr_reg);
596 writew(r, rwptr_reg);
601 desc_ring += entries;
608 static void gmac_clean_txq(struct net_device *netdev, struct gmac_txq *txq,
611 struct gemini_ethernet_port *port = netdev_priv(netdev);
612 unsigned int m = (1 << port->txq_order) - 1;
613 struct gemini_ethernet *geth = port->geth;
614 unsigned int c = txq->cptr;
615 union gmac_txdesc_0 word0;
616 union gmac_txdesc_1 word1;
617 unsigned int hwchksum = 0;
618 unsigned long bytes = 0;
619 struct gmac_txdesc *txd;
620 unsigned short nfrags;
621 unsigned int errs = 0;
622 unsigned int pkts = 0;
633 mapping = txd->word2.buf_adr;
634 word3 = txd->word3.bits32;
636 dma_unmap_single(geth->dev, mapping,
637 word0.bits.buffer_size, DMA_TO_DEVICE);
640 dev_kfree_skb(txq->skb[c]);
645 if (!(word3 & SOF_BIT))
648 if (!word0.bits.status_tx_ok) {
654 bytes += txd->word1.bits.byte_count;
656 if (word1.bits32 & TSS_CHECKUM_ENABLE)
659 nfrags = word0.bits.desc_count - 1;
661 if (nfrags >= TX_MAX_FRAGS)
662 nfrags = TX_MAX_FRAGS - 1;
664 u64_stats_update_begin(&port->tx_stats_syncp);
665 port->tx_frag_stats[nfrags]++;
666 u64_stats_update_end(&port->tx_stats_syncp);
670 u64_stats_update_begin(&port->ir_stats_syncp);
671 port->stats.tx_errors += errs;
672 port->stats.tx_packets += pkts;
673 port->stats.tx_bytes += bytes;
674 port->tx_hw_csummed += hwchksum;
675 u64_stats_update_end(&port->ir_stats_syncp);
680 static void gmac_cleanup_txqs(struct net_device *netdev)
682 struct gemini_ethernet_port *port = netdev_priv(netdev);
683 unsigned int n_txq = netdev->num_tx_queues;
684 struct gemini_ethernet *geth = port->geth;
685 void __iomem *rwptr_reg;
688 rwptr_reg = port->dma_base + GMAC_SW_TX_QUEUE0_PTR_REG;
690 for (i = 0; i < n_txq; i++) {
691 r = readw(rwptr_reg);
693 writew(r, rwptr_reg);
696 gmac_clean_txq(netdev, port->txq + i, r);
698 writel(0, port->dma_base + GMAC_SW_TX_QUEUE_BASE_REG);
700 kfree(port->txq->skb);
701 dma_free_coherent(geth->dev,
702 n_txq * sizeof(*port->txq->ring) << port->txq_order,
703 port->txq->ring, port->txq_dma_base);
706 static int gmac_setup_rxq(struct net_device *netdev)
708 struct gemini_ethernet_port *port = netdev_priv(netdev);
709 struct gemini_ethernet *geth = port->geth;
710 struct nontoe_qhdr __iomem *qhdr;
712 qhdr = geth->base + TOE_DEFAULT_Q_HDR_BASE(netdev->dev_id);
713 port->rxq_rwptr = &qhdr->word1;
715 /* Remap a slew of memory to use for the RX queue */
716 port->rxq_ring = dma_alloc_coherent(geth->dev,
717 sizeof(*port->rxq_ring) << port->rxq_order,
718 &port->rxq_dma_base, GFP_KERNEL);
721 if (port->rxq_dma_base & ~NONTOE_QHDR0_BASE_MASK) {
722 dev_warn(geth->dev, "RX queue base is not aligned\n");
726 writel(port->rxq_dma_base | port->rxq_order, &qhdr->word0);
727 writel(0, port->rxq_rwptr);
731 static struct gmac_queue_page *
732 gmac_get_queue_page(struct gemini_ethernet *geth,
733 struct gemini_ethernet_port *port,
736 struct gmac_queue_page *gpage;
740 /* Only look for even pages */
741 mapping = addr & PAGE_MASK;
743 if (!geth->freeq_pages) {
744 dev_err(geth->dev, "try to get page with no page list\n");
748 /* Look up a ring buffer page from virtual mapping */
749 for (i = 0; i < geth->num_freeq_pages; i++) {
750 gpage = &geth->freeq_pages[i];
751 if (gpage->mapping == mapping)
758 static void gmac_cleanup_rxq(struct net_device *netdev)
760 struct gemini_ethernet_port *port = netdev_priv(netdev);
761 struct gemini_ethernet *geth = port->geth;
762 struct gmac_rxdesc *rxd = port->rxq_ring;
763 static struct gmac_queue_page *gpage;
764 struct nontoe_qhdr __iomem *qhdr;
765 void __iomem *dma_reg;
766 void __iomem *ptr_reg;
772 TOE_DEFAULT_Q_HDR_BASE(netdev->dev_id);
773 dma_reg = &qhdr->word0;
774 ptr_reg = &qhdr->word1;
776 rw.bits32 = readl(ptr_reg);
779 writew(r, ptr_reg + 2);
783 /* Loop from read pointer to write pointer of the RX queue
784 * and free up all pages by the queue.
787 mapping = rxd[r].word2.buf_adr;
789 r &= ((1 << port->rxq_order) - 1);
794 /* Freeq pointers are one page off */
795 gpage = gmac_get_queue_page(geth, port, mapping + PAGE_SIZE);
797 dev_err(geth->dev, "could not find page\n");
800 /* Release the RX queue reference to the page */
801 put_page(gpage->page);
804 dma_free_coherent(geth->dev, sizeof(*port->rxq_ring) << port->rxq_order,
805 port->rxq_ring, port->rxq_dma_base);
808 static struct page *geth_freeq_alloc_map_page(struct gemini_ethernet *geth,
811 struct gmac_rxdesc *freeq_entry;
812 struct gmac_queue_page *gpage;
813 unsigned int fpp_order;
814 unsigned int frag_len;
819 /* First allocate and DMA map a single page */
820 page = alloc_page(GFP_ATOMIC);
824 mapping = dma_map_single(geth->dev, page_address(page),
825 PAGE_SIZE, DMA_FROM_DEVICE);
826 if (dma_mapping_error(geth->dev, mapping)) {
831 /* The assign the page mapping (physical address) to the buffer address
832 * in the hardware queue. PAGE_SHIFT on ARM is 12 (1 page is 4096 bytes,
833 * 4k), and the default RX frag order is 11 (fragments are up 20 2048
834 * bytes, 2k) so fpp_order (fragments per page order) is default 1. Thus
835 * each page normally needs two entries in the queue.
837 frag_len = 1 << geth->freeq_frag_order; /* Usually 2048 */
838 fpp_order = PAGE_SHIFT - geth->freeq_frag_order;
839 freeq_entry = geth->freeq_ring + (pn << fpp_order);
840 dev_dbg(geth->dev, "allocate page %d fragment length %d fragments per page %d, freeq entry %p\n",
841 pn, frag_len, (1 << fpp_order), freeq_entry);
842 for (i = (1 << fpp_order); i > 0; i--) {
843 freeq_entry->word2.buf_adr = mapping;
848 /* If the freeq entry already has a page mapped, then unmap it. */
849 gpage = &geth->freeq_pages[pn];
851 mapping = geth->freeq_ring[pn << fpp_order].word2.buf_adr;
852 dma_unmap_single(geth->dev, mapping, frag_len, DMA_FROM_DEVICE);
853 /* This should be the last reference to the page so it gets
856 put_page(gpage->page);
859 /* Then put our new mapping into the page table */
860 dev_dbg(geth->dev, "page %d, DMA addr: %08x, page %p\n",
861 pn, (unsigned int)mapping, page);
862 gpage->mapping = mapping;
869 * geth_fill_freeq() - Fill the freeq with empty fragments to use
870 * @geth: the ethernet adapter
871 * @refill: whether to reset the queue by filling in all freeq entries or
872 * just refill it, usually the interrupt to refill the queue happens when
873 * the queue is half empty.
875 static unsigned int geth_fill_freeq(struct gemini_ethernet *geth, bool refill)
877 unsigned int fpp_order = PAGE_SHIFT - geth->freeq_frag_order;
878 unsigned int count = 0;
879 unsigned int pn, epn;
885 m_pn = (1 << (geth->freeq_order - fpp_order)) - 1;
887 spin_lock_irqsave(&geth->freeq_lock, flags);
889 rw.bits32 = readl(geth->base + GLOBAL_SWFQ_RWPTR_REG);
890 pn = (refill ? rw.bits.wptr : rw.bits.rptr) >> fpp_order;
891 epn = (rw.bits.rptr >> fpp_order) - 1;
894 /* Loop over the freeq ring buffer entries */
896 struct gmac_queue_page *gpage;
899 gpage = &geth->freeq_pages[pn];
902 dev_dbg(geth->dev, "fill entry %d page ref count %d add %d refs\n",
903 pn, page_ref_count(page), 1 << fpp_order);
905 if (page_ref_count(page) > 1) {
906 unsigned int fl = (pn - epn) & m_pn;
908 if (fl > 64 >> fpp_order)
911 page = geth_freeq_alloc_map_page(geth, pn);
916 /* Add one reference per fragment in the page */
917 page_ref_add(page, 1 << fpp_order);
918 count += 1 << fpp_order;
923 writew(pn << fpp_order, geth->base + GLOBAL_SWFQ_RWPTR_REG + 2);
925 spin_unlock_irqrestore(&geth->freeq_lock, flags);
930 static int geth_setup_freeq(struct gemini_ethernet *geth)
932 unsigned int fpp_order = PAGE_SHIFT - geth->freeq_frag_order;
933 unsigned int frag_len = 1 << geth->freeq_frag_order;
934 unsigned int len = 1 << geth->freeq_order;
935 unsigned int pages = len >> fpp_order;
936 union queue_threshold qt;
937 union dma_skb_size skbsz;
941 geth->freeq_ring = dma_alloc_coherent(geth->dev,
942 sizeof(*geth->freeq_ring) << geth->freeq_order,
943 &geth->freeq_dma_base, GFP_KERNEL);
944 if (!geth->freeq_ring)
946 if (geth->freeq_dma_base & ~DMA_Q_BASE_MASK) {
947 dev_warn(geth->dev, "queue ring base is not aligned\n");
951 /* Allocate a mapping to page look-up index */
952 geth->freeq_pages = kcalloc(pages, sizeof(*geth->freeq_pages),
954 if (!geth->freeq_pages)
956 geth->num_freeq_pages = pages;
958 dev_info(geth->dev, "allocate %d pages for queue\n", pages);
959 for (pn = 0; pn < pages; pn++)
960 if (!geth_freeq_alloc_map_page(geth, pn))
961 goto err_freeq_alloc;
963 filled = geth_fill_freeq(geth, false);
965 goto err_freeq_alloc;
967 qt.bits32 = readl(geth->base + GLOBAL_QUEUE_THRESHOLD_REG);
968 qt.bits.swfq_empty = 32;
969 writel(qt.bits32, geth->base + GLOBAL_QUEUE_THRESHOLD_REG);
971 skbsz.bits.sw_skb_size = 1 << geth->freeq_frag_order;
972 writel(skbsz.bits32, geth->base + GLOBAL_DMA_SKB_SIZE_REG);
973 writel(geth->freeq_dma_base | geth->freeq_order,
974 geth->base + GLOBAL_SW_FREEQ_BASE_SIZE_REG);
980 struct gmac_queue_page *gpage;
984 mapping = geth->freeq_ring[pn << fpp_order].word2.buf_adr;
985 dma_unmap_single(geth->dev, mapping, frag_len, DMA_FROM_DEVICE);
986 gpage = &geth->freeq_pages[pn];
987 put_page(gpage->page);
990 kfree(geth->freeq_pages);
992 dma_free_coherent(geth->dev,
993 sizeof(*geth->freeq_ring) << geth->freeq_order,
994 geth->freeq_ring, geth->freeq_dma_base);
995 geth->freeq_ring = NULL;
1000 * geth_cleanup_freeq() - cleanup the DMA mappings and free the queue
1001 * @geth: the Gemini global ethernet state
1003 static void geth_cleanup_freeq(struct gemini_ethernet *geth)
1005 unsigned int fpp_order = PAGE_SHIFT - geth->freeq_frag_order;
1006 unsigned int frag_len = 1 << geth->freeq_frag_order;
1007 unsigned int len = 1 << geth->freeq_order;
1008 unsigned int pages = len >> fpp_order;
1011 writew(readw(geth->base + GLOBAL_SWFQ_RWPTR_REG),
1012 geth->base + GLOBAL_SWFQ_RWPTR_REG + 2);
1013 writel(0, geth->base + GLOBAL_SW_FREEQ_BASE_SIZE_REG);
1015 for (pn = 0; pn < pages; pn++) {
1016 struct gmac_queue_page *gpage;
1019 mapping = geth->freeq_ring[pn << fpp_order].word2.buf_adr;
1020 dma_unmap_single(geth->dev, mapping, frag_len, DMA_FROM_DEVICE);
1022 gpage = &geth->freeq_pages[pn];
1023 while (page_ref_count(gpage->page) > 0)
1024 put_page(gpage->page);
1027 kfree(geth->freeq_pages);
1029 dma_free_coherent(geth->dev,
1030 sizeof(*geth->freeq_ring) << geth->freeq_order,
1031 geth->freeq_ring, geth->freeq_dma_base);
1035 * geth_resize_freeq() - resize the software queue depth
1036 * @port: the port requesting the change
1038 * This gets called at least once during probe() so the device queue gets
1039 * "resized" from the hardware defaults. Since both ports/net devices share
1040 * the same hardware queue, some synchronization between the ports is
1043 static int geth_resize_freeq(struct gemini_ethernet_port *port)
1045 struct gemini_ethernet *geth = port->geth;
1046 struct net_device *netdev = port->netdev;
1047 struct gemini_ethernet_port *other_port;
1048 struct net_device *other_netdev;
1049 unsigned int new_size = 0;
1050 unsigned int new_order;
1051 unsigned long flags;
1055 if (netdev->dev_id == 0)
1056 other_netdev = geth->port1->netdev;
1058 other_netdev = geth->port0->netdev;
1060 if (other_netdev && netif_running(other_netdev))
1063 new_size = 1 << (port->rxq_order + 1);
1064 netdev_dbg(netdev, "port %d size: %d order %d\n",
1069 other_port = netdev_priv(other_netdev);
1070 new_size += 1 << (other_port->rxq_order + 1);
1071 netdev_dbg(other_netdev, "port %d size: %d order %d\n",
1072 other_netdev->dev_id,
1073 (1 << (other_port->rxq_order + 1)),
1074 other_port->rxq_order);
1077 new_order = min(15, ilog2(new_size - 1) + 1);
1078 dev_dbg(geth->dev, "set shared queue to size %d order %d\n",
1079 new_size, new_order);
1080 if (geth->freeq_order == new_order)
1083 spin_lock_irqsave(&geth->irq_lock, flags);
1085 /* Disable the software queue IRQs */
1086 en = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_4_REG);
1087 en &= ~SWFQ_EMPTY_INT_BIT;
1088 writel(en, geth->base + GLOBAL_INTERRUPT_ENABLE_4_REG);
1089 spin_unlock_irqrestore(&geth->irq_lock, flags);
1091 /* Drop the old queue */
1092 if (geth->freeq_ring)
1093 geth_cleanup_freeq(geth);
1095 /* Allocate a new queue with the desired order */
1096 geth->freeq_order = new_order;
1097 ret = geth_setup_freeq(geth);
1099 /* Restart the interrupts - NOTE if this is the first resize
1100 * after probe(), this is where the interrupts get turned on
1101 * in the first place.
1103 spin_lock_irqsave(&geth->irq_lock, flags);
1104 en |= SWFQ_EMPTY_INT_BIT;
1105 writel(en, geth->base + GLOBAL_INTERRUPT_ENABLE_4_REG);
1106 spin_unlock_irqrestore(&geth->irq_lock, flags);
1111 static void gmac_tx_irq_enable(struct net_device *netdev,
1112 unsigned int txq, int en)
1114 struct gemini_ethernet_port *port = netdev_priv(netdev);
1115 struct gemini_ethernet *geth = port->geth;
1118 netdev_dbg(netdev, "%s device %d\n", __func__, netdev->dev_id);
1120 mask = GMAC0_IRQ0_TXQ0_INTS << (6 * netdev->dev_id + txq);
1123 writel(mask, geth->base + GLOBAL_INTERRUPT_STATUS_0_REG);
1125 val = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_0_REG);
1126 val = en ? val | mask : val & ~mask;
1127 writel(val, geth->base + GLOBAL_INTERRUPT_ENABLE_0_REG);
1130 static void gmac_tx_irq(struct net_device *netdev, unsigned int txq_num)
1132 struct netdev_queue *ntxq = netdev_get_tx_queue(netdev, txq_num);
1134 gmac_tx_irq_enable(netdev, txq_num, 0);
1135 netif_tx_wake_queue(ntxq);
1138 static int gmac_map_tx_bufs(struct net_device *netdev, struct sk_buff *skb,
1139 struct gmac_txq *txq, unsigned short *desc)
1141 struct gemini_ethernet_port *port = netdev_priv(netdev);
1142 struct skb_shared_info *skb_si = skb_shinfo(skb);
1143 unsigned short m = (1 << port->txq_order) - 1;
1144 short frag, last_frag = skb_si->nr_frags - 1;
1145 struct gemini_ethernet *geth = port->geth;
1146 unsigned int word1, word3, buflen;
1147 unsigned short w = *desc;
1148 struct gmac_txdesc *txd;
1149 skb_frag_t *skb_frag;
1156 if (skb->protocol == htons(ETH_P_8021Q))
1163 word1 |= TSS_MTU_ENABLE_BIT;
1167 if (skb->ip_summed != CHECKSUM_NONE) {
1170 if (skb->protocol == htons(ETH_P_IP)) {
1171 word1 |= TSS_IP_CHKSUM_BIT;
1172 tcp = ip_hdr(skb)->protocol == IPPROTO_TCP;
1174 word1 |= TSS_IPV6_ENABLE_BIT;
1175 tcp = ipv6_hdr(skb)->nexthdr == IPPROTO_TCP;
1178 word1 |= tcp ? TSS_TCP_CHKSUM_BIT : TSS_UDP_CHKSUM_BIT;
1182 while (frag <= last_frag) {
1185 buflen = skb_headlen(skb);
1187 skb_frag = skb_si->frags + frag;
1188 buffer = page_address(skb_frag_page(skb_frag)) +
1189 skb_frag->page_offset;
1190 buflen = skb_frag->size;
1193 if (frag == last_frag) {
1198 mapping = dma_map_single(geth->dev, buffer, buflen,
1200 if (dma_mapping_error(geth->dev, mapping))
1203 txd = txq->ring + w;
1204 txd->word0.bits32 = buflen;
1205 txd->word1.bits32 = word1;
1206 txd->word2.buf_adr = mapping;
1207 txd->word3.bits32 = word3;
1209 word3 &= MTU_SIZE_BIT_MASK;
1219 while (w != *desc) {
1223 dma_unmap_page(geth->dev, txq->ring[w].word2.buf_adr,
1224 txq->ring[w].word0.bits.buffer_size,
1230 static int gmac_start_xmit(struct sk_buff *skb, struct net_device *netdev)
1232 struct gemini_ethernet_port *port = netdev_priv(netdev);
1233 unsigned short m = (1 << port->txq_order) - 1;
1234 struct netdev_queue *ntxq;
1235 unsigned short r, w, d;
1236 void __iomem *ptr_reg;
1237 struct gmac_txq *txq;
1238 int txq_num, nfrags;
1241 SKB_FRAG_ASSERT(skb);
1243 if (skb->len >= 0x10000)
1246 txq_num = skb_get_queue_mapping(skb);
1247 ptr_reg = port->dma_base + GMAC_SW_TX_QUEUE_PTR_REG(txq_num);
1248 txq = &port->txq[txq_num];
1249 ntxq = netdev_get_tx_queue(netdev, txq_num);
1250 nfrags = skb_shinfo(skb)->nr_frags;
1252 rw.bits32 = readl(ptr_reg);
1256 d = txq->cptr - w - 1;
1259 if (d < nfrags + 2) {
1260 gmac_clean_txq(netdev, txq, r);
1261 d = txq->cptr - w - 1;
1264 if (d < nfrags + 2) {
1265 netif_tx_stop_queue(ntxq);
1267 d = txq->cptr + nfrags + 16;
1269 txq->ring[d].word3.bits.eofie = 1;
1270 gmac_tx_irq_enable(netdev, txq_num, 1);
1272 u64_stats_update_begin(&port->tx_stats_syncp);
1273 netdev->stats.tx_fifo_errors++;
1274 u64_stats_update_end(&port->tx_stats_syncp);
1275 return NETDEV_TX_BUSY;
1279 if (gmac_map_tx_bufs(netdev, skb, txq, &w)) {
1280 if (skb_linearize(skb))
1283 u64_stats_update_begin(&port->tx_stats_syncp);
1284 port->tx_frags_linearized++;
1285 u64_stats_update_end(&port->tx_stats_syncp);
1287 if (gmac_map_tx_bufs(netdev, skb, txq, &w))
1291 writew(w, ptr_reg + 2);
1293 gmac_clean_txq(netdev, txq, r);
1294 return NETDEV_TX_OK;
1299 u64_stats_update_begin(&port->tx_stats_syncp);
1300 port->stats.tx_dropped++;
1301 u64_stats_update_end(&port->tx_stats_syncp);
1302 return NETDEV_TX_OK;
1305 static void gmac_tx_timeout(struct net_device *netdev)
1307 netdev_err(netdev, "Tx timeout\n");
1308 gmac_dump_dma_state(netdev);
1311 static void gmac_enable_irq(struct net_device *netdev, int enable)
1313 struct gemini_ethernet_port *port = netdev_priv(netdev);
1314 struct gemini_ethernet *geth = port->geth;
1315 unsigned long flags;
1318 netdev_dbg(netdev, "%s device %d %s\n", __func__,
1319 netdev->dev_id, enable ? "enable" : "disable");
1320 spin_lock_irqsave(&geth->irq_lock, flags);
1322 mask = GMAC0_IRQ0_2 << (netdev->dev_id * 2);
1323 val = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_0_REG);
1324 val = enable ? (val | mask) : (val & ~mask);
1325 writel(val, geth->base + GLOBAL_INTERRUPT_ENABLE_0_REG);
1327 mask = DEFAULT_Q0_INT_BIT << netdev->dev_id;
1328 val = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_1_REG);
1329 val = enable ? (val | mask) : (val & ~mask);
1330 writel(val, geth->base + GLOBAL_INTERRUPT_ENABLE_1_REG);
1332 mask = GMAC0_IRQ4_8 << (netdev->dev_id * 8);
1333 val = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_4_REG);
1334 val = enable ? (val | mask) : (val & ~mask);
1335 writel(val, geth->base + GLOBAL_INTERRUPT_ENABLE_4_REG);
1337 spin_unlock_irqrestore(&geth->irq_lock, flags);
1340 static void gmac_enable_rx_irq(struct net_device *netdev, int enable)
1342 struct gemini_ethernet_port *port = netdev_priv(netdev);
1343 struct gemini_ethernet *geth = port->geth;
1344 unsigned long flags;
1347 netdev_dbg(netdev, "%s device %d %s\n", __func__, netdev->dev_id,
1348 enable ? "enable" : "disable");
1349 spin_lock_irqsave(&geth->irq_lock, flags);
1350 mask = DEFAULT_Q0_INT_BIT << netdev->dev_id;
1352 val = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_1_REG);
1353 val = enable ? (val | mask) : (val & ~mask);
1354 writel(val, geth->base + GLOBAL_INTERRUPT_ENABLE_1_REG);
1356 spin_unlock_irqrestore(&geth->irq_lock, flags);
1359 static struct sk_buff *gmac_skb_if_good_frame(struct gemini_ethernet_port *port,
1360 union gmac_rxdesc_0 word0,
1361 unsigned int frame_len)
1363 unsigned int rx_csum = word0.bits.chksum_status;
1364 unsigned int rx_status = word0.bits.status;
1365 struct sk_buff *skb = NULL;
1367 port->rx_stats[rx_status]++;
1368 port->rx_csum_stats[rx_csum]++;
1370 if (word0.bits.derr || word0.bits.perr ||
1371 rx_status || frame_len < ETH_ZLEN ||
1372 rx_csum >= RX_CHKSUM_IP_ERR_UNKNOWN) {
1373 port->stats.rx_errors++;
1375 if (frame_len < ETH_ZLEN || RX_ERROR_LENGTH(rx_status))
1376 port->stats.rx_length_errors++;
1377 if (RX_ERROR_OVER(rx_status))
1378 port->stats.rx_over_errors++;
1379 if (RX_ERROR_CRC(rx_status))
1380 port->stats.rx_crc_errors++;
1381 if (RX_ERROR_FRAME(rx_status))
1382 port->stats.rx_frame_errors++;
1386 skb = napi_get_frags(&port->napi);
1390 if (rx_csum == RX_CHKSUM_IP_UDP_TCP_OK)
1391 skb->ip_summed = CHECKSUM_UNNECESSARY;
1394 port->stats.rx_bytes += frame_len;
1395 port->stats.rx_packets++;
1399 static unsigned int gmac_rx(struct net_device *netdev, unsigned int budget)
1401 struct gemini_ethernet_port *port = netdev_priv(netdev);
1402 unsigned short m = (1 << port->rxq_order) - 1;
1403 struct gemini_ethernet *geth = port->geth;
1404 void __iomem *ptr_reg = port->rxq_rwptr;
1405 unsigned int frame_len, frag_len;
1406 struct gmac_rxdesc *rx = NULL;
1407 struct gmac_queue_page *gpage;
1408 static struct sk_buff *skb;
1409 union gmac_rxdesc_0 word0;
1410 union gmac_rxdesc_1 word1;
1411 union gmac_rxdesc_3 word3;
1412 struct page *page = NULL;
1413 unsigned int page_offs;
1414 unsigned short r, w;
1419 rw.bits32 = readl(ptr_reg);
1420 /* Reset interrupt as all packages until here are taken into account */
1421 writel(DEFAULT_Q0_INT_BIT << netdev->dev_id,
1422 geth->base + GLOBAL_INTERRUPT_STATUS_1_REG);
1426 while (budget && w != r) {
1427 rx = port->rxq_ring + r;
1430 mapping = rx->word2.buf_adr;
1436 frag_len = word0.bits.buffer_size;
1437 frame_len = word1.bits.byte_count;
1438 page_offs = mapping & ~PAGE_MASK;
1442 "rxq[%u]: HW BUG: zero DMA desc\n", r);
1446 /* Freeq pointers are one page off */
1447 gpage = gmac_get_queue_page(geth, port, mapping + PAGE_SIZE);
1449 dev_err(geth->dev, "could not find mapping\n");
1454 if (word3.bits32 & SOF_BIT) {
1456 napi_free_frags(&port->napi);
1457 port->stats.rx_dropped++;
1460 skb = gmac_skb_if_good_frame(port, word0, frame_len);
1464 page_offs += NET_IP_ALIGN;
1465 frag_len -= NET_IP_ALIGN;
1473 if (word3.bits32 & EOF_BIT)
1474 frag_len = frame_len - skb->len;
1476 /* append page frag to skb */
1477 if (frag_nr == MAX_SKB_FRAGS)
1481 netdev_err(netdev, "Received fragment with len = 0\n");
1483 skb_fill_page_desc(skb, frag_nr, page, page_offs, frag_len);
1484 skb->len += frag_len;
1485 skb->data_len += frag_len;
1486 skb->truesize += frag_len;
1489 if (word3.bits32 & EOF_BIT) {
1490 napi_gro_frags(&port->napi);
1498 napi_free_frags(&port->napi);
1505 port->stats.rx_dropped++;
1512 static int gmac_napi_poll(struct napi_struct *napi, int budget)
1514 struct gemini_ethernet_port *port = netdev_priv(napi->dev);
1515 struct gemini_ethernet *geth = port->geth;
1516 unsigned int freeq_threshold;
1517 unsigned int received;
1519 freeq_threshold = 1 << (geth->freeq_order - 1);
1520 u64_stats_update_begin(&port->rx_stats_syncp);
1522 received = gmac_rx(napi->dev, budget);
1523 if (received < budget) {
1524 napi_gro_flush(napi, false);
1525 napi_complete_done(napi, received);
1526 gmac_enable_rx_irq(napi->dev, 1);
1527 ++port->rx_napi_exits;
1530 port->freeq_refill += (budget - received);
1531 if (port->freeq_refill > freeq_threshold) {
1532 port->freeq_refill -= freeq_threshold;
1533 geth_fill_freeq(geth, true);
1536 u64_stats_update_end(&port->rx_stats_syncp);
1540 static void gmac_dump_dma_state(struct net_device *netdev)
1542 struct gemini_ethernet_port *port = netdev_priv(netdev);
1543 struct gemini_ethernet *geth = port->geth;
1544 void __iomem *ptr_reg;
1547 /* Interrupt status */
1548 reg[0] = readl(geth->base + GLOBAL_INTERRUPT_STATUS_0_REG);
1549 reg[1] = readl(geth->base + GLOBAL_INTERRUPT_STATUS_1_REG);
1550 reg[2] = readl(geth->base + GLOBAL_INTERRUPT_STATUS_2_REG);
1551 reg[3] = readl(geth->base + GLOBAL_INTERRUPT_STATUS_3_REG);
1552 reg[4] = readl(geth->base + GLOBAL_INTERRUPT_STATUS_4_REG);
1553 netdev_err(netdev, "IRQ status: 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
1554 reg[0], reg[1], reg[2], reg[3], reg[4]);
1556 /* Interrupt enable */
1557 reg[0] = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_0_REG);
1558 reg[1] = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_1_REG);
1559 reg[2] = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_2_REG);
1560 reg[3] = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_3_REG);
1561 reg[4] = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_4_REG);
1562 netdev_err(netdev, "IRQ enable: 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
1563 reg[0], reg[1], reg[2], reg[3], reg[4]);
1566 reg[0] = readl(port->dma_base + GMAC_DMA_RX_FIRST_DESC_REG);
1567 reg[1] = readl(port->dma_base + GMAC_DMA_RX_CURR_DESC_REG);
1568 reg[2] = GET_RPTR(port->rxq_rwptr);
1569 reg[3] = GET_WPTR(port->rxq_rwptr);
1570 netdev_err(netdev, "RX DMA regs: 0x%08x 0x%08x, ptr: %u %u\n",
1571 reg[0], reg[1], reg[2], reg[3]);
1573 reg[0] = readl(port->dma_base + GMAC_DMA_RX_DESC_WORD0_REG);
1574 reg[1] = readl(port->dma_base + GMAC_DMA_RX_DESC_WORD1_REG);
1575 reg[2] = readl(port->dma_base + GMAC_DMA_RX_DESC_WORD2_REG);
1576 reg[3] = readl(port->dma_base + GMAC_DMA_RX_DESC_WORD3_REG);
1577 netdev_err(netdev, "RX DMA descriptor: 0x%08x 0x%08x 0x%08x 0x%08x\n",
1578 reg[0], reg[1], reg[2], reg[3]);
1581 ptr_reg = port->dma_base + GMAC_SW_TX_QUEUE0_PTR_REG;
1583 reg[0] = readl(port->dma_base + GMAC_DMA_TX_FIRST_DESC_REG);
1584 reg[1] = readl(port->dma_base + GMAC_DMA_TX_CURR_DESC_REG);
1585 reg[2] = GET_RPTR(ptr_reg);
1586 reg[3] = GET_WPTR(ptr_reg);
1587 netdev_err(netdev, "TX DMA regs: 0x%08x 0x%08x, ptr: %u %u\n",
1588 reg[0], reg[1], reg[2], reg[3]);
1590 reg[0] = readl(port->dma_base + GMAC_DMA_TX_DESC_WORD0_REG);
1591 reg[1] = readl(port->dma_base + GMAC_DMA_TX_DESC_WORD1_REG);
1592 reg[2] = readl(port->dma_base + GMAC_DMA_TX_DESC_WORD2_REG);
1593 reg[3] = readl(port->dma_base + GMAC_DMA_TX_DESC_WORD3_REG);
1594 netdev_err(netdev, "TX DMA descriptor: 0x%08x 0x%08x 0x%08x 0x%08x\n",
1595 reg[0], reg[1], reg[2], reg[3]);
1597 /* FREE queues status */
1598 ptr_reg = geth->base + GLOBAL_SWFQ_RWPTR_REG;
1600 reg[0] = GET_RPTR(ptr_reg);
1601 reg[1] = GET_WPTR(ptr_reg);
1603 ptr_reg = geth->base + GLOBAL_HWFQ_RWPTR_REG;
1605 reg[2] = GET_RPTR(ptr_reg);
1606 reg[3] = GET_WPTR(ptr_reg);
1607 netdev_err(netdev, "FQ SW ptr: %u %u, HW ptr: %u %u\n",
1608 reg[0], reg[1], reg[2], reg[3]);
1611 static void gmac_update_hw_stats(struct net_device *netdev)
1613 struct gemini_ethernet_port *port = netdev_priv(netdev);
1614 unsigned int rx_discards, rx_mcast, rx_bcast;
1615 struct gemini_ethernet *geth = port->geth;
1616 unsigned long flags;
1618 spin_lock_irqsave(&geth->irq_lock, flags);
1619 u64_stats_update_begin(&port->ir_stats_syncp);
1621 rx_discards = readl(port->gmac_base + GMAC_IN_DISCARDS);
1622 port->hw_stats[0] += rx_discards;
1623 port->hw_stats[1] += readl(port->gmac_base + GMAC_IN_ERRORS);
1624 rx_mcast = readl(port->gmac_base + GMAC_IN_MCAST);
1625 port->hw_stats[2] += rx_mcast;
1626 rx_bcast = readl(port->gmac_base + GMAC_IN_BCAST);
1627 port->hw_stats[3] += rx_bcast;
1628 port->hw_stats[4] += readl(port->gmac_base + GMAC_IN_MAC1);
1629 port->hw_stats[5] += readl(port->gmac_base + GMAC_IN_MAC2);
1631 port->stats.rx_missed_errors += rx_discards;
1632 port->stats.multicast += rx_mcast;
1633 port->stats.multicast += rx_bcast;
1635 writel(GMAC0_MIB_INT_BIT << (netdev->dev_id * 8),
1636 geth->base + GLOBAL_INTERRUPT_STATUS_4_REG);
1638 u64_stats_update_end(&port->ir_stats_syncp);
1639 spin_unlock_irqrestore(&geth->irq_lock, flags);
1643 * gmac_get_intr_flags() - get interrupt status flags for a port from
1644 * @netdev: the net device for the port to get flags from
1645 * @i: the interrupt status register 0..4
1647 static u32 gmac_get_intr_flags(struct net_device *netdev, int i)
1649 struct gemini_ethernet_port *port = netdev_priv(netdev);
1650 struct gemini_ethernet *geth = port->geth;
1651 void __iomem *irqif_reg, *irqen_reg;
1652 unsigned int offs, val;
1654 /* Calculate the offset using the stride of the status registers */
1655 offs = i * (GLOBAL_INTERRUPT_STATUS_1_REG -
1656 GLOBAL_INTERRUPT_STATUS_0_REG);
1658 irqif_reg = geth->base + GLOBAL_INTERRUPT_STATUS_0_REG + offs;
1659 irqen_reg = geth->base + GLOBAL_INTERRUPT_ENABLE_0_REG + offs;
1661 val = readl(irqif_reg) & readl(irqen_reg);
1665 static enum hrtimer_restart gmac_coalesce_delay_expired(struct hrtimer *timer)
1667 struct gemini_ethernet_port *port =
1668 container_of(timer, struct gemini_ethernet_port,
1671 napi_schedule(&port->napi);
1672 return HRTIMER_NORESTART;
1675 static irqreturn_t gmac_irq(int irq, void *data)
1677 struct gemini_ethernet_port *port;
1678 struct net_device *netdev = data;
1679 struct gemini_ethernet *geth;
1682 port = netdev_priv(netdev);
1685 val = gmac_get_intr_flags(netdev, 0);
1688 if (val & (GMAC0_IRQ0_2 << (netdev->dev_id * 2))) {
1690 netdev_err(netdev, "hw failure/sw bug\n");
1691 gmac_dump_dma_state(netdev);
1693 /* don't know how to recover, just reduce losses */
1694 gmac_enable_irq(netdev, 0);
1698 if (val & (GMAC0_IRQ0_TXQ0_INTS << (netdev->dev_id * 6)))
1699 gmac_tx_irq(netdev, 0);
1701 val = gmac_get_intr_flags(netdev, 1);
1704 if (val & (DEFAULT_Q0_INT_BIT << netdev->dev_id)) {
1705 gmac_enable_rx_irq(netdev, 0);
1707 if (!port->rx_coalesce_nsecs) {
1708 napi_schedule(&port->napi);
1712 ktime = ktime_set(0, port->rx_coalesce_nsecs);
1713 hrtimer_start(&port->rx_coalesce_timer, ktime,
1718 val = gmac_get_intr_flags(netdev, 4);
1721 if (val & (GMAC0_MIB_INT_BIT << (netdev->dev_id * 8)))
1722 gmac_update_hw_stats(netdev);
1724 if (val & (GMAC0_RX_OVERRUN_INT_BIT << (netdev->dev_id * 8))) {
1725 writel(GMAC0_RXDERR_INT_BIT << (netdev->dev_id * 8),
1726 geth->base + GLOBAL_INTERRUPT_STATUS_4_REG);
1728 spin_lock(&geth->irq_lock);
1729 u64_stats_update_begin(&port->ir_stats_syncp);
1730 ++port->stats.rx_fifo_errors;
1731 u64_stats_update_end(&port->ir_stats_syncp);
1732 spin_unlock(&geth->irq_lock);
1735 return orr ? IRQ_HANDLED : IRQ_NONE;
1738 static void gmac_start_dma(struct gemini_ethernet_port *port)
1740 void __iomem *dma_ctrl_reg = port->dma_base + GMAC_DMA_CTRL_REG;
1741 union gmac_dma_ctrl dma_ctrl;
1743 dma_ctrl.bits32 = readl(dma_ctrl_reg);
1744 dma_ctrl.bits.rd_enable = 1;
1745 dma_ctrl.bits.td_enable = 1;
1746 dma_ctrl.bits.loopback = 0;
1747 dma_ctrl.bits.drop_small_ack = 0;
1748 dma_ctrl.bits.rd_insert_bytes = NET_IP_ALIGN;
1749 dma_ctrl.bits.rd_prot = HPROT_DATA_CACHE | HPROT_PRIVILIGED;
1750 dma_ctrl.bits.rd_burst_size = HBURST_INCR8;
1751 dma_ctrl.bits.rd_bus = HSIZE_8;
1752 dma_ctrl.bits.td_prot = HPROT_DATA_CACHE;
1753 dma_ctrl.bits.td_burst_size = HBURST_INCR8;
1754 dma_ctrl.bits.td_bus = HSIZE_8;
1756 writel(dma_ctrl.bits32, dma_ctrl_reg);
1759 static void gmac_stop_dma(struct gemini_ethernet_port *port)
1761 void __iomem *dma_ctrl_reg = port->dma_base + GMAC_DMA_CTRL_REG;
1762 union gmac_dma_ctrl dma_ctrl;
1764 dma_ctrl.bits32 = readl(dma_ctrl_reg);
1765 dma_ctrl.bits.rd_enable = 0;
1766 dma_ctrl.bits.td_enable = 0;
1767 writel(dma_ctrl.bits32, dma_ctrl_reg);
1770 static int gmac_open(struct net_device *netdev)
1772 struct gemini_ethernet_port *port = netdev_priv(netdev);
1775 if (!netdev->phydev) {
1776 err = gmac_setup_phy(netdev);
1778 netif_err(port, ifup, netdev,
1779 "PHY init failed: %d\n", err);
1784 err = request_irq(netdev->irq, gmac_irq,
1785 IRQF_SHARED, netdev->name, netdev);
1787 netdev_err(netdev, "no IRQ\n");
1791 netif_carrier_off(netdev);
1792 phy_start(netdev->phydev);
1794 err = geth_resize_freeq(port);
1795 /* It's fine if it's just busy, the other port has set up
1796 * the freeq in that case.
1798 if (err && (err != -EBUSY)) {
1799 netdev_err(netdev, "could not resize freeq\n");
1803 err = gmac_setup_rxq(netdev);
1805 netdev_err(netdev, "could not setup RXQ\n");
1809 err = gmac_setup_txqs(netdev);
1811 netdev_err(netdev, "could not setup TXQs\n");
1812 gmac_cleanup_rxq(netdev);
1816 napi_enable(&port->napi);
1818 gmac_start_dma(port);
1819 gmac_enable_irq(netdev, 1);
1820 gmac_enable_tx_rx(netdev);
1821 netif_tx_start_all_queues(netdev);
1823 hrtimer_init(&port->rx_coalesce_timer, CLOCK_MONOTONIC,
1825 port->rx_coalesce_timer.function = &gmac_coalesce_delay_expired;
1827 netdev_dbg(netdev, "opened\n");
1832 phy_stop(netdev->phydev);
1833 free_irq(netdev->irq, netdev);
1837 static int gmac_stop(struct net_device *netdev)
1839 struct gemini_ethernet_port *port = netdev_priv(netdev);
1841 hrtimer_cancel(&port->rx_coalesce_timer);
1842 netif_tx_stop_all_queues(netdev);
1843 gmac_disable_tx_rx(netdev);
1844 gmac_stop_dma(port);
1845 napi_disable(&port->napi);
1847 gmac_enable_irq(netdev, 0);
1848 gmac_cleanup_rxq(netdev);
1849 gmac_cleanup_txqs(netdev);
1851 phy_stop(netdev->phydev);
1852 free_irq(netdev->irq, netdev);
1854 gmac_update_hw_stats(netdev);
1858 static void gmac_set_rx_mode(struct net_device *netdev)
1860 struct gemini_ethernet_port *port = netdev_priv(netdev);
1861 union gmac_rx_fltr filter = { .bits = {
1866 struct netdev_hw_addr *ha;
1867 unsigned int bit_nr;
1873 if (netdev->flags & IFF_PROMISC) {
1874 filter.bits.error = 1;
1875 filter.bits.promiscuous = 1;
1878 } else if (netdev->flags & IFF_ALLMULTI) {
1882 netdev_for_each_mc_addr(ha, netdev) {
1883 bit_nr = ~crc32_le(~0, ha->addr, ETH_ALEN) & 0x3f;
1884 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 0x1f);
1888 writel(mc_filter[0], port->gmac_base + GMAC_MCAST_FIL0);
1889 writel(mc_filter[1], port->gmac_base + GMAC_MCAST_FIL1);
1890 writel(filter.bits32, port->gmac_base + GMAC_RX_FLTR);
1893 static void gmac_write_mac_address(struct net_device *netdev)
1895 struct gemini_ethernet_port *port = netdev_priv(netdev);
1898 memset(addr, 0, sizeof(addr));
1899 memcpy(addr, netdev->dev_addr, ETH_ALEN);
1901 writel(le32_to_cpu(addr[0]), port->gmac_base + GMAC_STA_ADD0);
1902 writel(le32_to_cpu(addr[1]), port->gmac_base + GMAC_STA_ADD1);
1903 writel(le32_to_cpu(addr[2]), port->gmac_base + GMAC_STA_ADD2);
1906 static int gmac_set_mac_address(struct net_device *netdev, void *addr)
1908 struct sockaddr *sa = addr;
1910 memcpy(netdev->dev_addr, sa->sa_data, ETH_ALEN);
1911 gmac_write_mac_address(netdev);
1916 static void gmac_clear_hw_stats(struct net_device *netdev)
1918 struct gemini_ethernet_port *port = netdev_priv(netdev);
1920 readl(port->gmac_base + GMAC_IN_DISCARDS);
1921 readl(port->gmac_base + GMAC_IN_ERRORS);
1922 readl(port->gmac_base + GMAC_IN_MCAST);
1923 readl(port->gmac_base + GMAC_IN_BCAST);
1924 readl(port->gmac_base + GMAC_IN_MAC1);
1925 readl(port->gmac_base + GMAC_IN_MAC2);
1928 static void gmac_get_stats64(struct net_device *netdev,
1929 struct rtnl_link_stats64 *stats)
1931 struct gemini_ethernet_port *port = netdev_priv(netdev);
1934 gmac_update_hw_stats(netdev);
1936 /* Racing with RX NAPI */
1938 start = u64_stats_fetch_begin(&port->rx_stats_syncp);
1940 stats->rx_packets = port->stats.rx_packets;
1941 stats->rx_bytes = port->stats.rx_bytes;
1942 stats->rx_errors = port->stats.rx_errors;
1943 stats->rx_dropped = port->stats.rx_dropped;
1945 stats->rx_length_errors = port->stats.rx_length_errors;
1946 stats->rx_over_errors = port->stats.rx_over_errors;
1947 stats->rx_crc_errors = port->stats.rx_crc_errors;
1948 stats->rx_frame_errors = port->stats.rx_frame_errors;
1950 } while (u64_stats_fetch_retry(&port->rx_stats_syncp, start));
1952 /* Racing with MIB and TX completion interrupts */
1954 start = u64_stats_fetch_begin(&port->ir_stats_syncp);
1956 stats->tx_errors = port->stats.tx_errors;
1957 stats->tx_packets = port->stats.tx_packets;
1958 stats->tx_bytes = port->stats.tx_bytes;
1960 stats->multicast = port->stats.multicast;
1961 stats->rx_missed_errors = port->stats.rx_missed_errors;
1962 stats->rx_fifo_errors = port->stats.rx_fifo_errors;
1964 } while (u64_stats_fetch_retry(&port->ir_stats_syncp, start));
1966 /* Racing with hard_start_xmit */
1968 start = u64_stats_fetch_begin(&port->tx_stats_syncp);
1970 stats->tx_dropped = port->stats.tx_dropped;
1972 } while (u64_stats_fetch_retry(&port->tx_stats_syncp, start));
1974 stats->rx_dropped += stats->rx_missed_errors;
1977 static int gmac_change_mtu(struct net_device *netdev, int new_mtu)
1979 int max_len = gmac_pick_rx_max_len(new_mtu);
1984 gmac_disable_tx_rx(netdev);
1986 netdev->mtu = new_mtu;
1987 gmac_update_config0_reg(netdev, max_len << CONFIG0_MAXLEN_SHIFT,
1988 CONFIG0_MAXLEN_MASK);
1990 netdev_update_features(netdev);
1992 gmac_enable_tx_rx(netdev);
1997 static netdev_features_t gmac_fix_features(struct net_device *netdev,
1998 netdev_features_t features)
2000 if (netdev->mtu + ETH_HLEN + VLAN_HLEN > MTU_SIZE_BIT_MASK)
2001 features &= ~GMAC_OFFLOAD_FEATURES;
2006 static int gmac_set_features(struct net_device *netdev,
2007 netdev_features_t features)
2009 struct gemini_ethernet_port *port = netdev_priv(netdev);
2010 int enable = features & NETIF_F_RXCSUM;
2011 unsigned long flags;
2014 spin_lock_irqsave(&port->config_lock, flags);
2016 reg = readl(port->gmac_base + GMAC_CONFIG0);
2017 reg = enable ? reg | CONFIG0_RX_CHKSUM : reg & ~CONFIG0_RX_CHKSUM;
2018 writel(reg, port->gmac_base + GMAC_CONFIG0);
2020 spin_unlock_irqrestore(&port->config_lock, flags);
2024 static int gmac_get_sset_count(struct net_device *netdev, int sset)
2026 return sset == ETH_SS_STATS ? GMAC_STATS_NUM : 0;
2029 static void gmac_get_strings(struct net_device *netdev, u32 stringset, u8 *data)
2031 if (stringset != ETH_SS_STATS)
2034 memcpy(data, gmac_stats_strings, sizeof(gmac_stats_strings));
2037 static void gmac_get_ethtool_stats(struct net_device *netdev,
2038 struct ethtool_stats *estats, u64 *values)
2040 struct gemini_ethernet_port *port = netdev_priv(netdev);
2045 gmac_update_hw_stats(netdev);
2047 /* Racing with MIB interrupt */
2050 start = u64_stats_fetch_begin(&port->ir_stats_syncp);
2052 for (i = 0; i < RX_STATS_NUM; i++)
2053 *p++ = port->hw_stats[i];
2055 } while (u64_stats_fetch_retry(&port->ir_stats_syncp, start));
2058 /* Racing with RX NAPI */
2061 start = u64_stats_fetch_begin(&port->rx_stats_syncp);
2063 for (i = 0; i < RX_STATUS_NUM; i++)
2064 *p++ = port->rx_stats[i];
2065 for (i = 0; i < RX_CHKSUM_NUM; i++)
2066 *p++ = port->rx_csum_stats[i];
2067 *p++ = port->rx_napi_exits;
2069 } while (u64_stats_fetch_retry(&port->rx_stats_syncp, start));
2072 /* Racing with TX start_xmit */
2075 start = u64_stats_fetch_begin(&port->tx_stats_syncp);
2077 for (i = 0; i < TX_MAX_FRAGS; i++) {
2078 *values++ = port->tx_frag_stats[i];
2079 port->tx_frag_stats[i] = 0;
2081 *values++ = port->tx_frags_linearized;
2082 *values++ = port->tx_hw_csummed;
2084 } while (u64_stats_fetch_retry(&port->tx_stats_syncp, start));
2087 static int gmac_get_ksettings(struct net_device *netdev,
2088 struct ethtool_link_ksettings *cmd)
2090 if (!netdev->phydev)
2092 phy_ethtool_ksettings_get(netdev->phydev, cmd);
2097 static int gmac_set_ksettings(struct net_device *netdev,
2098 const struct ethtool_link_ksettings *cmd)
2100 if (!netdev->phydev)
2102 return phy_ethtool_ksettings_set(netdev->phydev, cmd);
2105 static int gmac_nway_reset(struct net_device *netdev)
2107 if (!netdev->phydev)
2109 return phy_start_aneg(netdev->phydev);
2112 static void gmac_get_pauseparam(struct net_device *netdev,
2113 struct ethtool_pauseparam *pparam)
2115 struct gemini_ethernet_port *port = netdev_priv(netdev);
2116 union gmac_config0 config0;
2118 config0.bits32 = readl(port->gmac_base + GMAC_CONFIG0);
2120 pparam->rx_pause = config0.bits.rx_fc_en;
2121 pparam->tx_pause = config0.bits.tx_fc_en;
2122 pparam->autoneg = true;
2125 static void gmac_get_ringparam(struct net_device *netdev,
2126 struct ethtool_ringparam *rp)
2128 struct gemini_ethernet_port *port = netdev_priv(netdev);
2129 union gmac_config0 config0;
2131 config0.bits32 = readl(port->gmac_base + GMAC_CONFIG0);
2133 rp->rx_max_pending = 1 << 15;
2134 rp->rx_mini_max_pending = 0;
2135 rp->rx_jumbo_max_pending = 0;
2136 rp->tx_max_pending = 1 << 15;
2138 rp->rx_pending = 1 << port->rxq_order;
2139 rp->rx_mini_pending = 0;
2140 rp->rx_jumbo_pending = 0;
2141 rp->tx_pending = 1 << port->txq_order;
2144 static int gmac_set_ringparam(struct net_device *netdev,
2145 struct ethtool_ringparam *rp)
2147 struct gemini_ethernet_port *port = netdev_priv(netdev);
2150 if (netif_running(netdev))
2153 if (rp->rx_pending) {
2154 port->rxq_order = min(15, ilog2(rp->rx_pending - 1) + 1);
2155 err = geth_resize_freeq(port);
2157 if (rp->tx_pending) {
2158 port->txq_order = min(15, ilog2(rp->tx_pending - 1) + 1);
2159 port->irq_every_tx_packets = 1 << (port->txq_order - 2);
2165 static int gmac_get_coalesce(struct net_device *netdev,
2166 struct ethtool_coalesce *ecmd)
2168 struct gemini_ethernet_port *port = netdev_priv(netdev);
2170 ecmd->rx_max_coalesced_frames = 1;
2171 ecmd->tx_max_coalesced_frames = port->irq_every_tx_packets;
2172 ecmd->rx_coalesce_usecs = port->rx_coalesce_nsecs / 1000;
2177 static int gmac_set_coalesce(struct net_device *netdev,
2178 struct ethtool_coalesce *ecmd)
2180 struct gemini_ethernet_port *port = netdev_priv(netdev);
2182 if (ecmd->tx_max_coalesced_frames < 1)
2184 if (ecmd->tx_max_coalesced_frames >= 1 << port->txq_order)
2187 port->irq_every_tx_packets = ecmd->tx_max_coalesced_frames;
2188 port->rx_coalesce_nsecs = ecmd->rx_coalesce_usecs * 1000;
2193 static u32 gmac_get_msglevel(struct net_device *netdev)
2195 struct gemini_ethernet_port *port = netdev_priv(netdev);
2197 return port->msg_enable;
2200 static void gmac_set_msglevel(struct net_device *netdev, u32 level)
2202 struct gemini_ethernet_port *port = netdev_priv(netdev);
2204 port->msg_enable = level;
2207 static void gmac_get_drvinfo(struct net_device *netdev,
2208 struct ethtool_drvinfo *info)
2210 strcpy(info->driver, DRV_NAME);
2211 strcpy(info->version, DRV_VERSION);
2212 strcpy(info->bus_info, netdev->dev_id ? "1" : "0");
2215 static const struct net_device_ops gmac_351x_ops = {
2216 .ndo_init = gmac_init,
2217 .ndo_uninit = gmac_uninit,
2218 .ndo_open = gmac_open,
2219 .ndo_stop = gmac_stop,
2220 .ndo_start_xmit = gmac_start_xmit,
2221 .ndo_tx_timeout = gmac_tx_timeout,
2222 .ndo_set_rx_mode = gmac_set_rx_mode,
2223 .ndo_set_mac_address = gmac_set_mac_address,
2224 .ndo_get_stats64 = gmac_get_stats64,
2225 .ndo_change_mtu = gmac_change_mtu,
2226 .ndo_fix_features = gmac_fix_features,
2227 .ndo_set_features = gmac_set_features,
2230 static const struct ethtool_ops gmac_351x_ethtool_ops = {
2231 .get_sset_count = gmac_get_sset_count,
2232 .get_strings = gmac_get_strings,
2233 .get_ethtool_stats = gmac_get_ethtool_stats,
2234 .get_link = ethtool_op_get_link,
2235 .get_link_ksettings = gmac_get_ksettings,
2236 .set_link_ksettings = gmac_set_ksettings,
2237 .nway_reset = gmac_nway_reset,
2238 .get_pauseparam = gmac_get_pauseparam,
2239 .get_ringparam = gmac_get_ringparam,
2240 .set_ringparam = gmac_set_ringparam,
2241 .get_coalesce = gmac_get_coalesce,
2242 .set_coalesce = gmac_set_coalesce,
2243 .get_msglevel = gmac_get_msglevel,
2244 .set_msglevel = gmac_set_msglevel,
2245 .get_drvinfo = gmac_get_drvinfo,
2248 static irqreturn_t gemini_port_irq_thread(int irq, void *data)
2250 unsigned long irqmask = SWFQ_EMPTY_INT_BIT;
2251 struct gemini_ethernet_port *port = data;
2252 struct gemini_ethernet *geth;
2253 unsigned long flags;
2256 /* The queue is half empty so refill it */
2257 geth_fill_freeq(geth, true);
2259 spin_lock_irqsave(&geth->irq_lock, flags);
2260 /* ACK queue interrupt */
2261 writel(irqmask, geth->base + GLOBAL_INTERRUPT_STATUS_4_REG);
2262 /* Enable queue interrupt again */
2263 irqmask |= readl(geth->base + GLOBAL_INTERRUPT_ENABLE_4_REG);
2264 writel(irqmask, geth->base + GLOBAL_INTERRUPT_ENABLE_4_REG);
2265 spin_unlock_irqrestore(&geth->irq_lock, flags);
2270 static irqreturn_t gemini_port_irq(int irq, void *data)
2272 struct gemini_ethernet_port *port = data;
2273 struct gemini_ethernet *geth;
2274 irqreturn_t ret = IRQ_NONE;
2278 spin_lock(&geth->irq_lock);
2280 val = readl(geth->base + GLOBAL_INTERRUPT_STATUS_4_REG);
2281 en = readl(geth->base + GLOBAL_INTERRUPT_ENABLE_4_REG);
2283 if (val & en & SWFQ_EMPTY_INT_BIT) {
2284 /* Disable the queue empty interrupt while we work on
2285 * processing the queue. Also disable overrun interrupts
2286 * as there is not much we can do about it here.
2288 en &= ~(SWFQ_EMPTY_INT_BIT | GMAC0_RX_OVERRUN_INT_BIT
2289 | GMAC1_RX_OVERRUN_INT_BIT);
2290 writel(en, geth->base + GLOBAL_INTERRUPT_ENABLE_4_REG);
2291 ret = IRQ_WAKE_THREAD;
2294 spin_unlock(&geth->irq_lock);
2299 static void gemini_port_remove(struct gemini_ethernet_port *port)
2302 unregister_netdev(port->netdev);
2303 clk_disable_unprepare(port->pclk);
2304 geth_cleanup_freeq(port->geth);
2307 static void gemini_ethernet_init(struct gemini_ethernet *geth)
2309 /* Only do this once both ports are online */
2310 if (geth->initialized)
2312 if (geth->port0 && geth->port1)
2313 geth->initialized = true;
2317 writel(0, geth->base + GLOBAL_INTERRUPT_ENABLE_0_REG);
2318 writel(0, geth->base + GLOBAL_INTERRUPT_ENABLE_1_REG);
2319 writel(0, geth->base + GLOBAL_INTERRUPT_ENABLE_2_REG);
2320 writel(0, geth->base + GLOBAL_INTERRUPT_ENABLE_3_REG);
2321 writel(0, geth->base + GLOBAL_INTERRUPT_ENABLE_4_REG);
2323 /* Interrupt config:
2325 * GMAC0 intr bits ------> int0 ----> eth0
2326 * GMAC1 intr bits ------> int1 ----> eth1
2327 * TOE intr -------------> int1 ----> eth1
2328 * Classification Intr --> int0 ----> eth0
2329 * Default Q0 -----------> int0 ----> eth0
2330 * Default Q1 -----------> int1 ----> eth1
2331 * FreeQ intr -----------> int1 ----> eth1
2333 writel(0xCCFC0FC0, geth->base + GLOBAL_INTERRUPT_SELECT_0_REG);
2334 writel(0x00F00002, geth->base + GLOBAL_INTERRUPT_SELECT_1_REG);
2335 writel(0xFFFFFFFF, geth->base + GLOBAL_INTERRUPT_SELECT_2_REG);
2336 writel(0xFFFFFFFF, geth->base + GLOBAL_INTERRUPT_SELECT_3_REG);
2337 writel(0xFF000003, geth->base + GLOBAL_INTERRUPT_SELECT_4_REG);
2339 /* edge-triggered interrupts packed to level-triggered one... */
2340 writel(~0, geth->base + GLOBAL_INTERRUPT_STATUS_0_REG);
2341 writel(~0, geth->base + GLOBAL_INTERRUPT_STATUS_1_REG);
2342 writel(~0, geth->base + GLOBAL_INTERRUPT_STATUS_2_REG);
2343 writel(~0, geth->base + GLOBAL_INTERRUPT_STATUS_3_REG);
2344 writel(~0, geth->base + GLOBAL_INTERRUPT_STATUS_4_REG);
2347 writel(0, geth->base + GLOBAL_SW_FREEQ_BASE_SIZE_REG);
2348 writel(0, geth->base + GLOBAL_HW_FREEQ_BASE_SIZE_REG);
2349 writel(0, geth->base + GLOBAL_SWFQ_RWPTR_REG);
2350 writel(0, geth->base + GLOBAL_HWFQ_RWPTR_REG);
2352 geth->freeq_frag_order = DEFAULT_RX_BUF_ORDER;
2353 /* This makes the queue resize on probe() so that we
2354 * set up and enable the queue IRQ. FIXME: fragile.
2356 geth->freeq_order = 1;
2359 static void gemini_port_save_mac_addr(struct gemini_ethernet_port *port)
2362 cpu_to_le32(readl(port->gmac_base + GMAC_STA_ADD0));
2364 cpu_to_le32(readl(port->gmac_base + GMAC_STA_ADD1));
2366 cpu_to_le32(readl(port->gmac_base + GMAC_STA_ADD2));
2369 static int gemini_ethernet_port_probe(struct platform_device *pdev)
2371 char *port_names[2] = { "ethernet0", "ethernet1" };
2372 struct gemini_ethernet_port *port;
2373 struct device *dev = &pdev->dev;
2374 struct gemini_ethernet *geth;
2375 struct net_device *netdev;
2376 struct resource *gmacres;
2377 struct resource *dmares;
2378 struct device *parent;
2383 parent = dev->parent;
2384 geth = dev_get_drvdata(parent);
2386 if (!strcmp(dev_name(dev), "60008000.ethernet-port"))
2388 else if (!strcmp(dev_name(dev), "6000c000.ethernet-port"))
2393 dev_info(dev, "probe %s ID %d\n", dev_name(dev), id);
2395 netdev = devm_alloc_etherdev_mqs(dev, sizeof(*port), TX_QUEUE_NUM, TX_QUEUE_NUM);
2397 dev_err(dev, "Can't allocate ethernet device #%d\n", id);
2401 port = netdev_priv(netdev);
2402 SET_NETDEV_DEV(netdev, dev);
2403 port->netdev = netdev;
2407 port->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
2410 dmares = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2412 dev_err(dev, "no DMA resource\n");
2415 port->dma_base = devm_ioremap_resource(dev, dmares);
2416 if (IS_ERR(port->dma_base))
2417 return PTR_ERR(port->dma_base);
2419 /* GMAC config memory */
2420 gmacres = platform_get_resource(pdev, IORESOURCE_MEM, 1);
2422 dev_err(dev, "no GMAC resource\n");
2425 port->gmac_base = devm_ioremap_resource(dev, gmacres);
2426 if (IS_ERR(port->gmac_base))
2427 return PTR_ERR(port->gmac_base);
2430 irq = platform_get_irq(pdev, 0);
2432 dev_err(dev, "no IRQ\n");
2433 return irq ? irq : -ENODEV;
2437 /* Clock the port */
2438 port->pclk = devm_clk_get(dev, "PCLK");
2439 if (IS_ERR(port->pclk)) {
2440 dev_err(dev, "no PCLK\n");
2441 return PTR_ERR(port->pclk);
2443 ret = clk_prepare_enable(port->pclk);
2447 /* Maybe there is a nice ethernet address we should use */
2448 gemini_port_save_mac_addr(port);
2450 /* Reset the port */
2451 port->reset = devm_reset_control_get_exclusive(dev, NULL);
2452 if (IS_ERR(port->reset)) {
2453 dev_err(dev, "no reset\n");
2454 ret = PTR_ERR(port->reset);
2457 reset_control_reset(port->reset);
2458 usleep_range(100, 500);
2460 /* Assign pointer in the main state container */
2466 /* This will just be done once both ports are up and reset */
2467 gemini_ethernet_init(geth);
2469 platform_set_drvdata(pdev, port);
2471 /* Set up and register the netdev */
2472 netdev->dev_id = port->id;
2474 netdev->netdev_ops = &gmac_351x_ops;
2475 netdev->ethtool_ops = &gmac_351x_ethtool_ops;
2477 spin_lock_init(&port->config_lock);
2478 gmac_clear_hw_stats(netdev);
2480 netdev->hw_features = GMAC_OFFLOAD_FEATURES;
2481 netdev->features |= GMAC_OFFLOAD_FEATURES | NETIF_F_GRO;
2482 /* We can handle jumbo frames up to 10236 bytes so, let's accept
2483 * payloads of 10236 bytes minus VLAN and ethernet header
2485 netdev->min_mtu = ETH_MIN_MTU;
2486 netdev->max_mtu = 10236 - VLAN_ETH_HLEN;
2488 port->freeq_refill = 0;
2489 netif_napi_add(netdev, &port->napi, gmac_napi_poll,
2490 DEFAULT_NAPI_WEIGHT);
2492 if (is_valid_ether_addr((void *)port->mac_addr)) {
2493 memcpy(netdev->dev_addr, port->mac_addr, ETH_ALEN);
2495 dev_dbg(dev, "ethernet address 0x%08x%08x%08x invalid\n",
2496 port->mac_addr[0], port->mac_addr[1],
2498 dev_info(dev, "using a random ethernet address\n");
2499 eth_random_addr(netdev->dev_addr);
2501 gmac_write_mac_address(netdev);
2503 ret = devm_request_threaded_irq(port->dev,
2506 gemini_port_irq_thread,
2508 port_names[port->id],
2513 ret = register_netdev(netdev);
2518 "irq %d, DMA @ 0x%pap, GMAC @ 0x%pap\n",
2519 port->irq, &dmares->start,
2521 ret = gmac_setup_phy(netdev);
2524 "PHY init failed, deferring to ifup time\n");
2528 clk_disable_unprepare(port->pclk);
2532 static int gemini_ethernet_port_remove(struct platform_device *pdev)
2534 struct gemini_ethernet_port *port = platform_get_drvdata(pdev);
2536 gemini_port_remove(port);
2540 static const struct of_device_id gemini_ethernet_port_of_match[] = {
2542 .compatible = "cortina,gemini-ethernet-port",
2546 MODULE_DEVICE_TABLE(of, gemini_ethernet_port_of_match);
2548 static struct platform_driver gemini_ethernet_port_driver = {
2550 .name = "gemini-ethernet-port",
2551 .of_match_table = of_match_ptr(gemini_ethernet_port_of_match),
2553 .probe = gemini_ethernet_port_probe,
2554 .remove = gemini_ethernet_port_remove,
2557 static int gemini_ethernet_probe(struct platform_device *pdev)
2559 struct device *dev = &pdev->dev;
2560 struct gemini_ethernet *geth;
2561 unsigned int retry = 5;
2562 struct resource *res;
2565 /* Global registers */
2566 geth = devm_kzalloc(dev, sizeof(*geth), GFP_KERNEL);
2569 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2572 geth->base = devm_ioremap_resource(dev, res);
2573 if (IS_ERR(geth->base))
2574 return PTR_ERR(geth->base);
2577 /* Wait for ports to stabilize */
2580 val = readl(geth->base + GLOBAL_TOE_VERSION_REG);
2582 } while (!val && --retry);
2584 dev_err(dev, "failed to reset ethernet\n");
2587 dev_info(dev, "Ethernet device ID: 0x%03x, revision 0x%01x\n",
2588 (val >> 4) & 0xFFFU, val & 0xFU);
2590 spin_lock_init(&geth->irq_lock);
2591 spin_lock_init(&geth->freeq_lock);
2593 /* The children will use this */
2594 platform_set_drvdata(pdev, geth);
2596 /* Spawn child devices for the two ports */
2597 return devm_of_platform_populate(dev);
2600 static int gemini_ethernet_remove(struct platform_device *pdev)
2602 struct gemini_ethernet *geth = platform_get_drvdata(pdev);
2604 geth_cleanup_freeq(geth);
2605 geth->initialized = false;
2610 static const struct of_device_id gemini_ethernet_of_match[] = {
2612 .compatible = "cortina,gemini-ethernet",
2616 MODULE_DEVICE_TABLE(of, gemini_ethernet_of_match);
2618 static struct platform_driver gemini_ethernet_driver = {
2621 .of_match_table = of_match_ptr(gemini_ethernet_of_match),
2623 .probe = gemini_ethernet_probe,
2624 .remove = gemini_ethernet_remove,
2627 static int __init gemini_ethernet_module_init(void)
2631 ret = platform_driver_register(&gemini_ethernet_port_driver);
2635 ret = platform_driver_register(&gemini_ethernet_driver);
2637 platform_driver_unregister(&gemini_ethernet_port_driver);
2643 module_init(gemini_ethernet_module_init);
2645 static void __exit gemini_ethernet_module_exit(void)
2647 platform_driver_unregister(&gemini_ethernet_driver);
2648 platform_driver_unregister(&gemini_ethernet_port_driver);
2650 module_exit(gemini_ethernet_module_exit);
2652 MODULE_AUTHOR("Linus Walleij <linus.walleij@linaro.org>");
2653 MODULE_DESCRIPTION("StorLink SL351x (Gemini) ethernet driver");
2654 MODULE_LICENSE("GPL");
2655 MODULE_ALIAS("platform:" DRV_NAME);