1 // SPDX-License-Identifier: GPL-2.0+
3 // Interrupt controller support for MAX8998
5 // Copyright (C) 2010 Samsung Electronics Co.Ltd
6 // Author: Joonyoung Shim <jy0922.shim@samsung.com>
8 #include <linux/device.h>
9 #include <linux/interrupt.h>
10 #include <linux/irq.h>
11 #include <linux/irqdomain.h>
12 #include <linux/mfd/max8998-private.h>
14 struct max8998_irq_data {
19 static struct max8998_irq_data max8998_irqs[] = {
20 [MAX8998_IRQ_DCINF] = {
22 .mask = MAX8998_IRQ_DCINF_MASK,
24 [MAX8998_IRQ_DCINR] = {
26 .mask = MAX8998_IRQ_DCINR_MASK,
28 [MAX8998_IRQ_JIGF] = {
30 .mask = MAX8998_IRQ_JIGF_MASK,
32 [MAX8998_IRQ_JIGR] = {
34 .mask = MAX8998_IRQ_JIGR_MASK,
36 [MAX8998_IRQ_PWRONF] = {
38 .mask = MAX8998_IRQ_PWRONF_MASK,
40 [MAX8998_IRQ_PWRONR] = {
42 .mask = MAX8998_IRQ_PWRONR_MASK,
44 [MAX8998_IRQ_WTSREVNT] = {
46 .mask = MAX8998_IRQ_WTSREVNT_MASK,
48 [MAX8998_IRQ_SMPLEVNT] = {
50 .mask = MAX8998_IRQ_SMPLEVNT_MASK,
52 [MAX8998_IRQ_ALARM1] = {
54 .mask = MAX8998_IRQ_ALARM1_MASK,
56 [MAX8998_IRQ_ALARM0] = {
58 .mask = MAX8998_IRQ_ALARM0_MASK,
60 [MAX8998_IRQ_ONKEY1S] = {
62 .mask = MAX8998_IRQ_ONKEY1S_MASK,
64 [MAX8998_IRQ_TOPOFFR] = {
66 .mask = MAX8998_IRQ_TOPOFFR_MASK,
68 [MAX8998_IRQ_DCINOVPR] = {
70 .mask = MAX8998_IRQ_DCINOVPR_MASK,
72 [MAX8998_IRQ_CHGRSTF] = {
74 .mask = MAX8998_IRQ_CHGRSTF_MASK,
76 [MAX8998_IRQ_DONER] = {
78 .mask = MAX8998_IRQ_DONER_MASK,
80 [MAX8998_IRQ_CHGFAULT] = {
82 .mask = MAX8998_IRQ_CHGFAULT_MASK,
84 [MAX8998_IRQ_LOBAT1] = {
86 .mask = MAX8998_IRQ_LOBAT1_MASK,
88 [MAX8998_IRQ_LOBAT2] = {
90 .mask = MAX8998_IRQ_LOBAT2_MASK,
94 static inline struct max8998_irq_data *
95 irq_to_max8998_irq(struct max8998_dev *max8998, struct irq_data *data)
97 return &max8998_irqs[data->hwirq];
100 static void max8998_irq_lock(struct irq_data *data)
102 struct max8998_dev *max8998 = irq_data_get_irq_chip_data(data);
104 mutex_lock(&max8998->irqlock);
107 static void max8998_irq_sync_unlock(struct irq_data *data)
109 struct max8998_dev *max8998 = irq_data_get_irq_chip_data(data);
112 for (i = 0; i < ARRAY_SIZE(max8998->irq_masks_cur); i++) {
114 * If there's been a change in the mask write it back
117 if (max8998->irq_masks_cur[i] != max8998->irq_masks_cache[i]) {
118 max8998->irq_masks_cache[i] = max8998->irq_masks_cur[i];
119 max8998_write_reg(max8998->i2c, MAX8998_REG_IRQM1 + i,
120 max8998->irq_masks_cur[i]);
124 mutex_unlock(&max8998->irqlock);
127 static void max8998_irq_unmask(struct irq_data *data)
129 struct max8998_dev *max8998 = irq_data_get_irq_chip_data(data);
130 struct max8998_irq_data *irq_data = irq_to_max8998_irq(max8998, data);
132 max8998->irq_masks_cur[irq_data->reg - 1] &= ~irq_data->mask;
135 static void max8998_irq_mask(struct irq_data *data)
137 struct max8998_dev *max8998 = irq_data_get_irq_chip_data(data);
138 struct max8998_irq_data *irq_data = irq_to_max8998_irq(max8998, data);
140 max8998->irq_masks_cur[irq_data->reg - 1] |= irq_data->mask;
143 static struct irq_chip max8998_irq_chip = {
145 .irq_bus_lock = max8998_irq_lock,
146 .irq_bus_sync_unlock = max8998_irq_sync_unlock,
147 .irq_mask = max8998_irq_mask,
148 .irq_unmask = max8998_irq_unmask,
151 static irqreturn_t max8998_irq_thread(int irq, void *data)
153 struct max8998_dev *max8998 = data;
154 u8 irq_reg[MAX8998_NUM_IRQ_REGS];
158 ret = max8998_bulk_read(max8998->i2c, MAX8998_REG_IRQ1,
159 MAX8998_NUM_IRQ_REGS, irq_reg);
161 dev_err(max8998->dev, "Failed to read interrupt register: %d\n",
167 for (i = 0; i < MAX8998_NUM_IRQ_REGS; i++)
168 irq_reg[i] &= ~max8998->irq_masks_cur[i];
171 for (i = 0; i < MAX8998_IRQ_NR; i++) {
172 if (irq_reg[max8998_irqs[i].reg - 1] & max8998_irqs[i].mask) {
173 irq = irq_find_mapping(max8998->irq_domain, i);
175 disable_irq_nosync(max8998->irq);
178 handle_nested_irq(irq);
185 int max8998_irq_resume(struct max8998_dev *max8998)
187 if (max8998->irq && max8998->irq_domain)
188 max8998_irq_thread(max8998->irq, max8998);
192 static int max8998_irq_domain_map(struct irq_domain *d, unsigned int irq,
195 struct max8997_dev *max8998 = d->host_data;
197 irq_set_chip_data(irq, max8998);
198 irq_set_chip_and_handler(irq, &max8998_irq_chip, handle_edge_irq);
199 irq_set_nested_thread(irq, 1);
200 irq_set_noprobe(irq);
205 static const struct irq_domain_ops max8998_irq_domain_ops = {
206 .map = max8998_irq_domain_map,
209 int max8998_irq_init(struct max8998_dev *max8998)
213 struct irq_domain *domain;
216 dev_warn(max8998->dev,
217 "No interrupt specified, no interrupts\n");
221 mutex_init(&max8998->irqlock);
223 /* Mask the individual interrupt sources */
224 for (i = 0; i < MAX8998_NUM_IRQ_REGS; i++) {
225 max8998->irq_masks_cur[i] = 0xff;
226 max8998->irq_masks_cache[i] = 0xff;
227 max8998_write_reg(max8998->i2c, MAX8998_REG_IRQM1 + i, 0xff);
230 max8998_write_reg(max8998->i2c, MAX8998_REG_STATUSM1, 0xff);
231 max8998_write_reg(max8998->i2c, MAX8998_REG_STATUSM2, 0xff);
233 domain = irq_domain_add_simple(NULL, MAX8998_IRQ_NR,
234 max8998->irq_base, &max8998_irq_domain_ops, max8998);
236 dev_err(max8998->dev, "could not create irq domain\n");
239 max8998->irq_domain = domain;
241 ret = request_threaded_irq(max8998->irq, NULL, max8998_irq_thread,
242 IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
243 "max8998-irq", max8998);
245 dev_err(max8998->dev, "Failed to request IRQ %d: %d\n",
253 ret = request_threaded_irq(max8998->ono, NULL, max8998_irq_thread,
254 IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING |
255 IRQF_ONESHOT, "max8998-ono", max8998);
257 dev_err(max8998->dev, "Failed to request IRQ %d: %d\n",
263 void max8998_irq_exit(struct max8998_dev *max8998)
266 free_irq(max8998->ono, max8998);
269 free_irq(max8998->irq, max8998);