2 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
3 * Author: Joerg Roedel <jroedel@suse.de>
4 * Leo Duran <leo.duran@amd.com>
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 #include <linux/pci.h>
21 #include <linux/acpi.h>
22 #include <linux/list.h>
23 #include <linux/bitmap.h>
24 #include <linux/slab.h>
25 #include <linux/syscore_ops.h>
26 #include <linux/interrupt.h>
27 #include <linux/msi.h>
28 #include <linux/amd-iommu.h>
29 #include <linux/export.h>
30 #include <linux/iommu.h>
31 #include <linux/kmemleak.h>
32 #include <linux/mem_encrypt.h>
33 #include <linux/iopoll.h>
34 #include <asm/pci-direct.h>
35 #include <asm/iommu.h>
37 #include <asm/x86_init.h>
38 #include <asm/iommu_table.h>
39 #include <asm/io_apic.h>
40 #include <asm/irq_remapping.h>
42 #include <linux/crash_dump.h>
43 #include "amd_iommu.h"
44 #include "amd_iommu_proto.h"
45 #include "amd_iommu_types.h"
46 #include "irq_remapping.h"
49 * definitions for the ACPI scanning code
51 #define IVRS_HEADER_LENGTH 48
53 #define ACPI_IVHD_TYPE_MAX_SUPPORTED 0x40
54 #define ACPI_IVMD_TYPE_ALL 0x20
55 #define ACPI_IVMD_TYPE 0x21
56 #define ACPI_IVMD_TYPE_RANGE 0x22
58 #define IVHD_DEV_ALL 0x01
59 #define IVHD_DEV_SELECT 0x02
60 #define IVHD_DEV_SELECT_RANGE_START 0x03
61 #define IVHD_DEV_RANGE_END 0x04
62 #define IVHD_DEV_ALIAS 0x42
63 #define IVHD_DEV_ALIAS_RANGE 0x43
64 #define IVHD_DEV_EXT_SELECT 0x46
65 #define IVHD_DEV_EXT_SELECT_RANGE 0x47
66 #define IVHD_DEV_SPECIAL 0x48
67 #define IVHD_DEV_ACPI_HID 0xf0
69 #define UID_NOT_PRESENT 0
70 #define UID_IS_INTEGER 1
71 #define UID_IS_CHARACTER 2
73 #define IVHD_SPECIAL_IOAPIC 1
74 #define IVHD_SPECIAL_HPET 2
76 #define IVHD_FLAG_HT_TUN_EN_MASK 0x01
77 #define IVHD_FLAG_PASSPW_EN_MASK 0x02
78 #define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
79 #define IVHD_FLAG_ISOC_EN_MASK 0x08
81 #define IVMD_FLAG_EXCL_RANGE 0x08
82 #define IVMD_FLAG_UNITY_MAP 0x01
84 #define ACPI_DEVFLAG_INITPASS 0x01
85 #define ACPI_DEVFLAG_EXTINT 0x02
86 #define ACPI_DEVFLAG_NMI 0x04
87 #define ACPI_DEVFLAG_SYSMGT1 0x10
88 #define ACPI_DEVFLAG_SYSMGT2 0x20
89 #define ACPI_DEVFLAG_LINT0 0x40
90 #define ACPI_DEVFLAG_LINT1 0x80
91 #define ACPI_DEVFLAG_ATSDIS 0x10000000
93 #define LOOP_TIMEOUT 2000000
95 * ACPI table definitions
97 * These data structures are laid over the table to parse the important values
101 extern const struct iommu_ops amd_iommu_ops;
104 * structure describing one IOMMU in the ACPI table. Typically followed by one
105 * or more ivhd_entrys.
118 /* Following only valid on IVHD type 11h and 40h */
119 u64 efr_reg; /* Exact copy of MMIO_EXT_FEATURES */
121 } __attribute__((packed));
124 * A device entry describing which devices a specific IOMMU translates and
125 * which requestor ids they use.
137 } __attribute__((packed));
140 * An AMD IOMMU memory definition structure. It defines things like exclusion
141 * ranges for devices and regions that should be unity mapped.
152 } __attribute__((packed));
155 bool amd_iommu_irq_remap __read_mostly;
157 int amd_iommu_guest_ir = AMD_IOMMU_GUEST_IR_VAPIC;
158 static int amd_iommu_xt_mode = IRQ_REMAP_X2APIC_MODE;
160 static bool amd_iommu_detected;
161 static bool __initdata amd_iommu_disabled;
162 static int amd_iommu_target_ivhd_type;
164 u16 amd_iommu_last_bdf; /* largest PCI device id we have
166 LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
168 bool amd_iommu_unmap_flush; /* if true, flush on every unmap */
170 LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
173 /* Array to assign indices to IOMMUs*/
174 struct amd_iommu *amd_iommus[MAX_IOMMUS];
176 /* Number of IOMMUs present in the system */
177 static int amd_iommus_present;
179 /* IOMMUs have a non-present cache? */
180 bool amd_iommu_np_cache __read_mostly;
181 bool amd_iommu_iotlb_sup __read_mostly = true;
183 u32 amd_iommu_max_pasid __read_mostly = ~0;
185 bool amd_iommu_v2_present __read_mostly;
186 static bool amd_iommu_pc_present __read_mostly;
188 bool amd_iommu_force_isolation __read_mostly;
191 * List of protection domains - used during resume
193 LIST_HEAD(amd_iommu_pd_list);
194 spinlock_t amd_iommu_pd_lock;
197 * Pointer to the device table which is shared by all AMD IOMMUs
198 * it is indexed by the PCI device id or the HT unit id and contains
199 * information about the domain the device belongs to as well as the
200 * page table root pointer.
202 struct dev_table_entry *amd_iommu_dev_table;
204 * Pointer to a device table which the content of old device table
205 * will be copied to. It's only be used in kdump kernel.
207 static struct dev_table_entry *old_dev_tbl_cpy;
210 * The alias table is a driver specific data structure which contains the
211 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
212 * More than one device can share the same requestor id.
214 u16 *amd_iommu_alias_table;
217 * The rlookup table is used to find the IOMMU which is responsible
218 * for a specific device. It is also indexed by the PCI device id.
220 struct amd_iommu **amd_iommu_rlookup_table;
221 EXPORT_SYMBOL(amd_iommu_rlookup_table);
224 * This table is used to find the irq remapping table for a given device id
227 struct irq_remap_table **irq_lookup_table;
230 * AMD IOMMU allows up to 2^16 different protection domains. This is a bitmap
231 * to know which ones are already in use.
233 unsigned long *amd_iommu_pd_alloc_bitmap;
235 static u32 dev_table_size; /* size of the device table */
236 static u32 alias_table_size; /* size of the alias table */
237 static u32 rlookup_table_size; /* size if the rlookup table */
239 enum iommu_init_state {
250 IOMMU_CMDLINE_DISABLED,
253 /* Early ioapic and hpet maps from kernel command line */
254 #define EARLY_MAP_SIZE 4
255 static struct devid_map __initdata early_ioapic_map[EARLY_MAP_SIZE];
256 static struct devid_map __initdata early_hpet_map[EARLY_MAP_SIZE];
257 static struct acpihid_map_entry __initdata early_acpihid_map[EARLY_MAP_SIZE];
259 static int __initdata early_ioapic_map_size;
260 static int __initdata early_hpet_map_size;
261 static int __initdata early_acpihid_map_size;
263 static bool __initdata cmdline_maps;
265 static enum iommu_init_state init_state = IOMMU_START_STATE;
267 static int amd_iommu_enable_interrupts(void);
268 static int __init iommu_go_to_state(enum iommu_init_state state);
269 static void init_device_table_dma(void);
271 static bool amd_iommu_pre_enabled = true;
273 bool translation_pre_enabled(struct amd_iommu *iommu)
275 return (iommu->flags & AMD_IOMMU_FLAG_TRANS_PRE_ENABLED);
277 EXPORT_SYMBOL(translation_pre_enabled);
279 static void clear_translation_pre_enabled(struct amd_iommu *iommu)
281 iommu->flags &= ~AMD_IOMMU_FLAG_TRANS_PRE_ENABLED;
284 static void init_translation_status(struct amd_iommu *iommu)
288 ctrl = readq(iommu->mmio_base + MMIO_CONTROL_OFFSET);
289 if (ctrl & (1<<CONTROL_IOMMU_EN))
290 iommu->flags |= AMD_IOMMU_FLAG_TRANS_PRE_ENABLED;
293 static inline void update_last_devid(u16 devid)
295 if (devid > amd_iommu_last_bdf)
296 amd_iommu_last_bdf = devid;
299 static inline unsigned long tbl_size(int entry_size)
301 unsigned shift = PAGE_SHIFT +
302 get_order(((int)amd_iommu_last_bdf + 1) * entry_size);
307 int amd_iommu_get_num_iommus(void)
309 return amd_iommus_present;
312 /* Access to l1 and l2 indexed register spaces */
314 static u32 iommu_read_l1(struct amd_iommu *iommu, u16 l1, u8 address)
318 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
319 pci_read_config_dword(iommu->dev, 0xfc, &val);
323 static void iommu_write_l1(struct amd_iommu *iommu, u16 l1, u8 address, u32 val)
325 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16 | 1 << 31));
326 pci_write_config_dword(iommu->dev, 0xfc, val);
327 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
330 static u32 iommu_read_l2(struct amd_iommu *iommu, u8 address)
334 pci_write_config_dword(iommu->dev, 0xf0, address);
335 pci_read_config_dword(iommu->dev, 0xf4, &val);
339 static void iommu_write_l2(struct amd_iommu *iommu, u8 address, u32 val)
341 pci_write_config_dword(iommu->dev, 0xf0, (address | 1 << 8));
342 pci_write_config_dword(iommu->dev, 0xf4, val);
345 /****************************************************************************
347 * AMD IOMMU MMIO register space handling functions
349 * These functions are used to program the IOMMU device registers in
350 * MMIO space required for that driver.
352 ****************************************************************************/
355 * This function set the exclusion range in the IOMMU. DMA accesses to the
356 * exclusion range are passed through untranslated
358 static void iommu_set_exclusion_range(struct amd_iommu *iommu)
360 u64 start = iommu->exclusion_start & PAGE_MASK;
361 u64 limit = (start + iommu->exclusion_length - 1) & PAGE_MASK;
364 if (!iommu->exclusion_start)
367 entry = start | MMIO_EXCL_ENABLE_MASK;
368 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
369 &entry, sizeof(entry));
372 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
373 &entry, sizeof(entry));
376 /* Programs the physical address of the device table into the IOMMU hardware */
377 static void iommu_set_device_table(struct amd_iommu *iommu)
381 BUG_ON(iommu->mmio_base == NULL);
383 entry = iommu_virt_to_phys(amd_iommu_dev_table);
384 entry |= (dev_table_size >> 12) - 1;
385 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
386 &entry, sizeof(entry));
389 /* Generic functions to enable/disable certain features of the IOMMU. */
390 static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
394 ctrl = readq(iommu->mmio_base + MMIO_CONTROL_OFFSET);
395 ctrl |= (1ULL << bit);
396 writeq(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
399 static void iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
403 ctrl = readq(iommu->mmio_base + MMIO_CONTROL_OFFSET);
404 ctrl &= ~(1ULL << bit);
405 writeq(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
408 static void iommu_set_inv_tlb_timeout(struct amd_iommu *iommu, int timeout)
412 ctrl = readq(iommu->mmio_base + MMIO_CONTROL_OFFSET);
413 ctrl &= ~CTRL_INV_TO_MASK;
414 ctrl |= (timeout << CONTROL_INV_TIMEOUT) & CTRL_INV_TO_MASK;
415 writeq(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
418 /* Function to enable the hardware */
419 static void iommu_enable(struct amd_iommu *iommu)
421 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
424 static void iommu_disable(struct amd_iommu *iommu)
426 if (!iommu->mmio_base)
429 /* Disable command buffer */
430 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
432 /* Disable event logging and event interrupts */
433 iommu_feature_disable(iommu, CONTROL_EVT_INT_EN);
434 iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN);
436 /* Disable IOMMU GA_LOG */
437 iommu_feature_disable(iommu, CONTROL_GALOG_EN);
438 iommu_feature_disable(iommu, CONTROL_GAINT_EN);
440 /* Disable IOMMU hardware itself */
441 iommu_feature_disable(iommu, CONTROL_IOMMU_EN);
445 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
446 * the system has one.
448 static u8 __iomem * __init iommu_map_mmio_space(u64 address, u64 end)
450 if (!request_mem_region(address, end, "amd_iommu")) {
451 pr_err("AMD-Vi: Can not reserve memory region %llx-%llx for mmio\n",
453 pr_err("AMD-Vi: This is a BIOS bug. Please contact your hardware vendor\n");
457 return (u8 __iomem *)ioremap_nocache(address, end);
460 static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
462 if (iommu->mmio_base)
463 iounmap(iommu->mmio_base);
464 release_mem_region(iommu->mmio_phys, iommu->mmio_phys_end);
467 static inline u32 get_ivhd_header_size(struct ivhd_header *h)
483 /****************************************************************************
485 * The functions below belong to the first pass of AMD IOMMU ACPI table
486 * parsing. In this pass we try to find out the highest device id this
487 * code has to handle. Upon this information the size of the shared data
488 * structures is determined later.
490 ****************************************************************************/
493 * This function calculates the length of a given IVHD entry
495 static inline int ivhd_entry_length(u8 *ivhd)
497 u32 type = ((struct ivhd_entry *)ivhd)->type;
500 return 0x04 << (*ivhd >> 6);
501 } else if (type == IVHD_DEV_ACPI_HID) {
502 /* For ACPI_HID, offset 21 is uid len */
503 return *((u8 *)ivhd + 21) + 22;
509 * After reading the highest device id from the IOMMU PCI capability header
510 * this function looks if there is a higher device id defined in the ACPI table
512 static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
514 u8 *p = (void *)h, *end = (void *)h;
515 struct ivhd_entry *dev;
517 u32 ivhd_size = get_ivhd_header_size(h);
520 pr_err("AMD-Vi: Unsupported IVHD type %#x\n", h->type);
528 dev = (struct ivhd_entry *)p;
531 /* Use maximum BDF value for DEV_ALL */
532 update_last_devid(0xffff);
534 case IVHD_DEV_SELECT:
535 case IVHD_DEV_RANGE_END:
537 case IVHD_DEV_EXT_SELECT:
538 /* all the above subfield types refer to device ids */
539 update_last_devid(dev->devid);
544 p += ivhd_entry_length(p);
552 static int __init check_ivrs_checksum(struct acpi_table_header *table)
555 u8 checksum = 0, *p = (u8 *)table;
557 for (i = 0; i < table->length; ++i)
560 /* ACPI table corrupt */
561 pr_err(FW_BUG "AMD-Vi: IVRS invalid checksum\n");
569 * Iterate over all IVHD entries in the ACPI table and find the highest device
570 * id which we need to handle. This is the first of three functions which parse
571 * the ACPI table. So we check the checksum here.
573 static int __init find_last_devid_acpi(struct acpi_table_header *table)
575 u8 *p = (u8 *)table, *end = (u8 *)table;
576 struct ivhd_header *h;
578 p += IVRS_HEADER_LENGTH;
580 end += table->length;
582 h = (struct ivhd_header *)p;
583 if (h->type == amd_iommu_target_ivhd_type) {
584 int ret = find_last_devid_from_ivhd(h);
596 /****************************************************************************
598 * The following functions belong to the code path which parses the ACPI table
599 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
600 * data structures, initialize the device/alias/rlookup table and also
601 * basically initialize the hardware.
603 ****************************************************************************/
606 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
607 * write commands to that buffer later and the IOMMU will execute them
610 static int __init alloc_command_buffer(struct amd_iommu *iommu)
612 iommu->cmd_buf = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
613 get_order(CMD_BUFFER_SIZE));
615 return iommu->cmd_buf ? 0 : -ENOMEM;
619 * This function resets the command buffer if the IOMMU stopped fetching
622 void amd_iommu_reset_cmd_buffer(struct amd_iommu *iommu)
624 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
626 writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
627 writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
628 iommu->cmd_buf_head = 0;
629 iommu->cmd_buf_tail = 0;
631 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
635 * This function writes the command buffer address to the hardware and
638 static void iommu_enable_command_buffer(struct amd_iommu *iommu)
642 BUG_ON(iommu->cmd_buf == NULL);
644 entry = iommu_virt_to_phys(iommu->cmd_buf);
645 entry |= MMIO_CMD_SIZE_512;
647 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
648 &entry, sizeof(entry));
650 amd_iommu_reset_cmd_buffer(iommu);
654 * This function disables the command buffer
656 static void iommu_disable_command_buffer(struct amd_iommu *iommu)
658 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
661 static void __init free_command_buffer(struct amd_iommu *iommu)
663 free_pages((unsigned long)iommu->cmd_buf, get_order(CMD_BUFFER_SIZE));
666 /* allocates the memory where the IOMMU will log its events to */
667 static int __init alloc_event_buffer(struct amd_iommu *iommu)
669 iommu->evt_buf = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
670 get_order(EVT_BUFFER_SIZE));
672 return iommu->evt_buf ? 0 : -ENOMEM;
675 static void iommu_enable_event_buffer(struct amd_iommu *iommu)
679 BUG_ON(iommu->evt_buf == NULL);
681 entry = iommu_virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
683 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
684 &entry, sizeof(entry));
686 /* set head and tail to zero manually */
687 writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
688 writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
690 iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
694 * This function disables the event log buffer
696 static void iommu_disable_event_buffer(struct amd_iommu *iommu)
698 iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN);
701 static void __init free_event_buffer(struct amd_iommu *iommu)
703 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
706 /* allocates the memory where the IOMMU will log its events to */
707 static int __init alloc_ppr_log(struct amd_iommu *iommu)
709 iommu->ppr_log = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
710 get_order(PPR_LOG_SIZE));
712 return iommu->ppr_log ? 0 : -ENOMEM;
715 static void iommu_enable_ppr_log(struct amd_iommu *iommu)
719 if (iommu->ppr_log == NULL)
722 entry = iommu_virt_to_phys(iommu->ppr_log) | PPR_LOG_SIZE_512;
724 memcpy_toio(iommu->mmio_base + MMIO_PPR_LOG_OFFSET,
725 &entry, sizeof(entry));
727 /* set head and tail to zero manually */
728 writel(0x00, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
729 writel(0x00, iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
731 iommu_feature_enable(iommu, CONTROL_PPFLOG_EN);
732 iommu_feature_enable(iommu, CONTROL_PPR_EN);
735 static void __init free_ppr_log(struct amd_iommu *iommu)
737 if (iommu->ppr_log == NULL)
740 free_pages((unsigned long)iommu->ppr_log, get_order(PPR_LOG_SIZE));
743 static void free_ga_log(struct amd_iommu *iommu)
745 #ifdef CONFIG_IRQ_REMAP
747 free_pages((unsigned long)iommu->ga_log,
748 get_order(GA_LOG_SIZE));
749 if (iommu->ga_log_tail)
750 free_pages((unsigned long)iommu->ga_log_tail,
755 static int iommu_ga_log_enable(struct amd_iommu *iommu)
757 #ifdef CONFIG_IRQ_REMAP
763 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
765 /* Check if already running */
766 if (status & (MMIO_STATUS_GALOG_RUN_MASK))
769 iommu_feature_enable(iommu, CONTROL_GAINT_EN);
770 iommu_feature_enable(iommu, CONTROL_GALOG_EN);
772 for (i = 0; i < LOOP_TIMEOUT; ++i) {
773 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
774 if (status & (MMIO_STATUS_GALOG_RUN_MASK))
779 if (i >= LOOP_TIMEOUT)
781 #endif /* CONFIG_IRQ_REMAP */
785 #ifdef CONFIG_IRQ_REMAP
786 static int iommu_init_ga_log(struct amd_iommu *iommu)
790 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir))
793 iommu->ga_log = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
794 get_order(GA_LOG_SIZE));
798 iommu->ga_log_tail = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
800 if (!iommu->ga_log_tail)
803 entry = iommu_virt_to_phys(iommu->ga_log) | GA_LOG_SIZE_512;
804 memcpy_toio(iommu->mmio_base + MMIO_GA_LOG_BASE_OFFSET,
805 &entry, sizeof(entry));
806 entry = (iommu_virt_to_phys(iommu->ga_log_tail) &
807 (BIT_ULL(52)-1)) & ~7ULL;
808 memcpy_toio(iommu->mmio_base + MMIO_GA_LOG_TAIL_OFFSET,
809 &entry, sizeof(entry));
810 writel(0x00, iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
811 writel(0x00, iommu->mmio_base + MMIO_GA_TAIL_OFFSET);
818 #endif /* CONFIG_IRQ_REMAP */
820 static int iommu_init_ga(struct amd_iommu *iommu)
824 #ifdef CONFIG_IRQ_REMAP
825 /* Note: We have already checked GASup from IVRS table.
826 * Now, we need to make sure that GAMSup is set.
828 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) &&
829 !iommu_feature(iommu, FEATURE_GAM_VAPIC))
830 amd_iommu_guest_ir = AMD_IOMMU_GUEST_IR_LEGACY_GA;
832 ret = iommu_init_ga_log(iommu);
833 #endif /* CONFIG_IRQ_REMAP */
838 static void iommu_enable_xt(struct amd_iommu *iommu)
840 #ifdef CONFIG_IRQ_REMAP
842 * XT mode (32-bit APIC destination ID) requires
843 * GA mode (128-bit IRTE support) as a prerequisite.
845 if (AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir) &&
846 amd_iommu_xt_mode == IRQ_REMAP_X2APIC_MODE)
847 iommu_feature_enable(iommu, CONTROL_XT_EN);
848 #endif /* CONFIG_IRQ_REMAP */
851 static void iommu_enable_gt(struct amd_iommu *iommu)
853 if (!iommu_feature(iommu, FEATURE_GT))
856 iommu_feature_enable(iommu, CONTROL_GT_EN);
859 /* sets a specific bit in the device table entry. */
860 static void set_dev_entry_bit(u16 devid, u8 bit)
862 int i = (bit >> 6) & 0x03;
863 int _bit = bit & 0x3f;
865 amd_iommu_dev_table[devid].data[i] |= (1UL << _bit);
868 static int get_dev_entry_bit(u16 devid, u8 bit)
870 int i = (bit >> 6) & 0x03;
871 int _bit = bit & 0x3f;
873 return (amd_iommu_dev_table[devid].data[i] & (1UL << _bit)) >> _bit;
877 static bool copy_device_table(void)
879 u64 int_ctl, int_tab_len, entry = 0, last_entry = 0;
880 struct dev_table_entry *old_devtb = NULL;
881 u32 lo, hi, devid, old_devtb_size;
882 phys_addr_t old_devtb_phys;
883 struct amd_iommu *iommu;
884 u16 dom_id, dte_v, irq_v;
888 if (!amd_iommu_pre_enabled)
891 pr_warn("Translation is already enabled - trying to copy translation structures\n");
892 for_each_iommu(iommu) {
893 /* All IOMMUs should use the same device table with the same size */
894 lo = readl(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET);
895 hi = readl(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET + 4);
896 entry = (((u64) hi) << 32) + lo;
897 if (last_entry && last_entry != entry) {
898 pr_err("IOMMU:%d should use the same dev table as others!\n",
904 old_devtb_size = ((entry & ~PAGE_MASK) + 1) << 12;
905 if (old_devtb_size != dev_table_size) {
906 pr_err("The device table size of IOMMU:%d is not expected!\n",
912 old_devtb_phys = entry & PAGE_MASK;
913 if (old_devtb_phys >= 0x100000000ULL) {
914 pr_err("The address of old device table is above 4G, not trustworthy!\n");
917 old_devtb = memremap(old_devtb_phys, dev_table_size, MEMREMAP_WB);
921 gfp_flag = GFP_KERNEL | __GFP_ZERO | GFP_DMA32;
922 old_dev_tbl_cpy = (void *)__get_free_pages(gfp_flag,
923 get_order(dev_table_size));
924 if (old_dev_tbl_cpy == NULL) {
925 pr_err("Failed to allocate memory for copying old device table!\n");
929 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
930 old_dev_tbl_cpy[devid] = old_devtb[devid];
931 dom_id = old_devtb[devid].data[1] & DEV_DOMID_MASK;
932 dte_v = old_devtb[devid].data[0] & DTE_FLAG_V;
934 if (dte_v && dom_id) {
935 old_dev_tbl_cpy[devid].data[0] = old_devtb[devid].data[0];
936 old_dev_tbl_cpy[devid].data[1] = old_devtb[devid].data[1];
937 __set_bit(dom_id, amd_iommu_pd_alloc_bitmap);
938 /* If gcr3 table existed, mask it out */
939 if (old_devtb[devid].data[0] & DTE_FLAG_GV) {
940 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
941 tmp |= DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
942 old_dev_tbl_cpy[devid].data[1] &= ~tmp;
943 tmp = DTE_GCR3_VAL_A(~0ULL) << DTE_GCR3_SHIFT_A;
945 old_dev_tbl_cpy[devid].data[0] &= ~tmp;
949 irq_v = old_devtb[devid].data[2] & DTE_IRQ_REMAP_ENABLE;
950 int_ctl = old_devtb[devid].data[2] & DTE_IRQ_REMAP_INTCTL_MASK;
951 int_tab_len = old_devtb[devid].data[2] & DTE_IRQ_TABLE_LEN_MASK;
952 if (irq_v && (int_ctl || int_tab_len)) {
953 if ((int_ctl != DTE_IRQ_REMAP_INTCTL) ||
954 (int_tab_len != DTE_IRQ_TABLE_LEN)) {
955 pr_err("Wrong old irq remapping flag: %#x\n", devid);
959 old_dev_tbl_cpy[devid].data[2] = old_devtb[devid].data[2];
967 void amd_iommu_apply_erratum_63(u16 devid)
971 sysmgt = get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1) |
972 (get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2) << 1);
975 set_dev_entry_bit(devid, DEV_ENTRY_IW);
978 /* Writes the specific IOMMU for a device into the rlookup table */
979 static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
981 amd_iommu_rlookup_table[devid] = iommu;
985 * This function takes the device specific flags read from the ACPI
986 * table and sets up the device table entry with that information
988 static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
989 u16 devid, u32 flags, u32 ext_flags)
991 if (flags & ACPI_DEVFLAG_INITPASS)
992 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
993 if (flags & ACPI_DEVFLAG_EXTINT)
994 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
995 if (flags & ACPI_DEVFLAG_NMI)
996 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
997 if (flags & ACPI_DEVFLAG_SYSMGT1)
998 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
999 if (flags & ACPI_DEVFLAG_SYSMGT2)
1000 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
1001 if (flags & ACPI_DEVFLAG_LINT0)
1002 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
1003 if (flags & ACPI_DEVFLAG_LINT1)
1004 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
1006 amd_iommu_apply_erratum_63(devid);
1008 set_iommu_for_device(iommu, devid);
1011 int __init add_special_device(u8 type, u8 id, u16 *devid, bool cmd_line)
1013 struct devid_map *entry;
1014 struct list_head *list;
1016 if (type == IVHD_SPECIAL_IOAPIC)
1018 else if (type == IVHD_SPECIAL_HPET)
1023 list_for_each_entry(entry, list, list) {
1024 if (!(entry->id == id && entry->cmd_line))
1027 pr_info("AMD-Vi: Command-line override present for %s id %d - ignoring\n",
1028 type == IVHD_SPECIAL_IOAPIC ? "IOAPIC" : "HPET", id);
1030 *devid = entry->devid;
1035 entry = kzalloc(sizeof(*entry), GFP_KERNEL);
1040 entry->devid = *devid;
1041 entry->cmd_line = cmd_line;
1043 list_add_tail(&entry->list, list);
1048 static int __init add_acpi_hid_device(u8 *hid, u8 *uid, u16 *devid,
1051 struct acpihid_map_entry *entry;
1052 struct list_head *list = &acpihid_map;
1054 list_for_each_entry(entry, list, list) {
1055 if (strcmp(entry->hid, hid) ||
1056 (*uid && *entry->uid && strcmp(entry->uid, uid)) ||
1060 pr_info("AMD-Vi: Command-line override for hid:%s uid:%s\n",
1062 *devid = entry->devid;
1066 entry = kzalloc(sizeof(*entry), GFP_KERNEL);
1070 memcpy(entry->uid, uid, strlen(uid));
1071 memcpy(entry->hid, hid, strlen(hid));
1072 entry->devid = *devid;
1073 entry->cmd_line = cmd_line;
1074 entry->root_devid = (entry->devid & (~0x7));
1076 pr_info("AMD-Vi:%s, add hid:%s, uid:%s, rdevid:%d\n",
1077 entry->cmd_line ? "cmd" : "ivrs",
1078 entry->hid, entry->uid, entry->root_devid);
1080 list_add_tail(&entry->list, list);
1084 static int __init add_early_maps(void)
1088 for (i = 0; i < early_ioapic_map_size; ++i) {
1089 ret = add_special_device(IVHD_SPECIAL_IOAPIC,
1090 early_ioapic_map[i].id,
1091 &early_ioapic_map[i].devid,
1092 early_ioapic_map[i].cmd_line);
1097 for (i = 0; i < early_hpet_map_size; ++i) {
1098 ret = add_special_device(IVHD_SPECIAL_HPET,
1099 early_hpet_map[i].id,
1100 &early_hpet_map[i].devid,
1101 early_hpet_map[i].cmd_line);
1106 for (i = 0; i < early_acpihid_map_size; ++i) {
1107 ret = add_acpi_hid_device(early_acpihid_map[i].hid,
1108 early_acpihid_map[i].uid,
1109 &early_acpihid_map[i].devid,
1110 early_acpihid_map[i].cmd_line);
1119 * Reads the device exclusion range from ACPI and initializes the IOMMU with
1122 static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
1124 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
1126 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
1131 * We only can configure exclusion ranges per IOMMU, not
1132 * per device. But we can enable the exclusion range per
1133 * device. This is done here
1135 set_dev_entry_bit(devid, DEV_ENTRY_EX);
1136 iommu->exclusion_start = m->range_start;
1137 iommu->exclusion_length = m->range_length;
1142 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
1143 * initializes the hardware and our data structures with it.
1145 static int __init init_iommu_from_acpi(struct amd_iommu *iommu,
1146 struct ivhd_header *h)
1149 u8 *end = p, flags = 0;
1150 u16 devid = 0, devid_start = 0, devid_to = 0;
1151 u32 dev_i, ext_flags = 0;
1153 struct ivhd_entry *e;
1158 ret = add_early_maps();
1162 amd_iommu_apply_ivrs_quirks();
1165 * First save the recommended feature enable bits from ACPI
1167 iommu->acpi_flags = h->flags;
1170 * Done. Now parse the device entries
1172 ivhd_size = get_ivhd_header_size(h);
1174 pr_err("AMD-Vi: Unsupported IVHD type %#x\n", h->type);
1184 e = (struct ivhd_entry *)p;
1188 DUMP_printk(" DEV_ALL\t\t\tflags: %02x\n", e->flags);
1190 for (dev_i = 0; dev_i <= amd_iommu_last_bdf; ++dev_i)
1191 set_dev_entry_from_acpi(iommu, dev_i, e->flags, 0);
1193 case IVHD_DEV_SELECT:
1195 DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x "
1197 PCI_BUS_NUM(e->devid),
1203 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
1205 case IVHD_DEV_SELECT_RANGE_START:
1207 DUMP_printk(" DEV_SELECT_RANGE_START\t "
1208 "devid: %02x:%02x.%x flags: %02x\n",
1209 PCI_BUS_NUM(e->devid),
1214 devid_start = e->devid;
1219 case IVHD_DEV_ALIAS:
1221 DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x "
1222 "flags: %02x devid_to: %02x:%02x.%x\n",
1223 PCI_BUS_NUM(e->devid),
1227 PCI_BUS_NUM(e->ext >> 8),
1228 PCI_SLOT(e->ext >> 8),
1229 PCI_FUNC(e->ext >> 8));
1232 devid_to = e->ext >> 8;
1233 set_dev_entry_from_acpi(iommu, devid , e->flags, 0);
1234 set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0);
1235 amd_iommu_alias_table[devid] = devid_to;
1237 case IVHD_DEV_ALIAS_RANGE:
1239 DUMP_printk(" DEV_ALIAS_RANGE\t\t "
1240 "devid: %02x:%02x.%x flags: %02x "
1241 "devid_to: %02x:%02x.%x\n",
1242 PCI_BUS_NUM(e->devid),
1246 PCI_BUS_NUM(e->ext >> 8),
1247 PCI_SLOT(e->ext >> 8),
1248 PCI_FUNC(e->ext >> 8));
1250 devid_start = e->devid;
1252 devid_to = e->ext >> 8;
1256 case IVHD_DEV_EXT_SELECT:
1258 DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x "
1259 "flags: %02x ext: %08x\n",
1260 PCI_BUS_NUM(e->devid),
1266 set_dev_entry_from_acpi(iommu, devid, e->flags,
1269 case IVHD_DEV_EXT_SELECT_RANGE:
1271 DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: "
1272 "%02x:%02x.%x flags: %02x ext: %08x\n",
1273 PCI_BUS_NUM(e->devid),
1278 devid_start = e->devid;
1283 case IVHD_DEV_RANGE_END:
1285 DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n",
1286 PCI_BUS_NUM(e->devid),
1288 PCI_FUNC(e->devid));
1291 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
1293 amd_iommu_alias_table[dev_i] = devid_to;
1294 set_dev_entry_from_acpi(iommu,
1295 devid_to, flags, ext_flags);
1297 set_dev_entry_from_acpi(iommu, dev_i,
1301 case IVHD_DEV_SPECIAL: {
1307 handle = e->ext & 0xff;
1308 devid = (e->ext >> 8) & 0xffff;
1309 type = (e->ext >> 24) & 0xff;
1311 if (type == IVHD_SPECIAL_IOAPIC)
1313 else if (type == IVHD_SPECIAL_HPET)
1318 DUMP_printk(" DEV_SPECIAL(%s[%d])\t\tdevid: %02x:%02x.%x\n",
1324 ret = add_special_device(type, handle, &devid, false);
1329 * add_special_device might update the devid in case a
1330 * command-line override is present. So call
1331 * set_dev_entry_from_acpi after add_special_device.
1333 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
1337 case IVHD_DEV_ACPI_HID: {
1339 u8 hid[ACPIHID_HID_LEN];
1340 u8 uid[ACPIHID_UID_LEN];
1343 if (h->type != 0x40) {
1344 pr_err(FW_BUG "Invalid IVHD device type %#x\n",
1349 memcpy(hid, (u8 *)(&e->ext), ACPIHID_HID_LEN - 1);
1350 hid[ACPIHID_HID_LEN - 1] = '\0';
1353 pr_err(FW_BUG "Invalid HID.\n");
1359 case UID_NOT_PRESENT:
1362 pr_warn(FW_BUG "Invalid UID length.\n");
1365 case UID_IS_INTEGER:
1367 sprintf(uid, "%d", e->uid);
1370 case UID_IS_CHARACTER:
1372 memcpy(uid, &e->uid, e->uidl);
1373 uid[e->uidl] = '\0';
1381 DUMP_printk(" DEV_ACPI_HID(%s[%s])\t\tdevid: %02x:%02x.%x\n",
1389 ret = add_acpi_hid_device(hid, uid, &devid, false);
1394 * add_special_device might update the devid in case a
1395 * command-line override is present. So call
1396 * set_dev_entry_from_acpi after add_special_device.
1398 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
1406 p += ivhd_entry_length(p);
1412 static void __init free_iommu_one(struct amd_iommu *iommu)
1414 free_command_buffer(iommu);
1415 free_event_buffer(iommu);
1416 free_ppr_log(iommu);
1418 iommu_unmap_mmio_space(iommu);
1421 static void __init free_iommu_all(void)
1423 struct amd_iommu *iommu, *next;
1425 for_each_iommu_safe(iommu, next) {
1426 list_del(&iommu->list);
1427 free_iommu_one(iommu);
1433 * Family15h Model 10h-1fh erratum 746 (IOMMU Logging May Stall Translations)
1435 * BIOS should disable L2B micellaneous clock gating by setting
1436 * L2_L2B_CK_GATE_CONTROL[CKGateL2BMiscDisable](D0F2xF4_x90[2]) = 1b
1438 static void amd_iommu_erratum_746_workaround(struct amd_iommu *iommu)
1442 if ((boot_cpu_data.x86 != 0x15) ||
1443 (boot_cpu_data.x86_model < 0x10) ||
1444 (boot_cpu_data.x86_model > 0x1f))
1447 pci_write_config_dword(iommu->dev, 0xf0, 0x90);
1448 pci_read_config_dword(iommu->dev, 0xf4, &value);
1453 /* Select NB indirect register 0x90 and enable writing */
1454 pci_write_config_dword(iommu->dev, 0xf0, 0x90 | (1 << 8));
1456 pci_write_config_dword(iommu->dev, 0xf4, value | 0x4);
1457 pr_info("AMD-Vi: Applying erratum 746 workaround for IOMMU at %s\n",
1458 dev_name(&iommu->dev->dev));
1460 /* Clear the enable writing bit */
1461 pci_write_config_dword(iommu->dev, 0xf0, 0x90);
1465 * Family15h Model 30h-3fh (IOMMU Mishandles ATS Write Permission)
1467 * BIOS should enable ATS write permission check by setting
1468 * L2_DEBUG_3[AtsIgnoreIWDis](D0F2xF4_x47[0]) = 1b
1470 static void amd_iommu_ats_write_check_workaround(struct amd_iommu *iommu)
1474 if ((boot_cpu_data.x86 != 0x15) ||
1475 (boot_cpu_data.x86_model < 0x30) ||
1476 (boot_cpu_data.x86_model > 0x3f))
1479 /* Test L2_DEBUG_3[AtsIgnoreIWDis] == 1 */
1480 value = iommu_read_l2(iommu, 0x47);
1485 /* Set L2_DEBUG_3[AtsIgnoreIWDis] = 1 */
1486 iommu_write_l2(iommu, 0x47, value | BIT(0));
1488 pr_info("AMD-Vi: Applying ATS write check workaround for IOMMU at %s\n",
1489 dev_name(&iommu->dev->dev));
1493 * This function clues the initialization function for one IOMMU
1494 * together and also allocates the command buffer and programs the
1495 * hardware. It does NOT enable the IOMMU. This is done afterwards.
1497 static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
1501 raw_spin_lock_init(&iommu->lock);
1503 /* Add IOMMU to internal data structures */
1504 list_add_tail(&iommu->list, &amd_iommu_list);
1505 iommu->index = amd_iommus_present++;
1507 if (unlikely(iommu->index >= MAX_IOMMUS)) {
1508 WARN(1, "AMD-Vi: System has more IOMMUs than supported by this driver\n");
1512 /* Index is fine - add IOMMU to the array */
1513 amd_iommus[iommu->index] = iommu;
1516 * Copy data from ACPI table entry to the iommu struct
1518 iommu->devid = h->devid;
1519 iommu->cap_ptr = h->cap_ptr;
1520 iommu->pci_seg = h->pci_seg;
1521 iommu->mmio_phys = h->mmio_phys;
1525 /* Check if IVHD EFR contains proper max banks/counters */
1526 if ((h->efr_attr != 0) &&
1527 ((h->efr_attr & (0xF << 13)) != 0) &&
1528 ((h->efr_attr & (0x3F << 17)) != 0))
1529 iommu->mmio_phys_end = MMIO_REG_END_OFFSET;
1531 iommu->mmio_phys_end = MMIO_CNTR_CONF_OFFSET;
1532 if (((h->efr_attr & (0x1 << IOMMU_FEAT_GASUP_SHIFT)) == 0))
1533 amd_iommu_guest_ir = AMD_IOMMU_GUEST_IR_LEGACY;
1534 if (((h->efr_attr & (0x1 << IOMMU_FEAT_XTSUP_SHIFT)) == 0))
1535 amd_iommu_xt_mode = IRQ_REMAP_XAPIC_MODE;
1539 if (h->efr_reg & (1 << 9))
1540 iommu->mmio_phys_end = MMIO_REG_END_OFFSET;
1542 iommu->mmio_phys_end = MMIO_CNTR_CONF_OFFSET;
1543 if (((h->efr_reg & (0x1 << IOMMU_EFR_GASUP_SHIFT)) == 0))
1544 amd_iommu_guest_ir = AMD_IOMMU_GUEST_IR_LEGACY;
1545 if (((h->efr_reg & (0x1 << IOMMU_EFR_XTSUP_SHIFT)) == 0))
1546 amd_iommu_xt_mode = IRQ_REMAP_XAPIC_MODE;
1552 iommu->mmio_base = iommu_map_mmio_space(iommu->mmio_phys,
1553 iommu->mmio_phys_end);
1554 if (!iommu->mmio_base)
1557 if (alloc_command_buffer(iommu))
1560 if (alloc_event_buffer(iommu))
1563 iommu->int_enabled = false;
1565 init_translation_status(iommu);
1566 if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
1567 iommu_disable(iommu);
1568 clear_translation_pre_enabled(iommu);
1569 pr_warn("Translation was enabled for IOMMU:%d but we are not in kdump mode\n",
1572 if (amd_iommu_pre_enabled)
1573 amd_iommu_pre_enabled = translation_pre_enabled(iommu);
1575 ret = init_iommu_from_acpi(iommu, h);
1579 ret = amd_iommu_create_irq_domain(iommu);
1584 * Make sure IOMMU is not considered to translate itself. The IVRS
1585 * table tells us so, but this is a lie!
1587 amd_iommu_rlookup_table[iommu->devid] = NULL;
1593 * get_highest_supported_ivhd_type - Look up the appropriate IVHD type
1594 * @ivrs Pointer to the IVRS header
1596 * This function search through all IVDB of the maximum supported IVHD
1598 static u8 get_highest_supported_ivhd_type(struct acpi_table_header *ivrs)
1600 u8 *base = (u8 *)ivrs;
1601 struct ivhd_header *ivhd = (struct ivhd_header *)
1602 (base + IVRS_HEADER_LENGTH);
1603 u8 last_type = ivhd->type;
1604 u16 devid = ivhd->devid;
1606 while (((u8 *)ivhd - base < ivrs->length) &&
1607 (ivhd->type <= ACPI_IVHD_TYPE_MAX_SUPPORTED)) {
1608 u8 *p = (u8 *) ivhd;
1610 if (ivhd->devid == devid)
1611 last_type = ivhd->type;
1612 ivhd = (struct ivhd_header *)(p + ivhd->length);
1619 * Iterates over all IOMMU entries in the ACPI table, allocates the
1620 * IOMMU structure and initializes it with init_iommu_one()
1622 static int __init init_iommu_all(struct acpi_table_header *table)
1624 u8 *p = (u8 *)table, *end = (u8 *)table;
1625 struct ivhd_header *h;
1626 struct amd_iommu *iommu;
1629 end += table->length;
1630 p += IVRS_HEADER_LENGTH;
1633 h = (struct ivhd_header *)p;
1634 if (*p == amd_iommu_target_ivhd_type) {
1636 DUMP_printk("device: %02x:%02x.%01x cap: %04x "
1637 "seg: %d flags: %01x info %04x\n",
1638 PCI_BUS_NUM(h->devid), PCI_SLOT(h->devid),
1639 PCI_FUNC(h->devid), h->cap_ptr,
1640 h->pci_seg, h->flags, h->info);
1641 DUMP_printk(" mmio-addr: %016llx\n",
1644 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
1648 ret = init_iommu_one(iommu, h);
1660 static int iommu_pc_get_set_reg(struct amd_iommu *iommu, u8 bank, u8 cntr,
1661 u8 fxn, u64 *value, bool is_write);
1663 static void init_iommu_perf_ctr(struct amd_iommu *iommu)
1665 u64 val = 0xabcd, val2 = 0;
1667 if (!iommu_feature(iommu, FEATURE_PC))
1670 amd_iommu_pc_present = true;
1672 /* Check if the performance counters can be written to */
1673 if ((iommu_pc_get_set_reg(iommu, 0, 0, 0, &val, true)) ||
1674 (iommu_pc_get_set_reg(iommu, 0, 0, 0, &val2, false)) ||
1676 pr_err("AMD-Vi: Unable to write to IOMMU perf counter.\n");
1677 amd_iommu_pc_present = false;
1681 pr_info("AMD-Vi: IOMMU performance counters supported\n");
1683 val = readl(iommu->mmio_base + MMIO_CNTR_CONF_OFFSET);
1684 iommu->max_banks = (u8) ((val >> 12) & 0x3f);
1685 iommu->max_counters = (u8) ((val >> 7) & 0xf);
1688 static ssize_t amd_iommu_show_cap(struct device *dev,
1689 struct device_attribute *attr,
1692 struct amd_iommu *iommu = dev_to_amd_iommu(dev);
1693 return sprintf(buf, "%x\n", iommu->cap);
1695 static DEVICE_ATTR(cap, S_IRUGO, amd_iommu_show_cap, NULL);
1697 static ssize_t amd_iommu_show_features(struct device *dev,
1698 struct device_attribute *attr,
1701 struct amd_iommu *iommu = dev_to_amd_iommu(dev);
1702 return sprintf(buf, "%llx\n", iommu->features);
1704 static DEVICE_ATTR(features, S_IRUGO, amd_iommu_show_features, NULL);
1706 static struct attribute *amd_iommu_attrs[] = {
1708 &dev_attr_features.attr,
1712 static struct attribute_group amd_iommu_group = {
1713 .name = "amd-iommu",
1714 .attrs = amd_iommu_attrs,
1717 static const struct attribute_group *amd_iommu_groups[] = {
1722 static int __init iommu_init_pci(struct amd_iommu *iommu)
1724 int cap_ptr = iommu->cap_ptr;
1725 u32 range, misc, low, high;
1728 iommu->dev = pci_get_domain_bus_and_slot(0, PCI_BUS_NUM(iommu->devid),
1729 iommu->devid & 0xff);
1733 /* Prevent binding other PCI device drivers to IOMMU devices */
1734 iommu->dev->match_driver = false;
1736 /* ACPI _PRT won't have an IRQ for IOMMU */
1737 iommu->dev->irq_managed = 1;
1739 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
1741 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
1743 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
1746 if (!(iommu->cap & (1 << IOMMU_CAP_IOTLB)))
1747 amd_iommu_iotlb_sup = false;
1749 /* read extended feature bits */
1750 low = readl(iommu->mmio_base + MMIO_EXT_FEATURES);
1751 high = readl(iommu->mmio_base + MMIO_EXT_FEATURES + 4);
1753 iommu->features = ((u64)high << 32) | low;
1755 if (iommu_feature(iommu, FEATURE_GT)) {
1760 pasmax = iommu->features & FEATURE_PASID_MASK;
1761 pasmax >>= FEATURE_PASID_SHIFT;
1762 max_pasid = (1 << (pasmax + 1)) - 1;
1764 amd_iommu_max_pasid = min(amd_iommu_max_pasid, max_pasid);
1766 BUG_ON(amd_iommu_max_pasid & ~PASID_MASK);
1768 glxval = iommu->features & FEATURE_GLXVAL_MASK;
1769 glxval >>= FEATURE_GLXVAL_SHIFT;
1771 if (amd_iommu_max_glx_val == -1)
1772 amd_iommu_max_glx_val = glxval;
1774 amd_iommu_max_glx_val = min(amd_iommu_max_glx_val, glxval);
1777 if (iommu_feature(iommu, FEATURE_GT) &&
1778 iommu_feature(iommu, FEATURE_PPR)) {
1779 iommu->is_iommu_v2 = true;
1780 amd_iommu_v2_present = true;
1783 if (iommu_feature(iommu, FEATURE_PPR) && alloc_ppr_log(iommu))
1786 ret = iommu_init_ga(iommu);
1790 if (iommu->cap & (1UL << IOMMU_CAP_NPCACHE))
1791 amd_iommu_np_cache = true;
1793 init_iommu_perf_ctr(iommu);
1795 if (is_rd890_iommu(iommu->dev)) {
1799 pci_get_domain_bus_and_slot(0, iommu->dev->bus->number,
1803 * Some rd890 systems may not be fully reconfigured by the
1804 * BIOS, so it's necessary for us to store this information so
1805 * it can be reprogrammed on resume
1807 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 4,
1808 &iommu->stored_addr_lo);
1809 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 8,
1810 &iommu->stored_addr_hi);
1812 /* Low bit locks writes to configuration space */
1813 iommu->stored_addr_lo &= ~1;
1815 for (i = 0; i < 6; i++)
1816 for (j = 0; j < 0x12; j++)
1817 iommu->stored_l1[i][j] = iommu_read_l1(iommu, i, j);
1819 for (i = 0; i < 0x83; i++)
1820 iommu->stored_l2[i] = iommu_read_l2(iommu, i);
1823 amd_iommu_erratum_746_workaround(iommu);
1824 amd_iommu_ats_write_check_workaround(iommu);
1826 iommu_device_sysfs_add(&iommu->iommu, &iommu->dev->dev,
1827 amd_iommu_groups, "ivhd%d", iommu->index);
1828 iommu_device_set_ops(&iommu->iommu, &amd_iommu_ops);
1829 iommu_device_register(&iommu->iommu);
1831 return pci_enable_device(iommu->dev);
1834 static void print_iommu_info(void)
1836 static const char * const feat_str[] = {
1837 "PreF", "PPR", "X2APIC", "NX", "GT", "[5]",
1838 "IA", "GA", "HE", "PC"
1840 struct amd_iommu *iommu;
1842 for_each_iommu(iommu) {
1845 pr_info("AMD-Vi: Found IOMMU at %s cap 0x%hx\n",
1846 dev_name(&iommu->dev->dev), iommu->cap_ptr);
1848 if (iommu->cap & (1 << IOMMU_CAP_EFR)) {
1849 pr_info("AMD-Vi: Extended features (%#llx):\n",
1851 for (i = 0; i < ARRAY_SIZE(feat_str); ++i) {
1852 if (iommu_feature(iommu, (1ULL << i)))
1853 pr_cont(" %s", feat_str[i]);
1856 if (iommu->features & FEATURE_GAM_VAPIC)
1857 pr_cont(" GA_vAPIC");
1862 if (irq_remapping_enabled) {
1863 pr_info("AMD-Vi: Interrupt remapping enabled\n");
1864 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir))
1865 pr_info("AMD-Vi: virtual APIC enabled\n");
1866 if (amd_iommu_xt_mode == IRQ_REMAP_X2APIC_MODE)
1867 pr_info("AMD-Vi: X2APIC enabled\n");
1871 static int __init amd_iommu_init_pci(void)
1873 struct amd_iommu *iommu;
1876 for_each_iommu(iommu) {
1877 ret = iommu_init_pci(iommu);
1883 * Order is important here to make sure any unity map requirements are
1884 * fulfilled. The unity mappings are created and written to the device
1885 * table during the amd_iommu_init_api() call.
1887 * After that we call init_device_table_dma() to make sure any
1888 * uninitialized DTE will block DMA, and in the end we flush the caches
1889 * of all IOMMUs to make sure the changes to the device table are
1892 ret = amd_iommu_init_api();
1894 init_device_table_dma();
1896 for_each_iommu(iommu)
1897 iommu_flush_all_caches(iommu);
1905 /****************************************************************************
1907 * The following functions initialize the MSI interrupts for all IOMMUs
1908 * in the system. It's a bit challenging because there could be multiple
1909 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
1912 ****************************************************************************/
1914 static int iommu_setup_msi(struct amd_iommu *iommu)
1918 r = pci_enable_msi(iommu->dev);
1922 r = request_threaded_irq(iommu->dev->irq,
1923 amd_iommu_int_handler,
1924 amd_iommu_int_thread,
1929 pci_disable_msi(iommu->dev);
1933 iommu->int_enabled = true;
1938 static int iommu_init_msi(struct amd_iommu *iommu)
1942 if (iommu->int_enabled)
1945 if (iommu->dev->msi_cap)
1946 ret = iommu_setup_msi(iommu);
1954 iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
1956 if (iommu->ppr_log != NULL)
1957 iommu_feature_enable(iommu, CONTROL_PPFINT_EN);
1959 iommu_ga_log_enable(iommu);
1964 /****************************************************************************
1966 * The next functions belong to the third pass of parsing the ACPI
1967 * table. In this last pass the memory mapping requirements are
1968 * gathered (like exclusion and unity mapping ranges).
1970 ****************************************************************************/
1972 static void __init free_unity_maps(void)
1974 struct unity_map_entry *entry, *next;
1976 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
1977 list_del(&entry->list);
1982 /* called when we find an exclusion range definition in ACPI */
1983 static int __init init_exclusion_range(struct ivmd_header *m)
1988 case ACPI_IVMD_TYPE:
1989 set_device_exclusion_range(m->devid, m);
1991 case ACPI_IVMD_TYPE_ALL:
1992 for (i = 0; i <= amd_iommu_last_bdf; ++i)
1993 set_device_exclusion_range(i, m);
1995 case ACPI_IVMD_TYPE_RANGE:
1996 for (i = m->devid; i <= m->aux; ++i)
1997 set_device_exclusion_range(i, m);
2006 /* called for unity map ACPI definition */
2007 static int __init init_unity_map_range(struct ivmd_header *m)
2009 struct unity_map_entry *e = NULL;
2012 e = kzalloc(sizeof(*e), GFP_KERNEL);
2016 if (m->flags & IVMD_FLAG_EXCL_RANGE)
2017 init_exclusion_range(m);
2023 case ACPI_IVMD_TYPE:
2024 s = "IVMD_TYPEi\t\t\t";
2025 e->devid_start = e->devid_end = m->devid;
2027 case ACPI_IVMD_TYPE_ALL:
2028 s = "IVMD_TYPE_ALL\t\t";
2030 e->devid_end = amd_iommu_last_bdf;
2032 case ACPI_IVMD_TYPE_RANGE:
2033 s = "IVMD_TYPE_RANGE\t\t";
2034 e->devid_start = m->devid;
2035 e->devid_end = m->aux;
2038 e->address_start = PAGE_ALIGN(m->range_start);
2039 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
2040 e->prot = m->flags >> 1;
2042 DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x"
2043 " range_start: %016llx range_end: %016llx flags: %x\n", s,
2044 PCI_BUS_NUM(e->devid_start), PCI_SLOT(e->devid_start),
2045 PCI_FUNC(e->devid_start), PCI_BUS_NUM(e->devid_end),
2046 PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end),
2047 e->address_start, e->address_end, m->flags);
2049 list_add_tail(&e->list, &amd_iommu_unity_map);
2054 /* iterates over all memory definitions we find in the ACPI table */
2055 static int __init init_memory_definitions(struct acpi_table_header *table)
2057 u8 *p = (u8 *)table, *end = (u8 *)table;
2058 struct ivmd_header *m;
2060 end += table->length;
2061 p += IVRS_HEADER_LENGTH;
2064 m = (struct ivmd_header *)p;
2065 if (m->flags & (IVMD_FLAG_UNITY_MAP | IVMD_FLAG_EXCL_RANGE))
2066 init_unity_map_range(m);
2075 * Init the device table to not allow DMA access for devices
2077 static void init_device_table_dma(void)
2081 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
2082 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
2083 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
2087 static void __init uninit_device_table_dma(void)
2091 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
2092 amd_iommu_dev_table[devid].data[0] = 0ULL;
2093 amd_iommu_dev_table[devid].data[1] = 0ULL;
2097 static void init_device_table(void)
2101 if (!amd_iommu_irq_remap)
2104 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid)
2105 set_dev_entry_bit(devid, DEV_ENTRY_IRQ_TBL_EN);
2108 static void iommu_init_flags(struct amd_iommu *iommu)
2110 iommu->acpi_flags & IVHD_FLAG_HT_TUN_EN_MASK ?
2111 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
2112 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
2114 iommu->acpi_flags & IVHD_FLAG_PASSPW_EN_MASK ?
2115 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
2116 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
2118 iommu->acpi_flags & IVHD_FLAG_RESPASSPW_EN_MASK ?
2119 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
2120 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
2122 iommu->acpi_flags & IVHD_FLAG_ISOC_EN_MASK ?
2123 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
2124 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
2127 * make IOMMU memory accesses cache coherent
2129 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
2131 /* Set IOTLB invalidation timeout to 1s */
2132 iommu_set_inv_tlb_timeout(iommu, CTRL_INV_TO_1S);
2135 static void iommu_apply_resume_quirks(struct amd_iommu *iommu)
2138 u32 ioc_feature_control;
2139 struct pci_dev *pdev = iommu->root_pdev;
2141 /* RD890 BIOSes may not have completely reconfigured the iommu */
2142 if (!is_rd890_iommu(iommu->dev) || !pdev)
2146 * First, we need to ensure that the iommu is enabled. This is
2147 * controlled by a register in the northbridge
2150 /* Select Northbridge indirect register 0x75 and enable writing */
2151 pci_write_config_dword(pdev, 0x60, 0x75 | (1 << 7));
2152 pci_read_config_dword(pdev, 0x64, &ioc_feature_control);
2154 /* Enable the iommu */
2155 if (!(ioc_feature_control & 0x1))
2156 pci_write_config_dword(pdev, 0x64, ioc_feature_control | 1);
2158 /* Restore the iommu BAR */
2159 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
2160 iommu->stored_addr_lo);
2161 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 8,
2162 iommu->stored_addr_hi);
2164 /* Restore the l1 indirect regs for each of the 6 l1s */
2165 for (i = 0; i < 6; i++)
2166 for (j = 0; j < 0x12; j++)
2167 iommu_write_l1(iommu, i, j, iommu->stored_l1[i][j]);
2169 /* Restore the l2 indirect regs */
2170 for (i = 0; i < 0x83; i++)
2171 iommu_write_l2(iommu, i, iommu->stored_l2[i]);
2173 /* Lock PCI setup registers */
2174 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
2175 iommu->stored_addr_lo | 1);
2178 static void iommu_enable_ga(struct amd_iommu *iommu)
2180 #ifdef CONFIG_IRQ_REMAP
2181 switch (amd_iommu_guest_ir) {
2182 case AMD_IOMMU_GUEST_IR_VAPIC:
2183 iommu_feature_enable(iommu, CONTROL_GAM_EN);
2185 case AMD_IOMMU_GUEST_IR_LEGACY_GA:
2186 iommu_feature_enable(iommu, CONTROL_GA_EN);
2187 iommu->irte_ops = &irte_128_ops;
2190 iommu->irte_ops = &irte_32_ops;
2196 static void early_enable_iommu(struct amd_iommu *iommu)
2198 iommu_disable(iommu);
2199 iommu_init_flags(iommu);
2200 iommu_set_device_table(iommu);
2201 iommu_enable_command_buffer(iommu);
2202 iommu_enable_event_buffer(iommu);
2203 iommu_set_exclusion_range(iommu);
2204 iommu_enable_ga(iommu);
2205 iommu_enable_xt(iommu);
2206 iommu_enable(iommu);
2207 iommu_flush_all_caches(iommu);
2211 * This function finally enables all IOMMUs found in the system after
2212 * they have been initialized.
2214 * Or if in kdump kernel and IOMMUs are all pre-enabled, try to copy
2215 * the old content of device table entries. Not this case or copy failed,
2216 * just continue as normal kernel does.
2218 static void early_enable_iommus(void)
2220 struct amd_iommu *iommu;
2223 if (!copy_device_table()) {
2225 * If come here because of failure in copying device table from old
2226 * kernel with all IOMMUs enabled, print error message and try to
2227 * free allocated old_dev_tbl_cpy.
2229 if (amd_iommu_pre_enabled)
2230 pr_err("Failed to copy DEV table from previous kernel.\n");
2231 if (old_dev_tbl_cpy != NULL)
2232 free_pages((unsigned long)old_dev_tbl_cpy,
2233 get_order(dev_table_size));
2235 for_each_iommu(iommu) {
2236 clear_translation_pre_enabled(iommu);
2237 early_enable_iommu(iommu);
2240 pr_info("Copied DEV table from previous kernel.\n");
2241 free_pages((unsigned long)amd_iommu_dev_table,
2242 get_order(dev_table_size));
2243 amd_iommu_dev_table = old_dev_tbl_cpy;
2244 for_each_iommu(iommu) {
2245 iommu_disable_command_buffer(iommu);
2246 iommu_disable_event_buffer(iommu);
2247 iommu_enable_command_buffer(iommu);
2248 iommu_enable_event_buffer(iommu);
2249 iommu_enable_ga(iommu);
2250 iommu_enable_xt(iommu);
2251 iommu_set_device_table(iommu);
2252 iommu_flush_all_caches(iommu);
2256 #ifdef CONFIG_IRQ_REMAP
2257 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir))
2258 amd_iommu_irq_ops.capability |= (1 << IRQ_POSTING_CAP);
2262 static void enable_iommus_v2(void)
2264 struct amd_iommu *iommu;
2266 for_each_iommu(iommu) {
2267 iommu_enable_ppr_log(iommu);
2268 iommu_enable_gt(iommu);
2272 static void enable_iommus(void)
2274 early_enable_iommus();
2279 static void disable_iommus(void)
2281 struct amd_iommu *iommu;
2283 for_each_iommu(iommu)
2284 iommu_disable(iommu);
2286 #ifdef CONFIG_IRQ_REMAP
2287 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir))
2288 amd_iommu_irq_ops.capability &= ~(1 << IRQ_POSTING_CAP);
2293 * Suspend/Resume support
2294 * disable suspend until real resume implemented
2297 static void amd_iommu_resume(void)
2299 struct amd_iommu *iommu;
2301 for_each_iommu(iommu)
2302 iommu_apply_resume_quirks(iommu);
2304 /* re-load the hardware */
2307 amd_iommu_enable_interrupts();
2310 static int amd_iommu_suspend(void)
2312 /* disable IOMMUs to go out of the way for BIOS */
2318 static struct syscore_ops amd_iommu_syscore_ops = {
2319 .suspend = amd_iommu_suspend,
2320 .resume = amd_iommu_resume,
2323 static void __init free_iommu_resources(void)
2325 kmemleak_free(irq_lookup_table);
2326 free_pages((unsigned long)irq_lookup_table,
2327 get_order(rlookup_table_size));
2328 irq_lookup_table = NULL;
2330 kmem_cache_destroy(amd_iommu_irq_cache);
2331 amd_iommu_irq_cache = NULL;
2333 free_pages((unsigned long)amd_iommu_rlookup_table,
2334 get_order(rlookup_table_size));
2335 amd_iommu_rlookup_table = NULL;
2337 free_pages((unsigned long)amd_iommu_alias_table,
2338 get_order(alias_table_size));
2339 amd_iommu_alias_table = NULL;
2341 free_pages((unsigned long)amd_iommu_dev_table,
2342 get_order(dev_table_size));
2343 amd_iommu_dev_table = NULL;
2347 #ifdef CONFIG_GART_IOMMU
2349 * We failed to initialize the AMD IOMMU - try fallback to GART
2357 /* SB IOAPIC is always on this device in AMD systems */
2358 #define IOAPIC_SB_DEVID ((0x00 << 8) | PCI_DEVFN(0x14, 0))
2360 static bool __init check_ioapic_information(void)
2362 const char *fw_bug = FW_BUG;
2363 bool ret, has_sb_ioapic;
2366 has_sb_ioapic = false;
2370 * If we have map overrides on the kernel command line the
2371 * messages in this function might not describe firmware bugs
2372 * anymore - so be careful
2377 for (idx = 0; idx < nr_ioapics; idx++) {
2378 int devid, id = mpc_ioapic_id(idx);
2380 devid = get_ioapic_devid(id);
2382 pr_err("%sAMD-Vi: IOAPIC[%d] not in IVRS table\n",
2385 } else if (devid == IOAPIC_SB_DEVID) {
2386 has_sb_ioapic = true;
2391 if (!has_sb_ioapic) {
2393 * We expect the SB IOAPIC to be listed in the IVRS
2394 * table. The system timer is connected to the SB IOAPIC
2395 * and if we don't have it in the list the system will
2396 * panic at boot time. This situation usually happens
2397 * when the BIOS is buggy and provides us the wrong
2398 * device id for the IOAPIC in the system.
2400 pr_err("%sAMD-Vi: No southbridge IOAPIC found\n", fw_bug);
2404 pr_err("AMD-Vi: Disabling interrupt remapping\n");
2409 static void __init free_dma_resources(void)
2411 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
2412 get_order(MAX_DOMAIN_ID/8));
2413 amd_iommu_pd_alloc_bitmap = NULL;
2419 * This is the hardware init function for AMD IOMMU in the system.
2420 * This function is called either from amd_iommu_init or from the interrupt
2421 * remapping setup code.
2423 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
2426 * 1 pass) Discover the most comprehensive IVHD type to use.
2428 * 2 pass) Find the highest PCI device id the driver has to handle.
2429 * Upon this information the size of the data structures is
2430 * determined that needs to be allocated.
2432 * 3 pass) Initialize the data structures just allocated with the
2433 * information in the ACPI table about available AMD IOMMUs
2434 * in the system. It also maps the PCI devices in the
2435 * system to specific IOMMUs
2437 * 4 pass) After the basic data structures are allocated and
2438 * initialized we update them with information about memory
2439 * remapping requirements parsed out of the ACPI table in
2442 * After everything is set up the IOMMUs are enabled and the necessary
2443 * hotplug and suspend notifiers are registered.
2445 static int __init early_amd_iommu_init(void)
2447 struct acpi_table_header *ivrs_base;
2449 int i, remap_cache_sz, ret = 0;
2451 if (!amd_iommu_detected)
2454 status = acpi_get_table("IVRS", 0, &ivrs_base);
2455 if (status == AE_NOT_FOUND)
2457 else if (ACPI_FAILURE(status)) {
2458 const char *err = acpi_format_exception(status);
2459 pr_err("AMD-Vi: IVRS table error: %s\n", err);
2464 * Validate checksum here so we don't need to do it when
2465 * we actually parse the table
2467 ret = check_ivrs_checksum(ivrs_base);
2471 amd_iommu_target_ivhd_type = get_highest_supported_ivhd_type(ivrs_base);
2472 DUMP_printk("Using IVHD type %#x\n", amd_iommu_target_ivhd_type);
2475 * First parse ACPI tables to find the largest Bus/Dev/Func
2476 * we need to handle. Upon this information the shared data
2477 * structures for the IOMMUs in the system will be allocated
2479 ret = find_last_devid_acpi(ivrs_base);
2483 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
2484 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
2485 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
2487 /* Device table - directly used by all IOMMUs */
2489 amd_iommu_dev_table = (void *)__get_free_pages(
2490 GFP_KERNEL | __GFP_ZERO | GFP_DMA32,
2491 get_order(dev_table_size));
2492 if (amd_iommu_dev_table == NULL)
2496 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
2497 * IOMMU see for that device
2499 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
2500 get_order(alias_table_size));
2501 if (amd_iommu_alias_table == NULL)
2504 /* IOMMU rlookup table - find the IOMMU for a specific device */
2505 amd_iommu_rlookup_table = (void *)__get_free_pages(
2506 GFP_KERNEL | __GFP_ZERO,
2507 get_order(rlookup_table_size));
2508 if (amd_iommu_rlookup_table == NULL)
2511 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
2512 GFP_KERNEL | __GFP_ZERO,
2513 get_order(MAX_DOMAIN_ID/8));
2514 if (amd_iommu_pd_alloc_bitmap == NULL)
2518 * let all alias entries point to itself
2520 for (i = 0; i <= amd_iommu_last_bdf; ++i)
2521 amd_iommu_alias_table[i] = i;
2524 * never allocate domain 0 because its used as the non-allocated and
2525 * error value placeholder
2527 __set_bit(0, amd_iommu_pd_alloc_bitmap);
2529 spin_lock_init(&amd_iommu_pd_lock);
2532 * now the data structures are allocated and basically initialized
2533 * start the real acpi table scan
2535 ret = init_iommu_all(ivrs_base);
2539 /* Disable any previously enabled IOMMUs */
2540 if (!is_kdump_kernel() || amd_iommu_disabled)
2543 if (amd_iommu_irq_remap)
2544 amd_iommu_irq_remap = check_ioapic_information();
2546 if (amd_iommu_irq_remap) {
2548 * Interrupt remapping enabled, create kmem_cache for the
2552 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
2553 remap_cache_sz = MAX_IRQS_PER_TABLE * sizeof(u32);
2555 remap_cache_sz = MAX_IRQS_PER_TABLE * (sizeof(u64) * 2);
2556 amd_iommu_irq_cache = kmem_cache_create("irq_remap_cache",
2558 IRQ_TABLE_ALIGNMENT,
2560 if (!amd_iommu_irq_cache)
2563 irq_lookup_table = (void *)__get_free_pages(
2564 GFP_KERNEL | __GFP_ZERO,
2565 get_order(rlookup_table_size));
2566 kmemleak_alloc(irq_lookup_table, rlookup_table_size,
2568 if (!irq_lookup_table)
2572 ret = init_memory_definitions(ivrs_base);
2576 /* init the device table */
2577 init_device_table();
2580 /* Don't leak any ACPI memory */
2581 acpi_put_table(ivrs_base);
2587 static int amd_iommu_enable_interrupts(void)
2589 struct amd_iommu *iommu;
2592 for_each_iommu(iommu) {
2593 ret = iommu_init_msi(iommu);
2602 static bool detect_ivrs(void)
2604 struct acpi_table_header *ivrs_base;
2607 status = acpi_get_table("IVRS", 0, &ivrs_base);
2608 if (status == AE_NOT_FOUND)
2610 else if (ACPI_FAILURE(status)) {
2611 const char *err = acpi_format_exception(status);
2612 pr_err("AMD-Vi: IVRS table error: %s\n", err);
2616 acpi_put_table(ivrs_base);
2618 /* Make sure ACS will be enabled during PCI probe */
2624 /****************************************************************************
2626 * AMD IOMMU Initialization State Machine
2628 ****************************************************************************/
2630 static int __init state_next(void)
2634 switch (init_state) {
2635 case IOMMU_START_STATE:
2636 if (!detect_ivrs()) {
2637 init_state = IOMMU_NOT_FOUND;
2640 init_state = IOMMU_IVRS_DETECTED;
2643 case IOMMU_IVRS_DETECTED:
2644 ret = early_amd_iommu_init();
2645 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_ACPI_FINISHED;
2646 if (init_state == IOMMU_ACPI_FINISHED && amd_iommu_disabled) {
2647 pr_info("AMD-Vi: AMD IOMMU disabled on kernel command-line\n");
2648 free_dma_resources();
2649 free_iommu_resources();
2650 init_state = IOMMU_CMDLINE_DISABLED;
2654 case IOMMU_ACPI_FINISHED:
2655 early_enable_iommus();
2656 x86_platform.iommu_shutdown = disable_iommus;
2657 init_state = IOMMU_ENABLED;
2660 register_syscore_ops(&amd_iommu_syscore_ops);
2661 ret = amd_iommu_init_pci();
2662 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_PCI_INIT;
2665 case IOMMU_PCI_INIT:
2666 ret = amd_iommu_enable_interrupts();
2667 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_INTERRUPTS_EN;
2669 case IOMMU_INTERRUPTS_EN:
2670 ret = amd_iommu_init_dma_ops();
2671 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_DMA_OPS;
2674 init_state = IOMMU_INITIALIZED;
2676 case IOMMU_INITIALIZED:
2679 case IOMMU_NOT_FOUND:
2680 case IOMMU_INIT_ERROR:
2681 case IOMMU_CMDLINE_DISABLED:
2682 /* Error states => do nothing */
2693 static int __init iommu_go_to_state(enum iommu_init_state state)
2697 while (init_state != state) {
2698 if (init_state == IOMMU_NOT_FOUND ||
2699 init_state == IOMMU_INIT_ERROR ||
2700 init_state == IOMMU_CMDLINE_DISABLED)
2708 #ifdef CONFIG_IRQ_REMAP
2709 int __init amd_iommu_prepare(void)
2713 amd_iommu_irq_remap = true;
2715 ret = iommu_go_to_state(IOMMU_ACPI_FINISHED);
2718 return amd_iommu_irq_remap ? 0 : -ENODEV;
2721 int __init amd_iommu_enable(void)
2725 ret = iommu_go_to_state(IOMMU_ENABLED);
2729 irq_remapping_enabled = 1;
2730 return amd_iommu_xt_mode;
2733 void amd_iommu_disable(void)
2735 amd_iommu_suspend();
2738 int amd_iommu_reenable(int mode)
2745 int __init amd_iommu_enable_faulting(void)
2747 /* We enable MSI later when PCI is initialized */
2753 * This is the core init function for AMD IOMMU hardware in the system.
2754 * This function is called from the generic x86 DMA layer initialization
2757 static int __init amd_iommu_init(void)
2759 struct amd_iommu *iommu;
2762 ret = iommu_go_to_state(IOMMU_INITIALIZED);
2764 free_dma_resources();
2765 if (!irq_remapping_enabled) {
2767 free_iommu_resources();
2769 uninit_device_table_dma();
2770 for_each_iommu(iommu)
2771 iommu_flush_all_caches(iommu);
2775 for_each_iommu(iommu)
2776 amd_iommu_debugfs_setup(iommu);
2781 static bool amd_iommu_sme_check(void)
2783 if (!sme_active() || (boot_cpu_data.x86 != 0x17))
2786 /* For Fam17h, a specific level of support is required */
2787 if (boot_cpu_data.microcode >= 0x08001205)
2790 if ((boot_cpu_data.microcode >= 0x08001126) &&
2791 (boot_cpu_data.microcode <= 0x080011ff))
2794 pr_notice("AMD-Vi: IOMMU not currently supported when SME is active\n");
2799 /****************************************************************************
2801 * Early detect code. This code runs at IOMMU detection time in the DMA
2802 * layer. It just looks if there is an IVRS ACPI table to detect AMD
2805 ****************************************************************************/
2806 int __init amd_iommu_detect(void)
2810 if (no_iommu || (iommu_detected && !gart_iommu_aperture))
2813 if (!amd_iommu_sme_check())
2816 ret = iommu_go_to_state(IOMMU_IVRS_DETECTED);
2820 amd_iommu_detected = true;
2822 x86_init.iommu.iommu_init = amd_iommu_init;
2827 /****************************************************************************
2829 * Parsing functions for the AMD IOMMU specific kernel command line
2832 ****************************************************************************/
2834 static int __init parse_amd_iommu_dump(char *str)
2836 amd_iommu_dump = true;
2841 static int __init parse_amd_iommu_intr(char *str)
2843 for (; *str; ++str) {
2844 if (strncmp(str, "legacy", 6) == 0) {
2845 amd_iommu_guest_ir = AMD_IOMMU_GUEST_IR_LEGACY_GA;
2848 if (strncmp(str, "vapic", 5) == 0) {
2849 amd_iommu_guest_ir = AMD_IOMMU_GUEST_IR_VAPIC;
2856 static int __init parse_amd_iommu_options(char *str)
2858 for (; *str; ++str) {
2859 if (strncmp(str, "fullflush", 9) == 0)
2860 amd_iommu_unmap_flush = true;
2861 if (strncmp(str, "off", 3) == 0)
2862 amd_iommu_disabled = true;
2863 if (strncmp(str, "force_isolation", 15) == 0)
2864 amd_iommu_force_isolation = true;
2870 static int __init parse_ivrs_ioapic(char *str)
2872 unsigned int bus, dev, fn;
2876 ret = sscanf(str, "[%d]=%x:%x.%x", &id, &bus, &dev, &fn);
2879 pr_err("AMD-Vi: Invalid command line: ivrs_ioapic%s\n", str);
2883 if (early_ioapic_map_size == EARLY_MAP_SIZE) {
2884 pr_err("AMD-Vi: Early IOAPIC map overflow - ignoring ivrs_ioapic%s\n",
2889 devid = ((bus & 0xff) << 8) | ((dev & 0x1f) << 3) | (fn & 0x7);
2891 cmdline_maps = true;
2892 i = early_ioapic_map_size++;
2893 early_ioapic_map[i].id = id;
2894 early_ioapic_map[i].devid = devid;
2895 early_ioapic_map[i].cmd_line = true;
2900 static int __init parse_ivrs_hpet(char *str)
2902 unsigned int bus, dev, fn;
2906 ret = sscanf(str, "[%d]=%x:%x.%x", &id, &bus, &dev, &fn);
2909 pr_err("AMD-Vi: Invalid command line: ivrs_hpet%s\n", str);
2913 if (early_hpet_map_size == EARLY_MAP_SIZE) {
2914 pr_err("AMD-Vi: Early HPET map overflow - ignoring ivrs_hpet%s\n",
2919 devid = ((bus & 0xff) << 8) | ((dev & 0x1f) << 3) | (fn & 0x7);
2921 cmdline_maps = true;
2922 i = early_hpet_map_size++;
2923 early_hpet_map[i].id = id;
2924 early_hpet_map[i].devid = devid;
2925 early_hpet_map[i].cmd_line = true;
2930 static int __init parse_ivrs_acpihid(char *str)
2933 char *hid, *uid, *p;
2934 char acpiid[ACPIHID_UID_LEN + ACPIHID_HID_LEN] = {0};
2937 ret = sscanf(str, "[%x:%x.%x]=%s", &bus, &dev, &fn, acpiid);
2939 pr_err("AMD-Vi: Invalid command line: ivrs_acpihid(%s)\n", str);
2944 hid = strsep(&p, ":");
2947 if (!hid || !(*hid) || !uid) {
2948 pr_err("AMD-Vi: Invalid command line: hid or uid\n");
2953 * Ignore leading zeroes after ':', so e.g., AMDI0095:00
2954 * will match AMDI0095:0 in the second strcmp in acpi_dev_hid_uid_match
2956 while (*uid == '0' && *(uid + 1))
2959 i = early_acpihid_map_size++;
2960 memcpy(early_acpihid_map[i].hid, hid, strlen(hid));
2961 memcpy(early_acpihid_map[i].uid, uid, strlen(uid));
2962 early_acpihid_map[i].devid =
2963 ((bus & 0xff) << 8) | ((dev & 0x1f) << 3) | (fn & 0x7);
2964 early_acpihid_map[i].cmd_line = true;
2969 __setup("amd_iommu_dump", parse_amd_iommu_dump);
2970 __setup("amd_iommu=", parse_amd_iommu_options);
2971 __setup("amd_iommu_intr=", parse_amd_iommu_intr);
2972 __setup("ivrs_ioapic", parse_ivrs_ioapic);
2973 __setup("ivrs_hpet", parse_ivrs_hpet);
2974 __setup("ivrs_acpihid", parse_ivrs_acpihid);
2976 IOMMU_INIT_FINISH(amd_iommu_detect,
2977 gart_iommu_hole_init,
2981 bool amd_iommu_v2_supported(void)
2983 return amd_iommu_v2_present;
2985 EXPORT_SYMBOL(amd_iommu_v2_supported);
2987 struct amd_iommu *get_amd_iommu(unsigned int idx)
2990 struct amd_iommu *iommu;
2992 for_each_iommu(iommu)
2997 EXPORT_SYMBOL(get_amd_iommu);
2999 /****************************************************************************
3001 * IOMMU EFR Performance Counter support functionality. This code allows
3002 * access to the IOMMU PC functionality.
3004 ****************************************************************************/
3006 u8 amd_iommu_pc_get_max_banks(unsigned int idx)
3008 struct amd_iommu *iommu = get_amd_iommu(idx);
3011 return iommu->max_banks;
3015 EXPORT_SYMBOL(amd_iommu_pc_get_max_banks);
3017 bool amd_iommu_pc_supported(void)
3019 return amd_iommu_pc_present;
3021 EXPORT_SYMBOL(amd_iommu_pc_supported);
3023 u8 amd_iommu_pc_get_max_counters(unsigned int idx)
3025 struct amd_iommu *iommu = get_amd_iommu(idx);
3028 return iommu->max_counters;
3032 EXPORT_SYMBOL(amd_iommu_pc_get_max_counters);
3034 static int iommu_pc_get_set_reg(struct amd_iommu *iommu, u8 bank, u8 cntr,
3035 u8 fxn, u64 *value, bool is_write)
3040 /* Make sure the IOMMU PC resource is available */
3041 if (!amd_iommu_pc_present)
3044 /* Check for valid iommu and pc register indexing */
3045 if (WARN_ON(!iommu || (fxn > 0x28) || (fxn & 7)))
3048 offset = (u32)(((0x40 | bank) << 12) | (cntr << 8) | fxn);
3050 /* Limit the offset to the hw defined mmio region aperture */
3051 max_offset_lim = (u32)(((0x40 | iommu->max_banks) << 12) |
3052 (iommu->max_counters << 8) | 0x28);
3053 if ((offset < MMIO_CNTR_REG_OFFSET) ||
3054 (offset > max_offset_lim))
3058 u64 val = *value & GENMASK_ULL(47, 0);
3060 writel((u32)val, iommu->mmio_base + offset);
3061 writel((val >> 32), iommu->mmio_base + offset + 4);
3063 *value = readl(iommu->mmio_base + offset + 4);
3065 *value |= readl(iommu->mmio_base + offset);
3066 *value &= GENMASK_ULL(47, 0);
3072 int amd_iommu_pc_get_reg(struct amd_iommu *iommu, u8 bank, u8 cntr, u8 fxn, u64 *value)
3077 return iommu_pc_get_set_reg(iommu, bank, cntr, fxn, value, false);
3079 EXPORT_SYMBOL(amd_iommu_pc_get_reg);
3081 int amd_iommu_pc_set_reg(struct amd_iommu *iommu, u8 bank, u8 cntr, u8 fxn, u64 *value)
3086 return iommu_pc_get_set_reg(iommu, bank, cntr, fxn, value, true);
3088 EXPORT_SYMBOL(amd_iommu_pc_set_reg);