GNU Linux-libre 4.9.317-gnu1
[releases.git] / drivers / infiniband / hw / i40iw / i40iw_d.h
1 /*******************************************************************************
2 *
3 * Copyright (c) 2015-2016 Intel Corporation.  All rights reserved.
4 *
5 * This software is available to you under a choice of one of two
6 * licenses.  You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenFabrics.org BSD license below:
10 *
11 *   Redistribution and use in source and binary forms, with or
12 *   without modification, are permitted provided that the following
13 *   conditions are met:
14 *
15 *    - Redistributions of source code must retain the above
16 *       copyright notice, this list of conditions and the following
17 *       disclaimer.
18 *
19 *    - Redistributions in binary form must reproduce the above
20 *       copyright notice, this list of conditions and the following
21 *       disclaimer in the documentation and/or other materials
22 *       provided with the distribution.
23 *
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31 * SOFTWARE.
32 *
33 *******************************************************************************/
34
35 #ifndef I40IW_D_H
36 #define I40IW_D_H
37
38 #define I40IW_DB_ADDR_OFFSET    (4 * 1024 * 1024 - 64 * 1024)
39 #define I40IW_VF_DB_ADDR_OFFSET (64 * 1024)
40
41 #define I40IW_PUSH_OFFSET       (4 * 1024 * 1024)
42 #define I40IW_PF_FIRST_PUSH_PAGE_INDEX 16
43 #define I40IW_VF_PUSH_OFFSET    ((8 + 64) * 1024)
44 #define I40IW_VF_FIRST_PUSH_PAGE_INDEX 2
45
46 #define I40IW_PE_DB_SIZE_4M     1
47 #define I40IW_PE_DB_SIZE_8M     2
48
49 #define I40IW_DDP_VER 1
50 #define I40IW_RDMAP_VER 1
51
52 #define I40IW_RDMA_MODE_RDMAC 0
53 #define I40IW_RDMA_MODE_IETF  1
54
55 #define I40IW_QP_STATE_INVALID 0
56 #define I40IW_QP_STATE_IDLE 1
57 #define I40IW_QP_STATE_RTS 2
58 #define I40IW_QP_STATE_CLOSING 3
59 #define I40IW_QP_STATE_RESERVED 4
60 #define I40IW_QP_STATE_TERMINATE 5
61 #define I40IW_QP_STATE_ERROR 6
62
63 #define I40IW_STAG_STATE_INVALID 0
64 #define I40IW_STAG_STATE_VALID 1
65
66 #define I40IW_STAG_TYPE_SHARED 0
67 #define I40IW_STAG_TYPE_NONSHARED 1
68
69 #define I40IW_MAX_USER_PRIORITY 8
70
71 #define LS_64_1(val, bits)      ((u64)(uintptr_t)val << bits)
72 #define RS_64_1(val, bits)      ((u64)(uintptr_t)val >> bits)
73 #define LS_32_1(val, bits)      (u32)(val << bits)
74 #define RS_32_1(val, bits)      (u32)(val >> bits)
75 #define I40E_HI_DWORD(x)        ((u32)((((x) >> 16) >> 16) & 0xFFFFFFFF))
76
77 #define LS_64(val, field) (((u64)val << field ## _SHIFT) & (field ## _MASK))
78
79 #define RS_64(val, field) ((u64)(val & field ## _MASK) >> field ## _SHIFT)
80 #define LS_32(val, field) ((val << field ## _SHIFT) & (field ## _MASK))
81 #define RS_32(val, field) ((val & field ## _MASK) >> field ## _SHIFT)
82
83 #define TERM_DDP_LEN_TAGGED     14
84 #define TERM_DDP_LEN_UNTAGGED   18
85 #define TERM_RDMA_LEN           28
86 #define RDMA_OPCODE_MASK        0x0f
87 #define RDMA_READ_REQ_OPCODE    1
88 #define Q2_BAD_FRAME_OFFSET     72
89 #define Q2_FPSN_OFFSET          64
90 #define CQE_MAJOR_DRV           0x8000
91
92 #define I40IW_TERM_SENT 0x01
93 #define I40IW_TERM_RCVD 0x02
94 #define I40IW_TERM_DONE 0x04
95 #define I40IW_MAC_HLEN  14
96
97 #define I40IW_INVALID_WQE_INDEX 0xffffffff
98
99 #define I40IW_CQP_WAIT_POLL_REGS 1
100 #define I40IW_CQP_WAIT_POLL_CQ 2
101 #define I40IW_CQP_WAIT_EVENT 3
102
103 #define I40IW_CQP_INIT_WQE(wqe) memset(wqe, 0, 64)
104
105 #define I40IW_GET_CURRENT_CQ_ELEMENT(_cq) \
106         ( \
107                 &((_cq)->cq_base[I40IW_RING_GETCURRENT_HEAD((_cq)->cq_ring)])  \
108         )
109 #define I40IW_GET_CURRENT_EXTENDED_CQ_ELEMENT(_cq) \
110         ( \
111                 &(((struct i40iw_extended_cqe *)        \
112                    ((_cq)->cq_base))[I40IW_RING_GETCURRENT_HEAD((_cq)->cq_ring)]) \
113         )
114
115 #define I40IW_GET_CURRENT_AEQ_ELEMENT(_aeq) \
116         ( \
117                 &_aeq->aeqe_base[I40IW_RING_GETCURRENT_TAIL(_aeq->aeq_ring)]   \
118         )
119
120 #define I40IW_GET_CURRENT_CEQ_ELEMENT(_ceq) \
121         ( \
122                 &_ceq->ceqe_base[I40IW_RING_GETCURRENT_TAIL(_ceq->ceq_ring)]   \
123         )
124
125 #define I40IW_AE_SOURCE_RQ              0x1
126 #define I40IW_AE_SOURCE_RQ_0011         0x3
127
128 #define I40IW_AE_SOURCE_CQ              0x2
129 #define I40IW_AE_SOURCE_CQ_0110         0x6
130 #define I40IW_AE_SOURCE_CQ_1010         0xA
131 #define I40IW_AE_SOURCE_CQ_1110         0xE
132
133 #define I40IW_AE_SOURCE_SQ              0x5
134 #define I40IW_AE_SOURCE_SQ_0111         0x7
135
136 #define I40IW_AE_SOURCE_IN_RR_WR        0x9
137 #define I40IW_AE_SOURCE_IN_RR_WR_1011   0xB
138 #define I40IW_AE_SOURCE_OUT_RR          0xD
139 #define I40IW_AE_SOURCE_OUT_RR_1111     0xF
140
141 #define I40IW_TCP_STATE_NON_EXISTENT 0
142 #define I40IW_TCP_STATE_CLOSED 1
143 #define I40IW_TCP_STATE_LISTEN 2
144 #define I40IW_STATE_SYN_SEND 3
145 #define I40IW_TCP_STATE_SYN_RECEIVED 4
146 #define I40IW_TCP_STATE_ESTABLISHED 5
147 #define I40IW_TCP_STATE_CLOSE_WAIT 6
148 #define I40IW_TCP_STATE_FIN_WAIT_1 7
149 #define I40IW_TCP_STATE_CLOSING  8
150 #define I40IW_TCP_STATE_LAST_ACK 9
151 #define I40IW_TCP_STATE_FIN_WAIT_2 10
152 #define I40IW_TCP_STATE_TIME_WAIT 11
153 #define I40IW_TCP_STATE_RESERVED_1 12
154 #define I40IW_TCP_STATE_RESERVED_2 13
155 #define I40IW_TCP_STATE_RESERVED_3 14
156 #define I40IW_TCP_STATE_RESERVED_4 15
157
158 /* ILQ CQP hash table fields */
159 #define I40IW_CQPSQ_QHASH_VLANID_SHIFT 32
160 #define I40IW_CQPSQ_QHASH_VLANID_MASK \
161         ((u64)0xfff << I40IW_CQPSQ_QHASH_VLANID_SHIFT)
162
163 #define I40IW_CQPSQ_QHASH_QPN_SHIFT 32
164 #define I40IW_CQPSQ_QHASH_QPN_MASK \
165         ((u64)0x3ffff << I40IW_CQPSQ_QHASH_QPN_SHIFT)
166
167 #define I40IW_CQPSQ_QHASH_QS_HANDLE_SHIFT 0
168 #define I40IW_CQPSQ_QHASH_QS_HANDLE_MASK ((u64)0x3ff << I40IW_CQPSQ_QHASH_QS_HANDLE_SHIFT)
169
170 #define I40IW_CQPSQ_QHASH_SRC_PORT_SHIFT 16
171 #define I40IW_CQPSQ_QHASH_SRC_PORT_MASK \
172         ((u64)0xffff << I40IW_CQPSQ_QHASH_SRC_PORT_SHIFT)
173
174 #define I40IW_CQPSQ_QHASH_DEST_PORT_SHIFT 0
175 #define I40IW_CQPSQ_QHASH_DEST_PORT_MASK \
176         ((u64)0xffff << I40IW_CQPSQ_QHASH_DEST_PORT_SHIFT)
177
178 #define I40IW_CQPSQ_QHASH_ADDR0_SHIFT 32
179 #define I40IW_CQPSQ_QHASH_ADDR0_MASK \
180         ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR0_SHIFT)
181
182 #define I40IW_CQPSQ_QHASH_ADDR1_SHIFT 0
183 #define I40IW_CQPSQ_QHASH_ADDR1_MASK \
184         ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR1_SHIFT)
185
186 #define I40IW_CQPSQ_QHASH_ADDR2_SHIFT 32
187 #define I40IW_CQPSQ_QHASH_ADDR2_MASK \
188         ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR2_SHIFT)
189
190 #define I40IW_CQPSQ_QHASH_ADDR3_SHIFT 0
191 #define I40IW_CQPSQ_QHASH_ADDR3_MASK \
192         ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR3_SHIFT)
193
194 #define I40IW_CQPSQ_QHASH_WQEVALID_SHIFT 63
195 #define I40IW_CQPSQ_QHASH_WQEVALID_MASK \
196         ((u64)0x1 << I40IW_CQPSQ_QHASH_WQEVALID_SHIFT)
197 #define I40IW_CQPSQ_QHASH_OPCODE_SHIFT 32
198 #define I40IW_CQPSQ_QHASH_OPCODE_MASK \
199         ((u64)0x3f << I40IW_CQPSQ_QHASH_OPCODE_SHIFT)
200
201 #define I40IW_CQPSQ_QHASH_MANAGE_SHIFT 61
202 #define I40IW_CQPSQ_QHASH_MANAGE_MASK \
203         ((u64)0x3 << I40IW_CQPSQ_QHASH_MANAGE_SHIFT)
204
205 #define I40IW_CQPSQ_QHASH_IPV4VALID_SHIFT 60
206 #define I40IW_CQPSQ_QHASH_IPV4VALID_MASK \
207         ((u64)0x1 << I40IW_CQPSQ_QHASH_IPV4VALID_SHIFT)
208
209 #define I40IW_CQPSQ_QHASH_VLANVALID_SHIFT 59
210 #define I40IW_CQPSQ_QHASH_VLANVALID_MASK \
211         ((u64)0x1 << I40IW_CQPSQ_QHASH_VLANVALID_SHIFT)
212
213 #define I40IW_CQPSQ_QHASH_ENTRYTYPE_SHIFT 42
214 #define I40IW_CQPSQ_QHASH_ENTRYTYPE_MASK \
215         ((u64)0x7 << I40IW_CQPSQ_QHASH_ENTRYTYPE_SHIFT)
216 /* CQP Host Context */
217 #define I40IW_CQPHC_EN_DC_TCP_SHIFT 0
218 #define I40IW_CQPHC_EN_DC_TCP_MASK (1UL << I40IW_CQPHC_EN_DC_TCP_SHIFT)
219
220 #define I40IW_CQPHC_SQSIZE_SHIFT 8
221 #define I40IW_CQPHC_SQSIZE_MASK (0xfUL << I40IW_CQPHC_SQSIZE_SHIFT)
222
223 #define I40IW_CQPHC_DISABLE_PFPDUS_SHIFT 1
224 #define I40IW_CQPHC_DISABLE_PFPDUS_MASK (0x1UL << I40IW_CQPHC_DISABLE_PFPDUS_SHIFT)
225
226 #define I40IW_CQPHC_ENABLED_VFS_SHIFT 32
227 #define I40IW_CQPHC_ENABLED_VFS_MASK (0x3fULL << I40IW_CQPHC_ENABLED_VFS_SHIFT)
228
229 #define I40IW_CQPHC_HMC_PROFILE_SHIFT 0
230 #define I40IW_CQPHC_HMC_PROFILE_MASK (0x7ULL << I40IW_CQPHC_HMC_PROFILE_SHIFT)
231
232 #define I40IW_CQPHC_SVER_SHIFT 24
233 #define I40IW_CQPHC_SVER_MASK (0xffUL << I40IW_CQPHC_SVER_SHIFT)
234
235 #define I40IW_CQPHC_SQBASE_SHIFT 9
236 #define I40IW_CQPHC_SQBASE_MASK \
237         (0xfffffffffffffeULL << I40IW_CQPHC_SQBASE_SHIFT)
238
239 #define I40IW_CQPHC_QPCTX_SHIFT 0
240 #define I40IW_CQPHC_QPCTX_MASK  \
241         (0xffffffffffffffffULL << I40IW_CQPHC_QPCTX_SHIFT)
242 #define I40IW_CQPHC_SVER        1
243
244 #define I40IW_CQP_SW_SQSIZE_4 4
245 #define I40IW_CQP_SW_SQSIZE_2048 2048
246
247 /* iWARP QP Doorbell shadow area */
248 #define I40IW_QP_DBSA_HW_SQ_TAIL_SHIFT 0
249 #define I40IW_QP_DBSA_HW_SQ_TAIL_MASK \
250         (0x3fffUL << I40IW_QP_DBSA_HW_SQ_TAIL_SHIFT)
251
252 /* Completion Queue Doorbell shadow area */
253 #define I40IW_CQ_DBSA_CQEIDX_SHIFT 0
254 #define I40IW_CQ_DBSA_CQEIDX_MASK (0xfffffUL << I40IW_CQ_DBSA_CQEIDX_SHIFT)
255
256 #define I40IW_CQ_DBSA_SW_CQ_SELECT_SHIFT 0
257 #define I40IW_CQ_DBSA_SW_CQ_SELECT_MASK \
258         (0x3fffUL << I40IW_CQ_DBSA_SW_CQ_SELECT_SHIFT)
259
260 #define I40IW_CQ_DBSA_ARM_NEXT_SHIFT 14
261 #define I40IW_CQ_DBSA_ARM_NEXT_MASK (1UL << I40IW_CQ_DBSA_ARM_NEXT_SHIFT)
262
263 #define I40IW_CQ_DBSA_ARM_NEXT_SE_SHIFT 15
264 #define I40IW_CQ_DBSA_ARM_NEXT_SE_MASK (1UL << I40IW_CQ_DBSA_ARM_NEXT_SE_SHIFT)
265
266 #define I40IW_CQ_DBSA_ARM_SEQ_NUM_SHIFT 16
267 #define I40IW_CQ_DBSA_ARM_SEQ_NUM_MASK \
268         (0x3UL << I40IW_CQ_DBSA_ARM_SEQ_NUM_SHIFT)
269
270 /* CQP and iWARP Completion Queue */
271 #define I40IW_CQ_QPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
272 #define I40IW_CQ_QPCTX_MASK I40IW_CQPHC_QPCTX_MASK
273
274 #define I40IW_CCQ_OPRETVAL_SHIFT 0
275 #define I40IW_CCQ_OPRETVAL_MASK (0xffffffffUL << I40IW_CCQ_OPRETVAL_SHIFT)
276
277 #define I40IW_CQ_MINERR_SHIFT 0
278 #define I40IW_CQ_MINERR_MASK (0xffffUL << I40IW_CQ_MINERR_SHIFT)
279
280 #define I40IW_CQ_MAJERR_SHIFT 16
281 #define I40IW_CQ_MAJERR_MASK (0xffffUL << I40IW_CQ_MAJERR_SHIFT)
282
283 #define I40IW_CQ_WQEIDX_SHIFT 32
284 #define I40IW_CQ_WQEIDX_MASK (0x3fffULL << I40IW_CQ_WQEIDX_SHIFT)
285
286 #define I40IW_CQ_ERROR_SHIFT 55
287 #define I40IW_CQ_ERROR_MASK (1ULL << I40IW_CQ_ERROR_SHIFT)
288
289 #define I40IW_CQ_SQ_SHIFT 62
290 #define I40IW_CQ_SQ_MASK (1ULL << I40IW_CQ_SQ_SHIFT)
291
292 #define I40IW_CQ_VALID_SHIFT 63
293 #define I40IW_CQ_VALID_MASK (1ULL << I40IW_CQ_VALID_SHIFT)
294
295 #define I40IWCQ_PAYLDLEN_SHIFT 0
296 #define I40IWCQ_PAYLDLEN_MASK (0xffffffffUL << I40IWCQ_PAYLDLEN_SHIFT)
297
298 #define I40IWCQ_TCPSEQNUM_SHIFT 32
299 #define I40IWCQ_TCPSEQNUM_MASK (0xffffffffULL << I40IWCQ_TCPSEQNUM_SHIFT)
300
301 #define I40IWCQ_INVSTAG_SHIFT 0
302 #define I40IWCQ_INVSTAG_MASK (0xffffffffUL << I40IWCQ_INVSTAG_SHIFT)
303
304 #define I40IWCQ_QPID_SHIFT 32
305 #define I40IWCQ_QPID_MASK (0x3ffffULL << I40IWCQ_QPID_SHIFT)
306
307 #define I40IWCQ_PSHDROP_SHIFT 51
308 #define I40IWCQ_PSHDROP_MASK (1ULL << I40IWCQ_PSHDROP_SHIFT)
309
310 #define I40IWCQ_SRQ_SHIFT 52
311 #define I40IWCQ_SRQ_MASK (1ULL << I40IWCQ_SRQ_SHIFT)
312
313 #define I40IWCQ_STAG_SHIFT 53
314 #define I40IWCQ_STAG_MASK (1ULL << I40IWCQ_STAG_SHIFT)
315
316 #define I40IWCQ_SOEVENT_SHIFT 54
317 #define I40IWCQ_SOEVENT_MASK (1ULL << I40IWCQ_SOEVENT_SHIFT)
318
319 #define I40IWCQ_OP_SHIFT 56
320 #define I40IWCQ_OP_MASK (0x3fULL << I40IWCQ_OP_SHIFT)
321
322 /* CEQE format */
323 #define I40IW_CEQE_CQCTX_SHIFT 0
324 #define I40IW_CEQE_CQCTX_MASK   \
325         (0x7fffffffffffffffULL << I40IW_CEQE_CQCTX_SHIFT)
326
327 #define I40IW_CEQE_VALID_SHIFT 63
328 #define I40IW_CEQE_VALID_MASK (1ULL << I40IW_CEQE_VALID_SHIFT)
329
330 /* AEQE format */
331 #define I40IW_AEQE_COMPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
332 #define I40IW_AEQE_COMPCTX_MASK I40IW_CQPHC_QPCTX_MASK
333
334 #define I40IW_AEQE_QPCQID_SHIFT 0
335 #define I40IW_AEQE_QPCQID_MASK (0x3ffffUL << I40IW_AEQE_QPCQID_SHIFT)
336
337 #define I40IW_AEQE_WQDESCIDX_SHIFT 18
338 #define I40IW_AEQE_WQDESCIDX_MASK (0x3fffULL << I40IW_AEQE_WQDESCIDX_SHIFT)
339
340 #define I40IW_AEQE_OVERFLOW_SHIFT 33
341 #define I40IW_AEQE_OVERFLOW_MASK (1ULL << I40IW_AEQE_OVERFLOW_SHIFT)
342
343 #define I40IW_AEQE_AECODE_SHIFT 34
344 #define I40IW_AEQE_AECODE_MASK (0xffffULL << I40IW_AEQE_AECODE_SHIFT)
345
346 #define I40IW_AEQE_AESRC_SHIFT 50
347 #define I40IW_AEQE_AESRC_MASK (0xfULL << I40IW_AEQE_AESRC_SHIFT)
348
349 #define I40IW_AEQE_IWSTATE_SHIFT 54
350 #define I40IW_AEQE_IWSTATE_MASK (0x7ULL << I40IW_AEQE_IWSTATE_SHIFT)
351
352 #define I40IW_AEQE_TCPSTATE_SHIFT 57
353 #define I40IW_AEQE_TCPSTATE_MASK (0xfULL << I40IW_AEQE_TCPSTATE_SHIFT)
354
355 #define I40IW_AEQE_Q2DATA_SHIFT 61
356 #define I40IW_AEQE_Q2DATA_MASK (0x3ULL << I40IW_AEQE_Q2DATA_SHIFT)
357
358 #define I40IW_AEQE_VALID_SHIFT 63
359 #define I40IW_AEQE_VALID_MASK (1ULL << I40IW_AEQE_VALID_SHIFT)
360
361 /* CQP SQ WQES */
362 #define I40IW_QP_TYPE_IWARP     1
363 #define I40IW_QP_TYPE_UDA       2
364 #define I40IW_QP_TYPE_CQP       4
365
366 #define I40IW_CQ_TYPE_IWARP     1
367 #define I40IW_CQ_TYPE_ILQ       2
368 #define I40IW_CQ_TYPE_IEQ       3
369 #define I40IW_CQ_TYPE_CQP       4
370
371 #define I40IWQP_TERM_SEND_TERM_AND_FIN          0
372 #define I40IWQP_TERM_SEND_TERM_ONLY             1
373 #define I40IWQP_TERM_SEND_FIN_ONLY              2
374 #define I40IWQP_TERM_DONOT_SEND_TERM_OR_FIN     3
375
376 #define I40IW_CQP_OP_CREATE_QP                  0
377 #define I40IW_CQP_OP_MODIFY_QP                  0x1
378 #define I40IW_CQP_OP_DESTROY_QP                 0x02
379 #define I40IW_CQP_OP_CREATE_CQ                  0x03
380 #define I40IW_CQP_OP_MODIFY_CQ                  0x04
381 #define I40IW_CQP_OP_DESTROY_CQ                 0x05
382 #define I40IW_CQP_OP_CREATE_SRQ                 0x06
383 #define I40IW_CQP_OP_MODIFY_SRQ                 0x07
384 #define I40IW_CQP_OP_DESTROY_SRQ                0x08
385 #define I40IW_CQP_OP_ALLOC_STAG                 0x09
386 #define I40IW_CQP_OP_REG_MR                     0x0a
387 #define I40IW_CQP_OP_QUERY_STAG                 0x0b
388 #define I40IW_CQP_OP_REG_SMR                    0x0c
389 #define I40IW_CQP_OP_DEALLOC_STAG               0x0d
390 #define I40IW_CQP_OP_MANAGE_LOC_MAC_IP_TABLE    0x0e
391 #define I40IW_CQP_OP_MANAGE_ARP                 0x0f
392 #define I40IW_CQP_OP_MANAGE_VF_PBLE_BP          0x10
393 #define I40IW_CQP_OP_MANAGE_PUSH_PAGES          0x11
394 #define I40IW_CQP_OP_MANAGE_PE_TEAM             0x12
395 #define I40IW_CQP_OP_UPLOAD_CONTEXT             0x13
396 #define I40IW_CQP_OP_ALLOCATE_LOC_MAC_IP_TABLE_ENTRY 0x14
397 #define I40IW_CQP_OP_MANAGE_HMC_PM_FUNC_TABLE   0x15
398 #define I40IW_CQP_OP_CREATE_CEQ                 0x16
399 #define I40IW_CQP_OP_DESTROY_CEQ                0x18
400 #define I40IW_CQP_OP_CREATE_AEQ                 0x19
401 #define I40IW_CQP_OP_DESTROY_AEQ                0x1b
402 #define I40IW_CQP_OP_CREATE_ADDR_VECT           0x1c
403 #define I40IW_CQP_OP_MODIFY_ADDR_VECT           0x1d
404 #define I40IW_CQP_OP_DESTROY_ADDR_VECT          0x1e
405 #define I40IW_CQP_OP_UPDATE_PE_SDS              0x1f
406 #define I40IW_CQP_OP_QUERY_FPM_VALUES           0x20
407 #define I40IW_CQP_OP_COMMIT_FPM_VALUES          0x21
408 #define I40IW_CQP_OP_FLUSH_WQES                 0x22
409 #define I40IW_CQP_OP_MANAGE_APBVT               0x23
410 #define I40IW_CQP_OP_NOP                        0x24
411 #define I40IW_CQP_OP_MANAGE_QUAD_HASH_TABLE_ENTRY 0x25
412 #define I40IW_CQP_OP_CREATE_UDA_MCAST_GROUP     0x26
413 #define I40IW_CQP_OP_MODIFY_UDA_MCAST_GROUP     0x27
414 #define I40IW_CQP_OP_DESTROY_UDA_MCAST_GROUP    0x28
415 #define I40IW_CQP_OP_SUSPEND_QP                 0x29
416 #define I40IW_CQP_OP_RESUME_QP                  0x2a
417 #define I40IW_CQP_OP_SHMC_PAGES_ALLOCATED       0x2b
418 #define I40IW_CQP_OP_SET_HMC_RESOURCE_PROFILE   0x2d
419
420 #define I40IW_UDA_QPSQ_NEXT_HEADER_SHIFT 16
421 #define I40IW_UDA_QPSQ_NEXT_HEADER_MASK ((u64)0xff << I40IW_UDA_QPSQ_NEXT_HEADER_SHIFT)
422
423 #define I40IW_UDA_QPSQ_OPCODE_SHIFT 32
424 #define I40IW_UDA_QPSQ_OPCODE_MASK ((u64)0x3f << I40IW_UDA_QPSQ_OPCODE_SHIFT)
425
426 #define I40IW_UDA_QPSQ_MACLEN_SHIFT 56
427 #define I40IW_UDA_QPSQ_MACLEN_MASK \
428         ((u64)0x7f << I40IW_UDA_QPSQ_MACLEN_SHIFT)
429
430 #define I40IW_UDA_QPSQ_IPLEN_SHIFT 48
431 #define I40IW_UDA_QPSQ_IPLEN_MASK \
432         ((u64)0x7f << I40IW_UDA_QPSQ_IPLEN_SHIFT)
433
434 #define I40IW_UDA_QPSQ_L4T_SHIFT 30
435 #define I40IW_UDA_QPSQ_L4T_MASK \
436         ((u64)0x3 << I40IW_UDA_QPSQ_L4T_SHIFT)
437
438 #define I40IW_UDA_QPSQ_IIPT_SHIFT 28
439 #define I40IW_UDA_QPSQ_IIPT_MASK \
440         ((u64)0x3 << I40IW_UDA_QPSQ_IIPT_SHIFT)
441
442 #define I40IW_UDA_QPSQ_L4LEN_SHIFT 24
443 #define I40IW_UDA_QPSQ_L4LEN_MASK ((u64)0xf << I40IW_UDA_QPSQ_L4LEN_SHIFT)
444
445 #define I40IW_UDA_QPSQ_AVIDX_SHIFT 0
446 #define I40IW_UDA_QPSQ_AVIDX_MASK ((u64)0xffff << I40IW_UDA_QPSQ_AVIDX_SHIFT)
447
448 #define I40IW_UDA_QPSQ_VALID_SHIFT 63
449 #define I40IW_UDA_QPSQ_VALID_MASK \
450         ((u64)0x1 << I40IW_UDA_QPSQ_VALID_SHIFT)
451
452 #define I40IW_UDA_QPSQ_SIGCOMPL_SHIFT 62
453 #define I40IW_UDA_QPSQ_SIGCOMPL_MASK ((u64)0x1 << I40IW_UDA_QPSQ_SIGCOMPL_SHIFT)
454
455 #define I40IW_UDA_PAYLOADLEN_SHIFT 0
456 #define I40IW_UDA_PAYLOADLEN_MASK ((u64)0x3fff << I40IW_UDA_PAYLOADLEN_SHIFT)
457
458 #define I40IW_UDA_HDRLEN_SHIFT 16
459 #define I40IW_UDA_HDRLEN_MASK ((u64)0x1ff << I40IW_UDA_HDRLEN_SHIFT)
460
461 #define I40IW_VLAN_TAG_VALID_SHIFT 50
462 #define I40IW_VLAN_TAG_VALID_MASK ((u64)0x1 << I40IW_VLAN_TAG_VALID_SHIFT)
463
464 #define I40IW_UDA_L3PROTO_SHIFT 0
465 #define I40IW_UDA_L3PROTO_MASK ((u64)0x3 << I40IW_UDA_L3PROTO_SHIFT)
466
467 #define I40IW_UDA_L4PROTO_SHIFT 16
468 #define I40IW_UDA_L4PROTO_MASK ((u64)0x3 << I40IW_UDA_L4PROTO_SHIFT)
469
470 #define I40IW_UDA_QPSQ_DOLOOPBACK_SHIFT 44
471 #define I40IW_UDA_QPSQ_DOLOOPBACK_MASK \
472         ((u64)0x1 << I40IW_UDA_QPSQ_DOLOOPBACK_SHIFT)
473
474 /* CQP SQ WQE common fields */
475 #define I40IW_CQPSQ_OPCODE_SHIFT 32
476 #define I40IW_CQPSQ_OPCODE_MASK (0x3fULL << I40IW_CQPSQ_OPCODE_SHIFT)
477
478 #define I40IW_CQPSQ_WQEVALID_SHIFT 63
479 #define I40IW_CQPSQ_WQEVALID_MASK (1ULL << I40IW_CQPSQ_WQEVALID_SHIFT)
480
481 #define I40IW_CQPSQ_TPHVAL_SHIFT 0
482 #define I40IW_CQPSQ_TPHVAL_MASK (0xffUL << I40IW_CQPSQ_TPHVAL_SHIFT)
483
484 #define I40IW_CQPSQ_TPHEN_SHIFT 60
485 #define I40IW_CQPSQ_TPHEN_MASK (1ULL << I40IW_CQPSQ_TPHEN_SHIFT)
486
487 #define I40IW_CQPSQ_PBUFADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
488 #define I40IW_CQPSQ_PBUFADDR_MASK I40IW_CQPHC_QPCTX_MASK
489
490 /* Create/Modify/Destroy QP */
491
492 #define I40IW_CQPSQ_QP_NEWMSS_SHIFT 32
493 #define I40IW_CQPSQ_QP_NEWMSS_MASK (0x3fffULL << I40IW_CQPSQ_QP_NEWMSS_SHIFT)
494
495 #define I40IW_CQPSQ_QP_TERMLEN_SHIFT 48
496 #define I40IW_CQPSQ_QP_TERMLEN_MASK (0xfULL << I40IW_CQPSQ_QP_TERMLEN_SHIFT)
497
498 #define I40IW_CQPSQ_QP_QPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
499 #define I40IW_CQPSQ_QP_QPCTX_MASK I40IW_CQPHC_QPCTX_MASK
500
501 #define I40IW_CQPSQ_QP_QPID_SHIFT 0
502 #define I40IW_CQPSQ_QP_QPID_MASK (0x3FFFFUL)
503 /* I40IWCQ_QPID_MASK */
504
505 #define I40IW_CQPSQ_QP_OP_SHIFT 32
506 #define I40IW_CQPSQ_QP_OP_MASK I40IWCQ_OP_MASK
507
508 #define I40IW_CQPSQ_QP_ORDVALID_SHIFT 42
509 #define I40IW_CQPSQ_QP_ORDVALID_MASK (1ULL << I40IW_CQPSQ_QP_ORDVALID_SHIFT)
510
511 #define I40IW_CQPSQ_QP_TOECTXVALID_SHIFT 43
512 #define I40IW_CQPSQ_QP_TOECTXVALID_MASK \
513         (1ULL << I40IW_CQPSQ_QP_TOECTXVALID_SHIFT)
514
515 #define I40IW_CQPSQ_QP_CACHEDVARVALID_SHIFT 44
516 #define I40IW_CQPSQ_QP_CACHEDVARVALID_MASK      \
517         (1ULL << I40IW_CQPSQ_QP_CACHEDVARVALID_SHIFT)
518
519 #define I40IW_CQPSQ_QP_VQ_SHIFT 45
520 #define I40IW_CQPSQ_QP_VQ_MASK (1ULL << I40IW_CQPSQ_QP_VQ_SHIFT)
521
522 #define I40IW_CQPSQ_QP_FORCELOOPBACK_SHIFT 46
523 #define I40IW_CQPSQ_QP_FORCELOOPBACK_MASK       \
524         (1ULL << I40IW_CQPSQ_QP_FORCELOOPBACK_SHIFT)
525
526 #define I40IW_CQPSQ_QP_CQNUMVALID_SHIFT 47
527 #define I40IW_CQPSQ_QP_CQNUMVALID_MASK  \
528         (1ULL << I40IW_CQPSQ_QP_CQNUMVALID_SHIFT)
529
530 #define I40IW_CQPSQ_QP_QPTYPE_SHIFT 48
531 #define I40IW_CQPSQ_QP_QPTYPE_MASK (0x3ULL << I40IW_CQPSQ_QP_QPTYPE_SHIFT)
532
533 #define I40IW_CQPSQ_QP_MSSCHANGE_SHIFT 52
534 #define I40IW_CQPSQ_QP_MSSCHANGE_MASK (1ULL << I40IW_CQPSQ_QP_MSSCHANGE_SHIFT)
535
536 #define I40IW_CQPSQ_QP_STATRSRC_SHIFT 53
537 #define I40IW_CQPSQ_QP_STATRSRC_MASK (1ULL << I40IW_CQPSQ_QP_STATRSRC_SHIFT)
538
539 #define I40IW_CQPSQ_QP_IGNOREMWBOUND_SHIFT 54
540 #define I40IW_CQPSQ_QP_IGNOREMWBOUND_MASK       \
541         (1ULL << I40IW_CQPSQ_QP_IGNOREMWBOUND_SHIFT)
542
543 #define I40IW_CQPSQ_QP_REMOVEHASHENTRY_SHIFT 55
544 #define I40IW_CQPSQ_QP_REMOVEHASHENTRY_MASK     \
545         (1ULL << I40IW_CQPSQ_QP_REMOVEHASHENTRY_SHIFT)
546
547 #define I40IW_CQPSQ_QP_TERMACT_SHIFT 56
548 #define I40IW_CQPSQ_QP_TERMACT_MASK (0x3ULL << I40IW_CQPSQ_QP_TERMACT_SHIFT)
549
550 #define I40IW_CQPSQ_QP_RESETCON_SHIFT 58
551 #define I40IW_CQPSQ_QP_RESETCON_MASK (1ULL << I40IW_CQPSQ_QP_RESETCON_SHIFT)
552
553 #define I40IW_CQPSQ_QP_ARPTABIDXVALID_SHIFT 59
554 #define I40IW_CQPSQ_QP_ARPTABIDXVALID_MASK      \
555         (1ULL << I40IW_CQPSQ_QP_ARPTABIDXVALID_SHIFT)
556
557 #define I40IW_CQPSQ_QP_NEXTIWSTATE_SHIFT 60
558 #define I40IW_CQPSQ_QP_NEXTIWSTATE_MASK \
559         (0x7ULL << I40IW_CQPSQ_QP_NEXTIWSTATE_SHIFT)
560
561 #define I40IW_CQPSQ_QP_DBSHADOWADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
562 #define I40IW_CQPSQ_QP_DBSHADOWADDR_MASK I40IW_CQPHC_QPCTX_MASK
563
564 /* Create/Modify/Destroy CQ */
565 #define I40IW_CQPSQ_CQ_CQSIZE_SHIFT 0
566 #define I40IW_CQPSQ_CQ_CQSIZE_MASK (0x3ffffUL << I40IW_CQPSQ_CQ_CQSIZE_SHIFT)
567
568 #define I40IW_CQPSQ_CQ_CQCTX_SHIFT 0
569 #define I40IW_CQPSQ_CQ_CQCTX_MASK       \
570         (0x7fffffffffffffffULL << I40IW_CQPSQ_CQ_CQCTX_SHIFT)
571
572 #define I40IW_CQPSQ_CQ_CQCTX_SHIFT 0
573 #define I40IW_CQPSQ_CQ_CQCTX_MASK       \
574         (0x7fffffffffffffffULL << I40IW_CQPSQ_CQ_CQCTX_SHIFT)
575
576 #define I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD_SHIFT 0
577 #define I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD_MASK       \
578         (0x3ffff << I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD_SHIFT)
579
580 #define I40IW_CQPSQ_CQ_CEQID_SHIFT 24
581 #define I40IW_CQPSQ_CQ_CEQID_MASK (0x7fUL << I40IW_CQPSQ_CQ_CEQID_SHIFT)
582
583 #define I40IW_CQPSQ_CQ_OP_SHIFT 32
584 #define I40IW_CQPSQ_CQ_OP_MASK (0x3fULL << I40IW_CQPSQ_CQ_OP_SHIFT)
585
586 #define I40IW_CQPSQ_CQ_CQRESIZE_SHIFT 43
587 #define I40IW_CQPSQ_CQ_CQRESIZE_MASK (1ULL << I40IW_CQPSQ_CQ_CQRESIZE_SHIFT)
588
589 #define I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT 44
590 #define I40IW_CQPSQ_CQ_LPBLSIZE_MASK (3ULL << I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT)
591
592 #define I40IW_CQPSQ_CQ_CHKOVERFLOW_SHIFT 46
593 #define I40IW_CQPSQ_CQ_CHKOVERFLOW_MASK         \
594         (1ULL << I40IW_CQPSQ_CQ_CHKOVERFLOW_SHIFT)
595
596 #define I40IW_CQPSQ_CQ_VIRTMAP_SHIFT 47
597 #define I40IW_CQPSQ_CQ_VIRTMAP_MASK (1ULL << I40IW_CQPSQ_CQ_VIRTMAP_SHIFT)
598
599 #define I40IW_CQPSQ_CQ_ENCEQEMASK_SHIFT 48
600 #define I40IW_CQPSQ_CQ_ENCEQEMASK_MASK  \
601         (1ULL << I40IW_CQPSQ_CQ_ENCEQEMASK_SHIFT)
602
603 #define I40IW_CQPSQ_CQ_CEQIDVALID_SHIFT 49
604 #define I40IW_CQPSQ_CQ_CEQIDVALID_MASK  \
605         (1ULL << I40IW_CQPSQ_CQ_CEQIDVALID_SHIFT)
606
607 #define I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT_SHIFT 61
608 #define I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT_MASK      \
609         (1ULL << I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT_SHIFT)
610
611 /* Create/Modify/Destroy Shared Receive Queue */
612
613 #define I40IW_CQPSQ_SRQ_RQSIZE_SHIFT 0
614 #define I40IW_CQPSQ_SRQ_RQSIZE_MASK (0xfUL << I40IW_CQPSQ_SRQ_RQSIZE_SHIFT)
615
616 #define I40IW_CQPSQ_SRQ_RQWQESIZE_SHIFT 4
617 #define I40IW_CQPSQ_SRQ_RQWQESIZE_MASK \
618         (0x7UL << I40IW_CQPSQ_SRQ_RQWQESIZE_SHIFT)
619
620 #define I40IW_CQPSQ_SRQ_SRQLIMIT_SHIFT 32
621 #define I40IW_CQPSQ_SRQ_SRQLIMIT_MASK   \
622         (0xfffULL << I40IW_CQPSQ_SRQ_SRQLIMIT_SHIFT)
623
624 #define I40IW_CQPSQ_SRQ_SRQCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
625 #define I40IW_CQPSQ_SRQ_SRQCTX_MASK I40IW_CQPHC_QPCTX_MASK
626
627 #define I40IW_CQPSQ_SRQ_PDID_SHIFT 16
628 #define I40IW_CQPSQ_SRQ_PDID_MASK       \
629         (0x7fffULL << I40IW_CQPSQ_SRQ_PDID_SHIFT)
630
631 #define I40IW_CQPSQ_SRQ_SRQID_SHIFT 0
632 #define I40IW_CQPSQ_SRQ_SRQID_MASK (0x7fffUL << I40IW_CQPSQ_SRQ_SRQID_SHIFT)
633
634 #define I40IW_CQPSQ_SRQ_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT
635 #define I40IW_CQPSQ_SRQ_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK
636
637 #define I40IW_CQPSQ_SRQ_VIRTMAP_SHIFT I40IW_CQPSQ_CQ_VIRTMAP_SHIFT
638 #define I40IW_CQPSQ_SRQ_VIRTMAP_MASK I40IW_CQPSQ_CQ_VIRTMAP_MASK
639
640 #define I40IW_CQPSQ_SRQ_TPHEN_SHIFT I40IW_CQPSQ_TPHEN_SHIFT
641 #define I40IW_CQPSQ_SRQ_TPHEN_MASK I40IW_CQPSQ_TPHEN_MASK
642
643 #define I40IW_CQPSQ_SRQ_ARMLIMITEVENT_SHIFT 61
644 #define I40IW_CQPSQ_SRQ_ARMLIMITEVENT_MASK      \
645         (1ULL << I40IW_CQPSQ_SRQ_ARMLIMITEVENT_SHIFT)
646
647 #define I40IW_CQPSQ_SRQ_DBSHADOWAREA_SHIFT 6
648 #define I40IW_CQPSQ_SRQ_DBSHADOWAREA_MASK       \
649         (0x3ffffffffffffffULL << I40IW_CQPSQ_SRQ_DBSHADOWAREA_SHIFT)
650
651 #define I40IW_CQPSQ_SRQ_FIRSTPMPBLIDX_SHIFT 0
652 #define I40IW_CQPSQ_SRQ_FIRSTPMPBLIDX_MASK      \
653         (0xfffffffUL << I40IW_CQPSQ_SRQ_FIRSTPMPBLIDX_SHIFT)
654
655 /* Allocate/Register/Register Shared/Deallocate Stag */
656 #define I40IW_CQPSQ_STAG_VA_FBO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
657 #define I40IW_CQPSQ_STAG_VA_FBO_MASK I40IW_CQPHC_QPCTX_MASK
658
659 #define I40IW_CQPSQ_STAG_STAGLEN_SHIFT 0
660 #define I40IW_CQPSQ_STAG_STAGLEN_MASK   \
661         (0x3fffffffffffULL << I40IW_CQPSQ_STAG_STAGLEN_SHIFT)
662
663 #define I40IW_CQPSQ_STAG_PDID_SHIFT 48
664 #define I40IW_CQPSQ_STAG_PDID_MASK (0x7fffULL << I40IW_CQPSQ_STAG_PDID_SHIFT)
665
666 #define I40IW_CQPSQ_STAG_KEY_SHIFT 0
667 #define I40IW_CQPSQ_STAG_KEY_MASK (0xffUL << I40IW_CQPSQ_STAG_KEY_SHIFT)
668
669 #define I40IW_CQPSQ_STAG_IDX_SHIFT 8
670 #define I40IW_CQPSQ_STAG_IDX_MASK (0xffffffUL << I40IW_CQPSQ_STAG_IDX_SHIFT)
671
672 #define I40IW_CQPSQ_STAG_PARENTSTAGIDX_SHIFT 32
673 #define I40IW_CQPSQ_STAG_PARENTSTAGIDX_MASK     \
674         (0xffffffULL << I40IW_CQPSQ_STAG_PARENTSTAGIDX_SHIFT)
675
676 #define I40IW_CQPSQ_STAG_MR_SHIFT 43
677 #define I40IW_CQPSQ_STAG_MR_MASK (1ULL << I40IW_CQPSQ_STAG_MR_SHIFT)
678
679 #define I40IW_CQPSQ_STAG_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT
680 #define I40IW_CQPSQ_STAG_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK
681
682 #define I40IW_CQPSQ_STAG_HPAGESIZE_SHIFT 46
683 #define I40IW_CQPSQ_STAG_HPAGESIZE_MASK \
684         (1ULL << I40IW_CQPSQ_STAG_HPAGESIZE_SHIFT)
685
686 #define I40IW_CQPSQ_STAG_ARIGHTS_SHIFT 48
687 #define I40IW_CQPSQ_STAG_ARIGHTS_MASK   \
688         (0x1fULL << I40IW_CQPSQ_STAG_ARIGHTS_SHIFT)
689
690 #define I40IW_CQPSQ_STAG_REMACCENABLED_SHIFT 53
691 #define I40IW_CQPSQ_STAG_REMACCENABLED_MASK     \
692         (1ULL << I40IW_CQPSQ_STAG_REMACCENABLED_SHIFT)
693
694 #define I40IW_CQPSQ_STAG_VABASEDTO_SHIFT 59
695 #define I40IW_CQPSQ_STAG_VABASEDTO_MASK \
696         (1ULL << I40IW_CQPSQ_STAG_VABASEDTO_SHIFT)
697
698 #define I40IW_CQPSQ_STAG_USEHMCFNIDX_SHIFT 60
699 #define I40IW_CQPSQ_STAG_USEHMCFNIDX_MASK       \
700         (1ULL << I40IW_CQPSQ_STAG_USEHMCFNIDX_SHIFT)
701
702 #define I40IW_CQPSQ_STAG_USEPFRID_SHIFT 61
703 #define I40IW_CQPSQ_STAG_USEPFRID_MASK  \
704         (1ULL << I40IW_CQPSQ_STAG_USEPFRID_SHIFT)
705
706 #define I40IW_CQPSQ_STAG_PBA_SHIFT I40IW_CQPHC_QPCTX_SHIFT
707 #define I40IW_CQPSQ_STAG_PBA_MASK I40IW_CQPHC_QPCTX_MASK
708
709 #define I40IW_CQPSQ_STAG_HMCFNIDX_SHIFT 0
710 #define I40IW_CQPSQ_STAG_HMCFNIDX_MASK \
711         (0x3fUL << I40IW_CQPSQ_STAG_HMCFNIDX_SHIFT)
712
713 #define I40IW_CQPSQ_STAG_FIRSTPMPBLIDX_SHIFT 0
714 #define I40IW_CQPSQ_STAG_FIRSTPMPBLIDX_MASK     \
715         (0xfffffffUL << I40IW_CQPSQ_STAG_FIRSTPMPBLIDX_SHIFT)
716
717 /* Query stag */
718 #define I40IW_CQPSQ_QUERYSTAG_IDX_SHIFT I40IW_CQPSQ_STAG_IDX_SHIFT
719 #define I40IW_CQPSQ_QUERYSTAG_IDX_MASK I40IW_CQPSQ_STAG_IDX_MASK
720
721 /* Allocate Local IP Address Entry */
722
723 /* Manage Local IP Address Table - MLIPA */
724 #define I40IW_CQPSQ_MLIPA_IPV6LO_SHIFT  I40IW_CQPHC_QPCTX_SHIFT
725 #define I40IW_CQPSQ_MLIPA_IPV6LO_MASK I40IW_CQPHC_QPCTX_MASK
726
727 #define I40IW_CQPSQ_MLIPA_IPV6HI_SHIFT  I40IW_CQPHC_QPCTX_SHIFT
728 #define I40IW_CQPSQ_MLIPA_IPV6HI_MASK I40IW_CQPHC_QPCTX_MASK
729
730 #define I40IW_CQPSQ_MLIPA_IPV4_SHIFT 0
731 #define I40IW_CQPSQ_MLIPA_IPV4_MASK \
732         (0xffffffffUL << I40IW_CQPSQ_MLIPA_IPV4_SHIFT)
733
734 #define I40IW_CQPSQ_MLIPA_IPTABLEIDX_SHIFT 0
735 #define I40IW_CQPSQ_MLIPA_IPTABLEIDX_MASK       \
736         (0x3fUL << I40IW_CQPSQ_MLIPA_IPTABLEIDX_SHIFT)
737
738 #define I40IW_CQPSQ_MLIPA_IPV4VALID_SHIFT 42
739 #define I40IW_CQPSQ_MLIPA_IPV4VALID_MASK        \
740         (1ULL << I40IW_CQPSQ_MLIPA_IPV4VALID_SHIFT)
741
742 #define I40IW_CQPSQ_MLIPA_IPV6VALID_SHIFT 43
743 #define I40IW_CQPSQ_MLIPA_IPV6VALID_MASK        \
744         (1ULL << I40IW_CQPSQ_MLIPA_IPV6VALID_SHIFT)
745
746 #define I40IW_CQPSQ_MLIPA_FREEENTRY_SHIFT 62
747 #define I40IW_CQPSQ_MLIPA_FREEENTRY_MASK        \
748         (1ULL << I40IW_CQPSQ_MLIPA_FREEENTRY_SHIFT)
749
750 #define I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT_SHIFT 61
751 #define I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT_MASK   \
752         (1ULL << I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT_SHIFT)
753
754 #define I40IW_CQPSQ_MLIPA_MAC0_SHIFT 0
755 #define I40IW_CQPSQ_MLIPA_MAC0_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC0_SHIFT)
756
757 #define I40IW_CQPSQ_MLIPA_MAC1_SHIFT 8
758 #define I40IW_CQPSQ_MLIPA_MAC1_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC1_SHIFT)
759
760 #define I40IW_CQPSQ_MLIPA_MAC2_SHIFT 16
761 #define I40IW_CQPSQ_MLIPA_MAC2_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC2_SHIFT)
762
763 #define I40IW_CQPSQ_MLIPA_MAC3_SHIFT 24
764 #define I40IW_CQPSQ_MLIPA_MAC3_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC3_SHIFT)
765
766 #define I40IW_CQPSQ_MLIPA_MAC4_SHIFT 32
767 #define I40IW_CQPSQ_MLIPA_MAC4_MASK (0xffULL << I40IW_CQPSQ_MLIPA_MAC4_SHIFT)
768
769 #define I40IW_CQPSQ_MLIPA_MAC5_SHIFT 40
770 #define I40IW_CQPSQ_MLIPA_MAC5_MASK (0xffULL << I40IW_CQPSQ_MLIPA_MAC5_SHIFT)
771
772 /* Manage ARP Table  - MAT */
773 #define I40IW_CQPSQ_MAT_REACHMAX_SHIFT 0
774 #define I40IW_CQPSQ_MAT_REACHMAX_MASK   \
775         (0xffffffffUL << I40IW_CQPSQ_MAT_REACHMAX_SHIFT)
776
777 #define I40IW_CQPSQ_MAT_MACADDR_SHIFT 0
778 #define I40IW_CQPSQ_MAT_MACADDR_MASK    \
779         (0xffffffffffffULL << I40IW_CQPSQ_MAT_MACADDR_SHIFT)
780
781 #define I40IW_CQPSQ_MAT_ARPENTRYIDX_SHIFT 0
782 #define I40IW_CQPSQ_MAT_ARPENTRYIDX_MASK        \
783         (0xfffUL << I40IW_CQPSQ_MAT_ARPENTRYIDX_SHIFT)
784
785 #define I40IW_CQPSQ_MAT_ENTRYVALID_SHIFT 42
786 #define I40IW_CQPSQ_MAT_ENTRYVALID_MASK \
787         (1ULL << I40IW_CQPSQ_MAT_ENTRYVALID_SHIFT)
788
789 #define I40IW_CQPSQ_MAT_PERMANENT_SHIFT 43
790 #define I40IW_CQPSQ_MAT_PERMANENT_MASK  \
791         (1ULL << I40IW_CQPSQ_MAT_PERMANENT_SHIFT)
792
793 #define I40IW_CQPSQ_MAT_QUERY_SHIFT 44
794 #define I40IW_CQPSQ_MAT_QUERY_MASK (1ULL << I40IW_CQPSQ_MAT_QUERY_SHIFT)
795
796 /* Manage VF PBLE Backing Pages - MVPBP*/
797 #define I40IW_CQPSQ_MVPBP_PD_ENTRY_CNT_SHIFT 0
798 #define I40IW_CQPSQ_MVPBP_PD_ENTRY_CNT_MASK \
799         (0x3ffULL << I40IW_CQPSQ_MVPBP_PD_ENTRY_CNT_SHIFT)
800
801 #define I40IW_CQPSQ_MVPBP_FIRST_PD_INX_SHIFT 16
802 #define I40IW_CQPSQ_MVPBP_FIRST_PD_INX_MASK \
803         (0x1ffULL << I40IW_CQPSQ_MVPBP_FIRST_PD_INX_SHIFT)
804
805 #define I40IW_CQPSQ_MVPBP_SD_INX_SHIFT 32
806 #define I40IW_CQPSQ_MVPBP_SD_INX_MASK \
807         (0xfffULL << I40IW_CQPSQ_MVPBP_SD_INX_SHIFT)
808
809 #define I40IW_CQPSQ_MVPBP_INV_PD_ENT_SHIFT 62
810 #define I40IW_CQPSQ_MVPBP_INV_PD_ENT_MASK \
811         (0x1ULL << I40IW_CQPSQ_MVPBP_INV_PD_ENT_SHIFT)
812
813 #define I40IW_CQPSQ_MVPBP_PD_PLPBA_SHIFT 3
814 #define I40IW_CQPSQ_MVPBP_PD_PLPBA_MASK \
815         (0x1fffffffffffffffULL << I40IW_CQPSQ_MVPBP_PD_PLPBA_SHIFT)
816
817 /* Manage Push Page - MPP */
818 #define I40IW_INVALID_PUSH_PAGE_INDEX 0xffff
819
820 #define I40IW_CQPSQ_MPP_QS_HANDLE_SHIFT 0
821 #define I40IW_CQPSQ_MPP_QS_HANDLE_MASK (0xffffUL << \
822                                         I40IW_CQPSQ_MPP_QS_HANDLE_SHIFT)
823
824 #define I40IW_CQPSQ_MPP_PPIDX_SHIFT 0
825 #define I40IW_CQPSQ_MPP_PPIDX_MASK (0x3ffUL << I40IW_CQPSQ_MPP_PPIDX_SHIFT)
826
827 #define I40IW_CQPSQ_MPP_FREE_PAGE_SHIFT 62
828 #define I40IW_CQPSQ_MPP_FREE_PAGE_MASK (1ULL << I40IW_CQPSQ_MPP_FREE_PAGE_SHIFT)
829
830 /* Upload Context - UCTX */
831 #define I40IW_CQPSQ_UCTX_QPCTXADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
832 #define I40IW_CQPSQ_UCTX_QPCTXADDR_MASK I40IW_CQPHC_QPCTX_MASK
833
834 #define I40IW_CQPSQ_UCTX_QPID_SHIFT 0
835 #define I40IW_CQPSQ_UCTX_QPID_MASK (0x3ffffUL << I40IW_CQPSQ_UCTX_QPID_SHIFT)
836
837 #define I40IW_CQPSQ_UCTX_QPTYPE_SHIFT 48
838 #define I40IW_CQPSQ_UCTX_QPTYPE_MASK (0xfULL << I40IW_CQPSQ_UCTX_QPTYPE_SHIFT)
839
840 #define I40IW_CQPSQ_UCTX_RAWFORMAT_SHIFT 61
841 #define I40IW_CQPSQ_UCTX_RAWFORMAT_MASK \
842         (1ULL << I40IW_CQPSQ_UCTX_RAWFORMAT_SHIFT)
843
844 #define I40IW_CQPSQ_UCTX_FREEZEQP_SHIFT 62
845 #define I40IW_CQPSQ_UCTX_FREEZEQP_MASK  \
846         (1ULL << I40IW_CQPSQ_UCTX_FREEZEQP_SHIFT)
847
848 /* Manage HMC PM Function Table - MHMC */
849 #define I40IW_CQPSQ_MHMC_VFIDX_SHIFT 0
850 #define I40IW_CQPSQ_MHMC_VFIDX_MASK (0x7fUL << I40IW_CQPSQ_MHMC_VFIDX_SHIFT)
851
852 #define I40IW_CQPSQ_MHMC_FREEPMFN_SHIFT 62
853 #define I40IW_CQPSQ_MHMC_FREEPMFN_MASK  \
854         (1ULL << I40IW_CQPSQ_MHMC_FREEPMFN_SHIFT)
855
856 /* Set HMC Resource Profile - SHMCRP */
857 #define I40IW_CQPSQ_SHMCRP_HMC_PROFILE_SHIFT 0
858 #define I40IW_CQPSQ_SHMCRP_HMC_PROFILE_MASK \
859         (0x7ULL << I40IW_CQPSQ_SHMCRP_HMC_PROFILE_SHIFT)
860 #define I40IW_CQPSQ_SHMCRP_VFNUM_SHIFT 32
861 #define I40IW_CQPSQ_SHMCRP_VFNUM_MASK (0x3fULL << I40IW_CQPSQ_SHMCRP_VFNUM_SHIFT)
862
863 /* Create/Destroy CEQ */
864 #define I40IW_CQPSQ_CEQ_CEQSIZE_SHIFT 0
865 #define I40IW_CQPSQ_CEQ_CEQSIZE_MASK \
866         (0x1ffffUL << I40IW_CQPSQ_CEQ_CEQSIZE_SHIFT)
867
868 #define I40IW_CQPSQ_CEQ_CEQID_SHIFT 0
869 #define I40IW_CQPSQ_CEQ_CEQID_MASK (0x7fUL << I40IW_CQPSQ_CEQ_CEQID_SHIFT)
870
871 #define I40IW_CQPSQ_CEQ_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT
872 #define I40IW_CQPSQ_CEQ_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK
873
874 #define I40IW_CQPSQ_CEQ_VMAP_SHIFT 47
875 #define I40IW_CQPSQ_CEQ_VMAP_MASK (1ULL << I40IW_CQPSQ_CEQ_VMAP_SHIFT)
876
877 #define I40IW_CQPSQ_CEQ_FIRSTPMPBLIDX_SHIFT 0
878 #define I40IW_CQPSQ_CEQ_FIRSTPMPBLIDX_MASK      \
879         (0xfffffffUL << I40IW_CQPSQ_CEQ_FIRSTPMPBLIDX_SHIFT)
880
881 /* Create/Destroy AEQ */
882 #define I40IW_CQPSQ_AEQ_AEQECNT_SHIFT 0
883 #define I40IW_CQPSQ_AEQ_AEQECNT_MASK \
884         (0x7ffffUL << I40IW_CQPSQ_AEQ_AEQECNT_SHIFT)
885
886 #define I40IW_CQPSQ_AEQ_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT
887 #define I40IW_CQPSQ_AEQ_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK
888
889 #define I40IW_CQPSQ_AEQ_VMAP_SHIFT 47
890 #define I40IW_CQPSQ_AEQ_VMAP_MASK (1ULL << I40IW_CQPSQ_AEQ_VMAP_SHIFT)
891
892 #define I40IW_CQPSQ_AEQ_FIRSTPMPBLIDX_SHIFT 0
893 #define I40IW_CQPSQ_AEQ_FIRSTPMPBLIDX_MASK      \
894         (0xfffffffUL << I40IW_CQPSQ_AEQ_FIRSTPMPBLIDX_SHIFT)
895
896 /* Commit FPM Values - CFPM */
897 #define I40IW_CQPSQ_CFPM_HMCFNID_SHIFT 0
898 #define I40IW_CQPSQ_CFPM_HMCFNID_MASK (0x3fUL << I40IW_CQPSQ_CFPM_HMCFNID_SHIFT)
899
900 /* Flush WQEs - FWQE */
901 #define I40IW_CQPSQ_FWQE_AECODE_SHIFT 0
902 #define I40IW_CQPSQ_FWQE_AECODE_MASK (0xffffUL << I40IW_CQPSQ_FWQE_AECODE_SHIFT)
903
904 #define I40IW_CQPSQ_FWQE_AESOURCE_SHIFT 16
905 #define I40IW_CQPSQ_FWQE_AESOURCE_MASK \
906         (0xfUL << I40IW_CQPSQ_FWQE_AESOURCE_SHIFT)
907
908 #define I40IW_CQPSQ_FWQE_RQMNERR_SHIFT 0
909 #define I40IW_CQPSQ_FWQE_RQMNERR_MASK \
910         (0xffffUL << I40IW_CQPSQ_FWQE_RQMNERR_SHIFT)
911
912 #define I40IW_CQPSQ_FWQE_RQMJERR_SHIFT 16
913 #define I40IW_CQPSQ_FWQE_RQMJERR_MASK \
914         (0xffffUL << I40IW_CQPSQ_FWQE_RQMJERR_SHIFT)
915
916 #define I40IW_CQPSQ_FWQE_SQMNERR_SHIFT 32
917 #define I40IW_CQPSQ_FWQE_SQMNERR_MASK   \
918         (0xffffULL << I40IW_CQPSQ_FWQE_SQMNERR_SHIFT)
919
920 #define I40IW_CQPSQ_FWQE_SQMJERR_SHIFT 48
921 #define I40IW_CQPSQ_FWQE_SQMJERR_MASK   \
922         (0xffffULL << I40IW_CQPSQ_FWQE_SQMJERR_SHIFT)
923
924 #define I40IW_CQPSQ_FWQE_QPID_SHIFT 0
925 #define I40IW_CQPSQ_FWQE_QPID_MASK (0x3ffffULL << I40IW_CQPSQ_FWQE_QPID_SHIFT)
926
927 #define I40IW_CQPSQ_FWQE_GENERATE_AE_SHIFT 59
928 #define I40IW_CQPSQ_FWQE_GENERATE_AE_MASK (1ULL <<      \
929                                            I40IW_CQPSQ_FWQE_GENERATE_AE_SHIFT)
930
931 #define I40IW_CQPSQ_FWQE_USERFLCODE_SHIFT 60
932 #define I40IW_CQPSQ_FWQE_USERFLCODE_MASK        \
933         (1ULL << I40IW_CQPSQ_FWQE_USERFLCODE_SHIFT)
934
935 #define I40IW_CQPSQ_FWQE_FLUSHSQ_SHIFT 61
936 #define I40IW_CQPSQ_FWQE_FLUSHSQ_MASK (1ULL << I40IW_CQPSQ_FWQE_FLUSHSQ_SHIFT)
937
938 #define I40IW_CQPSQ_FWQE_FLUSHRQ_SHIFT 62
939 #define I40IW_CQPSQ_FWQE_FLUSHRQ_MASK (1ULL << I40IW_CQPSQ_FWQE_FLUSHRQ_SHIFT)
940
941 /* Manage Accelerated Port Table - MAPT */
942 #define I40IW_CQPSQ_MAPT_PORT_SHIFT 0
943 #define I40IW_CQPSQ_MAPT_PORT_MASK (0xffffUL << I40IW_CQPSQ_MAPT_PORT_SHIFT)
944
945 #define I40IW_CQPSQ_MAPT_ADDPORT_SHIFT 62
946 #define I40IW_CQPSQ_MAPT_ADDPORT_MASK (1ULL << I40IW_CQPSQ_MAPT_ADDPORT_SHIFT)
947
948 /* Update Protocol Engine SDs */
949 #define I40IW_CQPSQ_UPESD_SDCMD_SHIFT 0
950 #define I40IW_CQPSQ_UPESD_SDCMD_MASK (0xffffffffUL << I40IW_CQPSQ_UPESD_SDCMD_SHIFT)
951
952 #define I40IW_CQPSQ_UPESD_SDDATALOW_SHIFT 0
953 #define I40IW_CQPSQ_UPESD_SDDATALOW_MASK        \
954         (0xffffffffUL << I40IW_CQPSQ_UPESD_SDDATALOW_SHIFT)
955
956 #define I40IW_CQPSQ_UPESD_SDDATAHI_SHIFT 32
957 #define I40IW_CQPSQ_UPESD_SDDATAHI_MASK \
958         (0xffffffffULL << I40IW_CQPSQ_UPESD_SDDATAHI_SHIFT)
959 #define I40IW_CQPSQ_UPESD_HMCFNID_SHIFT 0
960 #define I40IW_CQPSQ_UPESD_HMCFNID_MASK  \
961         (0x3fUL << I40IW_CQPSQ_UPESD_HMCFNID_SHIFT)
962
963 #define I40IW_CQPSQ_UPESD_ENTRY_VALID_SHIFT 63
964 #define I40IW_CQPSQ_UPESD_ENTRY_VALID_MASK      \
965         ((u64)1 << I40IW_CQPSQ_UPESD_ENTRY_VALID_SHIFT)
966
967 #define I40IW_CQPSQ_UPESD_ENTRY_COUNT_SHIFT 0
968 #define I40IW_CQPSQ_UPESD_ENTRY_COUNT_MASK      \
969         (0xfUL << I40IW_CQPSQ_UPESD_ENTRY_COUNT_SHIFT)
970
971 #define I40IW_CQPSQ_UPESD_SKIP_ENTRY_SHIFT 7
972 #define I40IW_CQPSQ_UPESD_SKIP_ENTRY_MASK       \
973         (0x1UL << I40IW_CQPSQ_UPESD_SKIP_ENTRY_SHIFT)
974
975 /* Suspend QP */
976 #define I40IW_CQPSQ_SUSPENDQP_QPID_SHIFT 0
977 #define I40IW_CQPSQ_SUSPENDQP_QPID_MASK (0x3FFFFUL)
978 /* I40IWCQ_QPID_MASK */
979
980 /* Resume QP */
981 #define I40IW_CQPSQ_RESUMEQP_QSHANDLE_SHIFT 0
982 #define I40IW_CQPSQ_RESUMEQP_QSHANDLE_MASK      \
983         (0xffffffffUL << I40IW_CQPSQ_RESUMEQP_QSHANDLE_SHIFT)
984
985 #define I40IW_CQPSQ_RESUMEQP_QPID_SHIFT 0
986 #define I40IW_CQPSQ_RESUMEQP_QPID_MASK (0x3FFFFUL)
987 /* I40IWCQ_QPID_MASK */
988
989 /* IW QP Context */
990 #define I40IWQPC_DDP_VER_SHIFT 0
991 #define I40IWQPC_DDP_VER_MASK (3UL << I40IWQPC_DDP_VER_SHIFT)
992
993 #define I40IWQPC_SNAP_SHIFT 2
994 #define I40IWQPC_SNAP_MASK (1UL << I40IWQPC_SNAP_SHIFT)
995
996 #define I40IWQPC_IPV4_SHIFT 3
997 #define I40IWQPC_IPV4_MASK (1UL << I40IWQPC_IPV4_SHIFT)
998
999 #define I40IWQPC_NONAGLE_SHIFT 4
1000 #define I40IWQPC_NONAGLE_MASK (1UL << I40IWQPC_NONAGLE_SHIFT)
1001
1002 #define I40IWQPC_INSERTVLANTAG_SHIFT 5
1003 #define I40IWQPC_INSERTVLANTAG_MASK (1 << I40IWQPC_INSERTVLANTAG_SHIFT)
1004
1005 #define I40IWQPC_USESRQ_SHIFT 6
1006 #define I40IWQPC_USESRQ_MASK (1UL << I40IWQPC_USESRQ_SHIFT)
1007
1008 #define I40IWQPC_TIMESTAMP_SHIFT 7
1009 #define I40IWQPC_TIMESTAMP_MASK (1UL << I40IWQPC_TIMESTAMP_SHIFT)
1010
1011 #define I40IWQPC_RQWQESIZE_SHIFT 8
1012 #define I40IWQPC_RQWQESIZE_MASK (3UL << I40IWQPC_RQWQESIZE_SHIFT)
1013
1014 #define I40IWQPC_INSERTL2TAG2_SHIFT 11
1015 #define I40IWQPC_INSERTL2TAG2_MASK (1UL << I40IWQPC_INSERTL2TAG2_SHIFT)
1016
1017 #define I40IWQPC_LIMIT_SHIFT 12
1018 #define I40IWQPC_LIMIT_MASK (3UL << I40IWQPC_LIMIT_SHIFT)
1019
1020 #define I40IWQPC_DROPOOOSEG_SHIFT 15
1021 #define I40IWQPC_DROPOOOSEG_MASK (1UL << I40IWQPC_DROPOOOSEG_SHIFT)
1022
1023 #define I40IWQPC_DUPACK_THRESH_SHIFT 16
1024 #define I40IWQPC_DUPACK_THRESH_MASK (7UL << I40IWQPC_DUPACK_THRESH_SHIFT)
1025
1026 #define I40IWQPC_ERR_RQ_IDX_VALID_SHIFT 19
1027 #define I40IWQPC_ERR_RQ_IDX_VALID_MASK  (1UL << I40IWQPC_ERR_RQ_IDX_VALID_SHIFT)
1028
1029 #define I40IWQPC_DIS_VLAN_CHECKS_SHIFT 19
1030 #define I40IWQPC_DIS_VLAN_CHECKS_MASK (7UL << I40IWQPC_DIS_VLAN_CHECKS_SHIFT)
1031
1032 #define I40IWQPC_RCVTPHEN_SHIFT 28
1033 #define I40IWQPC_RCVTPHEN_MASK (1UL << I40IWQPC_RCVTPHEN_SHIFT)
1034
1035 #define I40IWQPC_XMITTPHEN_SHIFT 29
1036 #define I40IWQPC_XMITTPHEN_MASK (1ULL << I40IWQPC_XMITTPHEN_SHIFT)
1037
1038 #define I40IWQPC_RQTPHEN_SHIFT 30
1039 #define I40IWQPC_RQTPHEN_MASK (1UL << I40IWQPC_RQTPHEN_SHIFT)
1040
1041 #define I40IWQPC_SQTPHEN_SHIFT 31
1042 #define I40IWQPC_SQTPHEN_MASK (1ULL << I40IWQPC_SQTPHEN_SHIFT)
1043
1044 #define I40IWQPC_PPIDX_SHIFT 32
1045 #define I40IWQPC_PPIDX_MASK (0x3ffULL << I40IWQPC_PPIDX_SHIFT)
1046
1047 #define I40IWQPC_PMENA_SHIFT 47
1048 #define I40IWQPC_PMENA_MASK (1ULL << I40IWQPC_PMENA_SHIFT)
1049
1050 #define I40IWQPC_RDMAP_VER_SHIFT 62
1051 #define I40IWQPC_RDMAP_VER_MASK (3ULL << I40IWQPC_RDMAP_VER_SHIFT)
1052
1053 #define I40IWQPC_SQADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1054 #define I40IWQPC_SQADDR_MASK I40IW_CQPHC_QPCTX_MASK
1055
1056 #define I40IWQPC_RQADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1057 #define I40IWQPC_RQADDR_MASK I40IW_CQPHC_QPCTX_MASK
1058
1059 #define I40IWQPC_TTL_SHIFT 0
1060 #define I40IWQPC_TTL_MASK (0xffUL << I40IWQPC_TTL_SHIFT)
1061
1062 #define I40IWQPC_RQSIZE_SHIFT 8
1063 #define I40IWQPC_RQSIZE_MASK (0xfUL << I40IWQPC_RQSIZE_SHIFT)
1064
1065 #define I40IWQPC_SQSIZE_SHIFT 12
1066 #define I40IWQPC_SQSIZE_MASK (0xfUL << I40IWQPC_SQSIZE_SHIFT)
1067
1068 #define I40IWQPC_SRCMACADDRIDX_SHIFT 16
1069 #define I40IWQPC_SRCMACADDRIDX_MASK (0x3fUL << I40IWQPC_SRCMACADDRIDX_SHIFT)
1070
1071 #define I40IWQPC_AVOIDSTRETCHACK_SHIFT 23
1072 #define I40IWQPC_AVOIDSTRETCHACK_MASK (1UL << I40IWQPC_AVOIDSTRETCHACK_SHIFT)
1073
1074 #define I40IWQPC_TOS_SHIFT 24
1075 #define I40IWQPC_TOS_MASK (0xffUL << I40IWQPC_TOS_SHIFT)
1076
1077 #define I40IWQPC_SRCPORTNUM_SHIFT 32
1078 #define I40IWQPC_SRCPORTNUM_MASK (0xffffULL << I40IWQPC_SRCPORTNUM_SHIFT)
1079
1080 #define I40IWQPC_DESTPORTNUM_SHIFT 48
1081 #define I40IWQPC_DESTPORTNUM_MASK (0xffffULL << I40IWQPC_DESTPORTNUM_SHIFT)
1082
1083 #define I40IWQPC_DESTIPADDR0_SHIFT 32
1084 #define I40IWQPC_DESTIPADDR0_MASK       \
1085         (0xffffffffULL << I40IWQPC_DESTIPADDR0_SHIFT)
1086
1087 #define I40IWQPC_DESTIPADDR1_SHIFT 0
1088 #define I40IWQPC_DESTIPADDR1_MASK       \
1089         (0xffffffffULL << I40IWQPC_DESTIPADDR1_SHIFT)
1090
1091 #define I40IWQPC_DESTIPADDR2_SHIFT 32
1092 #define I40IWQPC_DESTIPADDR2_MASK       \
1093         (0xffffffffULL << I40IWQPC_DESTIPADDR2_SHIFT)
1094
1095 #define I40IWQPC_DESTIPADDR3_SHIFT 0
1096 #define I40IWQPC_DESTIPADDR3_MASK       \
1097         (0xffffffffULL << I40IWQPC_DESTIPADDR3_SHIFT)
1098
1099 #define I40IWQPC_SNDMSS_SHIFT 16
1100 #define I40IWQPC_SNDMSS_MASK (0x3fffUL << I40IWQPC_SNDMSS_SHIFT)
1101
1102 #define I40IWQPC_VLANTAG_SHIFT 32
1103 #define I40IWQPC_VLANTAG_MASK (0xffffULL << I40IWQPC_VLANTAG_SHIFT)
1104
1105 #define I40IWQPC_ARPIDX_SHIFT 48
1106 #define I40IWQPC_ARPIDX_MASK (0xffffULL << I40IWQPC_ARPIDX_SHIFT)
1107
1108 #define I40IWQPC_FLOWLABEL_SHIFT 0
1109 #define I40IWQPC_FLOWLABEL_MASK (0xfffffUL << I40IWQPC_FLOWLABEL_SHIFT)
1110
1111 #define I40IWQPC_WSCALE_SHIFT 20
1112 #define I40IWQPC_WSCALE_MASK (1UL << I40IWQPC_WSCALE_SHIFT)
1113
1114 #define I40IWQPC_KEEPALIVE_SHIFT 21
1115 #define I40IWQPC_KEEPALIVE_MASK (1UL << I40IWQPC_KEEPALIVE_SHIFT)
1116
1117 #define I40IWQPC_IGNORE_TCP_OPT_SHIFT 22
1118 #define I40IWQPC_IGNORE_TCP_OPT_MASK (1UL << I40IWQPC_IGNORE_TCP_OPT_SHIFT)
1119
1120 #define I40IWQPC_IGNORE_TCP_UNS_OPT_SHIFT 23
1121 #define I40IWQPC_IGNORE_TCP_UNS_OPT_MASK        \
1122         (1UL << I40IWQPC_IGNORE_TCP_UNS_OPT_SHIFT)
1123
1124 #define I40IWQPC_TCPSTATE_SHIFT 28
1125 #define I40IWQPC_TCPSTATE_MASK (0xfUL << I40IWQPC_TCPSTATE_SHIFT)
1126
1127 #define I40IWQPC_RCVSCALE_SHIFT 32
1128 #define I40IWQPC_RCVSCALE_MASK (0xfULL << I40IWQPC_RCVSCALE_SHIFT)
1129
1130 #define I40IWQPC_SNDSCALE_SHIFT 40
1131 #define I40IWQPC_SNDSCALE_MASK (0xfULL << I40IWQPC_SNDSCALE_SHIFT)
1132
1133 #define I40IWQPC_PDIDX_SHIFT 48
1134 #define I40IWQPC_PDIDX_MASK (0x7fffULL << I40IWQPC_PDIDX_SHIFT)
1135
1136 #define I40IWQPC_KALIVE_TIMER_MAX_PROBES_SHIFT 16
1137 #define I40IWQPC_KALIVE_TIMER_MAX_PROBES_MASK   \
1138         (0xffUL << I40IWQPC_KALIVE_TIMER_MAX_PROBES_SHIFT)
1139
1140 #define I40IWQPC_KEEPALIVE_INTERVAL_SHIFT 24
1141 #define I40IWQPC_KEEPALIVE_INTERVAL_MASK        \
1142         (0xffUL << I40IWQPC_KEEPALIVE_INTERVAL_SHIFT)
1143
1144 #define I40IWQPC_TIMESTAMP_RECENT_SHIFT 0
1145 #define I40IWQPC_TIMESTAMP_RECENT_MASK  \
1146         (0xffffffffUL << I40IWQPC_TIMESTAMP_RECENT_SHIFT)
1147
1148 #define I40IWQPC_TIMESTAMP_AGE_SHIFT 32
1149 #define I40IWQPC_TIMESTAMP_AGE_MASK     \
1150         (0xffffffffULL << I40IWQPC_TIMESTAMP_AGE_SHIFT)
1151
1152 #define I40IWQPC_SNDNXT_SHIFT 0
1153 #define I40IWQPC_SNDNXT_MASK (0xffffffffUL << I40IWQPC_SNDNXT_SHIFT)
1154
1155 #define I40IWQPC_SNDWND_SHIFT 32
1156 #define I40IWQPC_SNDWND_MASK (0xffffffffULL << I40IWQPC_SNDWND_SHIFT)
1157
1158 #define I40IWQPC_RCVNXT_SHIFT 0
1159 #define I40IWQPC_RCVNXT_MASK (0xffffffffUL << I40IWQPC_RCVNXT_SHIFT)
1160
1161 #define I40IWQPC_RCVWND_SHIFT 32
1162 #define I40IWQPC_RCVWND_MASK (0xffffffffULL << I40IWQPC_RCVWND_SHIFT)
1163
1164 #define I40IWQPC_SNDMAX_SHIFT 0
1165 #define I40IWQPC_SNDMAX_MASK (0xffffffffUL << I40IWQPC_SNDMAX_SHIFT)
1166
1167 #define I40IWQPC_SNDUNA_SHIFT 32
1168 #define I40IWQPC_SNDUNA_MASK (0xffffffffULL << I40IWQPC_SNDUNA_SHIFT)
1169
1170 #define I40IWQPC_SRTT_SHIFT 0
1171 #define I40IWQPC_SRTT_MASK (0xffffffffUL << I40IWQPC_SRTT_SHIFT)
1172
1173 #define I40IWQPC_RTTVAR_SHIFT 32
1174 #define I40IWQPC_RTTVAR_MASK (0xffffffffULL << I40IWQPC_RTTVAR_SHIFT)
1175
1176 #define I40IWQPC_SSTHRESH_SHIFT 0
1177 #define I40IWQPC_SSTHRESH_MASK (0xffffffffUL << I40IWQPC_SSTHRESH_SHIFT)
1178
1179 #define I40IWQPC_CWND_SHIFT 32
1180 #define I40IWQPC_CWND_MASK (0xffffffffULL << I40IWQPC_CWND_SHIFT)
1181
1182 #define I40IWQPC_SNDWL1_SHIFT 0
1183 #define I40IWQPC_SNDWL1_MASK (0xffffffffUL << I40IWQPC_SNDWL1_SHIFT)
1184
1185 #define I40IWQPC_SNDWL2_SHIFT 32
1186 #define I40IWQPC_SNDWL2_MASK (0xffffffffULL << I40IWQPC_SNDWL2_SHIFT)
1187
1188 #define I40IWQPC_ERR_RQ_IDX_SHIFT 32
1189 #define I40IWQPC_ERR_RQ_IDX_MASK  (0x3fffULL << I40IWQPC_ERR_RQ_IDX_SHIFT)
1190
1191 #define I40IWQPC_MAXSNDWND_SHIFT 0
1192 #define I40IWQPC_MAXSNDWND_MASK (0xffffffffUL << I40IWQPC_MAXSNDWND_SHIFT)
1193
1194 #define I40IWQPC_REXMIT_THRESH_SHIFT 48
1195 #define I40IWQPC_REXMIT_THRESH_MASK (0x3fULL << I40IWQPC_REXMIT_THRESH_SHIFT)
1196
1197 #define I40IWQPC_TXCQNUM_SHIFT 0
1198 #define I40IWQPC_TXCQNUM_MASK (0x1ffffUL << I40IWQPC_TXCQNUM_SHIFT)
1199
1200 #define I40IWQPC_RXCQNUM_SHIFT 32
1201 #define I40IWQPC_RXCQNUM_MASK (0x1ffffULL << I40IWQPC_RXCQNUM_SHIFT)
1202
1203 #define I40IWQPC_Q2ADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1204 #define I40IWQPC_Q2ADDR_MASK I40IW_CQPHC_QPCTX_MASK
1205
1206 #define I40IWQPC_LASTBYTESENT_SHIFT 0
1207 #define I40IWQPC_LASTBYTESENT_MASK (0xffUL << I40IWQPC_LASTBYTESENT_SHIFT)
1208
1209 #define I40IWQPC_SRQID_SHIFT 32
1210 #define I40IWQPC_SRQID_MASK (0xffULL << I40IWQPC_SRQID_SHIFT)
1211
1212 #define I40IWQPC_ORDSIZE_SHIFT 0
1213 #define I40IWQPC_ORDSIZE_MASK (0x7fUL << I40IWQPC_ORDSIZE_SHIFT)
1214
1215 #define I40IWQPC_IRDSIZE_SHIFT 16
1216 #define I40IWQPC_IRDSIZE_MASK (0x3UL << I40IWQPC_IRDSIZE_SHIFT)
1217
1218 #define I40IWQPC_WRRDRSPOK_SHIFT 20
1219 #define I40IWQPC_WRRDRSPOK_MASK (1UL << I40IWQPC_WRRDRSPOK_SHIFT)
1220
1221 #define I40IWQPC_RDOK_SHIFT 21
1222 #define I40IWQPC_RDOK_MASK (1UL << I40IWQPC_RDOK_SHIFT)
1223
1224 #define I40IWQPC_SNDMARKERS_SHIFT 22
1225 #define I40IWQPC_SNDMARKERS_MASK (1UL << I40IWQPC_SNDMARKERS_SHIFT)
1226
1227 #define I40IWQPC_BINDEN_SHIFT 23
1228 #define I40IWQPC_BINDEN_MASK (1UL << I40IWQPC_BINDEN_SHIFT)
1229
1230 #define I40IWQPC_FASTREGEN_SHIFT 24
1231 #define I40IWQPC_FASTREGEN_MASK (1UL << I40IWQPC_FASTREGEN_SHIFT)
1232
1233 #define I40IWQPC_PRIVEN_SHIFT 25
1234 #define I40IWQPC_PRIVEN_MASK (1UL << I40IWQPC_PRIVEN_SHIFT)
1235
1236 #define I40IWQPC_LSMMPRESENT_SHIFT 26
1237 #define I40IWQPC_LSMMPRESENT_MASK (1UL << I40IWQPC_LSMMPRESENT_SHIFT)
1238
1239 #define I40IWQPC_ADJUSTFORLSMM_SHIFT 27
1240 #define I40IWQPC_ADJUSTFORLSMM_MASK (1UL << I40IWQPC_ADJUSTFORLSMM_SHIFT)
1241
1242 #define I40IWQPC_IWARPMODE_SHIFT 28
1243 #define I40IWQPC_IWARPMODE_MASK (1UL << I40IWQPC_IWARPMODE_SHIFT)
1244
1245 #define I40IWQPC_RCVMARKERS_SHIFT 29
1246 #define I40IWQPC_RCVMARKERS_MASK (1UL << I40IWQPC_RCVMARKERS_SHIFT)
1247
1248 #define I40IWQPC_ALIGNHDRS_SHIFT 30
1249 #define I40IWQPC_ALIGNHDRS_MASK (1UL << I40IWQPC_ALIGNHDRS_SHIFT)
1250
1251 #define I40IWQPC_RCVNOMPACRC_SHIFT 31
1252 #define I40IWQPC_RCVNOMPACRC_MASK (1UL << I40IWQPC_RCVNOMPACRC_SHIFT)
1253
1254 #define I40IWQPC_RCVMARKOFFSET_SHIFT 33
1255 #define I40IWQPC_RCVMARKOFFSET_MASK (0x1ffULL << I40IWQPC_RCVMARKOFFSET_SHIFT)
1256
1257 #define I40IWQPC_SNDMARKOFFSET_SHIFT 48
1258 #define I40IWQPC_SNDMARKOFFSET_MASK (0x1ffULL << I40IWQPC_SNDMARKOFFSET_SHIFT)
1259
1260 #define I40IWQPC_QPCOMPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1261 #define I40IWQPC_QPCOMPCTX_MASK I40IW_CQPHC_QPCTX_MASK
1262
1263 #define I40IWQPC_SQTPHVAL_SHIFT 0
1264 #define I40IWQPC_SQTPHVAL_MASK (0xffUL << I40IWQPC_SQTPHVAL_SHIFT)
1265
1266 #define I40IWQPC_RQTPHVAL_SHIFT 8
1267 #define I40IWQPC_RQTPHVAL_MASK (0xffUL << I40IWQPC_RQTPHVAL_SHIFT)
1268
1269 #define I40IWQPC_QSHANDLE_SHIFT 16
1270 #define I40IWQPC_QSHANDLE_MASK (0x3ffUL << I40IWQPC_QSHANDLE_SHIFT)
1271
1272 #define I40IWQPC_EXCEPTION_LAN_QUEUE_SHIFT 32
1273 #define I40IWQPC_EXCEPTION_LAN_QUEUE_MASK (0xfffULL <<  \
1274                                            I40IWQPC_EXCEPTION_LAN_QUEUE_SHIFT)
1275
1276 #define I40IWQPC_LOCAL_IPADDR3_SHIFT 0
1277 #define I40IWQPC_LOCAL_IPADDR3_MASK \
1278         (0xffffffffUL << I40IWQPC_LOCAL_IPADDR3_SHIFT)
1279
1280 #define I40IWQPC_LOCAL_IPADDR2_SHIFT 32
1281 #define I40IWQPC_LOCAL_IPADDR2_MASK     \
1282         (0xffffffffULL << I40IWQPC_LOCAL_IPADDR2_SHIFT)
1283
1284 #define I40IWQPC_LOCAL_IPADDR1_SHIFT 0
1285 #define I40IWQPC_LOCAL_IPADDR1_MASK     \
1286         (0xffffffffUL << I40IWQPC_LOCAL_IPADDR1_SHIFT)
1287
1288 #define I40IWQPC_LOCAL_IPADDR0_SHIFT 32
1289 #define I40IWQPC_LOCAL_IPADDR0_MASK     \
1290         (0xffffffffULL << I40IWQPC_LOCAL_IPADDR0_SHIFT)
1291
1292 /* wqe size considering 32 bytes per wqe*/
1293 #define I40IWQP_SW_MIN_WQSIZE 4         /* 128 bytes */
1294 #define I40IWQP_SW_MAX_WQSIZE 2048      /* 2048 bytes */
1295
1296 #define I40IWQP_OP_RDMA_WRITE 0
1297 #define I40IWQP_OP_RDMA_READ 1
1298 #define I40IWQP_OP_RDMA_SEND 3
1299 #define I40IWQP_OP_RDMA_SEND_INV 4
1300 #define I40IWQP_OP_RDMA_SEND_SOL_EVENT 5
1301 #define I40IWQP_OP_RDMA_SEND_SOL_EVENT_INV 6
1302 #define I40IWQP_OP_BIND_MW 8
1303 #define I40IWQP_OP_FAST_REGISTER 9
1304 #define I40IWQP_OP_LOCAL_INVALIDATE 10
1305 #define I40IWQP_OP_RDMA_READ_LOC_INV 11
1306 #define I40IWQP_OP_NOP 12
1307
1308 #define I40IW_RSVD_SHIFT        41
1309 #define I40IW_RSVD_MASK (0x7fffULL << I40IW_RSVD_SHIFT)
1310
1311 /* iwarp QP SQ WQE common fields */
1312 #define I40IWQPSQ_OPCODE_SHIFT 32
1313 #define I40IWQPSQ_OPCODE_MASK (0x3fULL << I40IWQPSQ_OPCODE_SHIFT)
1314
1315 #define I40IWQPSQ_ADDFRAGCNT_SHIFT 38
1316 #define I40IWQPSQ_ADDFRAGCNT_MASK (0x7ULL << I40IWQPSQ_ADDFRAGCNT_SHIFT)
1317
1318 #define I40IWQPSQ_PUSHWQE_SHIFT 56
1319 #define I40IWQPSQ_PUSHWQE_MASK (1ULL << I40IWQPSQ_PUSHWQE_SHIFT)
1320
1321 #define I40IWQPSQ_STREAMMODE_SHIFT 58
1322 #define I40IWQPSQ_STREAMMODE_MASK (1ULL << I40IWQPSQ_STREAMMODE_SHIFT)
1323
1324 #define I40IWQPSQ_WAITFORRCVPDU_SHIFT 59
1325 #define I40IWQPSQ_WAITFORRCVPDU_MASK (1ULL << I40IWQPSQ_WAITFORRCVPDU_SHIFT)
1326
1327 #define I40IWQPSQ_READFENCE_SHIFT 60
1328 #define I40IWQPSQ_READFENCE_MASK (1ULL << I40IWQPSQ_READFENCE_SHIFT)
1329
1330 #define I40IWQPSQ_LOCALFENCE_SHIFT 61
1331 #define I40IWQPSQ_LOCALFENCE_MASK (1ULL << I40IWQPSQ_LOCALFENCE_SHIFT)
1332
1333 #define I40IWQPSQ_SIGCOMPL_SHIFT 62
1334 #define I40IWQPSQ_SIGCOMPL_MASK (1ULL << I40IWQPSQ_SIGCOMPL_SHIFT)
1335
1336 #define I40IWQPSQ_VALID_SHIFT 63
1337 #define I40IWQPSQ_VALID_MASK (1ULL << I40IWQPSQ_VALID_SHIFT)
1338
1339 #define I40IWQPSQ_FRAG_TO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1340 #define I40IWQPSQ_FRAG_TO_MASK I40IW_CQPHC_QPCTX_MASK
1341
1342 #define I40IWQPSQ_FRAG_LEN_SHIFT 0
1343 #define I40IWQPSQ_FRAG_LEN_MASK (0xffffffffUL << I40IWQPSQ_FRAG_LEN_SHIFT)
1344
1345 #define I40IWQPSQ_FRAG_STAG_SHIFT 32
1346 #define I40IWQPSQ_FRAG_STAG_MASK (0xffffffffULL << I40IWQPSQ_FRAG_STAG_SHIFT)
1347
1348 #define I40IWQPSQ_REMSTAGINV_SHIFT 0
1349 #define I40IWQPSQ_REMSTAGINV_MASK (0xffffffffUL << I40IWQPSQ_REMSTAGINV_SHIFT)
1350
1351 #define I40IWQPSQ_INLINEDATAFLAG_SHIFT 57
1352 #define I40IWQPSQ_INLINEDATAFLAG_MASK (1ULL << I40IWQPSQ_INLINEDATAFLAG_SHIFT)
1353
1354 #define I40IWQPSQ_INLINEDATALEN_SHIFT 48
1355 #define I40IWQPSQ_INLINEDATALEN_MASK    \
1356         (0x7fULL << I40IWQPSQ_INLINEDATALEN_SHIFT)
1357
1358 /* iwarp send with push mode */
1359 #define I40IWQPSQ_WQDESCIDX_SHIFT 0
1360 #define I40IWQPSQ_WQDESCIDX_MASK (0x3fffUL << I40IWQPSQ_WQDESCIDX_SHIFT)
1361
1362 /* rdma write */
1363 #define I40IWQPSQ_REMSTAG_SHIFT 0
1364 #define I40IWQPSQ_REMSTAG_MASK (0xffffffffUL << I40IWQPSQ_REMSTAG_SHIFT)
1365
1366 #define I40IWQPSQ_REMTO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1367 #define I40IWQPSQ_REMTO_MASK I40IW_CQPHC_QPCTX_MASK
1368
1369 /* memory window */
1370 #define I40IWQPSQ_STAGRIGHTS_SHIFT 48
1371 #define I40IWQPSQ_STAGRIGHTS_MASK (0x1fULL << I40IWQPSQ_STAGRIGHTS_SHIFT)
1372
1373 #define I40IWQPSQ_VABASEDTO_SHIFT 53
1374 #define I40IWQPSQ_VABASEDTO_MASK (1ULL << I40IWQPSQ_VABASEDTO_SHIFT)
1375
1376 #define I40IWQPSQ_MWLEN_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1377 #define I40IWQPSQ_MWLEN_MASK I40IW_CQPHC_QPCTX_MASK
1378
1379 #define I40IWQPSQ_PARENTMRSTAG_SHIFT 0
1380 #define I40IWQPSQ_PARENTMRSTAG_MASK \
1381         (0xffffffffUL << I40IWQPSQ_PARENTMRSTAG_SHIFT)
1382
1383 #define I40IWQPSQ_MWSTAG_SHIFT 32
1384 #define I40IWQPSQ_MWSTAG_MASK (0xffffffffULL << I40IWQPSQ_MWSTAG_SHIFT)
1385
1386 #define I40IWQPSQ_BASEVA_TO_FBO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1387 #define I40IWQPSQ_BASEVA_TO_FBO_MASK I40IW_CQPHC_QPCTX_MASK
1388
1389 /* Local Invalidate */
1390 #define I40IWQPSQ_LOCSTAG_SHIFT 32
1391 #define I40IWQPSQ_LOCSTAG_MASK (0xffffffffULL << I40IWQPSQ_LOCSTAG_SHIFT)
1392
1393 /* Fast Register */
1394 #define I40IWQPSQ_STAGKEY_SHIFT 0
1395 #define I40IWQPSQ_STAGKEY_MASK (0xffUL << I40IWQPSQ_STAGKEY_SHIFT)
1396
1397 #define I40IWQPSQ_STAGINDEX_SHIFT 8
1398 #define I40IWQPSQ_STAGINDEX_MASK (0xffffffUL << I40IWQPSQ_STAGINDEX_SHIFT)
1399
1400 #define I40IWQPSQ_COPYHOSTPBLS_SHIFT 43
1401 #define I40IWQPSQ_COPYHOSTPBLS_MASK (1ULL << I40IWQPSQ_COPYHOSTPBLS_SHIFT)
1402
1403 #define I40IWQPSQ_LPBLSIZE_SHIFT 44
1404 #define I40IWQPSQ_LPBLSIZE_MASK (3ULL << I40IWQPSQ_LPBLSIZE_SHIFT)
1405
1406 #define I40IWQPSQ_HPAGESIZE_SHIFT 46
1407 #define I40IWQPSQ_HPAGESIZE_MASK (3ULL << I40IWQPSQ_HPAGESIZE_SHIFT)
1408
1409 #define I40IWQPSQ_STAGLEN_SHIFT 0
1410 #define I40IWQPSQ_STAGLEN_MASK (0x1ffffffffffULL << I40IWQPSQ_STAGLEN_SHIFT)
1411
1412 #define I40IWQPSQ_FIRSTPMPBLIDXLO_SHIFT 48
1413 #define I40IWQPSQ_FIRSTPMPBLIDXLO_MASK  \
1414         (0xffffULL << I40IWQPSQ_FIRSTPMPBLIDXLO_SHIFT)
1415
1416 #define I40IWQPSQ_FIRSTPMPBLIDXHI_SHIFT 0
1417 #define I40IWQPSQ_FIRSTPMPBLIDXHI_MASK  \
1418         (0xfffUL << I40IWQPSQ_FIRSTPMPBLIDXHI_SHIFT)
1419
1420 #define I40IWQPSQ_PBLADDR_SHIFT 12
1421 #define I40IWQPSQ_PBLADDR_MASK (0xfffffffffffffULL << I40IWQPSQ_PBLADDR_SHIFT)
1422
1423 /*  iwarp QP RQ WQE common fields */
1424 #define I40IWQPRQ_ADDFRAGCNT_SHIFT I40IWQPSQ_ADDFRAGCNT_SHIFT
1425 #define I40IWQPRQ_ADDFRAGCNT_MASK I40IWQPSQ_ADDFRAGCNT_MASK
1426
1427 #define I40IWQPRQ_VALID_SHIFT I40IWQPSQ_VALID_SHIFT
1428 #define I40IWQPRQ_VALID_MASK I40IWQPSQ_VALID_MASK
1429
1430 #define I40IWQPRQ_COMPLCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1431 #define I40IWQPRQ_COMPLCTX_MASK I40IW_CQPHC_QPCTX_MASK
1432
1433 #define I40IWQPRQ_FRAG_LEN_SHIFT I40IWQPSQ_FRAG_LEN_SHIFT
1434 #define I40IWQPRQ_FRAG_LEN_MASK I40IWQPSQ_FRAG_LEN_MASK
1435
1436 #define I40IWQPRQ_STAG_SHIFT I40IWQPSQ_FRAG_STAG_SHIFT
1437 #define I40IWQPRQ_STAG_MASK I40IWQPSQ_FRAG_STAG_MASK
1438
1439 #define I40IWQPRQ_TO_SHIFT I40IWQPSQ_FRAG_TO_SHIFT
1440 #define I40IWQPRQ_TO_MASK I40IWQPSQ_FRAG_TO_MASK
1441
1442 /* Query FPM CQP buf */
1443 #define I40IW_QUERY_FPM_MAX_QPS_SHIFT 0
1444 #define I40IW_QUERY_FPM_MAX_QPS_MASK               \
1445         (0x7ffffUL << I40IW_QUERY_FPM_MAX_QPS_SHIFT)
1446
1447 #define I40IW_QUERY_FPM_MAX_CQS_SHIFT 0
1448 #define I40IW_QUERY_FPM_MAX_CQS_MASK               \
1449         (0x3ffffUL << I40IW_QUERY_FPM_MAX_CQS_SHIFT)
1450
1451 #define I40IW_QUERY_FPM_FIRST_PE_SD_INDEX_SHIFT 0
1452 #define I40IW_QUERY_FPM_FIRST_PE_SD_INDEX_MASK  \
1453         (0x3fffUL << I40IW_QUERY_FPM_FIRST_PE_SD_INDEX_SHIFT)
1454
1455 #define I40IW_QUERY_FPM_MAX_PE_SDS_SHIFT 32
1456 #define I40IW_QUERY_FPM_MAX_PE_SDS_MASK \
1457         (0x3fffULL << I40IW_QUERY_FPM_MAX_PE_SDS_SHIFT)
1458
1459 #define I40IW_QUERY_FPM_MAX_QPS_SHIFT 0
1460 #define I40IW_QUERY_FPM_MAX_QPS_MASK    \
1461         (0x7ffffUL << I40IW_QUERY_FPM_MAX_QPS_SHIFT)
1462
1463 #define I40IW_QUERY_FPM_MAX_CQS_SHIFT 0
1464 #define I40IW_QUERY_FPM_MAX_CQS_MASK    \
1465         (0x3ffffUL << I40IW_QUERY_FPM_MAX_CQS_SHIFT)
1466
1467 #define I40IW_QUERY_FPM_MAX_CEQS_SHIFT 0
1468 #define I40IW_QUERY_FPM_MAX_CEQS_MASK   \
1469         (0xffUL << I40IW_QUERY_FPM_MAX_CEQS_SHIFT)
1470
1471 #define I40IW_QUERY_FPM_XFBLOCKSIZE_SHIFT 32
1472 #define I40IW_QUERY_FPM_XFBLOCKSIZE_MASK        \
1473         (0xffffffffULL << I40IW_QUERY_FPM_XFBLOCKSIZE_SHIFT)
1474
1475 #define I40IW_QUERY_FPM_Q1BLOCKSIZE_SHIFT 32
1476 #define I40IW_QUERY_FPM_Q1BLOCKSIZE_MASK        \
1477         (0xffffffffULL << I40IW_QUERY_FPM_Q1BLOCKSIZE_SHIFT)
1478
1479 #define I40IW_QUERY_FPM_HTMULTIPLIER_SHIFT 16
1480 #define I40IW_QUERY_FPM_HTMULTIPLIER_MASK       \
1481         (0xfUL << I40IW_QUERY_FPM_HTMULTIPLIER_SHIFT)
1482
1483 #define I40IW_QUERY_FPM_TIMERBUCKET_SHIFT 32
1484 #define I40IW_QUERY_FPM_TIMERBUCKET_MASK        \
1485         (0xffFFULL << I40IW_QUERY_FPM_TIMERBUCKET_SHIFT)
1486
1487 /* Static HMC pages allocated buf */
1488 #define I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID_SHIFT 0
1489 #define I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID_MASK        \
1490         (0x3fUL << I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID_SHIFT)
1491
1492 #define I40IW_HW_PAGE_SIZE      4096
1493 #define I40IW_DONE_COUNT        1000
1494 #define I40IW_SLEEP_COUNT       10
1495
1496 enum {
1497         I40IW_QUEUES_ALIGNMENT_MASK =           (128 - 1),
1498         I40IW_AEQ_ALIGNMENT_MASK =              (256 - 1),
1499         I40IW_Q2_ALIGNMENT_MASK =               (256 - 1),
1500         I40IW_CEQ_ALIGNMENT_MASK =              (256 - 1),
1501         I40IW_CQ0_ALIGNMENT_MASK =              (256 - 1),
1502         I40IW_HOST_CTX_ALIGNMENT_MASK =         (4 - 1),
1503         I40IW_SHADOWAREA_MASK =                 (128 - 1),
1504         I40IW_FPM_QUERY_BUF_ALIGNMENT_MASK =    0,
1505         I40IW_FPM_COMMIT_BUF_ALIGNMENT_MASK =   0
1506 };
1507
1508 enum i40iw_alignment {
1509         I40IW_CQP_ALIGNMENT =           0x200,
1510         I40IW_AEQ_ALIGNMENT =           0x100,
1511         I40IW_CEQ_ALIGNMENT =           0x100,
1512         I40IW_CQ0_ALIGNMENT =           0x100,
1513         I40IW_SD_BUF_ALIGNMENT =        0x100
1514 };
1515
1516 #define I40IW_WQE_SIZE_64       64
1517
1518 #define I40IW_QP_WQE_MIN_SIZE   32
1519 #define I40IW_QP_WQE_MAX_SIZE   128
1520
1521 #define I40IW_CQE_QTYPE_RQ 0
1522 #define I40IW_CQE_QTYPE_SQ 1
1523
1524 #define I40IW_RING_INIT(_ring, _size) \
1525         { \
1526                 (_ring).head = 0; \
1527                 (_ring).tail = 0; \
1528                 (_ring).size = (_size); \
1529         }
1530 #define I40IW_RING_GETSIZE(_ring) ((_ring).size)
1531 #define I40IW_RING_GETCURRENT_HEAD(_ring) ((_ring).head)
1532 #define I40IW_RING_GETCURRENT_TAIL(_ring) ((_ring).tail)
1533
1534 #define I40IW_RING_MOVE_HEAD(_ring, _retcode) \
1535         { \
1536                 register u32 size; \
1537                 size = (_ring).size;  \
1538                 if (!I40IW_RING_FULL_ERR(_ring)) { \
1539                         (_ring).head = ((_ring).head + 1) % size; \
1540                         (_retcode) = 0; \
1541                 } else { \
1542                         (_retcode) = I40IW_ERR_RING_FULL; \
1543                 } \
1544         }
1545
1546 #define I40IW_RING_MOVE_HEAD_BY_COUNT(_ring, _count, _retcode) \
1547         { \
1548                 register u32 size; \
1549                 size = (_ring).size; \
1550                 if ((I40IW_RING_WORK_AVAILABLE(_ring) + (_count)) < size) { \
1551                         (_ring).head = ((_ring).head + (_count)) % size; \
1552                         (_retcode) = 0; \
1553                 } else { \
1554                         (_retcode) = I40IW_ERR_RING_FULL; \
1555                 } \
1556         }
1557
1558 #define I40IW_RING_MOVE_TAIL(_ring) \
1559         (_ring).tail = ((_ring).tail + 1) % (_ring).size
1560
1561 #define I40IW_RING_MOVE_HEAD_NOCHECK(_ring) \
1562         (_ring).head = ((_ring).head + 1) % (_ring).size
1563
1564 #define I40IW_RING_MOVE_TAIL_BY_COUNT(_ring, _count) \
1565         (_ring).tail = ((_ring).tail + (_count)) % (_ring).size
1566
1567 #define I40IW_RING_SET_TAIL(_ring, _pos) \
1568         (_ring).tail = (_pos) % (_ring).size
1569
1570 #define I40IW_RING_FULL_ERR(_ring) \
1571         ( \
1572                 (I40IW_RING_WORK_AVAILABLE(_ring) == ((_ring).size - 1))  \
1573         )
1574
1575 #define I40IW_ERR_RING_FULL2(_ring) \
1576         ( \
1577                 (I40IW_RING_WORK_AVAILABLE(_ring) == ((_ring).size - 2))  \
1578         )
1579
1580 #define I40IW_ERR_RING_FULL3(_ring) \
1581         ( \
1582                 (I40IW_RING_WORK_AVAILABLE(_ring) == ((_ring).size - 3))  \
1583         )
1584
1585 #define I40IW_RING_MORE_WORK(_ring) \
1586         ( \
1587                 (I40IW_RING_WORK_AVAILABLE(_ring) != 0) \
1588         )
1589
1590 #define I40IW_RING_WORK_AVAILABLE(_ring) \
1591         ( \
1592                 (((_ring).head + (_ring).size - (_ring).tail) % (_ring).size) \
1593         )
1594
1595 #define I40IW_RING_GET_WQES_AVAILABLE(_ring) \
1596         ( \
1597                 ((_ring).size - I40IW_RING_WORK_AVAILABLE(_ring) - 1) \
1598         )
1599
1600 #define I40IW_ATOMIC_RING_MOVE_HEAD(_ring, index, _retcode) \
1601         { \
1602                 index = I40IW_RING_GETCURRENT_HEAD(_ring); \
1603                 I40IW_RING_MOVE_HEAD(_ring, _retcode); \
1604         }
1605
1606 /* Async Events codes */
1607 #define I40IW_AE_AMP_UNALLOCATED_STAG                                   0x0102
1608 #define I40IW_AE_AMP_INVALID_STAG                                       0x0103
1609 #define I40IW_AE_AMP_BAD_QP                                             0x0104
1610 #define I40IW_AE_AMP_BAD_PD                                             0x0105
1611 #define I40IW_AE_AMP_BAD_STAG_KEY                                       0x0106
1612 #define I40IW_AE_AMP_BAD_STAG_INDEX                                     0x0107
1613 #define I40IW_AE_AMP_BOUNDS_VIOLATION                                   0x0108
1614 #define I40IW_AE_AMP_RIGHTS_VIOLATION                                   0x0109
1615 #define I40IW_AE_AMP_TO_WRAP                                            0x010a
1616 #define I40IW_AE_AMP_FASTREG_SHARED                                     0x010b
1617 #define I40IW_AE_AMP_FASTREG_VALID_STAG                                 0x010c
1618 #define I40IW_AE_AMP_FASTREG_MW_STAG                                    0x010d
1619 #define I40IW_AE_AMP_FASTREG_INVALID_RIGHTS                             0x010e
1620 #define I40IW_AE_AMP_FASTREG_PBL_TABLE_OVERFLOW                         0x010f
1621 #define I40IW_AE_AMP_FASTREG_INVALID_LENGTH                             0x0110
1622 #define I40IW_AE_AMP_INVALIDATE_SHARED                                  0x0111
1623 #define I40IW_AE_AMP_INVALIDATE_NO_REMOTE_ACCESS_RIGHTS                 0x0112
1624 #define I40IW_AE_AMP_INVALIDATE_MR_WITH_BOUND_WINDOWS                   0x0113
1625 #define I40IW_AE_AMP_MWBIND_VALID_STAG                                  0x0114
1626 #define I40IW_AE_AMP_MWBIND_OF_MR_STAG                                  0x0115
1627 #define I40IW_AE_AMP_MWBIND_TO_ZERO_BASED_STAG                          0x0116
1628 #define I40IW_AE_AMP_MWBIND_TO_MW_STAG                                  0x0117
1629 #define I40IW_AE_AMP_MWBIND_INVALID_RIGHTS                              0x0118
1630 #define I40IW_AE_AMP_MWBIND_INVALID_BOUNDS                              0x0119
1631 #define I40IW_AE_AMP_MWBIND_TO_INVALID_PARENT                           0x011a
1632 #define I40IW_AE_AMP_MWBIND_BIND_DISABLED                               0x011b
1633 #define I40IW_AE_AMP_WQE_INVALID_PARAMETER                              0x0130
1634 #define I40IW_AE_BAD_CLOSE                                              0x0201
1635 #define I40IW_AE_RDMAP_ROE_BAD_LLP_CLOSE                                0x0202
1636 #define I40IW_AE_CQ_OPERATION_ERROR                                     0x0203
1637 #define I40IW_AE_PRIV_OPERATION_DENIED                                  0x011c
1638 #define I40IW_AE_RDMA_READ_WHILE_ORD_ZERO                               0x0205
1639 #define I40IW_AE_STAG_ZERO_INVALID                                      0x0206
1640 #define I40IW_AE_IB_RREQ_AND_Q1_FULL                                    0x0207
1641 #define I40IW_AE_SRQ_LIMIT                                              0x0209
1642 #define I40IW_AE_WQE_UNEXPECTED_OPCODE                                  0x020a
1643 #define I40IW_AE_WQE_INVALID_PARAMETER                                  0x020b
1644 #define I40IW_AE_WQE_LSMM_TOO_LONG                                      0x0220
1645 #define I40IW_AE_DDP_INVALID_MSN_GAP_IN_MSN                             0x0301
1646 #define I40IW_AE_DDP_INVALID_MSN_RANGE_IS_NOT_VALID                     0x0302
1647 #define I40IW_AE_DDP_UBE_DDP_MESSAGE_TOO_LONG_FOR_AVAILABLE_BUFFER      0x0303
1648 #define I40IW_AE_DDP_UBE_INVALID_DDP_VERSION                            0x0304
1649 #define I40IW_AE_DDP_UBE_INVALID_MO                                     0x0305
1650 #define I40IW_AE_DDP_UBE_INVALID_MSN_NO_BUFFER_AVAILABLE                0x0306
1651 #define I40IW_AE_DDP_UBE_INVALID_QN                                     0x0307
1652 #define I40IW_AE_DDP_NO_L_BIT                                           0x0308
1653 #define I40IW_AE_RDMAP_ROE_INVALID_RDMAP_VERSION                        0x0311
1654 #define I40IW_AE_RDMAP_ROE_UNEXPECTED_OPCODE                            0x0312
1655 #define I40IW_AE_ROE_INVALID_RDMA_READ_REQUEST                          0x0313
1656 #define I40IW_AE_ROE_INVALID_RDMA_WRITE_OR_READ_RESP                    0x0314
1657 #define I40IW_AE_INVALID_ARP_ENTRY                                      0x0401
1658 #define I40IW_AE_INVALID_TCP_OPTION_RCVD                                0x0402
1659 #define I40IW_AE_STALE_ARP_ENTRY                                        0x0403
1660 #define I40IW_AE_INVALID_WQE_LENGTH                                     0x0404
1661 #define I40IW_AE_INVALID_MAC_ENTRY                                      0x0405
1662 #define I40IW_AE_LLP_CLOSE_COMPLETE                                     0x0501
1663 #define I40IW_AE_LLP_CONNECTION_RESET                                   0x0502
1664 #define I40IW_AE_LLP_FIN_RECEIVED                                       0x0503
1665 #define I40IW_AE_LLP_RECEIVED_MARKER_AND_LENGTH_FIELDS_DONT_MATCH       0x0504
1666 #define I40IW_AE_LLP_RECEIVED_MPA_CRC_ERROR                             0x0505
1667 #define I40IW_AE_LLP_SEGMENT_TOO_LARGE                                  0x0506
1668 #define I40IW_AE_LLP_SEGMENT_TOO_SMALL                                  0x0507
1669 #define I40IW_AE_LLP_SYN_RECEIVED                                       0x0508
1670 #define I40IW_AE_LLP_TERMINATE_RECEIVED                                 0x0509
1671 #define I40IW_AE_LLP_TOO_MANY_RETRIES                                   0x050a
1672 #define I40IW_AE_LLP_TOO_MANY_KEEPALIVE_RETRIES                         0x050b
1673 #define I40IW_AE_LLP_DOUBT_REACHABILITY                                 0x050c
1674 #define I40IW_AE_LLP_RX_VLAN_MISMATCH                                   0x050d
1675 #define I40IW_AE_RESOURCE_EXHAUSTION                                    0x0520
1676 #define I40IW_AE_RESET_SENT                                             0x0601
1677 #define I40IW_AE_TERMINATE_SENT                                         0x0602
1678 #define I40IW_AE_RESET_NOT_SENT                                         0x0603
1679 #define I40IW_AE_LCE_QP_CATASTROPHIC                                    0x0700
1680 #define I40IW_AE_LCE_FUNCTION_CATASTROPHIC                              0x0701
1681 #define I40IW_AE_LCE_CQ_CATASTROPHIC                                    0x0702
1682 #define I40IW_AE_UDA_XMIT_FRAG_SEQ                                      0x0800
1683 #define I40IW_AE_UDA_XMIT_DGRAM_TOO_LONG                                0x0801
1684 #define I40IW_AE_UDA_XMIT_IPADDR_MISMATCH                               0x0802
1685 #define I40IW_AE_QP_SUSPEND_COMPLETE                                    0x0900
1686
1687 #define OP_DELETE_LOCAL_MAC_IPADDR_ENTRY        1
1688 #define OP_CEQ_DESTROY                          2
1689 #define OP_AEQ_DESTROY                          3
1690 #define OP_DELETE_ARP_CACHE_ENTRY               4
1691 #define OP_MANAGE_APBVT_ENTRY                   5
1692 #define OP_CEQ_CREATE                           6
1693 #define OP_AEQ_CREATE                           7
1694 #define OP_ALLOC_LOCAL_MAC_IPADDR_ENTRY         8
1695 #define OP_ADD_LOCAL_MAC_IPADDR_ENTRY           9
1696 #define OP_MANAGE_QHASH_TABLE_ENTRY             10
1697 #define OP_QP_MODIFY                            11
1698 #define OP_QP_UPLOAD_CONTEXT                    12
1699 #define OP_CQ_CREATE                            13
1700 #define OP_CQ_DESTROY                           14
1701 #define OP_QP_CREATE                            15
1702 #define OP_QP_DESTROY                           16
1703 #define OP_ALLOC_STAG                           17
1704 #define OP_MR_REG_NON_SHARED                    18
1705 #define OP_DEALLOC_STAG                         19
1706 #define OP_MW_ALLOC                             20
1707 #define OP_QP_FLUSH_WQES                        21
1708 #define OP_ADD_ARP_CACHE_ENTRY                  22
1709 #define OP_MANAGE_PUSH_PAGE                     23
1710 #define OP_UPDATE_PE_SDS                        24
1711 #define OP_MANAGE_HMC_PM_FUNC_TABLE             25
1712 #define OP_SUSPEND                              26
1713 #define OP_RESUME                               27
1714 #define OP_MANAGE_VF_PBLE_BP                    28
1715 #define OP_QUERY_FPM_VALUES                     29
1716 #define OP_COMMIT_FPM_VALUES                    30
1717 #define OP_SIZE_CQP_STAT_ARRAY                  31
1718
1719 #endif