GNU Linux-libre 4.19.314-gnu1
[releases.git] / drivers / i2c / busses / i2c-s3c2410.c
1 /* linux/drivers/i2c/busses/i2c-s3c2410.c
2  *
3  * Copyright (C) 2004,2005,2009 Simtec Electronics
4  *      Ben Dooks <ben@simtec.co.uk>
5  *
6  * S3C2410 I2C Controller
7  *
8  * This program is free software; you can redistribute it and/or modify
9  * it under the terms of the GNU General Public License as published by
10  * the Free Software Foundation; either version 2 of the License, or
11  * (at your option) any later version.
12  *
13  * This program is distributed in the hope that it will be useful,
14  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16  * GNU General Public License for more details.
17 */
18
19 #include <linux/kernel.h>
20 #include <linux/module.h>
21
22 #include <linux/i2c.h>
23 #include <linux/init.h>
24 #include <linux/time.h>
25 #include <linux/interrupt.h>
26 #include <linux/delay.h>
27 #include <linux/errno.h>
28 #include <linux/err.h>
29 #include <linux/platform_device.h>
30 #include <linux/pm_runtime.h>
31 #include <linux/clk.h>
32 #include <linux/cpufreq.h>
33 #include <linux/slab.h>
34 #include <linux/io.h>
35 #include <linux/of.h>
36 #include <linux/of_gpio.h>
37 #include <linux/pinctrl/consumer.h>
38 #include <linux/mfd/syscon.h>
39 #include <linux/regmap.h>
40
41 #include <asm/irq.h>
42
43 #include <linux/platform_data/i2c-s3c2410.h>
44
45 /* see s3c2410x user guide, v1.1, section 9 (p447) for more info */
46
47 #define S3C2410_IICCON                  0x00
48 #define S3C2410_IICSTAT                 0x04
49 #define S3C2410_IICADD                  0x08
50 #define S3C2410_IICDS                   0x0C
51 #define S3C2440_IICLC                   0x10
52
53 #define S3C2410_IICCON_ACKEN            (1 << 7)
54 #define S3C2410_IICCON_TXDIV_16         (0 << 6)
55 #define S3C2410_IICCON_TXDIV_512        (1 << 6)
56 #define S3C2410_IICCON_IRQEN            (1 << 5)
57 #define S3C2410_IICCON_IRQPEND          (1 << 4)
58 #define S3C2410_IICCON_SCALE(x)         ((x) & 0xf)
59 #define S3C2410_IICCON_SCALEMASK        (0xf)
60
61 #define S3C2410_IICSTAT_MASTER_RX       (2 << 6)
62 #define S3C2410_IICSTAT_MASTER_TX       (3 << 6)
63 #define S3C2410_IICSTAT_SLAVE_RX        (0 << 6)
64 #define S3C2410_IICSTAT_SLAVE_TX        (1 << 6)
65 #define S3C2410_IICSTAT_MODEMASK        (3 << 6)
66
67 #define S3C2410_IICSTAT_START           (1 << 5)
68 #define S3C2410_IICSTAT_BUSBUSY         (1 << 5)
69 #define S3C2410_IICSTAT_TXRXEN          (1 << 4)
70 #define S3C2410_IICSTAT_ARBITR          (1 << 3)
71 #define S3C2410_IICSTAT_ASSLAVE         (1 << 2)
72 #define S3C2410_IICSTAT_ADDR0           (1 << 1)
73 #define S3C2410_IICSTAT_LASTBIT         (1 << 0)
74
75 #define S3C2410_IICLC_SDA_DELAY0        (0 << 0)
76 #define S3C2410_IICLC_SDA_DELAY5        (1 << 0)
77 #define S3C2410_IICLC_SDA_DELAY10       (2 << 0)
78 #define S3C2410_IICLC_SDA_DELAY15       (3 << 0)
79 #define S3C2410_IICLC_SDA_DELAY_MASK    (3 << 0)
80
81 #define S3C2410_IICLC_FILTER_ON         (1 << 2)
82
83 /* Treat S3C2410 as baseline hardware, anything else is supported via quirks */
84 #define QUIRK_S3C2440           (1 << 0)
85 #define QUIRK_HDMIPHY           (1 << 1)
86 #define QUIRK_NO_GPIO           (1 << 2)
87 #define QUIRK_POLL              (1 << 3)
88
89 /* Max time to wait for bus to become idle after a xfer (in us) */
90 #define S3C2410_IDLE_TIMEOUT    5000
91
92 /* Exynos5 Sysreg offset */
93 #define EXYNOS5_SYS_I2C_CFG     0x0234
94
95 /* i2c controller state */
96 enum s3c24xx_i2c_state {
97         STATE_IDLE,
98         STATE_START,
99         STATE_READ,
100         STATE_WRITE,
101         STATE_STOP
102 };
103
104 struct s3c24xx_i2c {
105         wait_queue_head_t       wait;
106         kernel_ulong_t          quirks;
107         unsigned int            suspended:1;
108
109         struct i2c_msg          *msg;
110         unsigned int            msg_num;
111         unsigned int            msg_idx;
112         unsigned int            msg_ptr;
113
114         unsigned int            tx_setup;
115         unsigned int            irq;
116
117         enum s3c24xx_i2c_state  state;
118         unsigned long           clkrate;
119
120         void __iomem            *regs;
121         struct clk              *clk;
122         struct device           *dev;
123         struct i2c_adapter      adap;
124
125         struct s3c2410_platform_i2c     *pdata;
126         int                     gpios[2];
127         struct pinctrl          *pctrl;
128 #if defined(CONFIG_ARM_S3C24XX_CPUFREQ)
129         struct notifier_block   freq_transition;
130 #endif
131         struct regmap           *sysreg;
132         unsigned int            sys_i2c_cfg;
133 };
134
135 static const struct platform_device_id s3c24xx_driver_ids[] = {
136         {
137                 .name           = "s3c2410-i2c",
138                 .driver_data    = 0,
139         }, {
140                 .name           = "s3c2440-i2c",
141                 .driver_data    = QUIRK_S3C2440,
142         }, {
143                 .name           = "s3c2440-hdmiphy-i2c",
144                 .driver_data    = QUIRK_S3C2440 | QUIRK_HDMIPHY | QUIRK_NO_GPIO,
145         }, { },
146 };
147 MODULE_DEVICE_TABLE(platform, s3c24xx_driver_ids);
148
149 static int i2c_s3c_irq_nextbyte(struct s3c24xx_i2c *i2c, unsigned long iicstat);
150
151 #ifdef CONFIG_OF
152 static const struct of_device_id s3c24xx_i2c_match[] = {
153         { .compatible = "samsung,s3c2410-i2c", .data = (void *)0 },
154         { .compatible = "samsung,s3c2440-i2c", .data = (void *)QUIRK_S3C2440 },
155         { .compatible = "samsung,s3c2440-hdmiphy-i2c",
156           .data = (void *)(QUIRK_S3C2440 | QUIRK_HDMIPHY | QUIRK_NO_GPIO) },
157         { .compatible = "samsung,exynos5-sata-phy-i2c",
158           .data = (void *)(QUIRK_S3C2440 | QUIRK_POLL | QUIRK_NO_GPIO) },
159         {},
160 };
161 MODULE_DEVICE_TABLE(of, s3c24xx_i2c_match);
162 #endif
163
164 /*
165  * Get controller type either from device tree or platform device variant.
166  */
167 static inline kernel_ulong_t s3c24xx_get_device_quirks(struct platform_device *pdev)
168 {
169         if (pdev->dev.of_node) {
170                 const struct of_device_id *match;
171
172                 match = of_match_node(s3c24xx_i2c_match, pdev->dev.of_node);
173                 return (kernel_ulong_t)match->data;
174         }
175
176         return platform_get_device_id(pdev)->driver_data;
177 }
178
179 /*
180  * Complete the message and wake up the caller, using the given return code,
181  * or zero to mean ok.
182  */
183 static inline void s3c24xx_i2c_master_complete(struct s3c24xx_i2c *i2c, int ret)
184 {
185         dev_dbg(i2c->dev, "master_complete %d\n", ret);
186
187         i2c->msg_ptr = 0;
188         i2c->msg = NULL;
189         i2c->msg_idx++;
190         i2c->msg_num = 0;
191         if (ret)
192                 i2c->msg_idx = ret;
193
194         if (!(i2c->quirks & QUIRK_POLL))
195                 wake_up(&i2c->wait);
196 }
197
198 static inline void s3c24xx_i2c_disable_ack(struct s3c24xx_i2c *i2c)
199 {
200         unsigned long tmp;
201
202         tmp = readl(i2c->regs + S3C2410_IICCON);
203         writel(tmp & ~S3C2410_IICCON_ACKEN, i2c->regs + S3C2410_IICCON);
204 }
205
206 static inline void s3c24xx_i2c_enable_ack(struct s3c24xx_i2c *i2c)
207 {
208         unsigned long tmp;
209
210         tmp = readl(i2c->regs + S3C2410_IICCON);
211         writel(tmp | S3C2410_IICCON_ACKEN, i2c->regs + S3C2410_IICCON);
212 }
213
214 /* irq enable/disable functions */
215 static inline void s3c24xx_i2c_disable_irq(struct s3c24xx_i2c *i2c)
216 {
217         unsigned long tmp;
218
219         tmp = readl(i2c->regs + S3C2410_IICCON);
220         writel(tmp & ~S3C2410_IICCON_IRQEN, i2c->regs + S3C2410_IICCON);
221 }
222
223 static inline void s3c24xx_i2c_enable_irq(struct s3c24xx_i2c *i2c)
224 {
225         unsigned long tmp;
226
227         tmp = readl(i2c->regs + S3C2410_IICCON);
228         writel(tmp | S3C2410_IICCON_IRQEN, i2c->regs + S3C2410_IICCON);
229 }
230
231 static bool is_ack(struct s3c24xx_i2c *i2c)
232 {
233         int tries;
234
235         for (tries = 50; tries; --tries) {
236                 unsigned long tmp = readl(i2c->regs + S3C2410_IICCON);
237
238                 if (!(tmp & S3C2410_IICCON_ACKEN)) {
239                         /*
240                          * Wait a bit for the bus to stabilize,
241                          * delay estimated experimentally.
242                          */
243                         usleep_range(100, 200);
244                         return true;
245                 }
246                 if (tmp & S3C2410_IICCON_IRQPEND) {
247                         if (!(readl(i2c->regs + S3C2410_IICSTAT)
248                                 & S3C2410_IICSTAT_LASTBIT))
249                                 return true;
250                 }
251                 usleep_range(1000, 2000);
252         }
253         dev_err(i2c->dev, "ack was not received\n");
254         return false;
255 }
256
257 /*
258  * put the start of a message onto the bus
259  */
260 static void s3c24xx_i2c_message_start(struct s3c24xx_i2c *i2c,
261                                       struct i2c_msg *msg)
262 {
263         unsigned int addr = (msg->addr & 0x7f) << 1;
264         unsigned long stat;
265         unsigned long iiccon;
266
267         stat = 0;
268         stat |=  S3C2410_IICSTAT_TXRXEN;
269
270         if (msg->flags & I2C_M_RD) {
271                 stat |= S3C2410_IICSTAT_MASTER_RX;
272                 addr |= 1;
273         } else
274                 stat |= S3C2410_IICSTAT_MASTER_TX;
275
276         if (msg->flags & I2C_M_REV_DIR_ADDR)
277                 addr ^= 1;
278
279         /* todo - check for whether ack wanted or not */
280         s3c24xx_i2c_enable_ack(i2c);
281
282         iiccon = readl(i2c->regs + S3C2410_IICCON);
283         writel(stat, i2c->regs + S3C2410_IICSTAT);
284
285         dev_dbg(i2c->dev, "START: %08lx to IICSTAT, %02x to DS\n", stat, addr);
286         writeb(addr, i2c->regs + S3C2410_IICDS);
287
288         /*
289          * delay here to ensure the data byte has gotten onto the bus
290          * before the transaction is started
291          */
292         ndelay(i2c->tx_setup);
293
294         dev_dbg(i2c->dev, "iiccon, %08lx\n", iiccon);
295         writel(iiccon, i2c->regs + S3C2410_IICCON);
296
297         stat |= S3C2410_IICSTAT_START;
298         writel(stat, i2c->regs + S3C2410_IICSTAT);
299 }
300
301 static inline void s3c24xx_i2c_stop(struct s3c24xx_i2c *i2c, int ret)
302 {
303         unsigned long iicstat = readl(i2c->regs + S3C2410_IICSTAT);
304
305         dev_dbg(i2c->dev, "STOP\n");
306
307         /*
308          * The datasheet says that the STOP sequence should be:
309          *  1) I2CSTAT.5 = 0    - Clear BUSY (or 'generate STOP')
310          *  2) I2CCON.4 = 0     - Clear IRQPEND
311          *  3) Wait until the stop condition takes effect.
312          *  4*) I2CSTAT.4 = 0   - Clear TXRXEN
313          *
314          * Where, step "4*" is only for buses with the "HDMIPHY" quirk.
315          *
316          * However, after much experimentation, it appears that:
317          * a) normal buses automatically clear BUSY and transition from
318          *    Master->Slave when they complete generating a STOP condition.
319          *    Therefore, step (3) can be done in doxfer() by polling I2CCON.4
320          *    after starting the STOP generation here.
321          * b) HDMIPHY bus does neither, so there is no way to do step 3.
322          *    There is no indication when this bus has finished generating
323          *    STOP.
324          *
325          * In fact, we have found that as soon as the IRQPEND bit is cleared in
326          * step 2, the HDMIPHY bus generates the STOP condition, and then
327          * immediately starts transferring another data byte, even though the
328          * bus is supposedly stopped.  This is presumably because the bus is
329          * still in "Master" mode, and its BUSY bit is still set.
330          *
331          * To avoid these extra post-STOP transactions on HDMI phy devices, we
332          * just disable Serial Output on the bus (I2CSTAT.4 = 0) directly,
333          * instead of first generating a proper STOP condition.  This should
334          * float SDA & SCK terminating the transfer.  Subsequent transfers
335          *  start with a proper START condition, and proceed normally.
336          *
337          * The HDMIPHY bus is an internal bus that always has exactly two
338          * devices, the host as Master and the HDMIPHY device as the slave.
339          * Skipping the STOP condition has been tested on this bus and works.
340          */
341         if (i2c->quirks & QUIRK_HDMIPHY) {
342                 /* Stop driving the I2C pins */
343                 iicstat &= ~S3C2410_IICSTAT_TXRXEN;
344         } else {
345                 /* stop the transfer */
346                 iicstat &= ~S3C2410_IICSTAT_START;
347         }
348         writel(iicstat, i2c->regs + S3C2410_IICSTAT);
349
350         i2c->state = STATE_STOP;
351
352         s3c24xx_i2c_master_complete(i2c, ret);
353         s3c24xx_i2c_disable_irq(i2c);
354 }
355
356 /*
357  * helper functions to determine the current state in the set of
358  * messages we are sending
359  */
360
361 /*
362  * returns TRUE if the current message is the last in the set
363  */
364 static inline int is_lastmsg(struct s3c24xx_i2c *i2c)
365 {
366         return i2c->msg_idx >= (i2c->msg_num - 1);
367 }
368
369 /*
370  * returns TRUE if we this is the last byte in the current message
371  */
372 static inline int is_msglast(struct s3c24xx_i2c *i2c)
373 {
374         /*
375          * msg->len is always 1 for the first byte of smbus block read.
376          * Actual length will be read from slave. More bytes will be
377          * read according to the length then.
378          */
379         if (i2c->msg->flags & I2C_M_RECV_LEN && i2c->msg->len == 1)
380                 return 0;
381
382         return i2c->msg_ptr == i2c->msg->len-1;
383 }
384
385 /*
386  * returns TRUE if we reached the end of the current message
387  */
388 static inline int is_msgend(struct s3c24xx_i2c *i2c)
389 {
390         return i2c->msg_ptr >= i2c->msg->len;
391 }
392
393 /*
394  * process an interrupt and work out what to do
395  */
396 static int i2c_s3c_irq_nextbyte(struct s3c24xx_i2c *i2c, unsigned long iicstat)
397 {
398         unsigned long tmp;
399         unsigned char byte;
400         int ret = 0;
401
402         switch (i2c->state) {
403
404         case STATE_IDLE:
405                 dev_err(i2c->dev, "%s: called in STATE_IDLE\n", __func__);
406                 goto out;
407
408         case STATE_STOP:
409                 dev_err(i2c->dev, "%s: called in STATE_STOP\n", __func__);
410                 s3c24xx_i2c_disable_irq(i2c);
411                 goto out_ack;
412
413         case STATE_START:
414                 /*
415                  * last thing we did was send a start condition on the
416                  * bus, or started a new i2c message
417                  */
418                 if (iicstat & S3C2410_IICSTAT_LASTBIT &&
419                     !(i2c->msg->flags & I2C_M_IGNORE_NAK)) {
420                         /* ack was not received... */
421                         dev_dbg(i2c->dev, "ack was not received\n");
422                         s3c24xx_i2c_stop(i2c, -ENXIO);
423                         goto out_ack;
424                 }
425
426                 if (i2c->msg->flags & I2C_M_RD)
427                         i2c->state = STATE_READ;
428                 else
429                         i2c->state = STATE_WRITE;
430
431                 /*
432                  * Terminate the transfer if there is nothing to do
433                  * as this is used by the i2c probe to find devices.
434                  */
435                 if (is_lastmsg(i2c) && i2c->msg->len == 0) {
436                         s3c24xx_i2c_stop(i2c, 0);
437                         goto out_ack;
438                 }
439
440                 if (i2c->state == STATE_READ)
441                         goto prepare_read;
442
443                 /*
444                  * fall through to the write state, as we will need to
445                  * send a byte as well
446                  */
447
448         case STATE_WRITE:
449                 /*
450                  * we are writing data to the device... check for the
451                  * end of the message, and if so, work out what to do
452                  */
453                 if (!(i2c->msg->flags & I2C_M_IGNORE_NAK)) {
454                         if (iicstat & S3C2410_IICSTAT_LASTBIT) {
455                                 dev_dbg(i2c->dev, "WRITE: No Ack\n");
456
457                                 s3c24xx_i2c_stop(i2c, -ECONNREFUSED);
458                                 goto out_ack;
459                         }
460                 }
461
462  retry_write:
463
464                 if (!is_msgend(i2c)) {
465                         byte = i2c->msg->buf[i2c->msg_ptr++];
466                         writeb(byte, i2c->regs + S3C2410_IICDS);
467
468                         /*
469                          * delay after writing the byte to allow the
470                          * data setup time on the bus, as writing the
471                          * data to the register causes the first bit
472                          * to appear on SDA, and SCL will change as
473                          * soon as the interrupt is acknowledged
474                          */
475                         ndelay(i2c->tx_setup);
476
477                 } else if (!is_lastmsg(i2c)) {
478                         /* we need to go to the next i2c message */
479
480                         dev_dbg(i2c->dev, "WRITE: Next Message\n");
481
482                         i2c->msg_ptr = 0;
483                         i2c->msg_idx++;
484                         i2c->msg++;
485
486                         /* check to see if we need to do another message */
487                         if (i2c->msg->flags & I2C_M_NOSTART) {
488
489                                 if (i2c->msg->flags & I2C_M_RD) {
490                                         /*
491                                          * cannot do this, the controller
492                                          * forces us to send a new START
493                                          * when we change direction
494                                          */
495                                         dev_dbg(i2c->dev,
496                                                 "missing START before write->read\n");
497                                         s3c24xx_i2c_stop(i2c, -EINVAL);
498                                         break;
499                                 }
500
501                                 goto retry_write;
502                         } else {
503                                 /* send the new start */
504                                 s3c24xx_i2c_message_start(i2c, i2c->msg);
505                                 i2c->state = STATE_START;
506                         }
507
508                 } else {
509                         /* send stop */
510                         s3c24xx_i2c_stop(i2c, 0);
511                 }
512                 break;
513
514         case STATE_READ:
515                 /*
516                  * we have a byte of data in the data register, do
517                  * something with it, and then work out whether we are
518                  * going to do any more read/write
519                  */
520                 byte = readb(i2c->regs + S3C2410_IICDS);
521                 i2c->msg->buf[i2c->msg_ptr++] = byte;
522
523                 /* Add actual length to read for smbus block read */
524                 if (i2c->msg->flags & I2C_M_RECV_LEN && i2c->msg->len == 1)
525                         i2c->msg->len += byte;
526  prepare_read:
527                 if (is_msglast(i2c)) {
528                         /* last byte of buffer */
529
530                         if (is_lastmsg(i2c))
531                                 s3c24xx_i2c_disable_ack(i2c);
532
533                 } else if (is_msgend(i2c)) {
534                         /*
535                          * ok, we've read the entire buffer, see if there
536                          * is anything else we need to do
537                          */
538                         if (is_lastmsg(i2c)) {
539                                 /* last message, send stop and complete */
540                                 dev_dbg(i2c->dev, "READ: Send Stop\n");
541
542                                 s3c24xx_i2c_stop(i2c, 0);
543                         } else {
544                                 /* go to the next transfer */
545                                 dev_dbg(i2c->dev, "READ: Next Transfer\n");
546
547                                 i2c->msg_ptr = 0;
548                                 i2c->msg_idx++;
549                                 i2c->msg++;
550                         }
551                 }
552
553                 break;
554         }
555
556         /* acknowlegde the IRQ and get back on with the work */
557
558  out_ack:
559         tmp = readl(i2c->regs + S3C2410_IICCON);
560         tmp &= ~S3C2410_IICCON_IRQPEND;
561         writel(tmp, i2c->regs + S3C2410_IICCON);
562  out:
563         return ret;
564 }
565
566 /*
567  * top level IRQ servicing routine
568  */
569 static irqreturn_t s3c24xx_i2c_irq(int irqno, void *dev_id)
570 {
571         struct s3c24xx_i2c *i2c = dev_id;
572         unsigned long status;
573         unsigned long tmp;
574
575         status = readl(i2c->regs + S3C2410_IICSTAT);
576
577         if (status & S3C2410_IICSTAT_ARBITR) {
578                 /* deal with arbitration loss */
579                 dev_err(i2c->dev, "deal with arbitration loss\n");
580         }
581
582         if (i2c->state == STATE_IDLE) {
583                 dev_dbg(i2c->dev, "IRQ: error i2c->state == IDLE\n");
584
585                 tmp = readl(i2c->regs + S3C2410_IICCON);
586                 tmp &= ~S3C2410_IICCON_IRQPEND;
587                 writel(tmp, i2c->regs +  S3C2410_IICCON);
588                 goto out;
589         }
590
591         /*
592          * pretty much this leaves us with the fact that we've
593          * transmitted or received whatever byte we last sent
594          */
595         i2c_s3c_irq_nextbyte(i2c, status);
596
597  out:
598         return IRQ_HANDLED;
599 }
600
601 /*
602  * Disable the bus so that we won't get any interrupts from now on, or try
603  * to drive any lines. This is the default state when we don't have
604  * anything to send/receive.
605  *
606  * If there is an event on the bus, or we have a pre-existing event at
607  * kernel boot time, we may not notice the event and the I2C controller
608  * will lock the bus with the I2C clock line low indefinitely.
609  */
610 static inline void s3c24xx_i2c_disable_bus(struct s3c24xx_i2c *i2c)
611 {
612         unsigned long tmp;
613
614         /* Stop driving the I2C pins */
615         tmp = readl(i2c->regs + S3C2410_IICSTAT);
616         tmp &= ~S3C2410_IICSTAT_TXRXEN;
617         writel(tmp, i2c->regs + S3C2410_IICSTAT);
618
619         /* We don't expect any interrupts now, and don't want send acks */
620         tmp = readl(i2c->regs + S3C2410_IICCON);
621         tmp &= ~(S3C2410_IICCON_IRQEN | S3C2410_IICCON_IRQPEND |
622                 S3C2410_IICCON_ACKEN);
623         writel(tmp, i2c->regs + S3C2410_IICCON);
624 }
625
626
627 /*
628  * get the i2c bus for a master transaction
629  */
630 static int s3c24xx_i2c_set_master(struct s3c24xx_i2c *i2c)
631 {
632         unsigned long iicstat;
633         int timeout = 400;
634
635         while (timeout-- > 0) {
636                 iicstat = readl(i2c->regs + S3C2410_IICSTAT);
637
638                 if (!(iicstat & S3C2410_IICSTAT_BUSBUSY))
639                         return 0;
640
641                 msleep(1);
642         }
643
644         return -ETIMEDOUT;
645 }
646
647 /*
648  * wait for the i2c bus to become idle.
649  */
650 static void s3c24xx_i2c_wait_idle(struct s3c24xx_i2c *i2c)
651 {
652         unsigned long iicstat;
653         ktime_t start, now;
654         unsigned long delay;
655         int spins;
656
657         /* ensure the stop has been through the bus */
658
659         dev_dbg(i2c->dev, "waiting for bus idle\n");
660
661         start = now = ktime_get();
662
663         /*
664          * Most of the time, the bus is already idle within a few usec of the
665          * end of a transaction.  However, really slow i2c devices can stretch
666          * the clock, delaying STOP generation.
667          *
668          * On slower SoCs this typically happens within a very small number of
669          * instructions so busy wait briefly to avoid scheduling overhead.
670          */
671         spins = 3;
672         iicstat = readl(i2c->regs + S3C2410_IICSTAT);
673         while ((iicstat & S3C2410_IICSTAT_START) && --spins) {
674                 cpu_relax();
675                 iicstat = readl(i2c->regs + S3C2410_IICSTAT);
676         }
677
678         /*
679          * If we do get an appreciable delay as a compromise between idle
680          * detection latency for the normal, fast case, and system load in the
681          * slow device case, use an exponential back off in the polling loop,
682          * up to 1/10th of the total timeout, then continue to poll at a
683          * constant rate up to the timeout.
684          */
685         delay = 1;
686         while ((iicstat & S3C2410_IICSTAT_START) &&
687                ktime_us_delta(now, start) < S3C2410_IDLE_TIMEOUT) {
688                 usleep_range(delay, 2 * delay);
689                 if (delay < S3C2410_IDLE_TIMEOUT / 10)
690                         delay <<= 1;
691                 now = ktime_get();
692                 iicstat = readl(i2c->regs + S3C2410_IICSTAT);
693         }
694
695         if (iicstat & S3C2410_IICSTAT_START)
696                 dev_warn(i2c->dev, "timeout waiting for bus idle\n");
697 }
698
699 /*
700  * this starts an i2c transfer
701  */
702 static int s3c24xx_i2c_doxfer(struct s3c24xx_i2c *i2c,
703                               struct i2c_msg *msgs, int num)
704 {
705         unsigned long timeout = 0;
706         int ret;
707
708         if (i2c->suspended)
709                 return -EIO;
710
711         ret = s3c24xx_i2c_set_master(i2c);
712         if (ret != 0) {
713                 dev_err(i2c->dev, "cannot get bus (error %d)\n", ret);
714                 ret = -EAGAIN;
715                 goto out;
716         }
717
718         i2c->msg     = msgs;
719         i2c->msg_num = num;
720         i2c->msg_ptr = 0;
721         i2c->msg_idx = 0;
722         i2c->state   = STATE_START;
723
724         s3c24xx_i2c_enable_irq(i2c);
725         s3c24xx_i2c_message_start(i2c, msgs);
726
727         if (i2c->quirks & QUIRK_POLL) {
728                 while ((i2c->msg_num != 0) && is_ack(i2c)) {
729                         unsigned long stat = readl(i2c->regs + S3C2410_IICSTAT);
730
731                         i2c_s3c_irq_nextbyte(i2c, stat);
732
733                         stat = readl(i2c->regs + S3C2410_IICSTAT);
734                         if (stat & S3C2410_IICSTAT_ARBITR)
735                                 dev_err(i2c->dev, "deal with arbitration loss\n");
736                 }
737         } else {
738                 timeout = wait_event_timeout(i2c->wait, i2c->msg_num == 0, HZ * 5);
739         }
740
741         ret = i2c->msg_idx;
742
743         /*
744          * Having these next two as dev_err() makes life very
745          * noisy when doing an i2cdetect
746          */
747         if (timeout == 0)
748                 dev_dbg(i2c->dev, "timeout\n");
749         else if (ret != num)
750                 dev_dbg(i2c->dev, "incomplete xfer (%d)\n", ret);
751
752         /* For QUIRK_HDMIPHY, bus is already disabled */
753         if (i2c->quirks & QUIRK_HDMIPHY)
754                 goto out;
755
756         s3c24xx_i2c_wait_idle(i2c);
757
758         s3c24xx_i2c_disable_bus(i2c);
759
760  out:
761         i2c->state = STATE_IDLE;
762
763         return ret;
764 }
765
766 /*
767  * first port of call from the i2c bus code when an message needs
768  * transferring across the i2c bus.
769  */
770 static int s3c24xx_i2c_xfer(struct i2c_adapter *adap,
771                         struct i2c_msg *msgs, int num)
772 {
773         struct s3c24xx_i2c *i2c = (struct s3c24xx_i2c *)adap->algo_data;
774         int retry;
775         int ret;
776
777         ret = clk_enable(i2c->clk);
778         if (ret)
779                 return ret;
780
781         for (retry = 0; retry < adap->retries; retry++) {
782
783                 ret = s3c24xx_i2c_doxfer(i2c, msgs, num);
784
785                 if (ret != -EAGAIN) {
786                         clk_disable(i2c->clk);
787                         return ret;
788                 }
789
790                 dev_dbg(i2c->dev, "Retrying transmission (%d)\n", retry);
791
792                 udelay(100);
793         }
794
795         clk_disable(i2c->clk);
796         return -EREMOTEIO;
797 }
798
799 /* declare our i2c functionality */
800 static u32 s3c24xx_i2c_func(struct i2c_adapter *adap)
801 {
802         return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_NOSTART |
803                 I2C_FUNC_PROTOCOL_MANGLING;
804 }
805
806 /* i2c bus registration info */
807 static const struct i2c_algorithm s3c24xx_i2c_algorithm = {
808         .master_xfer            = s3c24xx_i2c_xfer,
809         .functionality          = s3c24xx_i2c_func,
810 };
811
812 /*
813  * return the divisor settings for a given frequency
814  */
815 static int s3c24xx_i2c_calcdivisor(unsigned long clkin, unsigned int wanted,
816                                    unsigned int *div1, unsigned int *divs)
817 {
818         unsigned int calc_divs = clkin / wanted;
819         unsigned int calc_div1;
820
821         if (calc_divs > (16*16))
822                 calc_div1 = 512;
823         else
824                 calc_div1 = 16;
825
826         calc_divs += calc_div1-1;
827         calc_divs /= calc_div1;
828
829         if (calc_divs == 0)
830                 calc_divs = 1;
831         if (calc_divs > 17)
832                 calc_divs = 17;
833
834         *divs = calc_divs;
835         *div1 = calc_div1;
836
837         return clkin / (calc_divs * calc_div1);
838 }
839
840 /*
841  * work out a divisor for the user requested frequency setting,
842  * either by the requested frequency, or scanning the acceptable
843  * range of frequencies until something is found
844  */
845 static int s3c24xx_i2c_clockrate(struct s3c24xx_i2c *i2c, unsigned int *got)
846 {
847         struct s3c2410_platform_i2c *pdata = i2c->pdata;
848         unsigned long clkin = clk_get_rate(i2c->clk);
849         unsigned int divs, div1;
850         unsigned long target_frequency;
851         u32 iiccon;
852         int freq;
853
854         i2c->clkrate = clkin;
855         clkin /= 1000;          /* clkin now in KHz */
856
857         dev_dbg(i2c->dev, "pdata desired frequency %lu\n", pdata->frequency);
858
859         target_frequency = pdata->frequency ? pdata->frequency : 100000;
860
861         target_frequency /= 1000; /* Target frequency now in KHz */
862
863         freq = s3c24xx_i2c_calcdivisor(clkin, target_frequency, &div1, &divs);
864
865         if (freq > target_frequency) {
866                 dev_err(i2c->dev,
867                         "Unable to achieve desired frequency %luKHz."   \
868                         " Lowest achievable %dKHz\n", target_frequency, freq);
869                 return -EINVAL;
870         }
871
872         *got = freq;
873
874         iiccon = readl(i2c->regs + S3C2410_IICCON);
875         iiccon &= ~(S3C2410_IICCON_SCALEMASK | S3C2410_IICCON_TXDIV_512);
876         iiccon |= (divs-1);
877
878         if (div1 == 512)
879                 iiccon |= S3C2410_IICCON_TXDIV_512;
880
881         if (i2c->quirks & QUIRK_POLL)
882                 iiccon |= S3C2410_IICCON_SCALE(2);
883
884         writel(iiccon, i2c->regs + S3C2410_IICCON);
885
886         if (i2c->quirks & QUIRK_S3C2440) {
887                 unsigned long sda_delay;
888
889                 if (pdata->sda_delay) {
890                         sda_delay = clkin * pdata->sda_delay;
891                         sda_delay = DIV_ROUND_UP(sda_delay, 1000000);
892                         sda_delay = DIV_ROUND_UP(sda_delay, 5);
893                         if (sda_delay > 3)
894                                 sda_delay = 3;
895                         sda_delay |= S3C2410_IICLC_FILTER_ON;
896                 } else
897                         sda_delay = 0;
898
899                 dev_dbg(i2c->dev, "IICLC=%08lx\n", sda_delay);
900                 writel(sda_delay, i2c->regs + S3C2440_IICLC);
901         }
902
903         return 0;
904 }
905
906 #if defined(CONFIG_ARM_S3C24XX_CPUFREQ)
907
908 #define freq_to_i2c(_n) container_of(_n, struct s3c24xx_i2c, freq_transition)
909
910 static int s3c24xx_i2c_cpufreq_transition(struct notifier_block *nb,
911                                           unsigned long val, void *data)
912 {
913         struct s3c24xx_i2c *i2c = freq_to_i2c(nb);
914         unsigned int got;
915         int delta_f;
916         int ret;
917
918         delta_f = clk_get_rate(i2c->clk) - i2c->clkrate;
919
920         /* if we're post-change and the input clock has slowed down
921          * or at pre-change and the clock is about to speed up, then
922          * adjust our clock rate. <0 is slow, >0 speedup.
923          */
924
925         if ((val == CPUFREQ_POSTCHANGE && delta_f < 0) ||
926             (val == CPUFREQ_PRECHANGE && delta_f > 0)) {
927                 i2c_lock_bus(&i2c->adap, I2C_LOCK_ROOT_ADAPTER);
928                 ret = s3c24xx_i2c_clockrate(i2c, &got);
929                 i2c_unlock_bus(&i2c->adap, I2C_LOCK_ROOT_ADAPTER);
930
931                 if (ret < 0)
932                         dev_err(i2c->dev, "cannot find frequency (%d)\n", ret);
933                 else
934                         dev_info(i2c->dev, "setting freq %d\n", got);
935         }
936
937         return 0;
938 }
939
940 static inline int s3c24xx_i2c_register_cpufreq(struct s3c24xx_i2c *i2c)
941 {
942         i2c->freq_transition.notifier_call = s3c24xx_i2c_cpufreq_transition;
943
944         return cpufreq_register_notifier(&i2c->freq_transition,
945                                          CPUFREQ_TRANSITION_NOTIFIER);
946 }
947
948 static inline void s3c24xx_i2c_deregister_cpufreq(struct s3c24xx_i2c *i2c)
949 {
950         cpufreq_unregister_notifier(&i2c->freq_transition,
951                                     CPUFREQ_TRANSITION_NOTIFIER);
952 }
953
954 #else
955 static inline int s3c24xx_i2c_register_cpufreq(struct s3c24xx_i2c *i2c)
956 {
957         return 0;
958 }
959
960 static inline void s3c24xx_i2c_deregister_cpufreq(struct s3c24xx_i2c *i2c)
961 {
962 }
963 #endif
964
965 #ifdef CONFIG_OF
966 static int s3c24xx_i2c_parse_dt_gpio(struct s3c24xx_i2c *i2c)
967 {
968         int idx, gpio, ret;
969
970         if (i2c->quirks & QUIRK_NO_GPIO)
971                 return 0;
972
973         for (idx = 0; idx < 2; idx++) {
974                 gpio = of_get_gpio(i2c->dev->of_node, idx);
975                 if (!gpio_is_valid(gpio)) {
976                         dev_err(i2c->dev, "invalid gpio[%d]: %d\n", idx, gpio);
977                         goto free_gpio;
978                 }
979                 i2c->gpios[idx] = gpio;
980
981                 ret = gpio_request(gpio, "i2c-bus");
982                 if (ret) {
983                         dev_err(i2c->dev, "gpio [%d] request failed (%d)\n",
984                                 gpio, ret);
985                         goto free_gpio;
986                 }
987         }
988         return 0;
989
990 free_gpio:
991         while (--idx >= 0)
992                 gpio_free(i2c->gpios[idx]);
993         return -EINVAL;
994 }
995
996 static void s3c24xx_i2c_dt_gpio_free(struct s3c24xx_i2c *i2c)
997 {
998         unsigned int idx;
999
1000         if (i2c->quirks & QUIRK_NO_GPIO)
1001                 return;
1002
1003         for (idx = 0; idx < 2; idx++)
1004                 gpio_free(i2c->gpios[idx]);
1005 }
1006 #else
1007 static int s3c24xx_i2c_parse_dt_gpio(struct s3c24xx_i2c *i2c)
1008 {
1009         return 0;
1010 }
1011
1012 static void s3c24xx_i2c_dt_gpio_free(struct s3c24xx_i2c *i2c)
1013 {
1014 }
1015 #endif
1016
1017 /*
1018  * initialise the controller, set the IO lines and frequency
1019  */
1020 static int s3c24xx_i2c_init(struct s3c24xx_i2c *i2c)
1021 {
1022         struct s3c2410_platform_i2c *pdata;
1023         unsigned int freq;
1024
1025         /* get the plafrom data */
1026
1027         pdata = i2c->pdata;
1028
1029         /* write slave address */
1030
1031         writeb(pdata->slave_addr, i2c->regs + S3C2410_IICADD);
1032
1033         dev_info(i2c->dev, "slave address 0x%02x\n", pdata->slave_addr);
1034
1035         writel(0, i2c->regs + S3C2410_IICCON);
1036         writel(0, i2c->regs + S3C2410_IICSTAT);
1037
1038         /* we need to work out the divisors for the clock... */
1039
1040         if (s3c24xx_i2c_clockrate(i2c, &freq) != 0) {
1041                 dev_err(i2c->dev, "cannot meet bus frequency required\n");
1042                 return -EINVAL;
1043         }
1044
1045         /* todo - check that the i2c lines aren't being dragged anywhere */
1046
1047         dev_info(i2c->dev, "bus frequency set to %d KHz\n", freq);
1048         dev_dbg(i2c->dev, "S3C2410_IICCON=0x%02x\n",
1049                 readl(i2c->regs + S3C2410_IICCON));
1050
1051         return 0;
1052 }
1053
1054 #ifdef CONFIG_OF
1055 /*
1056  * Parse the device tree node and retreive the platform data.
1057  */
1058 static void
1059 s3c24xx_i2c_parse_dt(struct device_node *np, struct s3c24xx_i2c *i2c)
1060 {
1061         struct s3c2410_platform_i2c *pdata = i2c->pdata;
1062         int id;
1063
1064         if (!np)
1065                 return;
1066
1067         pdata->bus_num = -1; /* i2c bus number is dynamically assigned */
1068         of_property_read_u32(np, "samsung,i2c-sda-delay", &pdata->sda_delay);
1069         of_property_read_u32(np, "samsung,i2c-slave-addr", &pdata->slave_addr);
1070         of_property_read_u32(np, "samsung,i2c-max-bus-freq",
1071                                 (u32 *)&pdata->frequency);
1072         /*
1073          * Exynos5's legacy i2c controller and new high speed i2c
1074          * controller have muxed interrupt sources. By default the
1075          * interrupts for 4-channel HS-I2C controller are enabled.
1076          * If nodes for first four channels of legacy i2c controller
1077          * are available then re-configure the interrupts via the
1078          * system register.
1079          */
1080         id = of_alias_get_id(np, "i2c");
1081         i2c->sysreg = syscon_regmap_lookup_by_phandle(np,
1082                         "samsung,sysreg-phandle");
1083         if (IS_ERR(i2c->sysreg))
1084                 return;
1085
1086         regmap_update_bits(i2c->sysreg, EXYNOS5_SYS_I2C_CFG, BIT(id), 0);
1087 }
1088 #else
1089 static void
1090 s3c24xx_i2c_parse_dt(struct device_node *np, struct s3c24xx_i2c *i2c) { }
1091 #endif
1092
1093 static int s3c24xx_i2c_probe(struct platform_device *pdev)
1094 {
1095         struct s3c24xx_i2c *i2c;
1096         struct s3c2410_platform_i2c *pdata = NULL;
1097         struct resource *res;
1098         int ret;
1099
1100         if (!pdev->dev.of_node) {
1101                 pdata = dev_get_platdata(&pdev->dev);
1102                 if (!pdata) {
1103                         dev_err(&pdev->dev, "no platform data\n");
1104                         return -EINVAL;
1105                 }
1106         }
1107
1108         i2c = devm_kzalloc(&pdev->dev, sizeof(struct s3c24xx_i2c), GFP_KERNEL);
1109         if (!i2c)
1110                 return -ENOMEM;
1111
1112         i2c->pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1113         if (!i2c->pdata)
1114                 return -ENOMEM;
1115
1116         i2c->quirks = s3c24xx_get_device_quirks(pdev);
1117         i2c->sysreg = ERR_PTR(-ENOENT);
1118         if (pdata)
1119                 memcpy(i2c->pdata, pdata, sizeof(*pdata));
1120         else
1121                 s3c24xx_i2c_parse_dt(pdev->dev.of_node, i2c);
1122
1123         strlcpy(i2c->adap.name, "s3c2410-i2c", sizeof(i2c->adap.name));
1124         i2c->adap.owner = THIS_MODULE;
1125         i2c->adap.algo = &s3c24xx_i2c_algorithm;
1126         i2c->adap.retries = 2;
1127         i2c->adap.class = I2C_CLASS_DEPRECATED;
1128         i2c->tx_setup = 50;
1129
1130         init_waitqueue_head(&i2c->wait);
1131
1132         /* find the clock and enable it */
1133         i2c->dev = &pdev->dev;
1134         i2c->clk = devm_clk_get(&pdev->dev, "i2c");
1135         if (IS_ERR(i2c->clk)) {
1136                 dev_err(&pdev->dev, "cannot get clock\n");
1137                 return -ENOENT;
1138         }
1139
1140         dev_dbg(&pdev->dev, "clock source %p\n", i2c->clk);
1141
1142         /* map the registers */
1143         res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1144         i2c->regs = devm_ioremap_resource(&pdev->dev, res);
1145
1146         if (IS_ERR(i2c->regs))
1147                 return PTR_ERR(i2c->regs);
1148
1149         dev_dbg(&pdev->dev, "registers %p (%p)\n",
1150                 i2c->regs, res);
1151
1152         /* setup info block for the i2c core */
1153         i2c->adap.algo_data = i2c;
1154         i2c->adap.dev.parent = &pdev->dev;
1155         i2c->pctrl = devm_pinctrl_get_select_default(i2c->dev);
1156
1157         /* inititalise the i2c gpio lines */
1158         if (i2c->pdata->cfg_gpio)
1159                 i2c->pdata->cfg_gpio(to_platform_device(i2c->dev));
1160         else if (IS_ERR(i2c->pctrl) && s3c24xx_i2c_parse_dt_gpio(i2c))
1161                 return -EINVAL;
1162
1163         /* initialise the i2c controller */
1164         ret = clk_prepare_enable(i2c->clk);
1165         if (ret) {
1166                 dev_err(&pdev->dev, "I2C clock enable failed\n");
1167                 return ret;
1168         }
1169
1170         ret = s3c24xx_i2c_init(i2c);
1171         clk_disable(i2c->clk);
1172         if (ret != 0) {
1173                 dev_err(&pdev->dev, "I2C controller init failed\n");
1174                 clk_unprepare(i2c->clk);
1175                 return ret;
1176         }
1177
1178         /*
1179          * find the IRQ for this unit (note, this relies on the init call to
1180          * ensure no current IRQs pending
1181          */
1182         if (!(i2c->quirks & QUIRK_POLL)) {
1183                 i2c->irq = ret = platform_get_irq(pdev, 0);
1184                 if (ret < 0) {
1185                         dev_err(&pdev->dev, "cannot find IRQ\n");
1186                         clk_unprepare(i2c->clk);
1187                         return ret;
1188                 }
1189
1190                 ret = devm_request_irq(&pdev->dev, i2c->irq, s3c24xx_i2c_irq,
1191                                        0, dev_name(&pdev->dev), i2c);
1192                 if (ret != 0) {
1193                         dev_err(&pdev->dev, "cannot claim IRQ %d\n", i2c->irq);
1194                         clk_unprepare(i2c->clk);
1195                         return ret;
1196                 }
1197         }
1198
1199         ret = s3c24xx_i2c_register_cpufreq(i2c);
1200         if (ret < 0) {
1201                 dev_err(&pdev->dev, "failed to register cpufreq notifier\n");
1202                 clk_unprepare(i2c->clk);
1203                 return ret;
1204         }
1205
1206         /*
1207          * Note, previous versions of the driver used i2c_add_adapter()
1208          * to add the bus at any number. We now pass the bus number via
1209          * the platform data, so if unset it will now default to always
1210          * being bus 0.
1211          */
1212         i2c->adap.nr = i2c->pdata->bus_num;
1213         i2c->adap.dev.of_node = pdev->dev.of_node;
1214
1215         platform_set_drvdata(pdev, i2c);
1216
1217         pm_runtime_enable(&pdev->dev);
1218
1219         ret = i2c_add_numbered_adapter(&i2c->adap);
1220         if (ret < 0) {
1221                 pm_runtime_disable(&pdev->dev);
1222                 s3c24xx_i2c_deregister_cpufreq(i2c);
1223                 clk_unprepare(i2c->clk);
1224                 return ret;
1225         }
1226
1227         dev_info(&pdev->dev, "%s: S3C I2C adapter\n", dev_name(&i2c->adap.dev));
1228         return 0;
1229 }
1230
1231 static int s3c24xx_i2c_remove(struct platform_device *pdev)
1232 {
1233         struct s3c24xx_i2c *i2c = platform_get_drvdata(pdev);
1234
1235         clk_unprepare(i2c->clk);
1236
1237         pm_runtime_disable(&pdev->dev);
1238
1239         s3c24xx_i2c_deregister_cpufreq(i2c);
1240
1241         i2c_del_adapter(&i2c->adap);
1242
1243         if (pdev->dev.of_node && IS_ERR(i2c->pctrl))
1244                 s3c24xx_i2c_dt_gpio_free(i2c);
1245
1246         return 0;
1247 }
1248
1249 #ifdef CONFIG_PM_SLEEP
1250 static int s3c24xx_i2c_suspend_noirq(struct device *dev)
1251 {
1252         struct s3c24xx_i2c *i2c = dev_get_drvdata(dev);
1253
1254         i2c->suspended = 1;
1255
1256         if (!IS_ERR(i2c->sysreg))
1257                 regmap_read(i2c->sysreg, EXYNOS5_SYS_I2C_CFG, &i2c->sys_i2c_cfg);
1258
1259         return 0;
1260 }
1261
1262 static int s3c24xx_i2c_resume_noirq(struct device *dev)
1263 {
1264         struct s3c24xx_i2c *i2c = dev_get_drvdata(dev);
1265         int ret;
1266
1267         if (!IS_ERR(i2c->sysreg))
1268                 regmap_write(i2c->sysreg, EXYNOS5_SYS_I2C_CFG, i2c->sys_i2c_cfg);
1269
1270         ret = clk_enable(i2c->clk);
1271         if (ret)
1272                 return ret;
1273         s3c24xx_i2c_init(i2c);
1274         clk_disable(i2c->clk);
1275         i2c->suspended = 0;
1276
1277         return 0;
1278 }
1279 #endif
1280
1281 #ifdef CONFIG_PM
1282 static const struct dev_pm_ops s3c24xx_i2c_dev_pm_ops = {
1283         SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(s3c24xx_i2c_suspend_noirq,
1284                                       s3c24xx_i2c_resume_noirq)
1285 };
1286
1287 #define S3C24XX_DEV_PM_OPS (&s3c24xx_i2c_dev_pm_ops)
1288 #else
1289 #define S3C24XX_DEV_PM_OPS NULL
1290 #endif
1291
1292 static struct platform_driver s3c24xx_i2c_driver = {
1293         .probe          = s3c24xx_i2c_probe,
1294         .remove         = s3c24xx_i2c_remove,
1295         .id_table       = s3c24xx_driver_ids,
1296         .driver         = {
1297                 .name   = "s3c-i2c",
1298                 .pm     = S3C24XX_DEV_PM_OPS,
1299                 .of_match_table = of_match_ptr(s3c24xx_i2c_match),
1300         },
1301 };
1302
1303 static int __init i2c_adap_s3c_init(void)
1304 {
1305         return platform_driver_register(&s3c24xx_i2c_driver);
1306 }
1307 subsys_initcall(i2c_adap_s3c_init);
1308
1309 static void __exit i2c_adap_s3c_exit(void)
1310 {
1311         platform_driver_unregister(&s3c24xx_i2c_driver);
1312 }
1313 module_exit(i2c_adap_s3c_exit);
1314
1315 MODULE_DESCRIPTION("S3C24XX I2C Bus driver");
1316 MODULE_AUTHOR("Ben Dooks, <ben@simtec.co.uk>");
1317 MODULE_LICENSE("GPL");