2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
23 * Authors: Dave Airlie
27 #include <drm/radeon_drm.h>
31 #include <asm/div64.h>
33 #include <linux/pm_runtime.h>
34 #include <drm/drm_crtc_helper.h>
35 #include <drm/drm_plane_helper.h>
36 #include <drm/drm_edid.h>
38 #include <linux/gcd.h>
40 static void avivo_crtc_load_lut(struct drm_crtc *crtc)
42 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
43 struct drm_device *dev = crtc->dev;
44 struct radeon_device *rdev = dev->dev_private;
48 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
49 WREG32(AVIVO_DC_LUTA_CONTROL + radeon_crtc->crtc_offset, 0);
51 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
52 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
53 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
55 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
56 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
57 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
59 WREG32(AVIVO_DC_LUT_RW_SELECT, radeon_crtc->crtc_id);
60 WREG32(AVIVO_DC_LUT_RW_MODE, 0);
61 WREG32(AVIVO_DC_LUT_WRITE_EN_MASK, 0x0000003f);
63 WREG8(AVIVO_DC_LUT_RW_INDEX, 0);
64 r = crtc->gamma_store;
65 g = r + crtc->gamma_size;
66 b = g + crtc->gamma_size;
67 for (i = 0; i < 256; i++) {
68 WREG32(AVIVO_DC_LUT_30_COLOR,
69 ((*r++ & 0xffc0) << 14) |
70 ((*g++ & 0xffc0) << 4) |
74 /* Only change bit 0 of LUT_SEL, other bits are set elsewhere */
75 WREG32_P(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset, radeon_crtc->crtc_id, ~1);
78 static void dce4_crtc_load_lut(struct drm_crtc *crtc)
80 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
81 struct drm_device *dev = crtc->dev;
82 struct radeon_device *rdev = dev->dev_private;
86 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
87 WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
89 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
90 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
91 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
93 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
94 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
95 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
97 WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
98 WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
100 WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
101 r = crtc->gamma_store;
102 g = r + crtc->gamma_size;
103 b = g + crtc->gamma_size;
104 for (i = 0; i < 256; i++) {
105 WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
106 ((*r++ & 0xffc0) << 14) |
107 ((*g++ & 0xffc0) << 4) |
112 static void dce5_crtc_load_lut(struct drm_crtc *crtc)
114 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
115 struct drm_device *dev = crtc->dev;
116 struct radeon_device *rdev = dev->dev_private;
120 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
124 WREG32(NI_INPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
125 (NI_INPUT_CSC_GRPH_MODE(NI_INPUT_CSC_BYPASS) |
126 NI_INPUT_CSC_OVL_MODE(NI_INPUT_CSC_BYPASS)));
127 WREG32(NI_PRESCALE_GRPH_CONTROL + radeon_crtc->crtc_offset,
128 NI_GRPH_PRESCALE_BYPASS);
129 WREG32(NI_PRESCALE_OVL_CONTROL + radeon_crtc->crtc_offset,
130 NI_OVL_PRESCALE_BYPASS);
131 WREG32(NI_INPUT_GAMMA_CONTROL + radeon_crtc->crtc_offset,
132 (NI_GRPH_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT) |
133 NI_OVL_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT)));
135 WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
137 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
138 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
139 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
141 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
142 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
143 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
145 WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
146 WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
148 WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
149 r = crtc->gamma_store;
150 g = r + crtc->gamma_size;
151 b = g + crtc->gamma_size;
152 for (i = 0; i < 256; i++) {
153 WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
154 ((*r++ & 0xffc0) << 14) |
155 ((*g++ & 0xffc0) << 4) |
159 WREG32(NI_DEGAMMA_CONTROL + radeon_crtc->crtc_offset,
160 (NI_GRPH_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
161 NI_OVL_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
162 NI_ICON_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
163 NI_CURSOR_DEGAMMA_MODE(NI_DEGAMMA_BYPASS)));
164 WREG32(NI_GAMUT_REMAP_CONTROL + radeon_crtc->crtc_offset,
165 (NI_GRPH_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS) |
166 NI_OVL_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS)));
167 WREG32(NI_REGAMMA_CONTROL + radeon_crtc->crtc_offset,
168 (NI_GRPH_REGAMMA_MODE(NI_REGAMMA_BYPASS) |
169 NI_OVL_REGAMMA_MODE(NI_REGAMMA_BYPASS)));
170 WREG32(NI_OUTPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
171 (NI_OUTPUT_CSC_GRPH_MODE(radeon_crtc->output_csc) |
172 NI_OUTPUT_CSC_OVL_MODE(NI_OUTPUT_CSC_BYPASS)));
173 /* XXX match this to the depth of the crtc fmt block, move to modeset? */
174 WREG32(0x6940 + radeon_crtc->crtc_offset, 0);
175 if (ASIC_IS_DCE8(rdev)) {
176 /* XXX this only needs to be programmed once per crtc at startup,
177 * not sure where the best place for it is
179 WREG32(CIK_ALPHA_CONTROL + radeon_crtc->crtc_offset,
180 CIK_CURSOR_ALPHA_BLND_ENA);
184 static void legacy_crtc_load_lut(struct drm_crtc *crtc)
186 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
187 struct drm_device *dev = crtc->dev;
188 struct radeon_device *rdev = dev->dev_private;
193 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
194 if (radeon_crtc->crtc_id == 0)
195 dac2_cntl &= (uint32_t)~RADEON_DAC2_PALETTE_ACC_CTL;
197 dac2_cntl |= RADEON_DAC2_PALETTE_ACC_CTL;
198 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
200 WREG8(RADEON_PALETTE_INDEX, 0);
201 r = crtc->gamma_store;
202 g = r + crtc->gamma_size;
203 b = g + crtc->gamma_size;
204 for (i = 0; i < 256; i++) {
205 WREG32(RADEON_PALETTE_30_DATA,
206 ((*r++ & 0xffc0) << 14) |
207 ((*g++ & 0xffc0) << 4) |
212 void radeon_crtc_load_lut(struct drm_crtc *crtc)
214 struct drm_device *dev = crtc->dev;
215 struct radeon_device *rdev = dev->dev_private;
220 if (ASIC_IS_DCE5(rdev))
221 dce5_crtc_load_lut(crtc);
222 else if (ASIC_IS_DCE4(rdev))
223 dce4_crtc_load_lut(crtc);
224 else if (ASIC_IS_AVIVO(rdev))
225 avivo_crtc_load_lut(crtc);
227 legacy_crtc_load_lut(crtc);
230 static int radeon_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
231 u16 *blue, uint32_t size,
232 struct drm_modeset_acquire_ctx *ctx)
234 radeon_crtc_load_lut(crtc);
239 static void radeon_crtc_destroy(struct drm_crtc *crtc)
241 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
243 drm_crtc_cleanup(crtc);
244 destroy_workqueue(radeon_crtc->flip_queue);
249 * radeon_unpin_work_func - unpin old buffer object
251 * @__work - kernel work item
253 * Unpin the old frame buffer object outside of the interrupt handler
255 static void radeon_unpin_work_func(struct work_struct *__work)
257 struct radeon_flip_work *work =
258 container_of(__work, struct radeon_flip_work, unpin_work);
261 /* unpin of the old buffer */
262 r = radeon_bo_reserve(work->old_rbo, false);
263 if (likely(r == 0)) {
264 r = radeon_bo_unpin(work->old_rbo);
265 if (unlikely(r != 0)) {
266 DRM_ERROR("failed to unpin buffer after flip\n");
268 radeon_bo_unreserve(work->old_rbo);
270 DRM_ERROR("failed to reserve buffer after flip\n");
272 drm_gem_object_put_unlocked(&work->old_rbo->gem_base);
276 void radeon_crtc_handle_vblank(struct radeon_device *rdev, int crtc_id)
278 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
283 /* can happen during initialization */
284 if (radeon_crtc == NULL)
287 /* Skip the pageflip completion check below (based on polling) on
288 * asics which reliably support hw pageflip completion irqs. pflip
289 * irqs are a reliable and race-free method of handling pageflip
290 * completion detection. A use_pflipirq module parameter < 2 allows
291 * to override this in case of asics with faulty pflip irqs.
292 * A module parameter of 0 would only use this polling based path,
293 * a parameter of 1 would use pflip irq only as a backup to this
294 * path, as in Linux 3.16.
296 if ((radeon_use_pflipirq == 2) && ASIC_IS_DCE4(rdev))
299 spin_lock_irqsave(&rdev->ddev->event_lock, flags);
300 if (radeon_crtc->flip_status != RADEON_FLIP_SUBMITTED) {
301 DRM_DEBUG_DRIVER("radeon_crtc->flip_status = %d != "
302 "RADEON_FLIP_SUBMITTED(%d)\n",
303 radeon_crtc->flip_status,
304 RADEON_FLIP_SUBMITTED);
305 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
309 update_pending = radeon_page_flip_pending(rdev, crtc_id);
311 /* Has the pageflip already completed in crtc, or is it certain
312 * to complete in this vblank? GET_DISTANCE_TO_VBLANKSTART provides
313 * distance to start of "fudged earlier" vblank in vpos, distance to
314 * start of real vblank in hpos. vpos >= 0 && hpos < 0 means we are in
315 * the last few scanlines before start of real vblank, where the vblank
316 * irq can fire, so we have sampled update_pending a bit too early and
317 * know the flip will complete at leading edge of the upcoming real
318 * vblank. On pre-AVIVO hardware, flips also complete inside the real
319 * vblank, not only at leading edge, so if update_pending for hpos >= 0
320 * == inside real vblank, the flip will complete almost immediately.
321 * Note that this method of completion handling is still not 100% race
322 * free, as we could execute before the radeon_flip_work_func managed
323 * to run and set the RADEON_FLIP_SUBMITTED status, thereby we no-op,
324 * but the flip still gets programmed into hw and completed during
325 * vblank, leading to a delayed emission of the flip completion event.
326 * This applies at least to pre-AVIVO hardware, where flips are always
327 * completing inside vblank, not only at leading edge of vblank.
329 if (update_pending &&
330 (DRM_SCANOUTPOS_VALID &
331 radeon_get_crtc_scanoutpos(rdev->ddev, crtc_id,
332 GET_DISTANCE_TO_VBLANKSTART,
333 &vpos, &hpos, NULL, NULL,
334 &rdev->mode_info.crtcs[crtc_id]->base.hwmode)) &&
335 ((vpos >= 0 && hpos < 0) || (hpos >= 0 && !ASIC_IS_AVIVO(rdev)))) {
336 /* crtc didn't flip in this target vblank interval,
337 * but flip is pending in crtc. Based on the current
338 * scanout position we know that the current frame is
339 * (nearly) complete and the flip will (likely)
340 * complete before the start of the next frame.
344 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
346 radeon_crtc_handle_flip(rdev, crtc_id);
350 * radeon_crtc_handle_flip - page flip completed
352 * @rdev: radeon device pointer
353 * @crtc_id: crtc number this event is for
355 * Called when we are sure that a page flip for this crtc is completed.
357 void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id)
359 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
360 struct radeon_flip_work *work;
363 /* this can happen at init */
364 if (radeon_crtc == NULL)
367 spin_lock_irqsave(&rdev->ddev->event_lock, flags);
368 work = radeon_crtc->flip_work;
369 if (radeon_crtc->flip_status != RADEON_FLIP_SUBMITTED) {
370 DRM_DEBUG_DRIVER("radeon_crtc->flip_status = %d != "
371 "RADEON_FLIP_SUBMITTED(%d)\n",
372 radeon_crtc->flip_status,
373 RADEON_FLIP_SUBMITTED);
374 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
378 /* Pageflip completed. Clean up. */
379 radeon_crtc->flip_status = RADEON_FLIP_NONE;
380 radeon_crtc->flip_work = NULL;
382 /* wakeup userspace */
384 drm_crtc_send_vblank_event(&radeon_crtc->base, work->event);
386 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
388 drm_crtc_vblank_put(&radeon_crtc->base);
389 radeon_irq_kms_pflip_irq_put(rdev, work->crtc_id);
390 queue_work(radeon_crtc->flip_queue, &work->unpin_work);
394 * radeon_flip_work_func - page flip framebuffer
396 * @work - kernel work item
398 * Wait for the buffer object to become idle and do the actual page flip
400 static void radeon_flip_work_func(struct work_struct *__work)
402 struct radeon_flip_work *work =
403 container_of(__work, struct radeon_flip_work, flip_work);
404 struct radeon_device *rdev = work->rdev;
405 struct drm_device *dev = rdev->ddev;
406 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[work->crtc_id];
408 struct drm_crtc *crtc = &radeon_crtc->base;
413 down_read(&rdev->exclusive_lock);
415 struct radeon_fence *fence;
417 fence = to_radeon_fence(work->fence);
418 if (fence && fence->rdev == rdev) {
419 r = radeon_fence_wait(fence, false);
421 up_read(&rdev->exclusive_lock);
423 r = radeon_gpu_reset(rdev);
424 } while (r == -EAGAIN);
425 down_read(&rdev->exclusive_lock);
428 r = dma_fence_wait(work->fence, false);
431 DRM_ERROR("failed to wait on page flip fence (%d)!\n", r);
433 /* We continue with the page flip even if we failed to wait on
434 * the fence, otherwise the DRM core and userspace will be
435 * confused about which BO the CRTC is scanning out
438 dma_fence_put(work->fence);
442 /* Wait until we're out of the vertical blank period before the one
443 * targeted by the flip. Always wait on pre DCE4 to avoid races with
444 * flip completion handling from vblank irq, as these old asics don't
445 * have reliable pageflip completion interrupts.
447 while (radeon_crtc->enabled &&
448 (radeon_get_crtc_scanoutpos(dev, work->crtc_id, 0,
449 &vpos, &hpos, NULL, NULL,
451 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
452 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
453 (!ASIC_IS_AVIVO(rdev) ||
454 ((int) (work->target_vblank -
455 dev->driver->get_vblank_counter(dev, work->crtc_id)) > 0)))
456 usleep_range(1000, 2000);
458 /* We borrow the event spin lock for protecting flip_status */
459 spin_lock_irqsave(&crtc->dev->event_lock, flags);
461 /* set the proper interrupt */
462 radeon_irq_kms_pflip_irq_get(rdev, radeon_crtc->crtc_id);
464 /* do the flip (mmio) */
465 radeon_page_flip(rdev, radeon_crtc->crtc_id, work->base, work->async);
467 radeon_crtc->flip_status = RADEON_FLIP_SUBMITTED;
468 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
469 up_read(&rdev->exclusive_lock);
472 static int radeon_crtc_page_flip_target(struct drm_crtc *crtc,
473 struct drm_framebuffer *fb,
474 struct drm_pending_vblank_event *event,
475 uint32_t page_flip_flags,
477 struct drm_modeset_acquire_ctx *ctx)
479 struct drm_device *dev = crtc->dev;
480 struct radeon_device *rdev = dev->dev_private;
481 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
482 struct radeon_framebuffer *old_radeon_fb;
483 struct radeon_framebuffer *new_radeon_fb;
484 struct drm_gem_object *obj;
485 struct radeon_flip_work *work;
486 struct radeon_bo *new_rbo;
487 uint32_t tiling_flags, pitch_pixels;
492 work = kzalloc(sizeof *work, GFP_KERNEL);
496 INIT_WORK(&work->flip_work, radeon_flip_work_func);
497 INIT_WORK(&work->unpin_work, radeon_unpin_work_func);
500 work->crtc_id = radeon_crtc->crtc_id;
502 work->async = (page_flip_flags & DRM_MODE_PAGE_FLIP_ASYNC) != 0;
504 /* schedule unpin of the old buffer */
505 old_radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
506 obj = old_radeon_fb->obj;
508 /* take a reference to the old object */
509 drm_gem_object_get(obj);
510 work->old_rbo = gem_to_radeon_bo(obj);
512 new_radeon_fb = to_radeon_framebuffer(fb);
513 obj = new_radeon_fb->obj;
514 new_rbo = gem_to_radeon_bo(obj);
516 /* pin the new buffer */
517 DRM_DEBUG_DRIVER("flip-ioctl() cur_rbo = %p, new_rbo = %p\n",
518 work->old_rbo, new_rbo);
520 r = radeon_bo_reserve(new_rbo, false);
521 if (unlikely(r != 0)) {
522 DRM_ERROR("failed to reserve new rbo buffer before flip\n");
525 /* Only 27 bit offset for legacy CRTC */
526 r = radeon_bo_pin_restricted(new_rbo, RADEON_GEM_DOMAIN_VRAM,
527 ASIC_IS_AVIVO(rdev) ? 0 : 1 << 27, &base);
528 if (unlikely(r != 0)) {
529 radeon_bo_unreserve(new_rbo);
531 DRM_ERROR("failed to pin new rbo buffer before flip\n");
534 work->fence = dma_fence_get(reservation_object_get_excl(new_rbo->tbo.resv));
535 radeon_bo_get_tiling_flags(new_rbo, &tiling_flags, NULL);
536 radeon_bo_unreserve(new_rbo);
538 if (!ASIC_IS_AVIVO(rdev)) {
539 /* crtc offset is from display base addr not FB location */
540 base -= radeon_crtc->legacy_display_base_addr;
541 pitch_pixels = fb->pitches[0] / fb->format->cpp[0];
543 if (tiling_flags & RADEON_TILING_MACRO) {
544 if (ASIC_IS_R300(rdev)) {
547 int byteshift = fb->format->cpp[0] * 8 >> 4;
548 int tile_addr = (((crtc->y >> 3) * pitch_pixels + crtc->x) >> (8 - byteshift)) << 11;
549 base += tile_addr + ((crtc->x << byteshift) % 256) + ((crtc->y % 8) << 8);
552 int offset = crtc->y * pitch_pixels + crtc->x;
553 switch (fb->format->cpp[0] * 8) {
574 work->target_vblank = target - drm_crtc_vblank_count(crtc) +
575 dev->driver->get_vblank_counter(dev, work->crtc_id);
577 /* We borrow the event spin lock for protecting flip_work */
578 spin_lock_irqsave(&crtc->dev->event_lock, flags);
580 if (radeon_crtc->flip_status != RADEON_FLIP_NONE) {
581 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
582 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
586 radeon_crtc->flip_status = RADEON_FLIP_PENDING;
587 radeon_crtc->flip_work = work;
590 crtc->primary->fb = fb;
592 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
594 queue_work(radeon_crtc->flip_queue, &work->flip_work);
598 if (unlikely(radeon_bo_reserve(new_rbo, false) != 0)) {
599 DRM_ERROR("failed to reserve new rbo in error path\n");
602 if (unlikely(radeon_bo_unpin(new_rbo) != 0)) {
603 DRM_ERROR("failed to unpin new rbo in error path\n");
605 radeon_bo_unreserve(new_rbo);
608 drm_gem_object_put_unlocked(&work->old_rbo->gem_base);
609 dma_fence_put(work->fence);
615 radeon_crtc_set_config(struct drm_mode_set *set,
616 struct drm_modeset_acquire_ctx *ctx)
618 struct drm_device *dev;
619 struct radeon_device *rdev;
620 struct drm_crtc *crtc;
624 if (!set || !set->crtc)
627 dev = set->crtc->dev;
629 ret = pm_runtime_get_sync(dev->dev);
631 pm_runtime_put_autosuspend(dev->dev);
635 ret = drm_crtc_helper_set_config(set, ctx);
637 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
641 pm_runtime_mark_last_busy(dev->dev);
643 rdev = dev->dev_private;
644 /* if we have active crtcs and we don't have a power ref,
645 take the current one */
646 if (active && !rdev->have_disp_power_ref) {
647 rdev->have_disp_power_ref = true;
650 /* if we have no active crtcs, then drop the power ref
652 if (!active && rdev->have_disp_power_ref) {
653 pm_runtime_put_autosuspend(dev->dev);
654 rdev->have_disp_power_ref = false;
657 /* drop the power reference we got coming in here */
658 pm_runtime_put_autosuspend(dev->dev);
662 static const struct drm_crtc_funcs radeon_crtc_funcs = {
663 .cursor_set2 = radeon_crtc_cursor_set2,
664 .cursor_move = radeon_crtc_cursor_move,
665 .gamma_set = radeon_crtc_gamma_set,
666 .set_config = radeon_crtc_set_config,
667 .destroy = radeon_crtc_destroy,
668 .page_flip_target = radeon_crtc_page_flip_target,
671 static void radeon_crtc_init(struct drm_device *dev, int index)
673 struct radeon_device *rdev = dev->dev_private;
674 struct radeon_crtc *radeon_crtc;
677 radeon_crtc = kzalloc(sizeof(struct radeon_crtc) + (RADEONFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
678 if (radeon_crtc == NULL)
681 drm_crtc_init(dev, &radeon_crtc->base, &radeon_crtc_funcs);
683 drm_mode_crtc_set_gamma_size(&radeon_crtc->base, 256);
684 radeon_crtc->crtc_id = index;
685 radeon_crtc->flip_queue = alloc_workqueue("radeon-crtc", WQ_HIGHPRI, 0);
686 rdev->mode_info.crtcs[index] = radeon_crtc;
688 if (rdev->family >= CHIP_BONAIRE) {
689 radeon_crtc->max_cursor_width = CIK_CURSOR_WIDTH;
690 radeon_crtc->max_cursor_height = CIK_CURSOR_HEIGHT;
692 radeon_crtc->max_cursor_width = CURSOR_WIDTH;
693 radeon_crtc->max_cursor_height = CURSOR_HEIGHT;
695 dev->mode_config.cursor_width = radeon_crtc->max_cursor_width;
696 dev->mode_config.cursor_height = radeon_crtc->max_cursor_height;
699 radeon_crtc->mode_set.crtc = &radeon_crtc->base;
700 radeon_crtc->mode_set.connectors = (struct drm_connector **)(radeon_crtc + 1);
701 radeon_crtc->mode_set.num_connectors = 0;
704 for (i = 0; i < 256; i++) {
705 radeon_crtc->lut_r[i] = i << 2;
706 radeon_crtc->lut_g[i] = i << 2;
707 radeon_crtc->lut_b[i] = i << 2;
710 if (rdev->is_atom_bios && (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom))
711 radeon_atombios_init_crtc(dev, radeon_crtc);
713 radeon_legacy_init_crtc(dev, radeon_crtc);
716 static const char *encoder_names[38] = {
736 "INTERNAL_KLDSCP_TMDS1",
737 "INTERNAL_KLDSCP_DVO1",
738 "INTERNAL_KLDSCP_DAC1",
739 "INTERNAL_KLDSCP_DAC2",
748 "INTERNAL_KLDSCP_LVTMA",
757 static const char *hpd_names[6] = {
766 static void radeon_print_display_setup(struct drm_device *dev)
768 struct drm_connector *connector;
769 struct radeon_connector *radeon_connector;
770 struct drm_encoder *encoder;
771 struct radeon_encoder *radeon_encoder;
775 DRM_INFO("Radeon Display Connectors\n");
776 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
777 radeon_connector = to_radeon_connector(connector);
778 DRM_INFO("Connector %d:\n", i);
779 DRM_INFO(" %s\n", connector->name);
780 if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
781 DRM_INFO(" %s\n", hpd_names[radeon_connector->hpd.hpd]);
782 if (radeon_connector->ddc_bus) {
783 DRM_INFO(" DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
784 radeon_connector->ddc_bus->rec.mask_clk_reg,
785 radeon_connector->ddc_bus->rec.mask_data_reg,
786 radeon_connector->ddc_bus->rec.a_clk_reg,
787 radeon_connector->ddc_bus->rec.a_data_reg,
788 radeon_connector->ddc_bus->rec.en_clk_reg,
789 radeon_connector->ddc_bus->rec.en_data_reg,
790 radeon_connector->ddc_bus->rec.y_clk_reg,
791 radeon_connector->ddc_bus->rec.y_data_reg);
792 if (radeon_connector->router.ddc_valid)
793 DRM_INFO(" DDC Router 0x%x/0x%x\n",
794 radeon_connector->router.ddc_mux_control_pin,
795 radeon_connector->router.ddc_mux_state);
796 if (radeon_connector->router.cd_valid)
797 DRM_INFO(" Clock/Data Router 0x%x/0x%x\n",
798 radeon_connector->router.cd_mux_control_pin,
799 radeon_connector->router.cd_mux_state);
801 if (connector->connector_type == DRM_MODE_CONNECTOR_VGA ||
802 connector->connector_type == DRM_MODE_CONNECTOR_DVII ||
803 connector->connector_type == DRM_MODE_CONNECTOR_DVID ||
804 connector->connector_type == DRM_MODE_CONNECTOR_DVIA ||
805 connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
806 connector->connector_type == DRM_MODE_CONNECTOR_HDMIB)
807 DRM_INFO(" DDC: no ddc bus - possible BIOS bug - please report to xorg-driver-ati@lists.x.org\n");
809 DRM_INFO(" Encoders:\n");
810 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
811 radeon_encoder = to_radeon_encoder(encoder);
812 devices = radeon_encoder->devices & radeon_connector->devices;
814 if (devices & ATOM_DEVICE_CRT1_SUPPORT)
815 DRM_INFO(" CRT1: %s\n", encoder_names[radeon_encoder->encoder_id]);
816 if (devices & ATOM_DEVICE_CRT2_SUPPORT)
817 DRM_INFO(" CRT2: %s\n", encoder_names[radeon_encoder->encoder_id]);
818 if (devices & ATOM_DEVICE_LCD1_SUPPORT)
819 DRM_INFO(" LCD1: %s\n", encoder_names[radeon_encoder->encoder_id]);
820 if (devices & ATOM_DEVICE_DFP1_SUPPORT)
821 DRM_INFO(" DFP1: %s\n", encoder_names[radeon_encoder->encoder_id]);
822 if (devices & ATOM_DEVICE_DFP2_SUPPORT)
823 DRM_INFO(" DFP2: %s\n", encoder_names[radeon_encoder->encoder_id]);
824 if (devices & ATOM_DEVICE_DFP3_SUPPORT)
825 DRM_INFO(" DFP3: %s\n", encoder_names[radeon_encoder->encoder_id]);
826 if (devices & ATOM_DEVICE_DFP4_SUPPORT)
827 DRM_INFO(" DFP4: %s\n", encoder_names[radeon_encoder->encoder_id]);
828 if (devices & ATOM_DEVICE_DFP5_SUPPORT)
829 DRM_INFO(" DFP5: %s\n", encoder_names[radeon_encoder->encoder_id]);
830 if (devices & ATOM_DEVICE_DFP6_SUPPORT)
831 DRM_INFO(" DFP6: %s\n", encoder_names[radeon_encoder->encoder_id]);
832 if (devices & ATOM_DEVICE_TV1_SUPPORT)
833 DRM_INFO(" TV1: %s\n", encoder_names[radeon_encoder->encoder_id]);
834 if (devices & ATOM_DEVICE_CV_SUPPORT)
835 DRM_INFO(" CV: %s\n", encoder_names[radeon_encoder->encoder_id]);
842 static bool radeon_setup_enc_conn(struct drm_device *dev)
844 struct radeon_device *rdev = dev->dev_private;
848 if (rdev->is_atom_bios) {
849 ret = radeon_get_atom_connector_info_from_supported_devices_table(dev);
851 ret = radeon_get_atom_connector_info_from_object_table(dev);
853 ret = radeon_get_legacy_connector_info_from_bios(dev);
855 ret = radeon_get_legacy_connector_info_from_table(dev);
858 if (!ASIC_IS_AVIVO(rdev))
859 ret = radeon_get_legacy_connector_info_from_table(dev);
862 radeon_setup_encoder_clones(dev);
863 radeon_print_display_setup(dev);
872 * avivo_reduce_ratio - fractional number reduction
876 * @nom_min: minimum value for nominator
877 * @den_min: minimum value for denominator
879 * Find the greatest common divisor and apply it on both nominator and
880 * denominator, but make nominator and denominator are at least as large
881 * as their minimum values.
883 static void avivo_reduce_ratio(unsigned *nom, unsigned *den,
884 unsigned nom_min, unsigned den_min)
888 /* reduce the numbers to a simpler ratio */
889 tmp = gcd(*nom, *den);
893 /* make sure nominator is large enough */
894 if (*nom < nom_min) {
895 tmp = DIV_ROUND_UP(nom_min, *nom);
900 /* make sure the denominator is large enough */
901 if (*den < den_min) {
902 tmp = DIV_ROUND_UP(den_min, *den);
909 * avivo_get_fb_ref_div - feedback and ref divider calculation
913 * @post_div: post divider
914 * @fb_div_max: feedback divider maximum
915 * @ref_div_max: reference divider maximum
916 * @fb_div: resulting feedback divider
917 * @ref_div: resulting reference divider
919 * Calculate feedback and reference divider for a given post divider. Makes
920 * sure we stay within the limits.
922 static void avivo_get_fb_ref_div(unsigned nom, unsigned den, unsigned post_div,
923 unsigned fb_div_max, unsigned ref_div_max,
924 unsigned *fb_div, unsigned *ref_div)
926 /* limit reference * post divider to a maximum */
927 ref_div_max = max(min(100 / post_div, ref_div_max), 1u);
929 /* get matching reference and feedback divider */
930 *ref_div = min(max(den/post_div, 1u), ref_div_max);
931 *fb_div = DIV_ROUND_CLOSEST(nom * *ref_div * post_div, den);
933 /* limit fb divider to its maximum */
934 if (*fb_div > fb_div_max) {
935 *ref_div = (*ref_div * fb_div_max)/(*fb_div);
936 *fb_div = fb_div_max;
941 * radeon_compute_pll_avivo - compute PLL paramaters
943 * @pll: information about the PLL
944 * @dot_clock_p: resulting pixel clock
945 * fb_div_p: resulting feedback divider
946 * frac_fb_div_p: fractional part of the feedback divider
947 * ref_div_p: resulting reference divider
948 * post_div_p: resulting reference divider
950 * Try to calculate the PLL parameters to generate the given frequency:
951 * dot_clock = (ref_freq * feedback_div) / (ref_div * post_div)
953 void radeon_compute_pll_avivo(struct radeon_pll *pll,
961 unsigned target_clock = pll->flags & RADEON_PLL_USE_FRAC_FB_DIV ?
964 unsigned fb_div_min, fb_div_max, fb_div;
965 unsigned post_div_min, post_div_max, post_div;
966 unsigned ref_div_min, ref_div_max, ref_div;
967 unsigned post_div_best, diff_best;
970 /* determine allowed feedback divider range */
971 fb_div_min = pll->min_feedback_div;
972 fb_div_max = pll->max_feedback_div;
974 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
979 /* determine allowed ref divider range */
980 if (pll->flags & RADEON_PLL_USE_REF_DIV)
981 ref_div_min = pll->reference_div;
983 ref_div_min = pll->min_ref_div;
985 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV &&
986 pll->flags & RADEON_PLL_USE_REF_DIV)
987 ref_div_max = pll->reference_div;
988 else if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP)
989 /* fix for problems on RS880 */
990 ref_div_max = min(pll->max_ref_div, 7u);
992 ref_div_max = pll->max_ref_div;
994 /* determine allowed post divider range */
995 if (pll->flags & RADEON_PLL_USE_POST_DIV) {
996 post_div_min = pll->post_div;
997 post_div_max = pll->post_div;
999 unsigned vco_min, vco_max;
1001 if (pll->flags & RADEON_PLL_IS_LCD) {
1002 vco_min = pll->lcd_pll_out_min;
1003 vco_max = pll->lcd_pll_out_max;
1005 vco_min = pll->pll_out_min;
1006 vco_max = pll->pll_out_max;
1009 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
1014 post_div_min = vco_min / target_clock;
1015 if ((target_clock * post_div_min) < vco_min)
1017 if (post_div_min < pll->min_post_div)
1018 post_div_min = pll->min_post_div;
1020 post_div_max = vco_max / target_clock;
1021 if ((target_clock * post_div_max) > vco_max)
1023 if (post_div_max > pll->max_post_div)
1024 post_div_max = pll->max_post_div;
1027 /* represent the searched ratio as fractional number */
1029 den = pll->reference_freq;
1031 /* reduce the numbers to a simpler ratio */
1032 avivo_reduce_ratio(&nom, &den, fb_div_min, post_div_min);
1034 /* now search for a post divider */
1035 if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP)
1036 post_div_best = post_div_min;
1038 post_div_best = post_div_max;
1041 for (post_div = post_div_min; post_div <= post_div_max; ++post_div) {
1043 avivo_get_fb_ref_div(nom, den, post_div, fb_div_max,
1044 ref_div_max, &fb_div, &ref_div);
1045 diff = abs(target_clock - (pll->reference_freq * fb_div) /
1046 (ref_div * post_div));
1048 if (diff < diff_best || (diff == diff_best &&
1049 !(pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP))) {
1051 post_div_best = post_div;
1055 post_div = post_div_best;
1057 /* get the feedback and reference divider for the optimal value */
1058 avivo_get_fb_ref_div(nom, den, post_div, fb_div_max, ref_div_max,
1061 /* reduce the numbers to a simpler ratio once more */
1062 /* this also makes sure that the reference divider is large enough */
1063 avivo_reduce_ratio(&fb_div, &ref_div, fb_div_min, ref_div_min);
1065 /* avoid high jitter with small fractional dividers */
1066 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV && (fb_div % 10)) {
1067 fb_div_min = max(fb_div_min, (9 - (fb_div % 10)) * 20 + 50);
1068 if (fb_div < fb_div_min) {
1069 unsigned tmp = DIV_ROUND_UP(fb_div_min, fb_div);
1075 /* and finally save the result */
1076 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
1077 *fb_div_p = fb_div / 10;
1078 *frac_fb_div_p = fb_div % 10;
1084 *dot_clock_p = ((pll->reference_freq * *fb_div_p * 10) +
1085 (pll->reference_freq * *frac_fb_div_p)) /
1086 (ref_div * post_div * 10);
1087 *ref_div_p = ref_div;
1088 *post_div_p = post_div;
1090 DRM_DEBUG_KMS("%d - %d, pll dividers - fb: %d.%d ref: %d, post %d\n",
1091 freq, *dot_clock_p * 10, *fb_div_p, *frac_fb_div_p,
1096 static inline uint32_t radeon_div(uint64_t n, uint32_t d)
1106 void radeon_compute_pll_legacy(struct radeon_pll *pll,
1108 uint32_t *dot_clock_p,
1110 uint32_t *frac_fb_div_p,
1111 uint32_t *ref_div_p,
1112 uint32_t *post_div_p)
1114 uint32_t min_ref_div = pll->min_ref_div;
1115 uint32_t max_ref_div = pll->max_ref_div;
1116 uint32_t min_post_div = pll->min_post_div;
1117 uint32_t max_post_div = pll->max_post_div;
1118 uint32_t min_fractional_feed_div = 0;
1119 uint32_t max_fractional_feed_div = 0;
1120 uint32_t best_vco = pll->best_vco;
1121 uint32_t best_post_div = 1;
1122 uint32_t best_ref_div = 1;
1123 uint32_t best_feedback_div = 1;
1124 uint32_t best_frac_feedback_div = 0;
1125 uint32_t best_freq = -1;
1126 uint32_t best_error = 0xffffffff;
1127 uint32_t best_vco_diff = 1;
1129 u32 pll_out_min, pll_out_max;
1131 DRM_DEBUG_KMS("PLL freq %llu %u %u\n", freq, pll->min_ref_div, pll->max_ref_div);
1134 if (pll->flags & RADEON_PLL_IS_LCD) {
1135 pll_out_min = pll->lcd_pll_out_min;
1136 pll_out_max = pll->lcd_pll_out_max;
1138 pll_out_min = pll->pll_out_min;
1139 pll_out_max = pll->pll_out_max;
1142 if (pll_out_min > 64800)
1143 pll_out_min = 64800;
1145 if (pll->flags & RADEON_PLL_USE_REF_DIV)
1146 min_ref_div = max_ref_div = pll->reference_div;
1148 while (min_ref_div < max_ref_div-1) {
1149 uint32_t mid = (min_ref_div + max_ref_div) / 2;
1150 uint32_t pll_in = pll->reference_freq / mid;
1151 if (pll_in < pll->pll_in_min)
1153 else if (pll_in > pll->pll_in_max)
1160 if (pll->flags & RADEON_PLL_USE_POST_DIV)
1161 min_post_div = max_post_div = pll->post_div;
1163 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
1164 min_fractional_feed_div = pll->min_frac_feedback_div;
1165 max_fractional_feed_div = pll->max_frac_feedback_div;
1168 for (post_div = max_post_div; post_div >= min_post_div; --post_div) {
1171 if ((pll->flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1))
1174 /* legacy radeons only have a few post_divs */
1175 if (pll->flags & RADEON_PLL_LEGACY) {
1176 if ((post_div == 5) ||
1187 for (ref_div = min_ref_div; ref_div <= max_ref_div; ++ref_div) {
1188 uint32_t feedback_div, current_freq = 0, error, vco_diff;
1189 uint32_t pll_in = pll->reference_freq / ref_div;
1190 uint32_t min_feed_div = pll->min_feedback_div;
1191 uint32_t max_feed_div = pll->max_feedback_div + 1;
1193 if (pll_in < pll->pll_in_min || pll_in > pll->pll_in_max)
1196 while (min_feed_div < max_feed_div) {
1198 uint32_t min_frac_feed_div = min_fractional_feed_div;
1199 uint32_t max_frac_feed_div = max_fractional_feed_div + 1;
1200 uint32_t frac_feedback_div;
1203 feedback_div = (min_feed_div + max_feed_div) / 2;
1205 tmp = (uint64_t)pll->reference_freq * feedback_div;
1206 vco = radeon_div(tmp, ref_div);
1208 if (vco < pll_out_min) {
1209 min_feed_div = feedback_div + 1;
1211 } else if (vco > pll_out_max) {
1212 max_feed_div = feedback_div;
1216 while (min_frac_feed_div < max_frac_feed_div) {
1217 frac_feedback_div = (min_frac_feed_div + max_frac_feed_div) / 2;
1218 tmp = (uint64_t)pll->reference_freq * 10000 * feedback_div;
1219 tmp += (uint64_t)pll->reference_freq * 1000 * frac_feedback_div;
1220 current_freq = radeon_div(tmp, ref_div * post_div);
1222 if (pll->flags & RADEON_PLL_PREFER_CLOSEST_LOWER) {
1223 if (freq < current_freq)
1226 error = freq - current_freq;
1228 error = abs(current_freq - freq);
1229 vco_diff = abs(vco - best_vco);
1231 if ((best_vco == 0 && error < best_error) ||
1233 ((best_error > 100 && error < best_error - 100) ||
1234 (abs(error - best_error) < 100 && vco_diff < best_vco_diff)))) {
1235 best_post_div = post_div;
1236 best_ref_div = ref_div;
1237 best_feedback_div = feedback_div;
1238 best_frac_feedback_div = frac_feedback_div;
1239 best_freq = current_freq;
1241 best_vco_diff = vco_diff;
1242 } else if (current_freq == freq) {
1243 if (best_freq == -1) {
1244 best_post_div = post_div;
1245 best_ref_div = ref_div;
1246 best_feedback_div = feedback_div;
1247 best_frac_feedback_div = frac_feedback_div;
1248 best_freq = current_freq;
1250 best_vco_diff = vco_diff;
1251 } else if (((pll->flags & RADEON_PLL_PREFER_LOW_REF_DIV) && (ref_div < best_ref_div)) ||
1252 ((pll->flags & RADEON_PLL_PREFER_HIGH_REF_DIV) && (ref_div > best_ref_div)) ||
1253 ((pll->flags & RADEON_PLL_PREFER_LOW_FB_DIV) && (feedback_div < best_feedback_div)) ||
1254 ((pll->flags & RADEON_PLL_PREFER_HIGH_FB_DIV) && (feedback_div > best_feedback_div)) ||
1255 ((pll->flags & RADEON_PLL_PREFER_LOW_POST_DIV) && (post_div < best_post_div)) ||
1256 ((pll->flags & RADEON_PLL_PREFER_HIGH_POST_DIV) && (post_div > best_post_div))) {
1257 best_post_div = post_div;
1258 best_ref_div = ref_div;
1259 best_feedback_div = feedback_div;
1260 best_frac_feedback_div = frac_feedback_div;
1261 best_freq = current_freq;
1263 best_vco_diff = vco_diff;
1266 if (current_freq < freq)
1267 min_frac_feed_div = frac_feedback_div + 1;
1269 max_frac_feed_div = frac_feedback_div;
1271 if (current_freq < freq)
1272 min_feed_div = feedback_div + 1;
1274 max_feed_div = feedback_div;
1279 *dot_clock_p = best_freq / 10000;
1280 *fb_div_p = best_feedback_div;
1281 *frac_fb_div_p = best_frac_feedback_div;
1282 *ref_div_p = best_ref_div;
1283 *post_div_p = best_post_div;
1284 DRM_DEBUG_KMS("%lld %d, pll dividers - fb: %d.%d ref: %d, post %d\n",
1286 best_freq / 1000, best_feedback_div, best_frac_feedback_div,
1287 best_ref_div, best_post_div);
1291 static void radeon_user_framebuffer_destroy(struct drm_framebuffer *fb)
1293 struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
1295 drm_gem_object_put_unlocked(radeon_fb->obj);
1296 drm_framebuffer_cleanup(fb);
1300 static int radeon_user_framebuffer_create_handle(struct drm_framebuffer *fb,
1301 struct drm_file *file_priv,
1302 unsigned int *handle)
1304 struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
1306 return drm_gem_handle_create(file_priv, radeon_fb->obj, handle);
1309 static const struct drm_framebuffer_funcs radeon_fb_funcs = {
1310 .destroy = radeon_user_framebuffer_destroy,
1311 .create_handle = radeon_user_framebuffer_create_handle,
1315 radeon_framebuffer_init(struct drm_device *dev,
1316 struct radeon_framebuffer *rfb,
1317 const struct drm_mode_fb_cmd2 *mode_cmd,
1318 struct drm_gem_object *obj)
1322 drm_helper_mode_fill_fb_struct(dev, &rfb->base, mode_cmd);
1323 ret = drm_framebuffer_init(dev, &rfb->base, &radeon_fb_funcs);
1331 static struct drm_framebuffer *
1332 radeon_user_framebuffer_create(struct drm_device *dev,
1333 struct drm_file *file_priv,
1334 const struct drm_mode_fb_cmd2 *mode_cmd)
1336 struct drm_gem_object *obj;
1337 struct radeon_framebuffer *radeon_fb;
1340 obj = drm_gem_object_lookup(file_priv, mode_cmd->handles[0]);
1342 dev_err(&dev->pdev->dev, "No GEM object associated to handle 0x%08X, "
1343 "can't create framebuffer\n", mode_cmd->handles[0]);
1344 return ERR_PTR(-ENOENT);
1347 /* Handle is imported dma-buf, so cannot be migrated to VRAM for scanout */
1348 if (obj->import_attach) {
1349 DRM_DEBUG_KMS("Cannot create framebuffer from imported dma_buf\n");
1350 drm_gem_object_put(obj);
1351 return ERR_PTR(-EINVAL);
1354 radeon_fb = kzalloc(sizeof(*radeon_fb), GFP_KERNEL);
1355 if (radeon_fb == NULL) {
1356 drm_gem_object_put_unlocked(obj);
1357 return ERR_PTR(-ENOMEM);
1360 ret = radeon_framebuffer_init(dev, radeon_fb, mode_cmd, obj);
1363 drm_gem_object_put_unlocked(obj);
1364 return ERR_PTR(ret);
1367 return &radeon_fb->base;
1370 static void radeon_output_poll_changed(struct drm_device *dev)
1372 struct radeon_device *rdev = dev->dev_private;
1373 radeon_fb_output_poll_changed(rdev);
1376 static const struct drm_mode_config_funcs radeon_mode_funcs = {
1377 .fb_create = radeon_user_framebuffer_create,
1378 .output_poll_changed = radeon_output_poll_changed
1381 static const struct drm_prop_enum_list radeon_tmds_pll_enum_list[] =
1386 static const struct drm_prop_enum_list radeon_tv_std_enum_list[] =
1387 { { TV_STD_NTSC, "ntsc" },
1388 { TV_STD_PAL, "pal" },
1389 { TV_STD_PAL_M, "pal-m" },
1390 { TV_STD_PAL_60, "pal-60" },
1391 { TV_STD_NTSC_J, "ntsc-j" },
1392 { TV_STD_SCART_PAL, "scart-pal" },
1393 { TV_STD_PAL_CN, "pal-cn" },
1394 { TV_STD_SECAM, "secam" },
1397 static const struct drm_prop_enum_list radeon_underscan_enum_list[] =
1398 { { UNDERSCAN_OFF, "off" },
1399 { UNDERSCAN_ON, "on" },
1400 { UNDERSCAN_AUTO, "auto" },
1403 static const struct drm_prop_enum_list radeon_audio_enum_list[] =
1404 { { RADEON_AUDIO_DISABLE, "off" },
1405 { RADEON_AUDIO_ENABLE, "on" },
1406 { RADEON_AUDIO_AUTO, "auto" },
1409 /* XXX support different dither options? spatial, temporal, both, etc. */
1410 static const struct drm_prop_enum_list radeon_dither_enum_list[] =
1411 { { RADEON_FMT_DITHER_DISABLE, "off" },
1412 { RADEON_FMT_DITHER_ENABLE, "on" },
1415 static const struct drm_prop_enum_list radeon_output_csc_enum_list[] =
1416 { { RADEON_OUTPUT_CSC_BYPASS, "bypass" },
1417 { RADEON_OUTPUT_CSC_TVRGB, "tvrgb" },
1418 { RADEON_OUTPUT_CSC_YCBCR601, "ycbcr601" },
1419 { RADEON_OUTPUT_CSC_YCBCR709, "ycbcr709" },
1422 static int radeon_modeset_create_props(struct radeon_device *rdev)
1426 if (rdev->is_atom_bios) {
1427 rdev->mode_info.coherent_mode_property =
1428 drm_property_create_range(rdev->ddev, 0 , "coherent", 0, 1);
1429 if (!rdev->mode_info.coherent_mode_property)
1433 if (!ASIC_IS_AVIVO(rdev)) {
1434 sz = ARRAY_SIZE(radeon_tmds_pll_enum_list);
1435 rdev->mode_info.tmds_pll_property =
1436 drm_property_create_enum(rdev->ddev, 0,
1438 radeon_tmds_pll_enum_list, sz);
1441 rdev->mode_info.load_detect_property =
1442 drm_property_create_range(rdev->ddev, 0, "load detection", 0, 1);
1443 if (!rdev->mode_info.load_detect_property)
1446 drm_mode_create_scaling_mode_property(rdev->ddev);
1448 sz = ARRAY_SIZE(radeon_tv_std_enum_list);
1449 rdev->mode_info.tv_std_property =
1450 drm_property_create_enum(rdev->ddev, 0,
1452 radeon_tv_std_enum_list, sz);
1454 sz = ARRAY_SIZE(radeon_underscan_enum_list);
1455 rdev->mode_info.underscan_property =
1456 drm_property_create_enum(rdev->ddev, 0,
1458 radeon_underscan_enum_list, sz);
1460 rdev->mode_info.underscan_hborder_property =
1461 drm_property_create_range(rdev->ddev, 0,
1462 "underscan hborder", 0, 128);
1463 if (!rdev->mode_info.underscan_hborder_property)
1466 rdev->mode_info.underscan_vborder_property =
1467 drm_property_create_range(rdev->ddev, 0,
1468 "underscan vborder", 0, 128);
1469 if (!rdev->mode_info.underscan_vborder_property)
1472 sz = ARRAY_SIZE(radeon_audio_enum_list);
1473 rdev->mode_info.audio_property =
1474 drm_property_create_enum(rdev->ddev, 0,
1476 radeon_audio_enum_list, sz);
1478 sz = ARRAY_SIZE(radeon_dither_enum_list);
1479 rdev->mode_info.dither_property =
1480 drm_property_create_enum(rdev->ddev, 0,
1482 radeon_dither_enum_list, sz);
1484 sz = ARRAY_SIZE(radeon_output_csc_enum_list);
1485 rdev->mode_info.output_csc_property =
1486 drm_property_create_enum(rdev->ddev, 0,
1488 radeon_output_csc_enum_list, sz);
1493 void radeon_update_display_priority(struct radeon_device *rdev)
1495 /* adjustment options for the display watermarks */
1496 if ((radeon_disp_priority == 0) || (radeon_disp_priority > 2)) {
1497 /* set display priority to high for r3xx, rv515 chips
1498 * this avoids flickering due to underflow to the
1499 * display controllers during heavy acceleration.
1500 * Don't force high on rs4xx igp chips as it seems to
1501 * affect the sound card. See kernel bug 15982.
1503 if ((ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV515)) &&
1504 !(rdev->flags & RADEON_IS_IGP))
1505 rdev->disp_priority = 2;
1507 rdev->disp_priority = 0;
1509 rdev->disp_priority = radeon_disp_priority;
1514 * Allocate hdmi structs and determine register offsets
1516 static void radeon_afmt_init(struct radeon_device *rdev)
1520 for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++)
1521 rdev->mode_info.afmt[i] = NULL;
1523 if (ASIC_IS_NODCE(rdev)) {
1525 } else if (ASIC_IS_DCE4(rdev)) {
1526 static uint32_t eg_offsets[] = {
1527 EVERGREEN_CRTC0_REGISTER_OFFSET,
1528 EVERGREEN_CRTC1_REGISTER_OFFSET,
1529 EVERGREEN_CRTC2_REGISTER_OFFSET,
1530 EVERGREEN_CRTC3_REGISTER_OFFSET,
1531 EVERGREEN_CRTC4_REGISTER_OFFSET,
1532 EVERGREEN_CRTC5_REGISTER_OFFSET,
1537 /* DCE8 has 7 audio blocks tied to DIG encoders */
1538 /* DCE6 has 6 audio blocks tied to DIG encoders */
1539 /* DCE4/5 has 6 audio blocks tied to DIG encoders */
1540 /* DCE4.1 has 2 audio blocks tied to DIG encoders */
1541 if (ASIC_IS_DCE8(rdev))
1543 else if (ASIC_IS_DCE6(rdev))
1545 else if (ASIC_IS_DCE5(rdev))
1547 else if (ASIC_IS_DCE41(rdev))
1552 BUG_ON(num_afmt > ARRAY_SIZE(eg_offsets));
1553 for (i = 0; i < num_afmt; i++) {
1554 rdev->mode_info.afmt[i] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1555 if (rdev->mode_info.afmt[i]) {
1556 rdev->mode_info.afmt[i]->offset = eg_offsets[i];
1557 rdev->mode_info.afmt[i]->id = i;
1560 } else if (ASIC_IS_DCE3(rdev)) {
1561 /* DCE3.x has 2 audio blocks tied to DIG encoders */
1562 rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1563 if (rdev->mode_info.afmt[0]) {
1564 rdev->mode_info.afmt[0]->offset = DCE3_HDMI_OFFSET0;
1565 rdev->mode_info.afmt[0]->id = 0;
1567 rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1568 if (rdev->mode_info.afmt[1]) {
1569 rdev->mode_info.afmt[1]->offset = DCE3_HDMI_OFFSET1;
1570 rdev->mode_info.afmt[1]->id = 1;
1572 } else if (ASIC_IS_DCE2(rdev)) {
1573 /* DCE2 has at least 1 routable audio block */
1574 rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1575 if (rdev->mode_info.afmt[0]) {
1576 rdev->mode_info.afmt[0]->offset = DCE2_HDMI_OFFSET0;
1577 rdev->mode_info.afmt[0]->id = 0;
1579 /* r6xx has 2 routable audio blocks */
1580 if (rdev->family >= CHIP_R600) {
1581 rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1582 if (rdev->mode_info.afmt[1]) {
1583 rdev->mode_info.afmt[1]->offset = DCE2_HDMI_OFFSET1;
1584 rdev->mode_info.afmt[1]->id = 1;
1590 static void radeon_afmt_fini(struct radeon_device *rdev)
1594 for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++) {
1595 kfree(rdev->mode_info.afmt[i]);
1596 rdev->mode_info.afmt[i] = NULL;
1600 int radeon_modeset_init(struct radeon_device *rdev)
1605 drm_mode_config_init(rdev->ddev);
1606 rdev->mode_info.mode_config_initialized = true;
1608 rdev->ddev->mode_config.funcs = &radeon_mode_funcs;
1610 if (radeon_use_pflipirq == 2 && rdev->family >= CHIP_R600)
1611 rdev->ddev->mode_config.async_page_flip = true;
1613 if (ASIC_IS_DCE5(rdev)) {
1614 rdev->ddev->mode_config.max_width = 16384;
1615 rdev->ddev->mode_config.max_height = 16384;
1616 } else if (ASIC_IS_AVIVO(rdev)) {
1617 rdev->ddev->mode_config.max_width = 8192;
1618 rdev->ddev->mode_config.max_height = 8192;
1620 rdev->ddev->mode_config.max_width = 4096;
1621 rdev->ddev->mode_config.max_height = 4096;
1624 rdev->ddev->mode_config.preferred_depth = 24;
1625 rdev->ddev->mode_config.prefer_shadow = 1;
1627 rdev->ddev->mode_config.fb_base = rdev->mc.aper_base;
1629 ret = radeon_modeset_create_props(rdev);
1634 /* init i2c buses */
1635 radeon_i2c_init(rdev);
1637 /* check combios for a valid hardcoded EDID - Sun servers */
1638 if (!rdev->is_atom_bios) {
1639 /* check for hardcoded EDID in BIOS */
1640 radeon_combios_check_hardcoded_edid(rdev);
1643 /* allocate crtcs */
1644 for (i = 0; i < rdev->num_crtc; i++) {
1645 radeon_crtc_init(rdev->ddev, i);
1648 /* okay we should have all the bios connectors */
1649 ret = radeon_setup_enc_conn(rdev->ddev);
1654 /* init dig PHYs, disp eng pll */
1655 if (rdev->is_atom_bios) {
1656 radeon_atom_encoder_init(rdev);
1657 radeon_atom_disp_eng_pll_init(rdev);
1660 /* initialize hpd */
1661 radeon_hpd_init(rdev);
1664 radeon_afmt_init(rdev);
1666 radeon_fbdev_init(rdev);
1667 drm_kms_helper_poll_init(rdev->ddev);
1669 /* do pm late init */
1670 ret = radeon_pm_late_init(rdev);
1675 void radeon_modeset_fini(struct radeon_device *rdev)
1677 if (rdev->mode_info.mode_config_initialized) {
1678 drm_kms_helper_poll_fini(rdev->ddev);
1679 radeon_hpd_fini(rdev);
1680 drm_crtc_force_disable_all(rdev->ddev);
1681 radeon_fbdev_fini(rdev);
1682 radeon_afmt_fini(rdev);
1683 drm_mode_config_cleanup(rdev->ddev);
1684 rdev->mode_info.mode_config_initialized = false;
1687 kfree(rdev->mode_info.bios_hardcoded_edid);
1689 /* free i2c buses */
1690 radeon_i2c_fini(rdev);
1693 static bool is_hdtv_mode(const struct drm_display_mode *mode)
1695 /* try and guess if this is a tv or a monitor */
1696 if ((mode->vdisplay == 480 && mode->hdisplay == 720) || /* 480p */
1697 (mode->vdisplay == 576) || /* 576p */
1698 (mode->vdisplay == 720) || /* 720p */
1699 (mode->vdisplay == 1080)) /* 1080p */
1705 bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
1706 const struct drm_display_mode *mode,
1707 struct drm_display_mode *adjusted_mode)
1709 struct drm_device *dev = crtc->dev;
1710 struct radeon_device *rdev = dev->dev_private;
1711 struct drm_encoder *encoder;
1712 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1713 struct radeon_encoder *radeon_encoder;
1714 struct drm_connector *connector;
1715 struct radeon_connector *radeon_connector;
1717 u32 src_v = 1, dst_v = 1;
1718 u32 src_h = 1, dst_h = 1;
1720 radeon_crtc->h_border = 0;
1721 radeon_crtc->v_border = 0;
1723 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1724 if (encoder->crtc != crtc)
1726 radeon_encoder = to_radeon_encoder(encoder);
1727 connector = radeon_get_connector_for_encoder(encoder);
1728 radeon_connector = to_radeon_connector(connector);
1732 if (radeon_encoder->rmx_type == RMX_OFF)
1733 radeon_crtc->rmx_type = RMX_OFF;
1734 else if (mode->hdisplay < radeon_encoder->native_mode.hdisplay ||
1735 mode->vdisplay < radeon_encoder->native_mode.vdisplay)
1736 radeon_crtc->rmx_type = radeon_encoder->rmx_type;
1738 radeon_crtc->rmx_type = RMX_OFF;
1739 /* copy native mode */
1740 memcpy(&radeon_crtc->native_mode,
1741 &radeon_encoder->native_mode,
1742 sizeof(struct drm_display_mode));
1743 src_v = crtc->mode.vdisplay;
1744 dst_v = radeon_crtc->native_mode.vdisplay;
1745 src_h = crtc->mode.hdisplay;
1746 dst_h = radeon_crtc->native_mode.hdisplay;
1748 /* fix up for overscan on hdmi */
1749 if (ASIC_IS_AVIVO(rdev) &&
1750 (!(mode->flags & DRM_MODE_FLAG_INTERLACE)) &&
1751 ((radeon_encoder->underscan_type == UNDERSCAN_ON) ||
1752 ((radeon_encoder->underscan_type == UNDERSCAN_AUTO) &&
1753 drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
1754 is_hdtv_mode(mode)))) {
1755 if (radeon_encoder->underscan_hborder != 0)
1756 radeon_crtc->h_border = radeon_encoder->underscan_hborder;
1758 radeon_crtc->h_border = (mode->hdisplay >> 5) + 16;
1759 if (radeon_encoder->underscan_vborder != 0)
1760 radeon_crtc->v_border = radeon_encoder->underscan_vborder;
1762 radeon_crtc->v_border = (mode->vdisplay >> 5) + 16;
1763 radeon_crtc->rmx_type = RMX_FULL;
1764 src_v = crtc->mode.vdisplay;
1765 dst_v = crtc->mode.vdisplay - (radeon_crtc->v_border * 2);
1766 src_h = crtc->mode.hdisplay;
1767 dst_h = crtc->mode.hdisplay - (radeon_crtc->h_border * 2);
1771 if (radeon_crtc->rmx_type != radeon_encoder->rmx_type) {
1772 /* WARNING: Right now this can't happen but
1773 * in the future we need to check that scaling
1774 * are consistent across different encoder
1775 * (ie all encoder can work with the same
1778 DRM_ERROR("Scaling not consistent across encoder.\n");
1783 if (radeon_crtc->rmx_type != RMX_OFF) {
1785 a.full = dfixed_const(src_v);
1786 b.full = dfixed_const(dst_v);
1787 radeon_crtc->vsc.full = dfixed_div(a, b);
1788 a.full = dfixed_const(src_h);
1789 b.full = dfixed_const(dst_h);
1790 radeon_crtc->hsc.full = dfixed_div(a, b);
1792 radeon_crtc->vsc.full = dfixed_const(1);
1793 radeon_crtc->hsc.full = dfixed_const(1);
1799 * Retrieve current video scanout position of crtc on a given gpu, and
1800 * an optional accurate timestamp of when query happened.
1802 * \param dev Device to query.
1803 * \param crtc Crtc to query.
1804 * \param flags Flags from caller (DRM_CALLED_FROM_VBLIRQ or 0).
1805 * For driver internal use only also supports these flags:
1807 * USE_REAL_VBLANKSTART to use the real start of vblank instead
1808 * of a fudged earlier start of vblank.
1810 * GET_DISTANCE_TO_VBLANKSTART to return distance to the
1811 * fudged earlier start of vblank in *vpos and the distance
1812 * to true start of vblank in *hpos.
1814 * \param *vpos Location where vertical scanout position should be stored.
1815 * \param *hpos Location where horizontal scanout position should go.
1816 * \param *stime Target location for timestamp taken immediately before
1817 * scanout position query. Can be NULL to skip timestamp.
1818 * \param *etime Target location for timestamp taken immediately after
1819 * scanout position query. Can be NULL to skip timestamp.
1821 * Returns vpos as a positive number while in active scanout area.
1822 * Returns vpos as a negative number inside vblank, counting the number
1823 * of scanlines to go until end of vblank, e.g., -1 means "one scanline
1824 * until start of active scanout / end of vblank."
1826 * \return Flags, or'ed together as follows:
1828 * DRM_SCANOUTPOS_VALID = Query successful.
1829 * DRM_SCANOUTPOS_INVBL = Inside vblank.
1830 * DRM_SCANOUTPOS_ACCURATE = Returned position is accurate. A lack of
1831 * this flag means that returned position may be offset by a constant but
1832 * unknown small number of scanlines wrt. real scanout position.
1835 int radeon_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
1836 unsigned int flags, int *vpos, int *hpos,
1837 ktime_t *stime, ktime_t *etime,
1838 const struct drm_display_mode *mode)
1840 u32 stat_crtc = 0, vbl = 0, position = 0;
1841 int vbl_start, vbl_end, vtotal, ret = 0;
1844 struct radeon_device *rdev = dev->dev_private;
1846 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
1848 /* Get optional system timestamp before query. */
1850 *stime = ktime_get();
1852 if (ASIC_IS_DCE4(rdev)) {
1854 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1855 EVERGREEN_CRTC0_REGISTER_OFFSET);
1856 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1857 EVERGREEN_CRTC0_REGISTER_OFFSET);
1858 ret |= DRM_SCANOUTPOS_VALID;
1861 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1862 EVERGREEN_CRTC1_REGISTER_OFFSET);
1863 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1864 EVERGREEN_CRTC1_REGISTER_OFFSET);
1865 ret |= DRM_SCANOUTPOS_VALID;
1868 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1869 EVERGREEN_CRTC2_REGISTER_OFFSET);
1870 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1871 EVERGREEN_CRTC2_REGISTER_OFFSET);
1872 ret |= DRM_SCANOUTPOS_VALID;
1875 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1876 EVERGREEN_CRTC3_REGISTER_OFFSET);
1877 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1878 EVERGREEN_CRTC3_REGISTER_OFFSET);
1879 ret |= DRM_SCANOUTPOS_VALID;
1882 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1883 EVERGREEN_CRTC4_REGISTER_OFFSET);
1884 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1885 EVERGREEN_CRTC4_REGISTER_OFFSET);
1886 ret |= DRM_SCANOUTPOS_VALID;
1889 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1890 EVERGREEN_CRTC5_REGISTER_OFFSET);
1891 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1892 EVERGREEN_CRTC5_REGISTER_OFFSET);
1893 ret |= DRM_SCANOUTPOS_VALID;
1895 } else if (ASIC_IS_AVIVO(rdev)) {
1897 vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END);
1898 position = RREG32(AVIVO_D1CRTC_STATUS_POSITION);
1899 ret |= DRM_SCANOUTPOS_VALID;
1902 vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END);
1903 position = RREG32(AVIVO_D2CRTC_STATUS_POSITION);
1904 ret |= DRM_SCANOUTPOS_VALID;
1907 /* Pre-AVIVO: Different encoding of scanout pos and vblank interval. */
1909 /* Assume vbl_end == 0, get vbl_start from
1912 vbl = (RREG32(RADEON_CRTC_V_TOTAL_DISP) &
1913 RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1914 /* Only retrieve vpos from upper 16 bits, set hpos == 0. */
1915 position = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1916 stat_crtc = RREG32(RADEON_CRTC_STATUS);
1917 if (!(stat_crtc & 1))
1920 ret |= DRM_SCANOUTPOS_VALID;
1923 vbl = (RREG32(RADEON_CRTC2_V_TOTAL_DISP) &
1924 RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1925 position = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1926 stat_crtc = RREG32(RADEON_CRTC2_STATUS);
1927 if (!(stat_crtc & 1))
1930 ret |= DRM_SCANOUTPOS_VALID;
1934 /* Get optional system timestamp after query. */
1936 *etime = ktime_get();
1938 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
1940 /* Decode into vertical and horizontal scanout position. */
1941 *vpos = position & 0x1fff;
1942 *hpos = (position >> 16) & 0x1fff;
1944 /* Valid vblank area boundaries from gpu retrieved? */
1947 ret |= DRM_SCANOUTPOS_ACCURATE;
1948 vbl_start = vbl & 0x1fff;
1949 vbl_end = (vbl >> 16) & 0x1fff;
1952 /* No: Fake something reasonable which gives at least ok results. */
1953 vbl_start = mode->crtc_vdisplay;
1957 /* Called from driver internal vblank counter query code? */
1958 if (flags & GET_DISTANCE_TO_VBLANKSTART) {
1959 /* Caller wants distance from real vbl_start in *hpos */
1960 *hpos = *vpos - vbl_start;
1963 /* Fudge vblank to start a few scanlines earlier to handle the
1964 * problem that vblank irqs fire a few scanlines before start
1965 * of vblank. Some driver internal callers need the true vblank
1966 * start to be used and signal this via the USE_REAL_VBLANKSTART flag.
1968 * The cause of the "early" vblank irq is that the irq is triggered
1969 * by the line buffer logic when the line buffer read position enters
1970 * the vblank, whereas our crtc scanout position naturally lags the
1971 * line buffer read position.
1973 if (!(flags & USE_REAL_VBLANKSTART))
1974 vbl_start -= rdev->mode_info.crtcs[pipe]->lb_vblank_lead_lines;
1976 /* Test scanout position against vblank region. */
1977 if ((*vpos < vbl_start) && (*vpos >= vbl_end))
1982 ret |= DRM_SCANOUTPOS_IN_VBLANK;
1984 /* Called from driver internal vblank counter query code? */
1985 if (flags & GET_DISTANCE_TO_VBLANKSTART) {
1986 /* Caller wants distance from fudged earlier vbl_start */
1991 /* Check if inside vblank area and apply corrective offsets:
1992 * vpos will then be >=0 in video scanout area, but negative
1993 * within vblank area, counting down the number of lines until
1997 /* Inside "upper part" of vblank area? Apply corrective offset if so: */
1998 if (in_vbl && (*vpos >= vbl_start)) {
1999 vtotal = mode->crtc_vtotal;
2000 *vpos = *vpos - vtotal;
2003 /* Correct for shifted end of vbl at vbl_end. */
2004 *vpos = *vpos - vbl_end;