GNU Linux-libre 4.14.330-gnu1
[releases.git] / drivers / gpu / drm / radeon / radeon_bios.c
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #include <drm/drmP.h>
29 #include "radeon_reg.h"
30 #include "radeon.h"
31 #include "atom.h"
32
33 #include <linux/slab.h>
34 #include <linux/acpi.h>
35 /*
36  * BIOS.
37  */
38
39 /* If you boot an IGP board with a discrete card as the primary,
40  * the IGP rom is not accessible via the rom bar as the IGP rom is
41  * part of the system bios.  On boot, the system bios puts a
42  * copy of the igp rom at the start of vram if a discrete card is
43  * present.
44  */
45 static bool igp_read_bios_from_vram(struct radeon_device *rdev)
46 {
47         uint8_t __iomem *bios;
48         resource_size_t vram_base;
49         resource_size_t size = 256 * 1024; /* ??? */
50
51         if (!(rdev->flags & RADEON_IS_IGP))
52                 if (!radeon_card_posted(rdev))
53                         return false;
54
55         rdev->bios = NULL;
56         vram_base = pci_resource_start(rdev->pdev, 0);
57         bios = ioremap(vram_base, size);
58         if (!bios) {
59                 return false;
60         }
61
62         if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
63                 iounmap(bios);
64                 return false;
65         }
66         rdev->bios = kmalloc(size, GFP_KERNEL);
67         if (rdev->bios == NULL) {
68                 iounmap(bios);
69                 return false;
70         }
71         memcpy_fromio(rdev->bios, bios, size);
72         iounmap(bios);
73         return true;
74 }
75
76 static bool radeon_read_bios(struct radeon_device *rdev)
77 {
78         uint8_t __iomem *bios, val1, val2;
79         size_t size;
80
81         rdev->bios = NULL;
82         /* XXX: some cards may return 0 for rom size? ddx has a workaround */
83         bios = pci_map_rom(rdev->pdev, &size);
84         if (!bios) {
85                 return false;
86         }
87
88         val1 = readb(&bios[0]);
89         val2 = readb(&bios[1]);
90
91         if (size == 0 || val1 != 0x55 || val2 != 0xaa) {
92                 pci_unmap_rom(rdev->pdev, bios);
93                 return false;
94         }
95         rdev->bios = kzalloc(size, GFP_KERNEL);
96         if (rdev->bios == NULL) {
97                 pci_unmap_rom(rdev->pdev, bios);
98                 return false;
99         }
100         memcpy_fromio(rdev->bios, bios, size);
101         pci_unmap_rom(rdev->pdev, bios);
102         return true;
103 }
104
105 static bool radeon_read_platform_bios(struct radeon_device *rdev)
106 {
107         uint8_t __iomem *bios;
108         size_t size;
109
110         rdev->bios = NULL;
111
112         bios = pci_platform_rom(rdev->pdev, &size);
113         if (!bios) {
114                 return false;
115         }
116
117         if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
118                 return false;
119         }
120         rdev->bios = kmemdup(bios, size, GFP_KERNEL);
121         if (rdev->bios == NULL) {
122                 return false;
123         }
124
125         return true;
126 }
127
128 #ifdef CONFIG_ACPI
129 /* ATRM is used to get the BIOS on the discrete cards in
130  * dual-gpu systems.
131  */
132 /* retrieve the ROM in 4k blocks */
133 #define ATRM_BIOS_PAGE 4096
134 /**
135  * radeon_atrm_call - fetch a chunk of the vbios
136  *
137  * @atrm_handle: acpi ATRM handle
138  * @bios: vbios image pointer
139  * @offset: offset of vbios image data to fetch
140  * @len: length of vbios image data to fetch
141  *
142  * Executes ATRM to fetch a chunk of the discrete
143  * vbios image on PX systems (all asics).
144  * Returns the length of the buffer fetched.
145  */
146 static int radeon_atrm_call(acpi_handle atrm_handle, uint8_t *bios,
147                             int offset, int len)
148 {
149         acpi_status status;
150         union acpi_object atrm_arg_elements[2], *obj;
151         struct acpi_object_list atrm_arg;
152         struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL};
153
154         atrm_arg.count = 2;
155         atrm_arg.pointer = &atrm_arg_elements[0];
156
157         atrm_arg_elements[0].type = ACPI_TYPE_INTEGER;
158         atrm_arg_elements[0].integer.value = offset;
159
160         atrm_arg_elements[1].type = ACPI_TYPE_INTEGER;
161         atrm_arg_elements[1].integer.value = len;
162
163         status = acpi_evaluate_object(atrm_handle, NULL, &atrm_arg, &buffer);
164         if (ACPI_FAILURE(status)) {
165                 printk("failed to evaluate ATRM got %s\n", acpi_format_exception(status));
166                 return -ENODEV;
167         }
168
169         obj = (union acpi_object *)buffer.pointer;
170         memcpy(bios+offset, obj->buffer.pointer, obj->buffer.length);
171         len = obj->buffer.length;
172         kfree(buffer.pointer);
173         return len;
174 }
175
176 static bool radeon_atrm_get_bios(struct radeon_device *rdev)
177 {
178         int ret;
179         int size = 256 * 1024;
180         int i;
181         struct pci_dev *pdev = NULL;
182         acpi_handle dhandle, atrm_handle;
183         acpi_status status;
184         bool found = false;
185
186         /* ATRM is for the discrete card only */
187         if (rdev->flags & RADEON_IS_IGP)
188                 return false;
189
190         while ((pdev = pci_get_class(PCI_CLASS_DISPLAY_VGA << 8, pdev)) != NULL) {
191                 dhandle = ACPI_HANDLE(&pdev->dev);
192                 if (!dhandle)
193                         continue;
194
195                 status = acpi_get_handle(dhandle, "ATRM", &atrm_handle);
196                 if (!ACPI_FAILURE(status)) {
197                         found = true;
198                         break;
199                 }
200         }
201
202         if (!found) {
203                 while ((pdev = pci_get_class(PCI_CLASS_DISPLAY_OTHER << 8, pdev)) != NULL) {
204                         dhandle = ACPI_HANDLE(&pdev->dev);
205                         if (!dhandle)
206                                 continue;
207
208                         status = acpi_get_handle(dhandle, "ATRM", &atrm_handle);
209                         if (!ACPI_FAILURE(status)) {
210                                 found = true;
211                                 break;
212                         }
213                 }
214         }
215
216         if (!found)
217                 return false;
218         pci_dev_put(pdev);
219
220         rdev->bios = kmalloc(size, GFP_KERNEL);
221         if (!rdev->bios) {
222                 DRM_ERROR("Unable to allocate bios\n");
223                 return false;
224         }
225
226         for (i = 0; i < size / ATRM_BIOS_PAGE; i++) {
227                 ret = radeon_atrm_call(atrm_handle,
228                                        rdev->bios,
229                                        (i * ATRM_BIOS_PAGE),
230                                        ATRM_BIOS_PAGE);
231                 if (ret < ATRM_BIOS_PAGE)
232                         break;
233         }
234
235         if (i == 0 || rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
236                 kfree(rdev->bios);
237                 return false;
238         }
239         return true;
240 }
241 #else
242 static inline bool radeon_atrm_get_bios(struct radeon_device *rdev)
243 {
244         return false;
245 }
246 #endif
247
248 static bool ni_read_disabled_bios(struct radeon_device *rdev)
249 {
250         u32 bus_cntl;
251         u32 d1vga_control;
252         u32 d2vga_control;
253         u32 vga_render_control;
254         u32 rom_cntl;
255         bool r;
256
257         bus_cntl = RREG32(R600_BUS_CNTL);
258         d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
259         d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
260         vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
261         rom_cntl = RREG32(R600_ROM_CNTL);
262
263         /* enable the rom */
264         WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
265         if (!ASIC_IS_NODCE(rdev)) {
266                 /* Disable VGA mode */
267                 WREG32(AVIVO_D1VGA_CONTROL,
268                        (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
269                                           AVIVO_DVGA_CONTROL_TIMING_SELECT)));
270                 WREG32(AVIVO_D2VGA_CONTROL,
271                        (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
272                                           AVIVO_DVGA_CONTROL_TIMING_SELECT)));
273                 WREG32(AVIVO_VGA_RENDER_CONTROL,
274                        (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
275         }
276         WREG32(R600_ROM_CNTL, rom_cntl | R600_SCK_OVERWRITE);
277
278         r = radeon_read_bios(rdev);
279
280         /* restore regs */
281         WREG32(R600_BUS_CNTL, bus_cntl);
282         if (!ASIC_IS_NODCE(rdev)) {
283                 WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
284                 WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
285                 WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
286         }
287         WREG32(R600_ROM_CNTL, rom_cntl);
288         return r;
289 }
290
291 static bool r700_read_disabled_bios(struct radeon_device *rdev)
292 {
293         uint32_t viph_control;
294         uint32_t bus_cntl;
295         uint32_t d1vga_control;
296         uint32_t d2vga_control;
297         uint32_t vga_render_control;
298         uint32_t rom_cntl;
299         uint32_t cg_spll_func_cntl = 0;
300         uint32_t cg_spll_status;
301         bool r;
302
303         viph_control = RREG32(RADEON_VIPH_CONTROL);
304         bus_cntl = RREG32(R600_BUS_CNTL);
305         d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
306         d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
307         vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
308         rom_cntl = RREG32(R600_ROM_CNTL);
309
310         /* disable VIP */
311         WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
312         /* enable the rom */
313         WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
314         /* Disable VGA mode */
315         WREG32(AVIVO_D1VGA_CONTROL,
316                (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
317                 AVIVO_DVGA_CONTROL_TIMING_SELECT)));
318         WREG32(AVIVO_D2VGA_CONTROL,
319                (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
320                 AVIVO_DVGA_CONTROL_TIMING_SELECT)));
321         WREG32(AVIVO_VGA_RENDER_CONTROL,
322                (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
323
324         if (rdev->family == CHIP_RV730) {
325                 cg_spll_func_cntl = RREG32(R600_CG_SPLL_FUNC_CNTL);
326
327                 /* enable bypass mode */
328                 WREG32(R600_CG_SPLL_FUNC_CNTL, (cg_spll_func_cntl |
329                                                 R600_SPLL_BYPASS_EN));
330
331                 /* wait for SPLL_CHG_STATUS to change to 1 */
332                 cg_spll_status = 0;
333                 while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
334                         cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
335
336                 WREG32(R600_ROM_CNTL, (rom_cntl & ~R600_SCK_OVERWRITE));
337         } else
338                 WREG32(R600_ROM_CNTL, (rom_cntl | R600_SCK_OVERWRITE));
339
340         r = radeon_read_bios(rdev);
341
342         /* restore regs */
343         if (rdev->family == CHIP_RV730) {
344                 WREG32(R600_CG_SPLL_FUNC_CNTL, cg_spll_func_cntl);
345
346                 /* wait for SPLL_CHG_STATUS to change to 1 */
347                 cg_spll_status = 0;
348                 while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
349                         cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
350         }
351         WREG32(RADEON_VIPH_CONTROL, viph_control);
352         WREG32(R600_BUS_CNTL, bus_cntl);
353         WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
354         WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
355         WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
356         WREG32(R600_ROM_CNTL, rom_cntl);
357         return r;
358 }
359
360 static bool r600_read_disabled_bios(struct radeon_device *rdev)
361 {
362         uint32_t viph_control;
363         uint32_t bus_cntl;
364         uint32_t d1vga_control;
365         uint32_t d2vga_control;
366         uint32_t vga_render_control;
367         uint32_t rom_cntl;
368         uint32_t general_pwrmgt;
369         uint32_t low_vid_lower_gpio_cntl;
370         uint32_t medium_vid_lower_gpio_cntl;
371         uint32_t high_vid_lower_gpio_cntl;
372         uint32_t ctxsw_vid_lower_gpio_cntl;
373         uint32_t lower_gpio_enable;
374         bool r;
375
376         viph_control = RREG32(RADEON_VIPH_CONTROL);
377         bus_cntl = RREG32(R600_BUS_CNTL);
378         d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
379         d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
380         vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
381         rom_cntl = RREG32(R600_ROM_CNTL);
382         general_pwrmgt = RREG32(R600_GENERAL_PWRMGT);
383         low_vid_lower_gpio_cntl = RREG32(R600_LOW_VID_LOWER_GPIO_CNTL);
384         medium_vid_lower_gpio_cntl = RREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL);
385         high_vid_lower_gpio_cntl = RREG32(R600_HIGH_VID_LOWER_GPIO_CNTL);
386         ctxsw_vid_lower_gpio_cntl = RREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL);
387         lower_gpio_enable = RREG32(R600_LOWER_GPIO_ENABLE);
388
389         /* disable VIP */
390         WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
391         /* enable the rom */
392         WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
393         /* Disable VGA mode */
394         WREG32(AVIVO_D1VGA_CONTROL,
395                (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
396                 AVIVO_DVGA_CONTROL_TIMING_SELECT)));
397         WREG32(AVIVO_D2VGA_CONTROL,
398                (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
399                 AVIVO_DVGA_CONTROL_TIMING_SELECT)));
400         WREG32(AVIVO_VGA_RENDER_CONTROL,
401                (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
402
403         WREG32(R600_ROM_CNTL,
404                ((rom_cntl & ~R600_SCK_PRESCALE_CRYSTAL_CLK_MASK) |
405                 (1 << R600_SCK_PRESCALE_CRYSTAL_CLK_SHIFT) |
406                 R600_SCK_OVERWRITE));
407
408         WREG32(R600_GENERAL_PWRMGT, (general_pwrmgt & ~R600_OPEN_DRAIN_PADS));
409         WREG32(R600_LOW_VID_LOWER_GPIO_CNTL,
410                (low_vid_lower_gpio_cntl & ~0x400));
411         WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL,
412                (medium_vid_lower_gpio_cntl & ~0x400));
413         WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL,
414                (high_vid_lower_gpio_cntl & ~0x400));
415         WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL,
416                (ctxsw_vid_lower_gpio_cntl & ~0x400));
417         WREG32(R600_LOWER_GPIO_ENABLE, (lower_gpio_enable | 0x400));
418
419         r = radeon_read_bios(rdev);
420
421         /* restore regs */
422         WREG32(RADEON_VIPH_CONTROL, viph_control);
423         WREG32(R600_BUS_CNTL, bus_cntl);
424         WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
425         WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
426         WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
427         WREG32(R600_ROM_CNTL, rom_cntl);
428         WREG32(R600_GENERAL_PWRMGT, general_pwrmgt);
429         WREG32(R600_LOW_VID_LOWER_GPIO_CNTL, low_vid_lower_gpio_cntl);
430         WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL, medium_vid_lower_gpio_cntl);
431         WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL, high_vid_lower_gpio_cntl);
432         WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL, ctxsw_vid_lower_gpio_cntl);
433         WREG32(R600_LOWER_GPIO_ENABLE, lower_gpio_enable);
434         return r;
435 }
436
437 static bool avivo_read_disabled_bios(struct radeon_device *rdev)
438 {
439         uint32_t seprom_cntl1;
440         uint32_t viph_control;
441         uint32_t bus_cntl;
442         uint32_t d1vga_control;
443         uint32_t d2vga_control;
444         uint32_t vga_render_control;
445         uint32_t gpiopad_a;
446         uint32_t gpiopad_en;
447         uint32_t gpiopad_mask;
448         bool r;
449
450         seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
451         viph_control = RREG32(RADEON_VIPH_CONTROL);
452         bus_cntl = RREG32(RV370_BUS_CNTL);
453         d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
454         d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
455         vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
456         gpiopad_a = RREG32(RADEON_GPIOPAD_A);
457         gpiopad_en = RREG32(RADEON_GPIOPAD_EN);
458         gpiopad_mask = RREG32(RADEON_GPIOPAD_MASK);
459
460         WREG32(RADEON_SEPROM_CNTL1,
461                ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
462                 (0xc << RADEON_SCK_PRESCALE_SHIFT)));
463         WREG32(RADEON_GPIOPAD_A, 0);
464         WREG32(RADEON_GPIOPAD_EN, 0);
465         WREG32(RADEON_GPIOPAD_MASK, 0);
466
467         /* disable VIP */
468         WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
469
470         /* enable the rom */
471         WREG32(RV370_BUS_CNTL, (bus_cntl & ~RV370_BUS_BIOS_DIS_ROM));
472
473         /* Disable VGA mode */
474         WREG32(AVIVO_D1VGA_CONTROL,
475                (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
476                 AVIVO_DVGA_CONTROL_TIMING_SELECT)));
477         WREG32(AVIVO_D2VGA_CONTROL,
478                (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
479                 AVIVO_DVGA_CONTROL_TIMING_SELECT)));
480         WREG32(AVIVO_VGA_RENDER_CONTROL,
481                (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
482
483         r = radeon_read_bios(rdev);
484
485         /* restore regs */
486         WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
487         WREG32(RADEON_VIPH_CONTROL, viph_control);
488         WREG32(RV370_BUS_CNTL, bus_cntl);
489         WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
490         WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
491         WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
492         WREG32(RADEON_GPIOPAD_A, gpiopad_a);
493         WREG32(RADEON_GPIOPAD_EN, gpiopad_en);
494         WREG32(RADEON_GPIOPAD_MASK, gpiopad_mask);
495         return r;
496 }
497
498 static bool legacy_read_disabled_bios(struct radeon_device *rdev)
499 {
500         uint32_t seprom_cntl1;
501         uint32_t viph_control;
502         uint32_t bus_cntl;
503         uint32_t crtc_gen_cntl;
504         uint32_t crtc2_gen_cntl;
505         uint32_t crtc_ext_cntl;
506         uint32_t fp2_gen_cntl;
507         bool r;
508
509         seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
510         viph_control = RREG32(RADEON_VIPH_CONTROL);
511         if (rdev->flags & RADEON_IS_PCIE)
512                 bus_cntl = RREG32(RV370_BUS_CNTL);
513         else
514                 bus_cntl = RREG32(RADEON_BUS_CNTL);
515         crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
516         crtc2_gen_cntl = 0;
517         crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
518         fp2_gen_cntl = 0;
519
520         if (rdev->ddev->pdev->device == PCI_DEVICE_ID_ATI_RADEON_QY) {
521                 fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
522         }
523
524         if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
525                 crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
526         }
527
528         WREG32(RADEON_SEPROM_CNTL1,
529                ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
530                 (0xc << RADEON_SCK_PRESCALE_SHIFT)));
531
532         /* disable VIP */
533         WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
534
535         /* enable the rom */
536         if (rdev->flags & RADEON_IS_PCIE)
537                 WREG32(RV370_BUS_CNTL, (bus_cntl & ~RV370_BUS_BIOS_DIS_ROM));
538         else
539                 WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
540
541         /* Turn off mem requests and CRTC for both controllers */
542         WREG32(RADEON_CRTC_GEN_CNTL,
543                ((crtc_gen_cntl & ~RADEON_CRTC_EN) |
544                 (RADEON_CRTC_DISP_REQ_EN_B |
545                  RADEON_CRTC_EXT_DISP_EN)));
546         if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
547                 WREG32(RADEON_CRTC2_GEN_CNTL,
548                        ((crtc2_gen_cntl & ~RADEON_CRTC2_EN) |
549                         RADEON_CRTC2_DISP_REQ_EN_B));
550         }
551         /* Turn off CRTC */
552         WREG32(RADEON_CRTC_EXT_CNTL,
553                ((crtc_ext_cntl & ~RADEON_CRTC_CRT_ON) |
554                 (RADEON_CRTC_SYNC_TRISTAT |
555                  RADEON_CRTC_DISPLAY_DIS)));
556
557         if (rdev->ddev->pdev->device == PCI_DEVICE_ID_ATI_RADEON_QY) {
558                 WREG32(RADEON_FP2_GEN_CNTL, (fp2_gen_cntl & ~RADEON_FP2_ON));
559         }
560
561         r = radeon_read_bios(rdev);
562
563         /* restore regs */
564         WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
565         WREG32(RADEON_VIPH_CONTROL, viph_control);
566         if (rdev->flags & RADEON_IS_PCIE)
567                 WREG32(RV370_BUS_CNTL, bus_cntl);
568         else
569                 WREG32(RADEON_BUS_CNTL, bus_cntl);
570         WREG32(RADEON_CRTC_GEN_CNTL, crtc_gen_cntl);
571         if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
572                 WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
573         }
574         WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
575         if (rdev->ddev->pdev->device == PCI_DEVICE_ID_ATI_RADEON_QY) {
576                 WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
577         }
578         return r;
579 }
580
581 static bool radeon_read_disabled_bios(struct radeon_device *rdev)
582 {
583         if (rdev->flags & RADEON_IS_IGP)
584                 return igp_read_bios_from_vram(rdev);
585         else if (rdev->family >= CHIP_BARTS)
586                 return ni_read_disabled_bios(rdev);
587         else if (rdev->family >= CHIP_RV770)
588                 return r700_read_disabled_bios(rdev);
589         else if (rdev->family >= CHIP_R600)
590                 return r600_read_disabled_bios(rdev);
591         else if (rdev->family >= CHIP_RS600)
592                 return avivo_read_disabled_bios(rdev);
593         else
594                 return legacy_read_disabled_bios(rdev);
595 }
596
597 #ifdef CONFIG_ACPI
598 static bool radeon_acpi_vfct_bios(struct radeon_device *rdev)
599 {
600         struct acpi_table_header *hdr;
601         acpi_size tbl_size;
602         UEFI_ACPI_VFCT *vfct;
603         unsigned offset;
604         bool r = false;
605
606         if (!ACPI_SUCCESS(acpi_get_table("VFCT", 1, &hdr)))
607                 return false;
608         tbl_size = hdr->length;
609         if (tbl_size < sizeof(UEFI_ACPI_VFCT)) {
610                 DRM_ERROR("ACPI VFCT table present but broken (too short #1)\n");
611                 goto out;
612         }
613
614         vfct = (UEFI_ACPI_VFCT *)hdr;
615         offset = vfct->VBIOSImageOffset;
616
617         while (offset < tbl_size) {
618                 GOP_VBIOS_CONTENT *vbios = (GOP_VBIOS_CONTENT *)((char *)hdr + offset);
619                 VFCT_IMAGE_HEADER *vhdr = &vbios->VbiosHeader;
620
621                 offset += sizeof(VFCT_IMAGE_HEADER);
622                 if (offset > tbl_size) {
623                         DRM_ERROR("ACPI VFCT image header truncated\n");
624                         goto out;
625                 }
626
627                 offset += vhdr->ImageLength;
628                 if (offset > tbl_size) {
629                         DRM_ERROR("ACPI VFCT image truncated\n");
630                         goto out;
631                 }
632
633                 if (vhdr->ImageLength &&
634                     vhdr->PCIBus == rdev->pdev->bus->number &&
635                     vhdr->PCIDevice == PCI_SLOT(rdev->pdev->devfn) &&
636                     vhdr->PCIFunction == PCI_FUNC(rdev->pdev->devfn) &&
637                     vhdr->VendorID == rdev->pdev->vendor &&
638                     vhdr->DeviceID == rdev->pdev->device) {
639                         rdev->bios = kmemdup(&vbios->VbiosContent,
640                                              vhdr->ImageLength,
641                                              GFP_KERNEL);
642                         if (rdev->bios)
643                                 r = true;
644
645                         goto out;
646                 }
647         }
648
649         DRM_ERROR("ACPI VFCT table present but broken (too short #2)\n");
650
651 out:
652         acpi_put_table(hdr);
653         return r;
654 }
655 #else
656 static inline bool radeon_acpi_vfct_bios(struct radeon_device *rdev)
657 {
658         return false;
659 }
660 #endif
661
662 bool radeon_get_bios(struct radeon_device *rdev)
663 {
664         bool r;
665         uint16_t tmp;
666
667         r = radeon_atrm_get_bios(rdev);
668         if (r == false)
669                 r = radeon_acpi_vfct_bios(rdev);
670         if (r == false)
671                 r = igp_read_bios_from_vram(rdev);
672         if (r == false)
673                 r = radeon_read_bios(rdev);
674         if (r == false)
675                 r = radeon_read_disabled_bios(rdev);
676         if (r == false)
677                 r = radeon_read_platform_bios(rdev);
678         if (r == false || rdev->bios == NULL) {
679                 DRM_ERROR("Unable to locate a BIOS ROM\n");
680                 rdev->bios = NULL;
681                 return false;
682         }
683         if (rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
684                 printk("BIOS signature incorrect %x %x\n", rdev->bios[0], rdev->bios[1]);
685                 goto free_bios;
686         }
687
688         tmp = RBIOS16(0x18);
689         if (RBIOS8(tmp + 0x14) != 0x0) {
690                 DRM_INFO("Not an x86 BIOS ROM, not using.\n");
691                 goto free_bios;
692         }
693
694         rdev->bios_header_start = RBIOS16(0x48);
695         if (!rdev->bios_header_start) {
696                 goto free_bios;
697         }
698         tmp = rdev->bios_header_start + 4;
699         if (!memcmp(rdev->bios + tmp, "ATOM", 4) ||
700             !memcmp(rdev->bios + tmp, "MOTA", 4)) {
701                 rdev->is_atom_bios = true;
702         } else {
703                 rdev->is_atom_bios = false;
704         }
705
706         DRM_DEBUG("%sBIOS detected\n", rdev->is_atom_bios ? "ATOM" : "COM");
707         return true;
708 free_bios:
709         kfree(rdev->bios);
710         rdev->bios = NULL;
711         return false;
712 }