2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
28 #include <linux/slab.h>
29 #include <linux/seq_file.h>
30 #include <linux/firmware.h>
31 #include <linux/module.h>
33 #include <drm/radeon_drm.h>
35 #include "radeon_asic.h"
36 #include "radeon_audio.h"
37 #include "radeon_mode.h"
41 #include "radeon_ucode.h"
46 static const u32 crtc_offsets[2] =
49 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
52 int r600_debugfs_mc_info_init(struct radeon_device *rdev);
54 /* r600,rv610,rv630,rv620,rv635,rv670 */
55 int r600_mc_wait_for_idle(struct radeon_device *rdev);
56 static void r600_gpu_init(struct radeon_device *rdev);
57 void r600_fini(struct radeon_device *rdev);
58 void r600_irq_disable(struct radeon_device *rdev);
59 static void r600_pcie_gen2_enable(struct radeon_device *rdev);
60 extern int evergreen_rlc_resume(struct radeon_device *rdev);
61 extern void rv770_set_clk_bypass_mode(struct radeon_device *rdev);
64 * Indirect registers accessor
66 u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
71 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
72 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
73 r = RREG32(R600_RCU_DATA);
74 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
78 void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
82 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
83 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
84 WREG32(R600_RCU_DATA, (v));
85 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
88 u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
93 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
94 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
95 r = RREG32(R600_UVD_CTX_DATA);
96 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
100 void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
104 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
105 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
106 WREG32(R600_UVD_CTX_DATA, (v));
107 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
111 * r600_get_allowed_info_register - fetch the register for the info ioctl
113 * @rdev: radeon_device pointer
114 * @reg: register offset in bytes
115 * @val: register value
117 * Returns 0 for success or -EINVAL for an invalid register
120 int r600_get_allowed_info_register(struct radeon_device *rdev,
126 case R_000E50_SRBM_STATUS:
137 * r600_get_xclk - get the xclk
139 * @rdev: radeon_device pointer
141 * Returns the reference clock used by the gfx engine
142 * (r6xx, IGPs, APUs).
144 u32 r600_get_xclk(struct radeon_device *rdev)
146 return rdev->clock.spll.reference_freq;
149 int r600_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
151 unsigned fb_div = 0, ref_div, vclk_div = 0, dclk_div = 0;
154 /* bypass vclk and dclk with bclk */
155 WREG32_P(CG_UPLL_FUNC_CNTL_2,
156 VCLK_SRC_SEL(1) | DCLK_SRC_SEL(1),
157 ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
159 /* assert BYPASS_EN, deassert UPLL_RESET, UPLL_SLEEP and UPLL_CTLREQ */
160 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_BYPASS_EN_MASK, ~(
161 UPLL_RESET_MASK | UPLL_SLEEP_MASK | UPLL_CTLREQ_MASK));
163 if (rdev->family >= CHIP_RS780)
164 WREG32_P(GFX_MACRO_BYPASS_CNTL, UPLL_BYPASS_CNTL,
167 if (!vclk || !dclk) {
168 /* keep the Bypass mode, put PLL to sleep */
169 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
173 if (rdev->clock.spll.reference_freq == 10000)
178 r = radeon_uvd_calc_upll_dividers(rdev, vclk, dclk, 50000, 160000,
179 ref_div + 1, 0xFFF, 2, 30, ~0,
180 &fb_div, &vclk_div, &dclk_div);
184 if (rdev->family >= CHIP_RV670 && rdev->family < CHIP_RS780)
189 r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
193 /* assert PLL_RESET */
194 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_RESET_MASK, ~UPLL_RESET_MASK);
196 /* For RS780 we have to choose ref clk */
197 if (rdev->family >= CHIP_RS780)
198 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_REFCLK_SRC_SEL_MASK,
199 ~UPLL_REFCLK_SRC_SEL_MASK);
201 /* set the required fb, ref and post divder values */
202 WREG32_P(CG_UPLL_FUNC_CNTL,
203 UPLL_FB_DIV(fb_div) |
204 UPLL_REF_DIV(ref_div),
205 ~(UPLL_FB_DIV_MASK | UPLL_REF_DIV_MASK));
206 WREG32_P(CG_UPLL_FUNC_CNTL_2,
207 UPLL_SW_HILEN(vclk_div >> 1) |
208 UPLL_SW_LOLEN((vclk_div >> 1) + (vclk_div & 1)) |
209 UPLL_SW_HILEN2(dclk_div >> 1) |
210 UPLL_SW_LOLEN2((dclk_div >> 1) + (dclk_div & 1)) |
211 UPLL_DIVEN_MASK | UPLL_DIVEN2_MASK,
214 /* give the PLL some time to settle */
217 /* deassert PLL_RESET */
218 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
222 /* deassert BYPASS EN */
223 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_BYPASS_EN_MASK);
225 if (rdev->family >= CHIP_RS780)
226 WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~UPLL_BYPASS_CNTL);
228 r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
232 /* switch VCLK and DCLK selection */
233 WREG32_P(CG_UPLL_FUNC_CNTL_2,
234 VCLK_SRC_SEL(2) | DCLK_SRC_SEL(2),
235 ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
242 void dce3_program_fmt(struct drm_encoder *encoder)
244 struct drm_device *dev = encoder->dev;
245 struct radeon_device *rdev = dev->dev_private;
246 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
247 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
248 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
251 enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
254 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
255 bpc = radeon_get_monitor_bpc(connector);
256 dither = radeon_connector->dither;
259 /* LVDS FMT is set up by atom */
260 if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
263 /* not needed for analog */
264 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
265 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
273 if (dither == RADEON_FMT_DITHER_ENABLE)
274 /* XXX sort out optimal dither settings */
275 tmp |= FMT_SPATIAL_DITHER_EN;
277 tmp |= FMT_TRUNCATE_EN;
280 if (dither == RADEON_FMT_DITHER_ENABLE)
281 /* XXX sort out optimal dither settings */
282 tmp |= (FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH);
284 tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH);
292 WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
295 /* get temperature in millidegrees */
296 int rv6xx_get_temp(struct radeon_device *rdev)
298 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
300 int actual_temp = temp & 0xff;
305 return actual_temp * 1000;
308 void r600_pm_get_dynpm_state(struct radeon_device *rdev)
312 rdev->pm.dynpm_can_upclock = true;
313 rdev->pm.dynpm_can_downclock = true;
315 /* power state array is low to high, default is first */
316 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
317 int min_power_state_index = 0;
319 if (rdev->pm.num_power_states > 2)
320 min_power_state_index = 1;
322 switch (rdev->pm.dynpm_planned_action) {
323 case DYNPM_ACTION_MINIMUM:
324 rdev->pm.requested_power_state_index = min_power_state_index;
325 rdev->pm.requested_clock_mode_index = 0;
326 rdev->pm.dynpm_can_downclock = false;
328 case DYNPM_ACTION_DOWNCLOCK:
329 if (rdev->pm.current_power_state_index == min_power_state_index) {
330 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
331 rdev->pm.dynpm_can_downclock = false;
333 if (rdev->pm.active_crtc_count > 1) {
334 for (i = 0; i < rdev->pm.num_power_states; i++) {
335 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
337 else if (i >= rdev->pm.current_power_state_index) {
338 rdev->pm.requested_power_state_index =
339 rdev->pm.current_power_state_index;
342 rdev->pm.requested_power_state_index = i;
347 if (rdev->pm.current_power_state_index == 0)
348 rdev->pm.requested_power_state_index =
349 rdev->pm.num_power_states - 1;
351 rdev->pm.requested_power_state_index =
352 rdev->pm.current_power_state_index - 1;
355 rdev->pm.requested_clock_mode_index = 0;
356 /* don't use the power state if crtcs are active and no display flag is set */
357 if ((rdev->pm.active_crtc_count > 0) &&
358 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
359 clock_info[rdev->pm.requested_clock_mode_index].flags &
360 RADEON_PM_MODE_NO_DISPLAY)) {
361 rdev->pm.requested_power_state_index++;
364 case DYNPM_ACTION_UPCLOCK:
365 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
366 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
367 rdev->pm.dynpm_can_upclock = false;
369 if (rdev->pm.active_crtc_count > 1) {
370 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
371 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
373 else if (i <= rdev->pm.current_power_state_index) {
374 rdev->pm.requested_power_state_index =
375 rdev->pm.current_power_state_index;
378 rdev->pm.requested_power_state_index = i;
383 rdev->pm.requested_power_state_index =
384 rdev->pm.current_power_state_index + 1;
386 rdev->pm.requested_clock_mode_index = 0;
388 case DYNPM_ACTION_DEFAULT:
389 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
390 rdev->pm.requested_clock_mode_index = 0;
391 rdev->pm.dynpm_can_upclock = false;
393 case DYNPM_ACTION_NONE:
395 DRM_ERROR("Requested mode for not defined action\n");
399 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
400 /* for now just select the first power state and switch between clock modes */
401 /* power state array is low to high, default is first (0) */
402 if (rdev->pm.active_crtc_count > 1) {
403 rdev->pm.requested_power_state_index = -1;
404 /* start at 1 as we don't want the default mode */
405 for (i = 1; i < rdev->pm.num_power_states; i++) {
406 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
408 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
409 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
410 rdev->pm.requested_power_state_index = i;
414 /* if nothing selected, grab the default state. */
415 if (rdev->pm.requested_power_state_index == -1)
416 rdev->pm.requested_power_state_index = 0;
418 rdev->pm.requested_power_state_index = 1;
420 switch (rdev->pm.dynpm_planned_action) {
421 case DYNPM_ACTION_MINIMUM:
422 rdev->pm.requested_clock_mode_index = 0;
423 rdev->pm.dynpm_can_downclock = false;
425 case DYNPM_ACTION_DOWNCLOCK:
426 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
427 if (rdev->pm.current_clock_mode_index == 0) {
428 rdev->pm.requested_clock_mode_index = 0;
429 rdev->pm.dynpm_can_downclock = false;
431 rdev->pm.requested_clock_mode_index =
432 rdev->pm.current_clock_mode_index - 1;
434 rdev->pm.requested_clock_mode_index = 0;
435 rdev->pm.dynpm_can_downclock = false;
437 /* don't use the power state if crtcs are active and no display flag is set */
438 if ((rdev->pm.active_crtc_count > 0) &&
439 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
440 clock_info[rdev->pm.requested_clock_mode_index].flags &
441 RADEON_PM_MODE_NO_DISPLAY)) {
442 rdev->pm.requested_clock_mode_index++;
445 case DYNPM_ACTION_UPCLOCK:
446 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
447 if (rdev->pm.current_clock_mode_index ==
448 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
449 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
450 rdev->pm.dynpm_can_upclock = false;
452 rdev->pm.requested_clock_mode_index =
453 rdev->pm.current_clock_mode_index + 1;
455 rdev->pm.requested_clock_mode_index =
456 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
457 rdev->pm.dynpm_can_upclock = false;
460 case DYNPM_ACTION_DEFAULT:
461 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
462 rdev->pm.requested_clock_mode_index = 0;
463 rdev->pm.dynpm_can_upclock = false;
465 case DYNPM_ACTION_NONE:
467 DRM_ERROR("Requested mode for not defined action\n");
472 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
473 rdev->pm.power_state[rdev->pm.requested_power_state_index].
474 clock_info[rdev->pm.requested_clock_mode_index].sclk,
475 rdev->pm.power_state[rdev->pm.requested_power_state_index].
476 clock_info[rdev->pm.requested_clock_mode_index].mclk,
477 rdev->pm.power_state[rdev->pm.requested_power_state_index].
481 void rs780_pm_init_profile(struct radeon_device *rdev)
483 if (rdev->pm.num_power_states == 2) {
485 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
486 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
487 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
488 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
490 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
491 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
492 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
493 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
495 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
496 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
497 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
498 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
500 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
501 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
502 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
503 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
505 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
506 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
507 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
508 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
510 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
511 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
512 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
513 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
515 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
516 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
517 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
518 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
519 } else if (rdev->pm.num_power_states == 3) {
521 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
522 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
523 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
524 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
526 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
527 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
528 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
529 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
531 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
532 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
533 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
534 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
536 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
537 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
538 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
539 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
541 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
542 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
543 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
544 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
546 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
547 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
548 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
549 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
551 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
552 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
553 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
554 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
557 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
558 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
559 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
560 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
562 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
563 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
564 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
565 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
567 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
568 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
569 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
570 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
572 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
573 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
574 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
575 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
577 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
578 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
579 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
580 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
582 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
583 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
584 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
585 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
587 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
588 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
589 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
590 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
594 void r600_pm_init_profile(struct radeon_device *rdev)
598 if (rdev->family == CHIP_R600) {
601 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
602 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
603 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
604 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
606 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
607 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
608 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
609 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
611 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
612 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
613 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
614 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
616 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
617 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
618 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
619 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
621 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
622 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
623 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
624 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
626 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
627 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
628 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
629 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
631 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
632 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
633 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
634 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
636 if (rdev->pm.num_power_states < 4) {
638 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
639 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
640 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
641 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
643 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
644 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
645 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
646 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
648 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
649 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
650 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
651 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
653 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
654 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
655 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
656 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
658 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
659 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
660 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
661 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
663 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
664 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
665 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
666 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
668 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
669 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
670 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
671 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
674 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
675 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
676 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
677 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
679 if (rdev->flags & RADEON_IS_MOBILITY)
680 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
682 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
683 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
684 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
685 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
686 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
688 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
689 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
690 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
691 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
693 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
694 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
695 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
696 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
697 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
699 if (rdev->flags & RADEON_IS_MOBILITY)
700 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
702 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
703 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
704 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
705 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
706 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
708 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
709 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
710 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
711 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
713 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
714 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
715 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
716 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
717 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
722 void r600_pm_misc(struct radeon_device *rdev)
724 int req_ps_idx = rdev->pm.requested_power_state_index;
725 int req_cm_idx = rdev->pm.requested_clock_mode_index;
726 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
727 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
729 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
730 /* 0xff01 is a flag rather then an actual voltage */
731 if (voltage->voltage == 0xff01)
733 if (voltage->voltage != rdev->pm.current_vddc) {
734 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
735 rdev->pm.current_vddc = voltage->voltage;
736 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
741 bool r600_gui_idle(struct radeon_device *rdev)
743 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
749 /* hpd for digital panel detect/disconnect */
750 bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
752 bool connected = false;
754 if (ASIC_IS_DCE3(rdev)) {
757 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
761 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
765 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
769 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
774 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
778 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
787 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
791 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
795 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
805 void r600_hpd_set_polarity(struct radeon_device *rdev,
806 enum radeon_hpd_id hpd)
809 bool connected = r600_hpd_sense(rdev, hpd);
811 if (ASIC_IS_DCE3(rdev)) {
814 tmp = RREG32(DC_HPD1_INT_CONTROL);
816 tmp &= ~DC_HPDx_INT_POLARITY;
818 tmp |= DC_HPDx_INT_POLARITY;
819 WREG32(DC_HPD1_INT_CONTROL, tmp);
822 tmp = RREG32(DC_HPD2_INT_CONTROL);
824 tmp &= ~DC_HPDx_INT_POLARITY;
826 tmp |= DC_HPDx_INT_POLARITY;
827 WREG32(DC_HPD2_INT_CONTROL, tmp);
830 tmp = RREG32(DC_HPD3_INT_CONTROL);
832 tmp &= ~DC_HPDx_INT_POLARITY;
834 tmp |= DC_HPDx_INT_POLARITY;
835 WREG32(DC_HPD3_INT_CONTROL, tmp);
838 tmp = RREG32(DC_HPD4_INT_CONTROL);
840 tmp &= ~DC_HPDx_INT_POLARITY;
842 tmp |= DC_HPDx_INT_POLARITY;
843 WREG32(DC_HPD4_INT_CONTROL, tmp);
846 tmp = RREG32(DC_HPD5_INT_CONTROL);
848 tmp &= ~DC_HPDx_INT_POLARITY;
850 tmp |= DC_HPDx_INT_POLARITY;
851 WREG32(DC_HPD5_INT_CONTROL, tmp);
855 tmp = RREG32(DC_HPD6_INT_CONTROL);
857 tmp &= ~DC_HPDx_INT_POLARITY;
859 tmp |= DC_HPDx_INT_POLARITY;
860 WREG32(DC_HPD6_INT_CONTROL, tmp);
868 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
870 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
872 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
873 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
876 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
878 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
880 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
881 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
884 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
886 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
888 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
889 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
897 void r600_hpd_init(struct radeon_device *rdev)
899 struct drm_device *dev = rdev->ddev;
900 struct drm_connector *connector;
903 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
904 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
906 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
907 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
908 /* don't try to enable hpd on eDP or LVDS avoid breaking the
909 * aux dp channel on imac and help (but not completely fix)
910 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
914 if (ASIC_IS_DCE3(rdev)) {
915 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
916 if (ASIC_IS_DCE32(rdev))
919 switch (radeon_connector->hpd.hpd) {
921 WREG32(DC_HPD1_CONTROL, tmp);
924 WREG32(DC_HPD2_CONTROL, tmp);
927 WREG32(DC_HPD3_CONTROL, tmp);
930 WREG32(DC_HPD4_CONTROL, tmp);
934 WREG32(DC_HPD5_CONTROL, tmp);
937 WREG32(DC_HPD6_CONTROL, tmp);
943 switch (radeon_connector->hpd.hpd) {
945 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
948 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
951 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
957 if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
958 enable |= 1 << radeon_connector->hpd.hpd;
959 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
961 radeon_irq_kms_enable_hpd(rdev, enable);
964 void r600_hpd_fini(struct radeon_device *rdev)
966 struct drm_device *dev = rdev->ddev;
967 struct drm_connector *connector;
968 unsigned disable = 0;
970 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
971 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
972 if (ASIC_IS_DCE3(rdev)) {
973 switch (radeon_connector->hpd.hpd) {
975 WREG32(DC_HPD1_CONTROL, 0);
978 WREG32(DC_HPD2_CONTROL, 0);
981 WREG32(DC_HPD3_CONTROL, 0);
984 WREG32(DC_HPD4_CONTROL, 0);
988 WREG32(DC_HPD5_CONTROL, 0);
991 WREG32(DC_HPD6_CONTROL, 0);
997 switch (radeon_connector->hpd.hpd) {
999 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
1002 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
1005 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
1011 if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
1012 disable |= 1 << radeon_connector->hpd.hpd;
1014 radeon_irq_kms_disable_hpd(rdev, disable);
1020 void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
1025 /* flush hdp cache so updates hit vram */
1026 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
1027 !(rdev->flags & RADEON_IS_AGP)) {
1028 void __iomem *ptr = (void *)rdev->gart.ptr;
1031 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
1032 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
1033 * This seems to cause problems on some AGP cards. Just use the old
1036 WREG32(HDP_DEBUG1, 0);
1037 tmp = readl((void __iomem *)ptr);
1039 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
1041 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
1042 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
1043 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
1044 for (i = 0; i < rdev->usec_timeout; i++) {
1045 /* read MC_STATUS */
1046 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
1047 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
1049 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
1059 int r600_pcie_gart_init(struct radeon_device *rdev)
1063 if (rdev->gart.robj) {
1064 WARN(1, "R600 PCIE GART already initialized\n");
1067 /* Initialize common gart structure */
1068 r = radeon_gart_init(rdev);
1071 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
1072 return radeon_gart_table_vram_alloc(rdev);
1075 static int r600_pcie_gart_enable(struct radeon_device *rdev)
1080 if (rdev->gart.robj == NULL) {
1081 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
1084 r = radeon_gart_table_vram_pin(rdev);
1088 /* Setup L2 cache */
1089 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1090 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1091 EFFECTIVE_L2_QUEUE_SIZE(7));
1092 WREG32(VM_L2_CNTL2, 0);
1093 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1094 /* Setup TLB control */
1095 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1096 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1097 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1098 ENABLE_WAIT_L2_QUERY;
1099 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1100 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1101 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1102 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1103 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1104 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1105 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1106 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1107 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1108 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1109 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1110 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1111 WREG32(MC_VM_L1_TLB_MCB_RD_UVD_CNTL, tmp);
1112 WREG32(MC_VM_L1_TLB_MCB_WR_UVD_CNTL, tmp);
1113 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1114 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1115 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
1116 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
1117 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
1118 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
1119 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
1120 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
1121 (u32)(rdev->dummy_page.addr >> 12));
1122 for (i = 1; i < 7; i++)
1123 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1125 r600_pcie_gart_tlb_flush(rdev);
1126 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
1127 (unsigned)(rdev->mc.gtt_size >> 20),
1128 (unsigned long long)rdev->gart.table_addr);
1129 rdev->gart.ready = true;
1133 static void r600_pcie_gart_disable(struct radeon_device *rdev)
1138 /* Disable all tables */
1139 for (i = 0; i < 7; i++)
1140 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1142 /* Disable L2 cache */
1143 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
1144 EFFECTIVE_L2_QUEUE_SIZE(7));
1145 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1146 /* Setup L1 TLB control */
1147 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1148 ENABLE_WAIT_L2_QUERY;
1149 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1150 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1151 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1152 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1153 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1154 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1155 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1156 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1157 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
1158 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
1159 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1160 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1161 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
1162 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1163 WREG32(MC_VM_L1_TLB_MCB_RD_UVD_CNTL, tmp);
1164 WREG32(MC_VM_L1_TLB_MCB_WR_UVD_CNTL, tmp);
1165 radeon_gart_table_vram_unpin(rdev);
1168 static void r600_pcie_gart_fini(struct radeon_device *rdev)
1170 radeon_gart_fini(rdev);
1171 r600_pcie_gart_disable(rdev);
1172 radeon_gart_table_vram_free(rdev);
1175 static void r600_agp_enable(struct radeon_device *rdev)
1180 /* Setup L2 cache */
1181 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1182 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1183 EFFECTIVE_L2_QUEUE_SIZE(7));
1184 WREG32(VM_L2_CNTL2, 0);
1185 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1186 /* Setup TLB control */
1187 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1188 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1189 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1190 ENABLE_WAIT_L2_QUERY;
1191 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1192 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1193 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1194 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1195 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1196 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1197 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1198 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1199 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1200 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1201 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1202 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1203 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1204 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1205 for (i = 0; i < 7; i++)
1206 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1209 int r600_mc_wait_for_idle(struct radeon_device *rdev)
1214 for (i = 0; i < rdev->usec_timeout; i++) {
1215 /* read MC_STATUS */
1216 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1224 uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
1226 unsigned long flags;
1229 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
1230 WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
1231 r = RREG32(R_0028FC_MC_DATA);
1232 WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
1233 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
1237 void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1239 unsigned long flags;
1241 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
1242 WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
1243 S_0028F8_MC_IND_WR_EN(1));
1244 WREG32(R_0028FC_MC_DATA, v);
1245 WREG32(R_0028F8_MC_INDEX, 0x7F);
1246 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
1249 static void r600_mc_program(struct radeon_device *rdev)
1251 struct rv515_mc_save save;
1255 /* Initialize HDP */
1256 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1257 WREG32((0x2c14 + j), 0x00000000);
1258 WREG32((0x2c18 + j), 0x00000000);
1259 WREG32((0x2c1c + j), 0x00000000);
1260 WREG32((0x2c20 + j), 0x00000000);
1261 WREG32((0x2c24 + j), 0x00000000);
1263 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1265 rv515_mc_stop(rdev, &save);
1266 if (r600_mc_wait_for_idle(rdev)) {
1267 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1269 /* Lockout access through VGA aperture (doesn't exist before R600) */
1270 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
1271 /* Update configuration */
1272 if (rdev->flags & RADEON_IS_AGP) {
1273 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1274 /* VRAM before AGP */
1275 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1276 rdev->mc.vram_start >> 12);
1277 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1278 rdev->mc.gtt_end >> 12);
1280 /* VRAM after AGP */
1281 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1282 rdev->mc.gtt_start >> 12);
1283 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1284 rdev->mc.vram_end >> 12);
1287 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1288 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1290 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
1291 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
1292 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1293 WREG32(MC_VM_FB_LOCATION, tmp);
1294 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1295 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
1296 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
1297 if (rdev->flags & RADEON_IS_AGP) {
1298 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1299 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
1300 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1302 WREG32(MC_VM_AGP_BASE, 0);
1303 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1304 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1306 if (r600_mc_wait_for_idle(rdev)) {
1307 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1309 rv515_mc_resume(rdev, &save);
1310 /* we need to own VRAM, so turn off the VGA renderer here
1311 * to stop it overwriting our objects */
1312 rv515_vga_render_disable(rdev);
1316 * r600_vram_gtt_location - try to find VRAM & GTT location
1317 * @rdev: radeon device structure holding all necessary informations
1318 * @mc: memory controller structure holding memory informations
1320 * Function will place try to place VRAM at same place as in CPU (PCI)
1321 * address space as some GPU seems to have issue when we reprogram at
1322 * different address space.
1324 * If there is not enough space to fit the unvisible VRAM after the
1325 * aperture then we limit the VRAM size to the aperture.
1327 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1328 * them to be in one from GPU point of view so that we can program GPU to
1329 * catch access outside them (weird GPU policy see ??).
1331 * This function will never fails, worst case are limiting VRAM or GTT.
1333 * Note: GTT start, end, size should be initialized before calling this
1334 * function on AGP platform.
1336 static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
1338 u64 size_bf, size_af;
1340 if (mc->mc_vram_size > 0xE0000000) {
1341 /* leave room for at least 512M GTT */
1342 dev_warn(rdev->dev, "limiting VRAM\n");
1343 mc->real_vram_size = 0xE0000000;
1344 mc->mc_vram_size = 0xE0000000;
1346 if (rdev->flags & RADEON_IS_AGP) {
1347 size_bf = mc->gtt_start;
1348 size_af = mc->mc_mask - mc->gtt_end;
1349 if (size_bf > size_af) {
1350 if (mc->mc_vram_size > size_bf) {
1351 dev_warn(rdev->dev, "limiting VRAM\n");
1352 mc->real_vram_size = size_bf;
1353 mc->mc_vram_size = size_bf;
1355 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1357 if (mc->mc_vram_size > size_af) {
1358 dev_warn(rdev->dev, "limiting VRAM\n");
1359 mc->real_vram_size = size_af;
1360 mc->mc_vram_size = size_af;
1362 mc->vram_start = mc->gtt_end + 1;
1364 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1365 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1366 mc->mc_vram_size >> 20, mc->vram_start,
1367 mc->vram_end, mc->real_vram_size >> 20);
1370 if (rdev->flags & RADEON_IS_IGP) {
1371 base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
1374 radeon_vram_location(rdev, &rdev->mc, base);
1375 rdev->mc.gtt_base_align = 0;
1376 radeon_gtt_location(rdev, mc);
1380 static int r600_mc_init(struct radeon_device *rdev)
1383 int chansize, numchan;
1384 uint32_t h_addr, l_addr;
1385 unsigned long long k8_addr;
1387 /* Get VRAM informations */
1388 rdev->mc.vram_is_ddr = true;
1389 tmp = RREG32(RAMCFG);
1390 if (tmp & CHANSIZE_OVERRIDE) {
1392 } else if (tmp & CHANSIZE_MASK) {
1397 tmp = RREG32(CHMAP);
1398 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1413 rdev->mc.vram_width = numchan * chansize;
1414 /* Could aper size report 0 ? */
1415 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1416 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
1417 /* Setup GPU memory space */
1418 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1419 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
1420 rdev->mc.visible_vram_size = rdev->mc.aper_size;
1421 r600_vram_gtt_location(rdev, &rdev->mc);
1423 if (rdev->flags & RADEON_IS_IGP) {
1424 rs690_pm_info(rdev);
1425 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
1427 if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
1428 /* Use K8 direct mapping for fast fb access. */
1429 rdev->fastfb_working = false;
1430 h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
1431 l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
1432 k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
1433 #if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
1434 if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
1437 /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
1438 * memory is present.
1440 if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
1441 DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
1442 (unsigned long long)rdev->mc.aper_base, k8_addr);
1443 rdev->mc.aper_base = (resource_size_t)k8_addr;
1444 rdev->fastfb_working = true;
1450 radeon_update_bandwidth_info(rdev);
1454 int r600_vram_scratch_init(struct radeon_device *rdev)
1458 if (rdev->vram_scratch.robj == NULL) {
1459 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
1460 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
1461 0, NULL, NULL, &rdev->vram_scratch.robj);
1467 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1468 if (unlikely(r != 0))
1470 r = radeon_bo_pin(rdev->vram_scratch.robj,
1471 RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
1473 radeon_bo_unreserve(rdev->vram_scratch.robj);
1476 r = radeon_bo_kmap(rdev->vram_scratch.robj,
1477 (void **)&rdev->vram_scratch.ptr);
1479 radeon_bo_unpin(rdev->vram_scratch.robj);
1480 radeon_bo_unreserve(rdev->vram_scratch.robj);
1485 void r600_vram_scratch_fini(struct radeon_device *rdev)
1489 if (rdev->vram_scratch.robj == NULL) {
1492 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1493 if (likely(r == 0)) {
1494 radeon_bo_kunmap(rdev->vram_scratch.robj);
1495 radeon_bo_unpin(rdev->vram_scratch.robj);
1496 radeon_bo_unreserve(rdev->vram_scratch.robj);
1498 radeon_bo_unref(&rdev->vram_scratch.robj);
1501 void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
1503 u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
1506 tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1508 tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1510 WREG32(R600_BIOS_3_SCRATCH, tmp);
1513 static void r600_print_gpu_status_regs(struct radeon_device *rdev)
1515 dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
1516 RREG32(R_008010_GRBM_STATUS));
1517 dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
1518 RREG32(R_008014_GRBM_STATUS2));
1519 dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
1520 RREG32(R_000E50_SRBM_STATUS));
1521 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
1522 RREG32(CP_STALLED_STAT1));
1523 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
1524 RREG32(CP_STALLED_STAT2));
1525 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
1526 RREG32(CP_BUSY_STAT));
1527 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
1529 dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
1530 RREG32(DMA_STATUS_REG));
1533 static bool r600_is_display_hung(struct radeon_device *rdev)
1539 for (i = 0; i < rdev->num_crtc; i++) {
1540 if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
1541 crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1542 crtc_hung |= (1 << i);
1546 for (j = 0; j < 10; j++) {
1547 for (i = 0; i < rdev->num_crtc; i++) {
1548 if (crtc_hung & (1 << i)) {
1549 tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1550 if (tmp != crtc_status[i])
1551 crtc_hung &= ~(1 << i);
1562 u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
1568 tmp = RREG32(R_008010_GRBM_STATUS);
1569 if (rdev->family >= CHIP_RV770) {
1570 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1571 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1572 G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1573 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1574 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1575 reset_mask |= RADEON_RESET_GFX;
1577 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1578 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1579 G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1580 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1581 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1582 reset_mask |= RADEON_RESET_GFX;
1585 if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
1586 G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
1587 reset_mask |= RADEON_RESET_CP;
1589 if (G_008010_GRBM_EE_BUSY(tmp))
1590 reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
1592 /* DMA_STATUS_REG */
1593 tmp = RREG32(DMA_STATUS_REG);
1594 if (!(tmp & DMA_IDLE))
1595 reset_mask |= RADEON_RESET_DMA;
1598 tmp = RREG32(R_000E50_SRBM_STATUS);
1599 if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
1600 reset_mask |= RADEON_RESET_RLC;
1602 if (G_000E50_IH_BUSY(tmp))
1603 reset_mask |= RADEON_RESET_IH;
1605 if (G_000E50_SEM_BUSY(tmp))
1606 reset_mask |= RADEON_RESET_SEM;
1608 if (G_000E50_GRBM_RQ_PENDING(tmp))
1609 reset_mask |= RADEON_RESET_GRBM;
1611 if (G_000E50_VMC_BUSY(tmp))
1612 reset_mask |= RADEON_RESET_VMC;
1614 if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
1615 G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
1616 G_000E50_MCDW_BUSY(tmp))
1617 reset_mask |= RADEON_RESET_MC;
1619 if (r600_is_display_hung(rdev))
1620 reset_mask |= RADEON_RESET_DISPLAY;
1622 /* Skip MC reset as it's mostly likely not hung, just busy */
1623 if (reset_mask & RADEON_RESET_MC) {
1624 DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
1625 reset_mask &= ~RADEON_RESET_MC;
1631 static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
1633 struct rv515_mc_save save;
1634 u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
1637 if (reset_mask == 0)
1640 dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
1642 r600_print_gpu_status_regs(rdev);
1644 /* Disable CP parsing/prefetching */
1645 if (rdev->family >= CHIP_RV770)
1646 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
1648 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
1650 /* disable the RLC */
1651 WREG32(RLC_CNTL, 0);
1653 if (reset_mask & RADEON_RESET_DMA) {
1655 tmp = RREG32(DMA_RB_CNTL);
1656 tmp &= ~DMA_RB_ENABLE;
1657 WREG32(DMA_RB_CNTL, tmp);
1662 rv515_mc_stop(rdev, &save);
1663 if (r600_mc_wait_for_idle(rdev)) {
1664 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1667 if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
1668 if (rdev->family >= CHIP_RV770)
1669 grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
1670 S_008020_SOFT_RESET_CB(1) |
1671 S_008020_SOFT_RESET_PA(1) |
1672 S_008020_SOFT_RESET_SC(1) |
1673 S_008020_SOFT_RESET_SPI(1) |
1674 S_008020_SOFT_RESET_SX(1) |
1675 S_008020_SOFT_RESET_SH(1) |
1676 S_008020_SOFT_RESET_TC(1) |
1677 S_008020_SOFT_RESET_TA(1) |
1678 S_008020_SOFT_RESET_VC(1) |
1679 S_008020_SOFT_RESET_VGT(1);
1681 grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
1682 S_008020_SOFT_RESET_DB(1) |
1683 S_008020_SOFT_RESET_CB(1) |
1684 S_008020_SOFT_RESET_PA(1) |
1685 S_008020_SOFT_RESET_SC(1) |
1686 S_008020_SOFT_RESET_SMX(1) |
1687 S_008020_SOFT_RESET_SPI(1) |
1688 S_008020_SOFT_RESET_SX(1) |
1689 S_008020_SOFT_RESET_SH(1) |
1690 S_008020_SOFT_RESET_TC(1) |
1691 S_008020_SOFT_RESET_TA(1) |
1692 S_008020_SOFT_RESET_VC(1) |
1693 S_008020_SOFT_RESET_VGT(1);
1696 if (reset_mask & RADEON_RESET_CP) {
1697 grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
1698 S_008020_SOFT_RESET_VGT(1);
1700 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1703 if (reset_mask & RADEON_RESET_DMA) {
1704 if (rdev->family >= CHIP_RV770)
1705 srbm_soft_reset |= RV770_SOFT_RESET_DMA;
1707 srbm_soft_reset |= SOFT_RESET_DMA;
1710 if (reset_mask & RADEON_RESET_RLC)
1711 srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
1713 if (reset_mask & RADEON_RESET_SEM)
1714 srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
1716 if (reset_mask & RADEON_RESET_IH)
1717 srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
1719 if (reset_mask & RADEON_RESET_GRBM)
1720 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1722 if (!(rdev->flags & RADEON_IS_IGP)) {
1723 if (reset_mask & RADEON_RESET_MC)
1724 srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
1727 if (reset_mask & RADEON_RESET_VMC)
1728 srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
1730 if (grbm_soft_reset) {
1731 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1732 tmp |= grbm_soft_reset;
1733 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1734 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1735 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1739 tmp &= ~grbm_soft_reset;
1740 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1741 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1744 if (srbm_soft_reset) {
1745 tmp = RREG32(SRBM_SOFT_RESET);
1746 tmp |= srbm_soft_reset;
1747 dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1748 WREG32(SRBM_SOFT_RESET, tmp);
1749 tmp = RREG32(SRBM_SOFT_RESET);
1753 tmp &= ~srbm_soft_reset;
1754 WREG32(SRBM_SOFT_RESET, tmp);
1755 tmp = RREG32(SRBM_SOFT_RESET);
1758 /* Wait a little for things to settle down */
1761 rv515_mc_resume(rdev, &save);
1764 r600_print_gpu_status_regs(rdev);
1767 static void r600_gpu_pci_config_reset(struct radeon_device *rdev)
1769 struct rv515_mc_save save;
1772 dev_info(rdev->dev, "GPU pci config reset\n");
1776 /* Disable CP parsing/prefetching */
1777 if (rdev->family >= CHIP_RV770)
1778 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
1780 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
1782 /* disable the RLC */
1783 WREG32(RLC_CNTL, 0);
1786 tmp = RREG32(DMA_RB_CNTL);
1787 tmp &= ~DMA_RB_ENABLE;
1788 WREG32(DMA_RB_CNTL, tmp);
1792 /* set mclk/sclk to bypass */
1793 if (rdev->family >= CHIP_RV770)
1794 rv770_set_clk_bypass_mode(rdev);
1796 pci_clear_master(rdev->pdev);
1797 /* disable mem access */
1798 rv515_mc_stop(rdev, &save);
1799 if (r600_mc_wait_for_idle(rdev)) {
1800 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1803 /* BIF reset workaround. Not sure if this is needed on 6xx */
1804 tmp = RREG32(BUS_CNTL);
1805 tmp |= VGA_COHE_SPEC_TIMER_DIS;
1806 WREG32(BUS_CNTL, tmp);
1808 tmp = RREG32(BIF_SCRATCH0);
1811 radeon_pci_config_reset(rdev);
1814 /* BIF reset workaround. Not sure if this is needed on 6xx */
1815 tmp = SOFT_RESET_BIF;
1816 WREG32(SRBM_SOFT_RESET, tmp);
1818 WREG32(SRBM_SOFT_RESET, 0);
1820 /* wait for asic to come out of reset */
1821 for (i = 0; i < rdev->usec_timeout; i++) {
1822 if (RREG32(CONFIG_MEMSIZE) != 0xffffffff)
1828 int r600_asic_reset(struct radeon_device *rdev, bool hard)
1833 r600_gpu_pci_config_reset(rdev);
1837 reset_mask = r600_gpu_check_soft_reset(rdev);
1840 r600_set_bios_scratch_engine_hung(rdev, true);
1842 /* try soft reset */
1843 r600_gpu_soft_reset(rdev, reset_mask);
1845 reset_mask = r600_gpu_check_soft_reset(rdev);
1847 /* try pci config reset */
1848 if (reset_mask && radeon_hard_reset)
1849 r600_gpu_pci_config_reset(rdev);
1851 reset_mask = r600_gpu_check_soft_reset(rdev);
1854 r600_set_bios_scratch_engine_hung(rdev, false);
1860 * r600_gfx_is_lockup - Check if the GFX engine is locked up
1862 * @rdev: radeon_device pointer
1863 * @ring: radeon_ring structure holding ring information
1865 * Check if the GFX engine is locked up.
1866 * Returns true if the engine appears to be locked up, false if not.
1868 bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
1870 u32 reset_mask = r600_gpu_check_soft_reset(rdev);
1872 if (!(reset_mask & (RADEON_RESET_GFX |
1873 RADEON_RESET_COMPUTE |
1874 RADEON_RESET_CP))) {
1875 radeon_ring_lockup_update(rdev, ring);
1878 return radeon_ring_test_lockup(rdev, ring);
1881 u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1882 u32 tiling_pipe_num,
1884 u32 total_max_rb_num,
1885 u32 disabled_rb_mask)
1887 u32 rendering_pipe_num, rb_num_width, req_rb_num;
1888 u32 pipe_rb_ratio, pipe_rb_remain, tmp;
1889 u32 data = 0, mask = 1 << (max_rb_num - 1);
1892 /* mask out the RBs that don't exist on that asic */
1893 tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
1894 /* make sure at least one RB is available */
1895 if ((tmp & 0xff) != 0xff)
1896 disabled_rb_mask = tmp;
1898 rendering_pipe_num = 1 << tiling_pipe_num;
1899 req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
1900 BUG_ON(rendering_pipe_num < req_rb_num);
1902 pipe_rb_ratio = rendering_pipe_num / req_rb_num;
1903 pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
1905 if (rdev->family <= CHIP_RV740) {
1913 for (i = 0; i < max_rb_num; i++) {
1914 if (!(mask & disabled_rb_mask)) {
1915 for (j = 0; j < pipe_rb_ratio; j++) {
1916 data <<= rb_num_width;
1917 data |= max_rb_num - i - 1;
1919 if (pipe_rb_remain) {
1920 data <<= rb_num_width;
1921 data |= max_rb_num - i - 1;
1931 int r600_count_pipe_bits(uint32_t val)
1933 return hweight32(val);
1936 static void r600_gpu_init(struct radeon_device *rdev)
1940 u32 cc_gc_shader_pipe_config;
1944 u32 sq_gpr_resource_mgmt_1 = 0;
1945 u32 sq_gpr_resource_mgmt_2 = 0;
1946 u32 sq_thread_resource_mgmt = 0;
1947 u32 sq_stack_resource_mgmt_1 = 0;
1948 u32 sq_stack_resource_mgmt_2 = 0;
1949 u32 disabled_rb_mask;
1951 rdev->config.r600.tiling_group_size = 256;
1952 switch (rdev->family) {
1954 rdev->config.r600.max_pipes = 4;
1955 rdev->config.r600.max_tile_pipes = 8;
1956 rdev->config.r600.max_simds = 4;
1957 rdev->config.r600.max_backends = 4;
1958 rdev->config.r600.max_gprs = 256;
1959 rdev->config.r600.max_threads = 192;
1960 rdev->config.r600.max_stack_entries = 256;
1961 rdev->config.r600.max_hw_contexts = 8;
1962 rdev->config.r600.max_gs_threads = 16;
1963 rdev->config.r600.sx_max_export_size = 128;
1964 rdev->config.r600.sx_max_export_pos_size = 16;
1965 rdev->config.r600.sx_max_export_smx_size = 128;
1966 rdev->config.r600.sq_num_cf_insts = 2;
1970 rdev->config.r600.max_pipes = 2;
1971 rdev->config.r600.max_tile_pipes = 2;
1972 rdev->config.r600.max_simds = 3;
1973 rdev->config.r600.max_backends = 1;
1974 rdev->config.r600.max_gprs = 128;
1975 rdev->config.r600.max_threads = 192;
1976 rdev->config.r600.max_stack_entries = 128;
1977 rdev->config.r600.max_hw_contexts = 8;
1978 rdev->config.r600.max_gs_threads = 4;
1979 rdev->config.r600.sx_max_export_size = 128;
1980 rdev->config.r600.sx_max_export_pos_size = 16;
1981 rdev->config.r600.sx_max_export_smx_size = 128;
1982 rdev->config.r600.sq_num_cf_insts = 2;
1988 rdev->config.r600.max_pipes = 1;
1989 rdev->config.r600.max_tile_pipes = 1;
1990 rdev->config.r600.max_simds = 2;
1991 rdev->config.r600.max_backends = 1;
1992 rdev->config.r600.max_gprs = 128;
1993 rdev->config.r600.max_threads = 192;
1994 rdev->config.r600.max_stack_entries = 128;
1995 rdev->config.r600.max_hw_contexts = 4;
1996 rdev->config.r600.max_gs_threads = 4;
1997 rdev->config.r600.sx_max_export_size = 128;
1998 rdev->config.r600.sx_max_export_pos_size = 16;
1999 rdev->config.r600.sx_max_export_smx_size = 128;
2000 rdev->config.r600.sq_num_cf_insts = 1;
2003 rdev->config.r600.max_pipes = 4;
2004 rdev->config.r600.max_tile_pipes = 4;
2005 rdev->config.r600.max_simds = 4;
2006 rdev->config.r600.max_backends = 4;
2007 rdev->config.r600.max_gprs = 192;
2008 rdev->config.r600.max_threads = 192;
2009 rdev->config.r600.max_stack_entries = 256;
2010 rdev->config.r600.max_hw_contexts = 8;
2011 rdev->config.r600.max_gs_threads = 16;
2012 rdev->config.r600.sx_max_export_size = 128;
2013 rdev->config.r600.sx_max_export_pos_size = 16;
2014 rdev->config.r600.sx_max_export_smx_size = 128;
2015 rdev->config.r600.sq_num_cf_insts = 2;
2021 /* Initialize HDP */
2022 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
2023 WREG32((0x2c14 + j), 0x00000000);
2024 WREG32((0x2c18 + j), 0x00000000);
2025 WREG32((0x2c1c + j), 0x00000000);
2026 WREG32((0x2c20 + j), 0x00000000);
2027 WREG32((0x2c24 + j), 0x00000000);
2030 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
2034 ramcfg = RREG32(RAMCFG);
2035 switch (rdev->config.r600.max_tile_pipes) {
2037 tiling_config |= PIPE_TILING(0);
2040 tiling_config |= PIPE_TILING(1);
2043 tiling_config |= PIPE_TILING(2);
2046 tiling_config |= PIPE_TILING(3);
2051 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
2052 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
2053 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
2054 tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
2056 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
2058 tiling_config |= ROW_TILING(3);
2059 tiling_config |= SAMPLE_SPLIT(3);
2061 tiling_config |= ROW_TILING(tmp);
2062 tiling_config |= SAMPLE_SPLIT(tmp);
2064 tiling_config |= BANK_SWAPS(1);
2066 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
2067 tmp = rdev->config.r600.max_simds -
2068 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
2069 rdev->config.r600.active_simds = tmp;
2071 disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
2073 for (i = 0; i < rdev->config.r600.max_backends; i++)
2075 /* if all the backends are disabled, fix it up here */
2076 if ((disabled_rb_mask & tmp) == tmp) {
2077 for (i = 0; i < rdev->config.r600.max_backends; i++)
2078 disabled_rb_mask &= ~(1 << i);
2080 tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
2081 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
2082 R6XX_MAX_BACKENDS, disabled_rb_mask);
2083 tiling_config |= tmp << 16;
2084 rdev->config.r600.backend_map = tmp;
2086 rdev->config.r600.tile_config = tiling_config;
2087 WREG32(GB_TILING_CONFIG, tiling_config);
2088 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
2089 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
2090 WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
2092 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
2093 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
2094 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
2096 /* Setup some CP states */
2097 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
2098 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
2100 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
2101 SYNC_WALKER | SYNC_ALIGNER));
2102 /* Setup various GPU states */
2103 if (rdev->family == CHIP_RV670)
2104 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
2106 tmp = RREG32(SX_DEBUG_1);
2107 tmp |= SMX_EVENT_RELEASE;
2108 if ((rdev->family > CHIP_R600))
2109 tmp |= ENABLE_NEW_SMX_ADDRESS;
2110 WREG32(SX_DEBUG_1, tmp);
2112 if (((rdev->family) == CHIP_R600) ||
2113 ((rdev->family) == CHIP_RV630) ||
2114 ((rdev->family) == CHIP_RV610) ||
2115 ((rdev->family) == CHIP_RV620) ||
2116 ((rdev->family) == CHIP_RS780) ||
2117 ((rdev->family) == CHIP_RS880)) {
2118 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
2120 WREG32(DB_DEBUG, 0);
2122 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
2123 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
2125 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
2126 WREG32(VGT_NUM_INSTANCES, 0);
2128 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
2129 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
2131 tmp = RREG32(SQ_MS_FIFO_SIZES);
2132 if (((rdev->family) == CHIP_RV610) ||
2133 ((rdev->family) == CHIP_RV620) ||
2134 ((rdev->family) == CHIP_RS780) ||
2135 ((rdev->family) == CHIP_RS880)) {
2136 tmp = (CACHE_FIFO_SIZE(0xa) |
2137 FETCH_FIFO_HIWATER(0xa) |
2138 DONE_FIFO_HIWATER(0xe0) |
2139 ALU_UPDATE_FIFO_HIWATER(0x8));
2140 } else if (((rdev->family) == CHIP_R600) ||
2141 ((rdev->family) == CHIP_RV630)) {
2142 tmp &= ~DONE_FIFO_HIWATER(0xff);
2143 tmp |= DONE_FIFO_HIWATER(0x4);
2145 WREG32(SQ_MS_FIFO_SIZES, tmp);
2147 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
2148 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
2150 sq_config = RREG32(SQ_CONFIG);
2151 sq_config &= ~(PS_PRIO(3) |
2155 sq_config |= (DX9_CONSTS |
2162 if ((rdev->family) == CHIP_R600) {
2163 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
2165 NUM_CLAUSE_TEMP_GPRS(4));
2166 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
2168 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
2169 NUM_VS_THREADS(48) |
2172 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
2173 NUM_VS_STACK_ENTRIES(128));
2174 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
2175 NUM_ES_STACK_ENTRIES(0));
2176 } else if (((rdev->family) == CHIP_RV610) ||
2177 ((rdev->family) == CHIP_RV620) ||
2178 ((rdev->family) == CHIP_RS780) ||
2179 ((rdev->family) == CHIP_RS880)) {
2180 /* no vertex cache */
2181 sq_config &= ~VC_ENABLE;
2183 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
2185 NUM_CLAUSE_TEMP_GPRS(2));
2186 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
2188 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
2189 NUM_VS_THREADS(78) |
2191 NUM_ES_THREADS(31));
2192 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
2193 NUM_VS_STACK_ENTRIES(40));
2194 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
2195 NUM_ES_STACK_ENTRIES(16));
2196 } else if (((rdev->family) == CHIP_RV630) ||
2197 ((rdev->family) == CHIP_RV635)) {
2198 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
2200 NUM_CLAUSE_TEMP_GPRS(2));
2201 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
2203 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
2204 NUM_VS_THREADS(78) |
2206 NUM_ES_THREADS(31));
2207 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
2208 NUM_VS_STACK_ENTRIES(40));
2209 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
2210 NUM_ES_STACK_ENTRIES(16));
2211 } else if ((rdev->family) == CHIP_RV670) {
2212 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
2214 NUM_CLAUSE_TEMP_GPRS(2));
2215 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
2217 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
2218 NUM_VS_THREADS(78) |
2220 NUM_ES_THREADS(31));
2221 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
2222 NUM_VS_STACK_ENTRIES(64));
2223 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
2224 NUM_ES_STACK_ENTRIES(64));
2227 WREG32(SQ_CONFIG, sq_config);
2228 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
2229 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
2230 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
2231 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
2232 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
2234 if (((rdev->family) == CHIP_RV610) ||
2235 ((rdev->family) == CHIP_RV620) ||
2236 ((rdev->family) == CHIP_RS780) ||
2237 ((rdev->family) == CHIP_RS880)) {
2238 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
2240 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
2243 /* More default values. 2D/3D driver should adjust as needed */
2244 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
2245 S1_X(0x4) | S1_Y(0xc)));
2246 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
2247 S1_X(0x2) | S1_Y(0x2) |
2248 S2_X(0xa) | S2_Y(0x6) |
2249 S3_X(0x6) | S3_Y(0xa)));
2250 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
2251 S1_X(0x4) | S1_Y(0xc) |
2252 S2_X(0x1) | S2_Y(0x6) |
2253 S3_X(0xa) | S3_Y(0xe)));
2254 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
2255 S5_X(0x0) | S5_Y(0x0) |
2256 S6_X(0xb) | S6_Y(0x4) |
2257 S7_X(0x7) | S7_Y(0x8)));
2259 WREG32(VGT_STRMOUT_EN, 0);
2260 tmp = rdev->config.r600.max_pipes * 16;
2261 switch (rdev->family) {
2277 WREG32(VGT_ES_PER_GS, 128);
2278 WREG32(VGT_GS_PER_ES, tmp);
2279 WREG32(VGT_GS_PER_VS, 2);
2280 WREG32(VGT_GS_VERTEX_REUSE, 16);
2282 /* more default values. 2D/3D driver should adjust as needed */
2283 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
2284 WREG32(VGT_STRMOUT_EN, 0);
2286 WREG32(PA_SC_MODE_CNTL, 0);
2287 WREG32(PA_SC_AA_CONFIG, 0);
2288 WREG32(PA_SC_LINE_STIPPLE, 0);
2289 WREG32(SPI_INPUT_Z, 0);
2290 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
2291 WREG32(CB_COLOR7_FRAG, 0);
2293 /* Clear render buffer base addresses */
2294 WREG32(CB_COLOR0_BASE, 0);
2295 WREG32(CB_COLOR1_BASE, 0);
2296 WREG32(CB_COLOR2_BASE, 0);
2297 WREG32(CB_COLOR3_BASE, 0);
2298 WREG32(CB_COLOR4_BASE, 0);
2299 WREG32(CB_COLOR5_BASE, 0);
2300 WREG32(CB_COLOR6_BASE, 0);
2301 WREG32(CB_COLOR7_BASE, 0);
2302 WREG32(CB_COLOR7_FRAG, 0);
2304 switch (rdev->family) {
2309 tmp = TC_L2_SIZE(8);
2313 tmp = TC_L2_SIZE(4);
2316 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
2319 tmp = TC_L2_SIZE(0);
2322 WREG32(TC_CNTL, tmp);
2324 tmp = RREG32(HDP_HOST_PATH_CNTL);
2325 WREG32(HDP_HOST_PATH_CNTL, tmp);
2327 tmp = RREG32(ARB_POP);
2328 tmp |= ENABLE_TC128;
2329 WREG32(ARB_POP, tmp);
2331 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
2332 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
2334 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
2335 WREG32(VC_ENHANCE, 0);
2340 * Indirect registers accessor
2342 u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
2344 unsigned long flags;
2347 spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
2348 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2349 (void)RREG32(PCIE_PORT_INDEX);
2350 r = RREG32(PCIE_PORT_DATA);
2351 spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
2355 void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2357 unsigned long flags;
2359 spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
2360 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2361 (void)RREG32(PCIE_PORT_INDEX);
2362 WREG32(PCIE_PORT_DATA, (v));
2363 (void)RREG32(PCIE_PORT_DATA);
2364 spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
2370 void r600_cp_stop(struct radeon_device *rdev)
2372 if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
2373 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
2374 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
2375 WREG32(SCRATCH_UMSK, 0);
2376 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
2379 int r600_init_microcode(struct radeon_device *rdev)
2381 const char *chip_name;
2382 const char *rlc_chip_name;
2383 const char *smc_chip_name = "RV770";
2384 size_t pfp_req_size, me_req_size, rlc_req_size, smc_req_size = 0;
2390 switch (rdev->family) {
2393 rlc_chip_name = "R600";
2396 chip_name = "RV610";
2397 rlc_chip_name = "R600";
2400 chip_name = "RV630";
2401 rlc_chip_name = "R600";
2404 chip_name = "RV620";
2405 rlc_chip_name = "R600";
2408 chip_name = "RV635";
2409 rlc_chip_name = "R600";
2412 chip_name = "RV670";
2413 rlc_chip_name = "R600";
2417 chip_name = "RS780";
2418 rlc_chip_name = "R600";
2421 chip_name = "RV770";
2422 rlc_chip_name = "R700";
2423 smc_chip_name = "RV770";
2424 smc_req_size = ALIGN(RV770_SMC_UCODE_SIZE, 4);
2427 chip_name = "RV730";
2428 rlc_chip_name = "R700";
2429 smc_chip_name = "RV730";
2430 smc_req_size = ALIGN(RV730_SMC_UCODE_SIZE, 4);
2433 chip_name = "RV710";
2434 rlc_chip_name = "R700";
2435 smc_chip_name = "RV710";
2436 smc_req_size = ALIGN(RV710_SMC_UCODE_SIZE, 4);
2439 chip_name = "RV730";
2440 rlc_chip_name = "R700";
2441 smc_chip_name = "RV740";
2442 smc_req_size = ALIGN(RV740_SMC_UCODE_SIZE, 4);
2445 chip_name = "CEDAR";
2446 rlc_chip_name = "CEDAR";
2447 smc_chip_name = "CEDAR";
2448 smc_req_size = ALIGN(CEDAR_SMC_UCODE_SIZE, 4);
2451 chip_name = "REDWOOD";
2452 rlc_chip_name = "REDWOOD";
2453 smc_chip_name = "REDWOOD";
2454 smc_req_size = ALIGN(REDWOOD_SMC_UCODE_SIZE, 4);
2457 chip_name = "JUNIPER";
2458 rlc_chip_name = "JUNIPER";
2459 smc_chip_name = "JUNIPER";
2460 smc_req_size = ALIGN(JUNIPER_SMC_UCODE_SIZE, 4);
2464 chip_name = "CYPRESS";
2465 rlc_chip_name = "CYPRESS";
2466 smc_chip_name = "CYPRESS";
2467 smc_req_size = ALIGN(CYPRESS_SMC_UCODE_SIZE, 4);
2471 rlc_chip_name = "SUMO";
2475 rlc_chip_name = "SUMO";
2478 chip_name = "SUMO2";
2479 rlc_chip_name = "SUMO";
2484 if (rdev->family >= CHIP_CEDAR) {
2485 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
2486 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
2487 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
2488 } else if (rdev->family >= CHIP_RV770) {
2489 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
2490 me_req_size = R700_PM4_UCODE_SIZE * 4;
2491 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
2493 pfp_req_size = R600_PFP_UCODE_SIZE * 4;
2494 me_req_size = R600_PM4_UCODE_SIZE * 12;
2495 rlc_req_size = R600_RLC_UCODE_SIZE * 4;
2498 DRM_INFO("Loading %s Microcode\n", chip_name);
2500 snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
2501 err = reject_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
2504 if (rdev->pfp_fw->size != pfp_req_size) {
2506 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2507 rdev->pfp_fw->size, fw_name);
2512 snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
2513 err = reject_firmware(&rdev->me_fw, fw_name, rdev->dev);
2516 if (rdev->me_fw->size != me_req_size) {
2518 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2519 rdev->me_fw->size, fw_name);
2523 snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", rlc_chip_name);
2524 err = reject_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
2527 if (rdev->rlc_fw->size != rlc_req_size) {
2529 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2530 rdev->rlc_fw->size, fw_name);
2534 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_HEMLOCK)) {
2535 snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", smc_chip_name);
2536 err = reject_firmware(&rdev->smc_fw, fw_name, rdev->dev);
2539 "smc: error loading firmware \"%s\"\n",
2541 release_firmware(rdev->smc_fw);
2542 rdev->smc_fw = NULL;
2544 } else if (rdev->smc_fw->size != smc_req_size) {
2546 "smc: Bogus length %zu in firmware \"%s\"\n",
2547 rdev->smc_fw->size, fw_name);
2556 "r600_cp: Failed to load firmware \"%s\"\n",
2558 release_firmware(rdev->pfp_fw);
2559 rdev->pfp_fw = NULL;
2560 release_firmware(rdev->me_fw);
2562 release_firmware(rdev->rlc_fw);
2563 rdev->rlc_fw = NULL;
2564 release_firmware(rdev->smc_fw);
2565 rdev->smc_fw = NULL;
2570 u32 r600_gfx_get_rptr(struct radeon_device *rdev,
2571 struct radeon_ring *ring)
2575 if (rdev->wb.enabled)
2576 rptr = rdev->wb.wb[ring->rptr_offs/4];
2578 rptr = RREG32(R600_CP_RB_RPTR);
2583 u32 r600_gfx_get_wptr(struct radeon_device *rdev,
2584 struct radeon_ring *ring)
2586 return RREG32(R600_CP_RB_WPTR);
2589 void r600_gfx_set_wptr(struct radeon_device *rdev,
2590 struct radeon_ring *ring)
2592 WREG32(R600_CP_RB_WPTR, ring->wptr);
2593 (void)RREG32(R600_CP_RB_WPTR);
2596 static int r600_cp_load_microcode(struct radeon_device *rdev)
2598 const __be32 *fw_data;
2601 if (!rdev->me_fw || !rdev->pfp_fw)
2610 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
2613 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2614 RREG32(GRBM_SOFT_RESET);
2616 WREG32(GRBM_SOFT_RESET, 0);
2618 WREG32(CP_ME_RAM_WADDR, 0);
2620 fw_data = (const __be32 *)rdev->me_fw->data;
2621 WREG32(CP_ME_RAM_WADDR, 0);
2622 for (i = 0; i < R600_PM4_UCODE_SIZE * 3; i++)
2623 WREG32(CP_ME_RAM_DATA,
2624 be32_to_cpup(fw_data++));
2626 fw_data = (const __be32 *)rdev->pfp_fw->data;
2627 WREG32(CP_PFP_UCODE_ADDR, 0);
2628 for (i = 0; i < R600_PFP_UCODE_SIZE; i++)
2629 WREG32(CP_PFP_UCODE_DATA,
2630 be32_to_cpup(fw_data++));
2632 WREG32(CP_PFP_UCODE_ADDR, 0);
2633 WREG32(CP_ME_RAM_WADDR, 0);
2634 WREG32(CP_ME_RAM_RADDR, 0);
2638 int r600_cp_start(struct radeon_device *rdev)
2640 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2644 r = radeon_ring_lock(rdev, ring, 7);
2646 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2649 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2650 radeon_ring_write(ring, 0x1);
2651 if (rdev->family >= CHIP_RV770) {
2652 radeon_ring_write(ring, 0x0);
2653 radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
2655 radeon_ring_write(ring, 0x3);
2656 radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
2658 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2659 radeon_ring_write(ring, 0);
2660 radeon_ring_write(ring, 0);
2661 radeon_ring_unlock_commit(rdev, ring, false);
2664 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2668 int r600_cp_resume(struct radeon_device *rdev)
2670 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2676 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2677 RREG32(GRBM_SOFT_RESET);
2679 WREG32(GRBM_SOFT_RESET, 0);
2681 /* Set ring buffer size */
2682 rb_bufsz = order_base_2(ring->ring_size / 8);
2683 tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
2685 tmp |= BUF_SWAP_32BIT;
2687 WREG32(CP_RB_CNTL, tmp);
2688 WREG32(CP_SEM_WAIT_TIMER, 0x0);
2690 /* Set the write pointer delay */
2691 WREG32(CP_RB_WPTR_DELAY, 0);
2693 /* Initialize the ring buffer's read and write pointers */
2694 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2695 WREG32(CP_RB_RPTR_WR, 0);
2697 WREG32(CP_RB_WPTR, ring->wptr);
2699 /* set the wb address whether it's enabled or not */
2700 WREG32(CP_RB_RPTR_ADDR,
2701 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
2702 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2703 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2705 if (rdev->wb.enabled)
2706 WREG32(SCRATCH_UMSK, 0xff);
2708 tmp |= RB_NO_UPDATE;
2709 WREG32(SCRATCH_UMSK, 0);
2713 WREG32(CP_RB_CNTL, tmp);
2715 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
2716 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2718 r600_cp_start(rdev);
2720 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
2722 ring->ready = false;
2726 if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
2727 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
2732 void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
2737 /* Align ring size */
2738 rb_bufsz = order_base_2(ring_size / 8);
2739 ring_size = (1 << (rb_bufsz + 1)) * 4;
2740 ring->ring_size = ring_size;
2741 ring->align_mask = 16 - 1;
2743 if (radeon_ring_supports_scratch_reg(rdev, ring)) {
2744 r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
2746 DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
2747 ring->rptr_save_reg = 0;
2752 void r600_cp_fini(struct radeon_device *rdev)
2754 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2756 radeon_ring_fini(rdev, ring);
2757 radeon_scratch_free(rdev, ring->rptr_save_reg);
2761 * GPU scratch registers helpers function.
2763 void r600_scratch_init(struct radeon_device *rdev)
2767 rdev->scratch.num_reg = 7;
2768 rdev->scratch.reg_base = SCRATCH_REG0;
2769 for (i = 0; i < rdev->scratch.num_reg; i++) {
2770 rdev->scratch.free[i] = true;
2771 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
2775 int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
2782 r = radeon_scratch_get(rdev, &scratch);
2784 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2787 WREG32(scratch, 0xCAFEDEAD);
2788 r = radeon_ring_lock(rdev, ring, 3);
2790 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
2791 radeon_scratch_free(rdev, scratch);
2794 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2795 radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2796 radeon_ring_write(ring, 0xDEADBEEF);
2797 radeon_ring_unlock_commit(rdev, ring, false);
2798 for (i = 0; i < rdev->usec_timeout; i++) {
2799 tmp = RREG32(scratch);
2800 if (tmp == 0xDEADBEEF)
2804 if (i < rdev->usec_timeout) {
2805 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
2807 DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
2808 ring->idx, scratch, tmp);
2811 radeon_scratch_free(rdev, scratch);
2816 * CP fences/semaphores
2819 void r600_fence_ring_emit(struct radeon_device *rdev,
2820 struct radeon_fence *fence)
2822 struct radeon_ring *ring = &rdev->ring[fence->ring];
2823 u32 cp_coher_cntl = PACKET3_TC_ACTION_ENA | PACKET3_VC_ACTION_ENA |
2824 PACKET3_SH_ACTION_ENA;
2826 if (rdev->family >= CHIP_RV770)
2827 cp_coher_cntl |= PACKET3_FULL_CACHE_ENA;
2829 if (rdev->wb.use_event) {
2830 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
2831 /* flush read cache over gart */
2832 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2833 radeon_ring_write(ring, cp_coher_cntl);
2834 radeon_ring_write(ring, 0xFFFFFFFF);
2835 radeon_ring_write(ring, 0);
2836 radeon_ring_write(ring, 10); /* poll interval */
2837 /* EVENT_WRITE_EOP - flush caches, send int */
2838 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
2839 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
2840 radeon_ring_write(ring, lower_32_bits(addr));
2841 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
2842 radeon_ring_write(ring, fence->seq);
2843 radeon_ring_write(ring, 0);
2845 /* flush read cache over gart */
2846 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2847 radeon_ring_write(ring, cp_coher_cntl);
2848 radeon_ring_write(ring, 0xFFFFFFFF);
2849 radeon_ring_write(ring, 0);
2850 radeon_ring_write(ring, 10); /* poll interval */
2851 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
2852 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
2853 /* wait for 3D idle clean */
2854 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2855 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2856 radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
2857 /* Emit fence sequence & fire IRQ */
2858 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2859 radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2860 radeon_ring_write(ring, fence->seq);
2861 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
2862 radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
2863 radeon_ring_write(ring, RB_INT_STAT);
2868 * r600_semaphore_ring_emit - emit a semaphore on the CP ring
2870 * @rdev: radeon_device pointer
2871 * @ring: radeon ring buffer object
2872 * @semaphore: radeon semaphore object
2873 * @emit_wait: Is this a sempahore wait?
2875 * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
2876 * from running ahead of semaphore waits.
2878 bool r600_semaphore_ring_emit(struct radeon_device *rdev,
2879 struct radeon_ring *ring,
2880 struct radeon_semaphore *semaphore,
2883 uint64_t addr = semaphore->gpu_addr;
2884 unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
2886 if (rdev->family < CHIP_CAYMAN)
2887 sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
2889 radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
2890 radeon_ring_write(ring, lower_32_bits(addr));
2891 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
2893 /* PFP_SYNC_ME packet only exists on 7xx+, only enable it on eg+ */
2894 if (emit_wait && (rdev->family >= CHIP_CEDAR)) {
2895 /* Prevent the PFP from running ahead of the semaphore wait */
2896 radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
2897 radeon_ring_write(ring, 0x0);
2904 * r600_copy_cpdma - copy pages using the CP DMA engine
2906 * @rdev: radeon_device pointer
2907 * @src_offset: src GPU address
2908 * @dst_offset: dst GPU address
2909 * @num_gpu_pages: number of GPU pages to xfer
2910 * @fence: radeon fence object
2912 * Copy GPU paging using the CP DMA engine (r6xx+).
2913 * Used by the radeon ttm implementation to move pages if
2914 * registered as the asic copy callback.
2916 struct radeon_fence *r600_copy_cpdma(struct radeon_device *rdev,
2917 uint64_t src_offset, uint64_t dst_offset,
2918 unsigned num_gpu_pages,
2919 struct reservation_object *resv)
2921 struct radeon_fence *fence;
2922 struct radeon_sync sync;
2923 int ring_index = rdev->asic->copy.blit_ring_index;
2924 struct radeon_ring *ring = &rdev->ring[ring_index];
2925 u32 size_in_bytes, cur_size_in_bytes, tmp;
2929 radeon_sync_create(&sync);
2931 size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
2932 num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
2933 r = radeon_ring_lock(rdev, ring, num_loops * 6 + 24);
2935 DRM_ERROR("radeon: moving bo (%d).\n", r);
2936 radeon_sync_free(rdev, &sync, NULL);
2940 radeon_sync_resv(rdev, &sync, resv, false);
2941 radeon_sync_rings(rdev, &sync, ring->idx);
2943 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2944 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2945 radeon_ring_write(ring, WAIT_3D_IDLE_bit);
2946 for (i = 0; i < num_loops; i++) {
2947 cur_size_in_bytes = size_in_bytes;
2948 if (cur_size_in_bytes > 0x1fffff)
2949 cur_size_in_bytes = 0x1fffff;
2950 size_in_bytes -= cur_size_in_bytes;
2951 tmp = upper_32_bits(src_offset) & 0xff;
2952 if (size_in_bytes == 0)
2953 tmp |= PACKET3_CP_DMA_CP_SYNC;
2954 radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4));
2955 radeon_ring_write(ring, lower_32_bits(src_offset));
2956 radeon_ring_write(ring, tmp);
2957 radeon_ring_write(ring, lower_32_bits(dst_offset));
2958 radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
2959 radeon_ring_write(ring, cur_size_in_bytes);
2960 src_offset += cur_size_in_bytes;
2961 dst_offset += cur_size_in_bytes;
2963 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2964 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2965 radeon_ring_write(ring, WAIT_CP_DMA_IDLE_bit);
2967 r = radeon_fence_emit(rdev, &fence, ring->idx);
2969 radeon_ring_unlock_undo(rdev, ring);
2970 radeon_sync_free(rdev, &sync, NULL);
2974 radeon_ring_unlock_commit(rdev, ring, false);
2975 radeon_sync_free(rdev, &sync, fence);
2980 int r600_set_surface_reg(struct radeon_device *rdev, int reg,
2981 uint32_t tiling_flags, uint32_t pitch,
2982 uint32_t offset, uint32_t obj_size)
2984 /* FIXME: implement */
2988 void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
2990 /* FIXME: implement */
2993 static void r600_uvd_init(struct radeon_device *rdev)
3000 r = radeon_uvd_init(rdev);
3002 dev_err(rdev->dev, "failed UVD (%d) init.\n", r);
3004 * At this point rdev->uvd.vcpu_bo is NULL which trickles down
3005 * to early fails uvd_v1_0_resume() and thus nothing happens
3006 * there. So it is pointless to try to go through that code
3007 * hence why we disable uvd here.
3012 rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL;
3013 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX], 4096);
3016 static void r600_uvd_start(struct radeon_device *rdev)
3023 r = uvd_v1_0_resume(rdev);
3025 dev_err(rdev->dev, "failed UVD resume (%d).\n", r);
3028 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_UVD_INDEX);
3030 dev_err(rdev->dev, "failed initializing UVD fences (%d).\n", r);
3036 rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
3039 static void r600_uvd_resume(struct radeon_device *rdev)
3041 struct radeon_ring *ring;
3044 if (!rdev->has_uvd || !rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size)
3047 ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
3048 r = radeon_ring_init(rdev, ring, ring->ring_size, 0, PACKET0(UVD_NO_OP, 0));
3050 dev_err(rdev->dev, "failed initializing UVD ring (%d).\n", r);
3053 r = uvd_v1_0_init(rdev);
3055 dev_err(rdev->dev, "failed initializing UVD (%d).\n", r);
3060 static int r600_startup(struct radeon_device *rdev)
3062 struct radeon_ring *ring;
3065 /* enable pcie gen2 link */
3066 r600_pcie_gen2_enable(rdev);
3068 /* scratch needs to be initialized before MC */
3069 r = r600_vram_scratch_init(rdev);
3073 r600_mc_program(rdev);
3075 if (rdev->flags & RADEON_IS_AGP) {
3076 r600_agp_enable(rdev);
3078 r = r600_pcie_gart_enable(rdev);
3082 r600_gpu_init(rdev);
3084 /* allocate wb buffer */
3085 r = radeon_wb_init(rdev);
3089 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
3091 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
3095 r600_uvd_start(rdev);
3098 if (!rdev->irq.installed) {
3099 r = radeon_irq_kms_init(rdev);
3104 r = r600_irq_init(rdev);
3106 DRM_ERROR("radeon: IH init failed (%d).\n", r);
3107 radeon_irq_kms_fini(rdev);
3112 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
3113 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
3118 r = r600_cp_load_microcode(rdev);
3121 r = r600_cp_resume(rdev);
3125 r600_uvd_resume(rdev);
3127 r = radeon_ib_pool_init(rdev);
3129 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
3133 r = radeon_audio_init(rdev);
3135 DRM_ERROR("radeon: audio init failed\n");
3142 void r600_vga_set_state(struct radeon_device *rdev, bool state)
3146 temp = RREG32(CONFIG_CNTL);
3147 if (state == false) {
3153 WREG32(CONFIG_CNTL, temp);
3156 int r600_resume(struct radeon_device *rdev)
3160 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
3161 * posting will perform necessary task to bring back GPU into good
3165 atom_asic_init(rdev->mode_info.atom_context);
3167 if (rdev->pm.pm_method == PM_METHOD_DPM)
3168 radeon_pm_resume(rdev);
3170 rdev->accel_working = true;
3171 r = r600_startup(rdev);
3173 DRM_ERROR("r600 startup failed on resume\n");
3174 rdev->accel_working = false;
3181 int r600_suspend(struct radeon_device *rdev)
3183 radeon_pm_suspend(rdev);
3184 radeon_audio_fini(rdev);
3186 if (rdev->has_uvd) {
3187 uvd_v1_0_fini(rdev);
3188 radeon_uvd_suspend(rdev);
3190 r600_irq_suspend(rdev);
3191 radeon_wb_disable(rdev);
3192 r600_pcie_gart_disable(rdev);
3197 /* Plan is to move initialization in that function and use
3198 * helper function so that radeon_device_init pretty much
3199 * do nothing more than calling asic specific function. This
3200 * should also allow to remove a bunch of callback function
3203 int r600_init(struct radeon_device *rdev)
3207 if (r600_debugfs_mc_info_init(rdev)) {
3208 DRM_ERROR("Failed to register debugfs file for mc !\n");
3211 if (!radeon_get_bios(rdev)) {
3212 if (ASIC_IS_AVIVO(rdev))
3215 /* Must be an ATOMBIOS */
3216 if (!rdev->is_atom_bios) {
3217 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
3220 r = radeon_atombios_init(rdev);
3223 /* Post card if necessary */
3224 if (!radeon_card_posted(rdev)) {
3226 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
3229 DRM_INFO("GPU not posted. posting now...\n");
3230 atom_asic_init(rdev->mode_info.atom_context);
3232 /* Initialize scratch registers */
3233 r600_scratch_init(rdev);
3234 /* Initialize surface registers */
3235 radeon_surface_init(rdev);
3236 /* Initialize clocks */
3237 radeon_get_clock_info(rdev->ddev);
3239 r = radeon_fence_driver_init(rdev);
3242 if (rdev->flags & RADEON_IS_AGP) {
3243 r = radeon_agp_init(rdev);
3245 radeon_agp_disable(rdev);
3247 r = r600_mc_init(rdev);
3250 /* Memory manager */
3251 r = radeon_bo_init(rdev);
3255 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
3256 r = r600_init_microcode(rdev);
3258 DRM_ERROR("Failed to load firmware!\n");
3263 /* Initialize power management */
3264 radeon_pm_init(rdev);
3266 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
3267 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
3269 r600_uvd_init(rdev);
3271 rdev->ih.ring_obj = NULL;
3272 r600_ih_ring_init(rdev, 64 * 1024);
3274 r = r600_pcie_gart_init(rdev);
3278 rdev->accel_working = true;
3279 r = r600_startup(rdev);
3281 dev_err(rdev->dev, "disabling GPU acceleration\n");
3283 r600_irq_fini(rdev);
3284 radeon_wb_fini(rdev);
3285 radeon_ib_pool_fini(rdev);
3286 radeon_irq_kms_fini(rdev);
3287 r600_pcie_gart_fini(rdev);
3288 rdev->accel_working = false;
3294 void r600_fini(struct radeon_device *rdev)
3296 radeon_pm_fini(rdev);
3297 radeon_audio_fini(rdev);
3299 r600_irq_fini(rdev);
3300 if (rdev->has_uvd) {
3301 uvd_v1_0_fini(rdev);
3302 radeon_uvd_fini(rdev);
3304 radeon_wb_fini(rdev);
3305 radeon_ib_pool_fini(rdev);
3306 radeon_irq_kms_fini(rdev);
3307 r600_pcie_gart_fini(rdev);
3308 r600_vram_scratch_fini(rdev);
3309 radeon_agp_fini(rdev);
3310 radeon_gem_fini(rdev);
3311 radeon_fence_driver_fini(rdev);
3312 radeon_bo_fini(rdev);
3313 radeon_atombios_fini(rdev);
3322 void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3324 struct radeon_ring *ring = &rdev->ring[ib->ring];
3327 if (ring->rptr_save_reg) {
3328 next_rptr = ring->wptr + 3 + 4;
3329 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3330 radeon_ring_write(ring, ((ring->rptr_save_reg -
3331 PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
3332 radeon_ring_write(ring, next_rptr);
3333 } else if (rdev->wb.enabled) {
3334 next_rptr = ring->wptr + 5 + 4;
3335 radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
3336 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3337 radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
3338 radeon_ring_write(ring, next_rptr);
3339 radeon_ring_write(ring, 0);
3342 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
3343 radeon_ring_write(ring,
3347 (ib->gpu_addr & 0xFFFFFFFC));
3348 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
3349 radeon_ring_write(ring, ib->length_dw);
3352 int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
3354 struct radeon_ib ib;
3360 r = radeon_scratch_get(rdev, &scratch);
3362 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3365 WREG32(scratch, 0xCAFEDEAD);
3366 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
3368 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
3371 ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
3372 ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3373 ib.ptr[2] = 0xDEADBEEF;
3375 r = radeon_ib_schedule(rdev, &ib, NULL, false);
3377 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
3380 r = radeon_fence_wait_timeout(ib.fence, false, usecs_to_jiffies(
3381 RADEON_USEC_IB_TEST_TIMEOUT));
3383 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
3385 } else if (r == 0) {
3386 DRM_ERROR("radeon: fence wait timed out.\n");
3391 for (i = 0; i < rdev->usec_timeout; i++) {
3392 tmp = RREG32(scratch);
3393 if (tmp == 0xDEADBEEF)
3397 if (i < rdev->usec_timeout) {
3398 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
3400 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
3405 radeon_ib_free(rdev, &ib);
3407 radeon_scratch_free(rdev, scratch);
3414 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
3415 * the same as the CP ring buffer, but in reverse. Rather than the CPU
3416 * writing to the ring and the GPU consuming, the GPU writes to the ring
3417 * and host consumes. As the host irq handler processes interrupts, it
3418 * increments the rptr. When the rptr catches up with the wptr, all the
3419 * current interrupts have been processed.
3422 void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
3426 /* Align ring size */
3427 rb_bufsz = order_base_2(ring_size / 4);
3428 ring_size = (1 << rb_bufsz) * 4;
3429 rdev->ih.ring_size = ring_size;
3430 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
3434 int r600_ih_ring_alloc(struct radeon_device *rdev)
3438 /* Allocate ring buffer */
3439 if (rdev->ih.ring_obj == NULL) {
3440 r = radeon_bo_create(rdev, rdev->ih.ring_size,
3442 RADEON_GEM_DOMAIN_GTT, 0,
3443 NULL, NULL, &rdev->ih.ring_obj);
3445 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
3448 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3449 if (unlikely(r != 0))
3451 r = radeon_bo_pin(rdev->ih.ring_obj,
3452 RADEON_GEM_DOMAIN_GTT,
3453 &rdev->ih.gpu_addr);
3455 radeon_bo_unreserve(rdev->ih.ring_obj);
3456 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
3459 r = radeon_bo_kmap(rdev->ih.ring_obj,
3460 (void **)&rdev->ih.ring);
3461 radeon_bo_unreserve(rdev->ih.ring_obj);
3463 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
3470 void r600_ih_ring_fini(struct radeon_device *rdev)
3473 if (rdev->ih.ring_obj) {
3474 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3475 if (likely(r == 0)) {
3476 radeon_bo_kunmap(rdev->ih.ring_obj);
3477 radeon_bo_unpin(rdev->ih.ring_obj);
3478 radeon_bo_unreserve(rdev->ih.ring_obj);
3480 radeon_bo_unref(&rdev->ih.ring_obj);
3481 rdev->ih.ring = NULL;
3482 rdev->ih.ring_obj = NULL;
3486 void r600_rlc_stop(struct radeon_device *rdev)
3489 if ((rdev->family >= CHIP_RV770) &&
3490 (rdev->family <= CHIP_RV740)) {
3491 /* r7xx asics need to soft reset RLC before halting */
3492 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
3493 RREG32(SRBM_SOFT_RESET);
3495 WREG32(SRBM_SOFT_RESET, 0);
3496 RREG32(SRBM_SOFT_RESET);
3499 WREG32(RLC_CNTL, 0);
3502 static void r600_rlc_start(struct radeon_device *rdev)
3504 WREG32(RLC_CNTL, RLC_ENABLE);
3507 static int r600_rlc_resume(struct radeon_device *rdev)
3510 const __be32 *fw_data;
3515 r600_rlc_stop(rdev);
3517 WREG32(RLC_HB_CNTL, 0);
3519 WREG32(RLC_HB_BASE, 0);
3520 WREG32(RLC_HB_RPTR, 0);
3521 WREG32(RLC_HB_WPTR, 0);
3522 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
3523 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
3524 WREG32(RLC_MC_CNTL, 0);
3525 WREG32(RLC_UCODE_CNTL, 0);
3527 fw_data = (const __be32 *)rdev->rlc_fw->data;
3528 if (rdev->family >= CHIP_RV770) {
3529 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
3530 WREG32(RLC_UCODE_ADDR, i);
3531 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3534 for (i = 0; i < R600_RLC_UCODE_SIZE; i++) {
3535 WREG32(RLC_UCODE_ADDR, i);
3536 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3539 WREG32(RLC_UCODE_ADDR, 0);
3541 r600_rlc_start(rdev);
3546 static void r600_enable_interrupts(struct radeon_device *rdev)
3548 u32 ih_cntl = RREG32(IH_CNTL);
3549 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3551 ih_cntl |= ENABLE_INTR;
3552 ih_rb_cntl |= IH_RB_ENABLE;
3553 WREG32(IH_CNTL, ih_cntl);
3554 WREG32(IH_RB_CNTL, ih_rb_cntl);
3555 rdev->ih.enabled = true;
3558 void r600_disable_interrupts(struct radeon_device *rdev)
3560 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3561 u32 ih_cntl = RREG32(IH_CNTL);
3563 ih_rb_cntl &= ~IH_RB_ENABLE;
3564 ih_cntl &= ~ENABLE_INTR;
3565 WREG32(IH_RB_CNTL, ih_rb_cntl);
3566 WREG32(IH_CNTL, ih_cntl);
3567 /* set rptr, wptr to 0 */
3568 WREG32(IH_RB_RPTR, 0);
3569 WREG32(IH_RB_WPTR, 0);
3570 rdev->ih.enabled = false;
3574 static void r600_disable_interrupt_state(struct radeon_device *rdev)
3578 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
3579 tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
3580 WREG32(DMA_CNTL, tmp);
3581 WREG32(GRBM_INT_CNTL, 0);
3582 WREG32(DxMODE_INT_MASK, 0);
3583 WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
3584 WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
3585 if (ASIC_IS_DCE3(rdev)) {
3586 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
3587 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
3588 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3589 WREG32(DC_HPD1_INT_CONTROL, tmp);
3590 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3591 WREG32(DC_HPD2_INT_CONTROL, tmp);
3592 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3593 WREG32(DC_HPD3_INT_CONTROL, tmp);
3594 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3595 WREG32(DC_HPD4_INT_CONTROL, tmp);
3596 if (ASIC_IS_DCE32(rdev)) {
3597 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3598 WREG32(DC_HPD5_INT_CONTROL, tmp);
3599 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3600 WREG32(DC_HPD6_INT_CONTROL, tmp);
3601 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3602 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
3603 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3604 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
3606 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3607 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3608 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3609 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
3612 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
3613 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
3614 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
3615 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
3616 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
3617 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
3618 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
3619 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
3620 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3621 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3622 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3623 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
3627 int r600_irq_init(struct radeon_device *rdev)
3631 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
3634 ret = r600_ih_ring_alloc(rdev);
3639 r600_disable_interrupts(rdev);
3642 if (rdev->family >= CHIP_CEDAR)
3643 ret = evergreen_rlc_resume(rdev);
3645 ret = r600_rlc_resume(rdev);
3647 r600_ih_ring_fini(rdev);
3651 /* setup interrupt control */
3652 /* set dummy read address to dummy page address */
3653 WREG32(INTERRUPT_CNTL2, rdev->dummy_page.addr >> 8);
3654 interrupt_cntl = RREG32(INTERRUPT_CNTL);
3655 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
3656 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
3658 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
3659 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
3660 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
3661 WREG32(INTERRUPT_CNTL, interrupt_cntl);
3663 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
3664 rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
3666 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
3667 IH_WPTR_OVERFLOW_CLEAR |
3670 if (rdev->wb.enabled)
3671 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
3673 /* set the writeback address whether it's enabled or not */
3674 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
3675 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
3677 WREG32(IH_RB_CNTL, ih_rb_cntl);
3679 /* set rptr, wptr to 0 */
3680 WREG32(IH_RB_RPTR, 0);
3681 WREG32(IH_RB_WPTR, 0);
3683 /* Default settings for IH_CNTL (disabled at first) */
3684 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
3685 /* RPTR_REARM only works if msi's are enabled */
3686 if (rdev->msi_enabled)
3687 ih_cntl |= RPTR_REARM;
3688 WREG32(IH_CNTL, ih_cntl);
3690 /* force the active interrupt state to all disabled */
3691 if (rdev->family >= CHIP_CEDAR)
3692 evergreen_disable_interrupt_state(rdev);
3694 r600_disable_interrupt_state(rdev);
3696 /* at this point everything should be setup correctly to enable master */
3697 pci_set_master(rdev->pdev);
3700 r600_enable_interrupts(rdev);
3705 void r600_irq_suspend(struct radeon_device *rdev)
3707 r600_irq_disable(rdev);
3708 r600_rlc_stop(rdev);
3711 void r600_irq_fini(struct radeon_device *rdev)
3713 r600_irq_suspend(rdev);
3714 r600_ih_ring_fini(rdev);
3717 int r600_irq_set(struct radeon_device *rdev)
3719 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
3721 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
3722 u32 grbm_int_cntl = 0;
3725 u32 thermal_int = 0;
3727 if (!rdev->irq.installed) {
3728 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
3731 /* don't enable anything if the ih is disabled */
3732 if (!rdev->ih.enabled) {
3733 r600_disable_interrupts(rdev);
3734 /* force the active interrupt state to all disabled */
3735 r600_disable_interrupt_state(rdev);
3739 if (ASIC_IS_DCE3(rdev)) {
3740 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3741 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3742 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3743 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
3744 if (ASIC_IS_DCE32(rdev)) {
3745 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
3746 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
3747 hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
3748 hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
3750 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3751 hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3754 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3755 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3756 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3757 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3758 hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3761 dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
3763 if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
3764 thermal_int = RREG32(CG_THERMAL_INT) &
3765 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
3766 } else if (rdev->family >= CHIP_RV770) {
3767 thermal_int = RREG32(RV770_CG_THERMAL_INT) &
3768 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
3770 if (rdev->irq.dpm_thermal) {
3771 DRM_DEBUG("dpm thermal\n");
3772 thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
3775 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
3776 DRM_DEBUG("r600_irq_set: sw int\n");
3777 cp_int_cntl |= RB_INT_ENABLE;
3778 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
3781 if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
3782 DRM_DEBUG("r600_irq_set: sw int dma\n");
3783 dma_cntl |= TRAP_ENABLE;
3786 if (rdev->irq.crtc_vblank_int[0] ||
3787 atomic_read(&rdev->irq.pflip[0])) {
3788 DRM_DEBUG("r600_irq_set: vblank 0\n");
3789 mode_int |= D1MODE_VBLANK_INT_MASK;
3791 if (rdev->irq.crtc_vblank_int[1] ||
3792 atomic_read(&rdev->irq.pflip[1])) {
3793 DRM_DEBUG("r600_irq_set: vblank 1\n");
3794 mode_int |= D2MODE_VBLANK_INT_MASK;
3796 if (rdev->irq.hpd[0]) {
3797 DRM_DEBUG("r600_irq_set: hpd 1\n");
3798 hpd1 |= DC_HPDx_INT_EN;
3800 if (rdev->irq.hpd[1]) {
3801 DRM_DEBUG("r600_irq_set: hpd 2\n");
3802 hpd2 |= DC_HPDx_INT_EN;
3804 if (rdev->irq.hpd[2]) {
3805 DRM_DEBUG("r600_irq_set: hpd 3\n");
3806 hpd3 |= DC_HPDx_INT_EN;
3808 if (rdev->irq.hpd[3]) {
3809 DRM_DEBUG("r600_irq_set: hpd 4\n");
3810 hpd4 |= DC_HPDx_INT_EN;
3812 if (rdev->irq.hpd[4]) {
3813 DRM_DEBUG("r600_irq_set: hpd 5\n");
3814 hpd5 |= DC_HPDx_INT_EN;
3816 if (rdev->irq.hpd[5]) {
3817 DRM_DEBUG("r600_irq_set: hpd 6\n");
3818 hpd6 |= DC_HPDx_INT_EN;
3820 if (rdev->irq.afmt[0]) {
3821 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3822 hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
3824 if (rdev->irq.afmt[1]) {
3825 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3826 hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
3829 WREG32(CP_INT_CNTL, cp_int_cntl);
3830 WREG32(DMA_CNTL, dma_cntl);
3831 WREG32(DxMODE_INT_MASK, mode_int);
3832 WREG32(D1GRPH_INTERRUPT_CONTROL, DxGRPH_PFLIP_INT_MASK);
3833 WREG32(D2GRPH_INTERRUPT_CONTROL, DxGRPH_PFLIP_INT_MASK);
3834 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
3835 if (ASIC_IS_DCE3(rdev)) {
3836 WREG32(DC_HPD1_INT_CONTROL, hpd1);
3837 WREG32(DC_HPD2_INT_CONTROL, hpd2);
3838 WREG32(DC_HPD3_INT_CONTROL, hpd3);
3839 WREG32(DC_HPD4_INT_CONTROL, hpd4);
3840 if (ASIC_IS_DCE32(rdev)) {
3841 WREG32(DC_HPD5_INT_CONTROL, hpd5);
3842 WREG32(DC_HPD6_INT_CONTROL, hpd6);
3843 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
3844 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
3846 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3847 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
3850 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
3851 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
3852 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
3853 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3854 WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
3856 if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
3857 WREG32(CG_THERMAL_INT, thermal_int);
3858 } else if (rdev->family >= CHIP_RV770) {
3859 WREG32(RV770_CG_THERMAL_INT, thermal_int);
3863 RREG32(R_000E50_SRBM_STATUS);
3868 static void r600_irq_ack(struct radeon_device *rdev)
3872 if (ASIC_IS_DCE3(rdev)) {
3873 rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
3874 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
3875 rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
3876 if (ASIC_IS_DCE32(rdev)) {
3877 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
3878 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
3880 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3881 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
3884 rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
3885 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
3886 rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
3887 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3888 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
3890 rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
3891 rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
3893 if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3894 WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3895 if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3896 WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3897 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
3898 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
3899 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
3900 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
3901 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
3902 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
3903 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
3904 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
3905 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
3906 if (ASIC_IS_DCE3(rdev)) {
3907 tmp = RREG32(DC_HPD1_INT_CONTROL);
3908 tmp |= DC_HPDx_INT_ACK;
3909 WREG32(DC_HPD1_INT_CONTROL, tmp);
3911 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
3912 tmp |= DC_HPDx_INT_ACK;
3913 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
3916 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
3917 if (ASIC_IS_DCE3(rdev)) {
3918 tmp = RREG32(DC_HPD2_INT_CONTROL);
3919 tmp |= DC_HPDx_INT_ACK;
3920 WREG32(DC_HPD2_INT_CONTROL, tmp);
3922 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
3923 tmp |= DC_HPDx_INT_ACK;
3924 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
3927 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
3928 if (ASIC_IS_DCE3(rdev)) {
3929 tmp = RREG32(DC_HPD3_INT_CONTROL);
3930 tmp |= DC_HPDx_INT_ACK;
3931 WREG32(DC_HPD3_INT_CONTROL, tmp);
3933 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
3934 tmp |= DC_HPDx_INT_ACK;
3935 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
3938 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
3939 tmp = RREG32(DC_HPD4_INT_CONTROL);
3940 tmp |= DC_HPDx_INT_ACK;
3941 WREG32(DC_HPD4_INT_CONTROL, tmp);
3943 if (ASIC_IS_DCE32(rdev)) {
3944 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
3945 tmp = RREG32(DC_HPD5_INT_CONTROL);
3946 tmp |= DC_HPDx_INT_ACK;
3947 WREG32(DC_HPD5_INT_CONTROL, tmp);
3949 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
3950 tmp = RREG32(DC_HPD6_INT_CONTROL);
3951 tmp |= DC_HPDx_INT_ACK;
3952 WREG32(DC_HPD6_INT_CONTROL, tmp);
3954 if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
3955 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
3956 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
3957 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
3959 if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
3960 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
3961 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
3962 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
3965 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3966 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
3967 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3968 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3970 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3971 if (ASIC_IS_DCE3(rdev)) {
3972 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
3973 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3974 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
3976 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
3977 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3978 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
3984 void r600_irq_disable(struct radeon_device *rdev)
3986 r600_disable_interrupts(rdev);
3987 /* Wait and acknowledge irq */
3990 r600_disable_interrupt_state(rdev);
3993 static u32 r600_get_ih_wptr(struct radeon_device *rdev)
3997 if (rdev->wb.enabled)
3998 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
4000 wptr = RREG32(IH_RB_WPTR);
4002 if (wptr & RB_OVERFLOW) {
4003 wptr &= ~RB_OVERFLOW;
4004 /* When a ring buffer overflow happen start parsing interrupt
4005 * from the last not overwritten vector (wptr + 16). Hopefully
4006 * this should allow us to catchup.
4008 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
4009 wptr, rdev->ih.rptr, (wptr + 16) & rdev->ih.ptr_mask);
4010 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
4011 tmp = RREG32(IH_RB_CNTL);
4012 tmp |= IH_WPTR_OVERFLOW_CLEAR;
4013 WREG32(IH_RB_CNTL, tmp);
4015 return (wptr & rdev->ih.ptr_mask);
4019 * Each IV ring entry is 128 bits:
4020 * [7:0] - interrupt source id
4022 * [59:32] - interrupt source data
4023 * [127:60] - reserved
4025 * The basic interrupt vector entries
4026 * are decoded as follows:
4027 * src_id src_data description
4032 * 19 0 FP Hot plug detection A
4033 * 19 1 FP Hot plug detection B
4034 * 19 2 DAC A auto-detection
4035 * 19 3 DAC B auto-detection
4041 * 181 - EOP Interrupt
4044 * Note, these are based on r600 and may need to be
4045 * adjusted or added to on newer asics
4048 int r600_irq_process(struct radeon_device *rdev)
4052 u32 src_id, src_data;
4054 bool queue_hotplug = false;
4055 bool queue_hdmi = false;
4056 bool queue_thermal = false;
4058 if (!rdev->ih.enabled || rdev->shutdown)
4061 /* No MSIs, need a dummy read to flush PCI DMAs */
4062 if (!rdev->msi_enabled)
4065 wptr = r600_get_ih_wptr(rdev);
4068 /* is somebody else already processing irqs? */
4069 if (atomic_xchg(&rdev->ih.lock, 1))
4072 rptr = rdev->ih.rptr;
4073 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
4075 /* Order reading of wptr vs. reading of IH ring data */
4078 /* display interrupts */
4081 while (rptr != wptr) {
4082 /* wptr/rptr are in bytes! */
4083 ring_index = rptr / 4;
4084 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
4085 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
4088 case 1: /* D1 vblank/vline */
4090 case 0: /* D1 vblank */
4091 if (!(rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT))
4092 DRM_DEBUG("IH: D1 vblank - IH event w/o asserted irq bit?\n");
4094 if (rdev->irq.crtc_vblank_int[0]) {
4095 drm_handle_vblank(rdev->ddev, 0);
4096 rdev->pm.vblank_sync = true;
4097 wake_up(&rdev->irq.vblank_queue);
4099 if (atomic_read(&rdev->irq.pflip[0]))
4100 radeon_crtc_handle_vblank(rdev, 0);
4101 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
4102 DRM_DEBUG("IH: D1 vblank\n");
4105 case 1: /* D1 vline */
4106 if (!(rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT))
4107 DRM_DEBUG("IH: D1 vline - IH event w/o asserted irq bit?\n");
4109 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
4110 DRM_DEBUG("IH: D1 vline\n");
4114 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4118 case 5: /* D2 vblank/vline */
4120 case 0: /* D2 vblank */
4121 if (!(rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT))
4122 DRM_DEBUG("IH: D2 vblank - IH event w/o asserted irq bit?\n");
4124 if (rdev->irq.crtc_vblank_int[1]) {
4125 drm_handle_vblank(rdev->ddev, 1);
4126 rdev->pm.vblank_sync = true;
4127 wake_up(&rdev->irq.vblank_queue);
4129 if (atomic_read(&rdev->irq.pflip[1]))
4130 radeon_crtc_handle_vblank(rdev, 1);
4131 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
4132 DRM_DEBUG("IH: D2 vblank\n");
4135 case 1: /* D1 vline */
4136 if (!(rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT))
4137 DRM_DEBUG("IH: D2 vline - IH event w/o asserted irq bit?\n");
4139 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
4140 DRM_DEBUG("IH: D2 vline\n");
4144 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4148 case 9: /* D1 pflip */
4149 DRM_DEBUG("IH: D1 flip\n");
4150 if (radeon_use_pflipirq > 0)
4151 radeon_crtc_handle_flip(rdev, 0);
4153 case 11: /* D2 pflip */
4154 DRM_DEBUG("IH: D2 flip\n");
4155 if (radeon_use_pflipirq > 0)
4156 radeon_crtc_handle_flip(rdev, 1);
4158 case 19: /* HPD/DAC hotplug */
4161 if (!(rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT))
4162 DRM_DEBUG("IH: HPD1 - IH event w/o asserted irq bit?\n");
4164 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
4165 queue_hotplug = true;
4166 DRM_DEBUG("IH: HPD1\n");
4169 if (!(rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT))
4170 DRM_DEBUG("IH: HPD2 - IH event w/o asserted irq bit?\n");
4172 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
4173 queue_hotplug = true;
4174 DRM_DEBUG("IH: HPD2\n");
4177 if (!(rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT))
4178 DRM_DEBUG("IH: HPD3 - IH event w/o asserted irq bit?\n");
4180 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
4181 queue_hotplug = true;
4182 DRM_DEBUG("IH: HPD3\n");
4185 if (!(rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT))
4186 DRM_DEBUG("IH: HPD4 - IH event w/o asserted irq bit?\n");
4188 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
4189 queue_hotplug = true;
4190 DRM_DEBUG("IH: HPD4\n");
4193 if (!(rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT))
4194 DRM_DEBUG("IH: HPD5 - IH event w/o asserted irq bit?\n");
4196 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
4197 queue_hotplug = true;
4198 DRM_DEBUG("IH: HPD5\n");
4201 if (!(rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT))
4202 DRM_DEBUG("IH: HPD6 - IH event w/o asserted irq bit?\n");
4204 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
4205 queue_hotplug = true;
4206 DRM_DEBUG("IH: HPD6\n");
4210 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4217 if (!(rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG))
4218 DRM_DEBUG("IH: HDMI0 - IH event w/o asserted irq bit?\n");
4220 rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
4222 DRM_DEBUG("IH: HDMI0\n");
4226 if (!(rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG))
4227 DRM_DEBUG("IH: HDMI1 - IH event w/o asserted irq bit?\n");
4229 rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
4231 DRM_DEBUG("IH: HDMI1\n");
4235 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
4240 DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
4241 radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
4243 case 176: /* CP_INT in ring buffer */
4244 case 177: /* CP_INT in IB1 */
4245 case 178: /* CP_INT in IB2 */
4246 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
4247 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
4249 case 181: /* CP EOP event */
4250 DRM_DEBUG("IH: CP EOP\n");
4251 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
4253 case 224: /* DMA trap event */
4254 DRM_DEBUG("IH: DMA trap\n");
4255 radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
4257 case 230: /* thermal low to high */
4258 DRM_DEBUG("IH: thermal low to high\n");
4259 rdev->pm.dpm.thermal.high_to_low = false;
4260 queue_thermal = true;
4262 case 231: /* thermal high to low */
4263 DRM_DEBUG("IH: thermal high to low\n");
4264 rdev->pm.dpm.thermal.high_to_low = true;
4265 queue_thermal = true;
4267 case 233: /* GUI IDLE */
4268 DRM_DEBUG("IH: GUI idle\n");
4271 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4275 /* wptr/rptr are in bytes! */
4277 rptr &= rdev->ih.ptr_mask;
4278 WREG32(IH_RB_RPTR, rptr);
4281 schedule_delayed_work(&rdev->hotplug_work, 0);
4283 schedule_work(&rdev->audio_work);
4284 if (queue_thermal && rdev->pm.dpm_enabled)
4285 schedule_work(&rdev->pm.dpm.thermal.work);
4286 rdev->ih.rptr = rptr;
4287 atomic_set(&rdev->ih.lock, 0);
4289 /* make sure wptr hasn't changed while processing */
4290 wptr = r600_get_ih_wptr(rdev);
4300 #if defined(CONFIG_DEBUG_FS)
4302 static int r600_debugfs_mc_info(struct seq_file *m, void *data)
4304 struct drm_info_node *node = (struct drm_info_node *) m->private;
4305 struct drm_device *dev = node->minor->dev;
4306 struct radeon_device *rdev = dev->dev_private;
4308 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
4309 DREG32_SYS(m, rdev, VM_L2_STATUS);
4313 static struct drm_info_list r600_mc_info_list[] = {
4314 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
4318 int r600_debugfs_mc_info_init(struct radeon_device *rdev)
4320 #if defined(CONFIG_DEBUG_FS)
4321 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
4328 * r600_mmio_hdp_flush - flush Host Data Path cache via MMIO
4329 * rdev: radeon device structure
4331 * Some R6XX/R7XX don't seem to take into account HDP flushes performed
4332 * through the ring buffer. This leads to corruption in rendering, see
4333 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 . To avoid this, we
4334 * directly perform the HDP flush by writing the register through MMIO.
4336 void r600_mmio_hdp_flush(struct radeon_device *rdev)
4338 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
4339 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
4340 * This seems to cause problems on some AGP cards. Just use the old
4343 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
4344 rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
4345 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
4348 WREG32(HDP_DEBUG1, 0);
4349 tmp = readl((void __iomem *)ptr);
4351 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
4354 void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
4356 u32 link_width_cntl, mask;
4358 if (rdev->flags & RADEON_IS_IGP)
4361 if (!(rdev->flags & RADEON_IS_PCIE))
4364 /* x2 cards have a special sequence */
4365 if (ASIC_IS_X2(rdev))
4368 radeon_gui_idle(rdev);
4372 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
4375 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
4378 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
4381 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
4384 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
4387 /* not actually supported */
4388 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
4391 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
4394 DRM_ERROR("invalid pcie lane request: %d\n", lanes);
4398 link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
4399 link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
4400 link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
4401 link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
4402 R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
4404 WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4407 int r600_get_pcie_lanes(struct radeon_device *rdev)
4409 u32 link_width_cntl;
4411 if (rdev->flags & RADEON_IS_IGP)
4414 if (!(rdev->flags & RADEON_IS_PCIE))
4417 /* x2 cards have a special sequence */
4418 if (ASIC_IS_X2(rdev))
4421 radeon_gui_idle(rdev);
4423 link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
4425 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
4426 case RADEON_PCIE_LC_LINK_WIDTH_X1:
4428 case RADEON_PCIE_LC_LINK_WIDTH_X2:
4430 case RADEON_PCIE_LC_LINK_WIDTH_X4:
4432 case RADEON_PCIE_LC_LINK_WIDTH_X8:
4434 case RADEON_PCIE_LC_LINK_WIDTH_X12:
4435 /* not actually supported */
4437 case RADEON_PCIE_LC_LINK_WIDTH_X0:
4438 case RADEON_PCIE_LC_LINK_WIDTH_X16:
4444 static void r600_pcie_gen2_enable(struct radeon_device *rdev)
4446 u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
4449 if (radeon_pcie_gen2 == 0)
4452 if (rdev->flags & RADEON_IS_IGP)
4455 if (!(rdev->flags & RADEON_IS_PCIE))
4458 /* x2 cards have a special sequence */
4459 if (ASIC_IS_X2(rdev))
4462 /* only RV6xx+ chips are supported */
4463 if (rdev->family <= CHIP_R600)
4466 if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
4467 (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
4470 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
4471 if (speed_cntl & LC_CURRENT_DATA_RATE) {
4472 DRM_INFO("PCIE gen 2 link speeds already enabled\n");
4476 DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
4478 /* 55 nm r6xx asics */
4479 if ((rdev->family == CHIP_RV670) ||
4480 (rdev->family == CHIP_RV620) ||
4481 (rdev->family == CHIP_RV635)) {
4482 /* advertise upconfig capability */
4483 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
4484 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
4485 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4486 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
4487 if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
4488 lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
4489 link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
4490 LC_RECONFIG_ARC_MISSING_ESCAPE);
4491 link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
4492 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4494 link_width_cntl |= LC_UPCONFIGURE_DIS;
4495 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4499 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
4500 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
4501 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
4503 /* 55 nm r6xx asics */
4504 if ((rdev->family == CHIP_RV670) ||
4505 (rdev->family == CHIP_RV620) ||
4506 (rdev->family == CHIP_RV635)) {
4507 WREG32(MM_CFGREGS_CNTL, 0x8);
4508 link_cntl2 = RREG32(0x4088);
4509 WREG32(MM_CFGREGS_CNTL, 0);
4510 /* not supported yet */
4511 if (link_cntl2 & SELECTABLE_DEEMPHASIS)
4515 speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
4516 speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
4517 speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
4518 speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
4519 speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
4520 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
4522 tmp = RREG32(0x541c);
4523 WREG32(0x541c, tmp | 0x8);
4524 WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
4525 link_cntl2 = RREG16(0x4088);
4526 link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
4528 WREG16(0x4088, link_cntl2);
4529 WREG32(MM_CFGREGS_CNTL, 0);
4531 if ((rdev->family == CHIP_RV670) ||
4532 (rdev->family == CHIP_RV620) ||
4533 (rdev->family == CHIP_RV635)) {
4534 training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
4535 training_cntl &= ~LC_POINT_7_PLUS_EN;
4536 WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
4538 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
4539 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
4540 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
4543 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
4544 speed_cntl |= LC_GEN2_EN_STRAP;
4545 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
4548 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
4549 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
4551 link_width_cntl |= LC_UPCONFIGURE_DIS;
4553 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
4554 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4559 * r600_get_gpu_clock_counter - return GPU clock counter snapshot
4561 * @rdev: radeon_device pointer
4563 * Fetches a GPU clock counter snapshot (R6xx-cayman).
4564 * Returns the 64 bit clock counter snapshot.
4566 uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
4570 mutex_lock(&rdev->gpu_clock_mutex);
4571 WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
4572 clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
4573 ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
4574 mutex_unlock(&rdev->gpu_clock_mutex);