2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
28 #include <linux/seq_file.h>
29 #include <linux/slab.h>
31 #include "radeon_reg.h"
33 #include "radeon_asic.h"
37 #include "r420_reg_safe.h"
39 void r420_pm_init_profile(struct radeon_device *rdev)
42 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
43 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
44 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
45 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
47 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
48 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
49 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
50 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
52 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
53 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
54 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
55 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
57 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
58 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
59 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
60 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
62 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
63 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
64 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
65 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
67 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
68 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
69 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
70 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
72 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
73 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
74 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
75 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
78 static void r420_set_reg_safe(struct radeon_device *rdev)
80 rdev->config.r300.reg_safe_bm = r420_reg_safe_bm;
81 rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r420_reg_safe_bm);
84 void r420_pipes_init(struct radeon_device *rdev)
87 unsigned gb_pipe_select;
90 /* GA_ENHANCE workaround TCL deadlock issue */
91 WREG32(R300_GA_ENHANCE, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL |
93 /* add idle wait as per freedesktop.org bug 24041 */
94 if (r100_gui_wait_for_idle(rdev)) {
95 printk(KERN_WARNING "Failed to wait GUI idle while "
96 "programming pipes. Bad things might happen.\n");
98 /* get max number of pipes */
99 gb_pipe_select = RREG32(R400_GB_PIPE_SELECT);
100 num_pipes = ((gb_pipe_select >> 12) & 3) + 1;
102 /* SE chips have 1 pipe */
103 if ((rdev->pdev->device == 0x5e4c) ||
104 (rdev->pdev->device == 0x5e4f))
107 rdev->num_gb_pipes = num_pipes;
111 /* force to 1 pipe */
126 WREG32(R500_SU_REG_DEST, (1 << num_pipes) - 1);
127 /* Sub pixel 1/12 so we can have 4K rendering according to doc */
128 tmp |= R300_TILE_SIZE_16 | R300_ENABLE_TILING;
129 WREG32(R300_GB_TILE_CONFIG, tmp);
130 if (r100_gui_wait_for_idle(rdev)) {
131 printk(KERN_WARNING "Failed to wait GUI idle while "
132 "programming pipes. Bad things might happen.\n");
135 tmp = RREG32(R300_DST_PIPE_CONFIG);
136 WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
138 WREG32(R300_RB2D_DSTCACHE_MODE,
139 RREG32(R300_RB2D_DSTCACHE_MODE) |
140 R300_DC_AUTOFLUSH_ENABLE |
141 R300_DC_DC_DISABLE_IGNORE_PE);
143 if (r100_gui_wait_for_idle(rdev)) {
144 printk(KERN_WARNING "Failed to wait GUI idle while "
145 "programming pipes. Bad things might happen.\n");
148 if (rdev->family == CHIP_RV530) {
149 tmp = RREG32(RV530_GB_PIPE_SELECT2);
151 rdev->num_z_pipes = 2;
153 rdev->num_z_pipes = 1;
155 rdev->num_z_pipes = 1;
157 DRM_INFO("radeon: %d quad pipes, %d z pipes initialized.\n",
158 rdev->num_gb_pipes, rdev->num_z_pipes);
161 u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg)
166 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
167 WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg));
168 r = RREG32(R_0001FC_MC_IND_DATA);
169 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
173 void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
177 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
178 WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg) |
179 S_0001F8_MC_IND_WR_EN(1));
180 WREG32(R_0001FC_MC_IND_DATA, v);
181 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
184 static void r420_debugfs(struct radeon_device *rdev)
186 if (r100_debugfs_rbbm_init(rdev)) {
187 DRM_ERROR("Failed to register debugfs file for RBBM !\n");
189 if (r420_debugfs_pipes_info_init(rdev)) {
190 DRM_ERROR("Failed to register debugfs file for pipes !\n");
194 static void r420_clock_resume(struct radeon_device *rdev)
198 if (radeon_dynclks != -1 && radeon_dynclks)
199 radeon_atom_set_clock_gating(rdev, 1);
200 sclk_cntl = RREG32_PLL(R_00000D_SCLK_CNTL);
201 sclk_cntl |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
202 if (rdev->family == CHIP_R420)
203 sclk_cntl |= S_00000D_FORCE_PX(1) | S_00000D_FORCE_TX(1);
204 WREG32_PLL(R_00000D_SCLK_CNTL, sclk_cntl);
207 static void r420_cp_errata_init(struct radeon_device *rdev)
209 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
211 /* RV410 and R420 can lock up if CP DMA to host memory happens
212 * while the 2D engine is busy.
214 * The proper workaround is to queue a RESYNC at the beginning
215 * of the CP init, apparently.
217 radeon_scratch_get(rdev, &rdev->config.r300.resync_scratch);
218 radeon_ring_lock(rdev, ring, 8);
219 radeon_ring_write(ring, PACKET0(R300_CP_RESYNC_ADDR, 1));
220 radeon_ring_write(ring, rdev->config.r300.resync_scratch);
221 radeon_ring_write(ring, 0xDEADBEEF);
222 radeon_ring_unlock_commit(rdev, ring, false);
225 static void r420_cp_errata_fini(struct radeon_device *rdev)
227 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
229 /* Catch the RESYNC we dispatched all the way back,
230 * at the very beginning of the CP init.
232 radeon_ring_lock(rdev, ring, 8);
233 radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
234 radeon_ring_write(ring, R300_RB3D_DC_FINISH);
235 radeon_ring_unlock_commit(rdev, ring, false);
236 radeon_scratch_free(rdev, rdev->config.r300.resync_scratch);
239 static int r420_startup(struct radeon_device *rdev)
243 /* set common regs */
244 r100_set_common_regs(rdev);
246 r300_mc_program(rdev);
248 r420_clock_resume(rdev);
249 /* Initialize GART (initialize after TTM so we can allocate
250 * memory through TTM but finalize after TTM) */
251 if (rdev->flags & RADEON_IS_PCIE) {
252 r = rv370_pcie_gart_enable(rdev);
256 if (rdev->flags & RADEON_IS_PCI) {
257 r = r100_pci_gart_enable(rdev);
261 r420_pipes_init(rdev);
263 /* allocate wb buffer */
264 r = radeon_wb_init(rdev);
268 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
270 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
275 if (!rdev->irq.installed) {
276 r = radeon_irq_kms_init(rdev);
282 rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
284 r = r100_cp_init(rdev, 1024 * 1024);
286 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
289 r420_cp_errata_init(rdev);
291 r = radeon_ib_pool_init(rdev);
293 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
300 int r420_resume(struct radeon_device *rdev)
304 /* Make sur GART are not working */
305 if (rdev->flags & RADEON_IS_PCIE)
306 rv370_pcie_gart_disable(rdev);
307 if (rdev->flags & RADEON_IS_PCI)
308 r100_pci_gart_disable(rdev);
309 /* Resume clock before doing reset */
310 r420_clock_resume(rdev);
311 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
312 if (radeon_asic_reset(rdev)) {
313 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
314 RREG32(R_000E40_RBBM_STATUS),
315 RREG32(R_0007C0_CP_STAT));
317 /* check if cards are posted or not */
318 if (rdev->is_atom_bios) {
319 atom_asic_init(rdev->mode_info.atom_context);
321 radeon_combios_asic_init(rdev->ddev);
323 /* Resume clock after posting */
324 r420_clock_resume(rdev);
325 /* Initialize surface registers */
326 radeon_surface_init(rdev);
328 rdev->accel_working = true;
329 r = r420_startup(rdev);
331 rdev->accel_working = false;
336 int r420_suspend(struct radeon_device *rdev)
338 radeon_pm_suspend(rdev);
339 r420_cp_errata_fini(rdev);
340 r100_cp_disable(rdev);
341 radeon_wb_disable(rdev);
342 r100_irq_disable(rdev);
343 if (rdev->flags & RADEON_IS_PCIE)
344 rv370_pcie_gart_disable(rdev);
345 if (rdev->flags & RADEON_IS_PCI)
346 r100_pci_gart_disable(rdev);
350 void r420_fini(struct radeon_device *rdev)
352 radeon_pm_fini(rdev);
354 radeon_wb_fini(rdev);
355 radeon_ib_pool_fini(rdev);
356 radeon_gem_fini(rdev);
357 if (rdev->flags & RADEON_IS_PCIE)
358 rv370_pcie_gart_fini(rdev);
359 if (rdev->flags & RADEON_IS_PCI)
360 r100_pci_gart_fini(rdev);
361 radeon_agp_fini(rdev);
362 radeon_irq_kms_fini(rdev);
363 radeon_fence_driver_fini(rdev);
364 radeon_bo_fini(rdev);
365 if (rdev->is_atom_bios) {
366 radeon_atombios_fini(rdev);
368 radeon_combios_fini(rdev);
374 int r420_init(struct radeon_device *rdev)
378 /* Initialize scratch registers */
379 radeon_scratch_init(rdev);
380 /* Initialize surface registers */
381 radeon_surface_init(rdev);
382 /* TODO: disable VGA need to use VGA request */
383 /* restore some register to sane defaults */
384 r100_restore_sanity(rdev);
386 if (!radeon_get_bios(rdev)) {
387 if (ASIC_IS_AVIVO(rdev))
390 if (rdev->is_atom_bios) {
391 r = radeon_atombios_init(rdev);
396 r = radeon_combios_init(rdev);
401 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
402 if (radeon_asic_reset(rdev)) {
404 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
405 RREG32(R_000E40_RBBM_STATUS),
406 RREG32(R_0007C0_CP_STAT));
408 /* check if cards are posted or not */
409 if (radeon_boot_test_post_card(rdev) == false)
412 /* Initialize clocks */
413 radeon_get_clock_info(rdev->ddev);
415 if (rdev->flags & RADEON_IS_AGP) {
416 r = radeon_agp_init(rdev);
418 radeon_agp_disable(rdev);
421 /* initialize memory controller */
425 r = radeon_fence_driver_init(rdev);
430 r = radeon_bo_init(rdev);
434 if (rdev->family == CHIP_R420)
435 r100_enable_bm(rdev);
437 if (rdev->flags & RADEON_IS_PCIE) {
438 r = rv370_pcie_gart_init(rdev);
442 if (rdev->flags & RADEON_IS_PCI) {
443 r = r100_pci_gart_init(rdev);
447 r420_set_reg_safe(rdev);
449 /* Initialize power management */
450 radeon_pm_init(rdev);
452 rdev->accel_working = true;
453 r = r420_startup(rdev);
455 /* Somethings want wront with the accel init stop accel */
456 dev_err(rdev->dev, "Disabling GPU acceleration\n");
458 radeon_wb_fini(rdev);
459 radeon_ib_pool_fini(rdev);
460 radeon_irq_kms_fini(rdev);
461 if (rdev->flags & RADEON_IS_PCIE)
462 rv370_pcie_gart_fini(rdev);
463 if (rdev->flags & RADEON_IS_PCI)
464 r100_pci_gart_fini(rdev);
465 radeon_agp_fini(rdev);
466 rdev->accel_working = false;
474 #if defined(CONFIG_DEBUG_FS)
475 static int r420_debugfs_pipes_info(struct seq_file *m, void *data)
477 struct drm_info_node *node = (struct drm_info_node *) m->private;
478 struct drm_device *dev = node->minor->dev;
479 struct radeon_device *rdev = dev->dev_private;
482 tmp = RREG32(R400_GB_PIPE_SELECT);
483 seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
484 tmp = RREG32(R300_GB_TILE_CONFIG);
485 seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
486 tmp = RREG32(R300_DST_PIPE_CONFIG);
487 seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
491 static struct drm_info_list r420_pipes_info_list[] = {
492 {"r420_pipes_info", r420_debugfs_pipes_info, 0, NULL},
496 int r420_debugfs_pipes_info_init(struct radeon_device *rdev)
498 #if defined(CONFIG_DEBUG_FS)
499 return radeon_debugfs_add_files(rdev, r420_pipes_info_list, 1);