2 * Copyright 2010 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
30 #include "evergreend.h"
31 #include "evergreen_reg_safe.h"
32 #include "cayman_reg_safe.h"
34 #define MAX(a,b) (((a)>(b))?(a):(b))
35 #define MIN(a,b) (((a)<(b))?(a):(b))
37 #define REG_SAFE_BM_SIZE ARRAY_SIZE(evergreen_reg_safe_bm)
39 int r600_dma_cs_next_reloc(struct radeon_cs_parser *p,
40 struct radeon_bo_list **cs_reloc);
41 struct evergreen_cs_track {
47 u32 nsamples; /* unused */
48 struct radeon_bo *cb_color_bo[12];
49 u32 cb_color_bo_offset[12];
50 struct radeon_bo *cb_color_fmask_bo[8]; /* unused */
51 struct radeon_bo *cb_color_cmask_bo[8]; /* unused */
52 u32 cb_color_info[12];
53 u32 cb_color_view[12];
54 u32 cb_color_pitch[12];
55 u32 cb_color_slice[12];
56 u32 cb_color_slice_idx[12];
57 u32 cb_color_attrib[12];
58 u32 cb_color_cmask_slice[8];/* unused */
59 u32 cb_color_fmask_slice[8];/* unused */
61 u32 cb_shader_mask; /* unused */
62 u32 vgt_strmout_config;
63 u32 vgt_strmout_buffer_config;
64 struct radeon_bo *vgt_strmout_bo[4];
65 u32 vgt_strmout_bo_offset[4];
66 u32 vgt_strmout_size[4];
73 u32 db_z_write_offset;
74 struct radeon_bo *db_z_read_bo;
75 struct radeon_bo *db_z_write_bo;
78 u32 db_s_write_offset;
79 struct radeon_bo *db_s_read_bo;
80 struct radeon_bo *db_s_write_bo;
81 bool sx_misc_kill_all_prims;
87 struct radeon_bo *htile_bo;
88 unsigned long indirect_draw_buffer_size;
89 const unsigned *reg_safe_bm;
92 static u32 evergreen_cs_get_aray_mode(u32 tiling_flags)
94 if (tiling_flags & RADEON_TILING_MACRO)
95 return ARRAY_2D_TILED_THIN1;
96 else if (tiling_flags & RADEON_TILING_MICRO)
97 return ARRAY_1D_TILED_THIN1;
99 return ARRAY_LINEAR_GENERAL;
102 static u32 evergreen_cs_get_num_banks(u32 nbanks)
106 return ADDR_SURF_2_BANK;
108 return ADDR_SURF_4_BANK;
111 return ADDR_SURF_8_BANK;
113 return ADDR_SURF_16_BANK;
117 static void evergreen_cs_track_init(struct evergreen_cs_track *track)
121 for (i = 0; i < 8; i++) {
122 track->cb_color_fmask_bo[i] = NULL;
123 track->cb_color_cmask_bo[i] = NULL;
124 track->cb_color_cmask_slice[i] = 0;
125 track->cb_color_fmask_slice[i] = 0;
128 for (i = 0; i < 12; i++) {
129 track->cb_color_bo[i] = NULL;
130 track->cb_color_bo_offset[i] = 0xFFFFFFFF;
131 track->cb_color_info[i] = 0;
132 track->cb_color_view[i] = 0xFFFFFFFF;
133 track->cb_color_pitch[i] = 0;
134 track->cb_color_slice[i] = 0xfffffff;
135 track->cb_color_slice_idx[i] = 0;
137 track->cb_target_mask = 0xFFFFFFFF;
138 track->cb_shader_mask = 0xFFFFFFFF;
139 track->cb_dirty = true;
141 track->db_depth_slice = 0xffffffff;
142 track->db_depth_view = 0xFFFFC000;
143 track->db_depth_size = 0xFFFFFFFF;
144 track->db_depth_control = 0xFFFFFFFF;
145 track->db_z_info = 0xFFFFFFFF;
146 track->db_z_read_offset = 0xFFFFFFFF;
147 track->db_z_write_offset = 0xFFFFFFFF;
148 track->db_z_read_bo = NULL;
149 track->db_z_write_bo = NULL;
150 track->db_s_info = 0xFFFFFFFF;
151 track->db_s_read_offset = 0xFFFFFFFF;
152 track->db_s_write_offset = 0xFFFFFFFF;
153 track->db_s_read_bo = NULL;
154 track->db_s_write_bo = NULL;
155 track->db_dirty = true;
156 track->htile_bo = NULL;
157 track->htile_offset = 0xFFFFFFFF;
158 track->htile_surface = 0;
160 for (i = 0; i < 4; i++) {
161 track->vgt_strmout_size[i] = 0;
162 track->vgt_strmout_bo[i] = NULL;
163 track->vgt_strmout_bo_offset[i] = 0xFFFFFFFF;
165 track->streamout_dirty = true;
166 track->sx_misc_kill_all_prims = false;
170 /* value gathered from cs */
186 unsigned long base_align;
189 static int evergreen_surface_check_linear(struct radeon_cs_parser *p,
190 struct eg_surface *surf,
193 surf->layer_size = surf->nbx * surf->nby * surf->bpe * surf->nsamples;
194 surf->base_align = surf->bpe;
200 static int evergreen_surface_check_linear_aligned(struct radeon_cs_parser *p,
201 struct eg_surface *surf,
204 struct evergreen_cs_track *track = p->track;
207 palign = MAX(64, track->group_size / surf->bpe);
208 surf->layer_size = surf->nbx * surf->nby * surf->bpe * surf->nsamples;
209 surf->base_align = track->group_size;
210 surf->palign = palign;
212 if (surf->nbx & (palign - 1)) {
214 dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d\n",
215 __func__, __LINE__, prefix, surf->nbx, palign);
222 static int evergreen_surface_check_1d(struct radeon_cs_parser *p,
223 struct eg_surface *surf,
226 struct evergreen_cs_track *track = p->track;
229 palign = track->group_size / (8 * surf->bpe * surf->nsamples);
230 palign = MAX(8, palign);
231 surf->layer_size = surf->nbx * surf->nby * surf->bpe;
232 surf->base_align = track->group_size;
233 surf->palign = palign;
235 if ((surf->nbx & (palign - 1))) {
237 dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d (%d %d %d)\n",
238 __func__, __LINE__, prefix, surf->nbx, palign,
239 track->group_size, surf->bpe, surf->nsamples);
243 if ((surf->nby & (8 - 1))) {
245 dev_warn(p->dev, "%s:%d %s height %d invalid must be aligned with 8\n",
246 __func__, __LINE__, prefix, surf->nby);
253 static int evergreen_surface_check_2d(struct radeon_cs_parser *p,
254 struct eg_surface *surf,
257 struct evergreen_cs_track *track = p->track;
258 unsigned palign, halign, tileb, slice_pt;
259 unsigned mtile_pr, mtile_ps, mtileb;
261 tileb = 64 * surf->bpe * surf->nsamples;
263 if (tileb > surf->tsplit) {
264 slice_pt = tileb / surf->tsplit;
266 tileb = tileb / slice_pt;
267 /* macro tile width & height */
268 palign = (8 * surf->bankw * track->npipes) * surf->mtilea;
269 halign = (8 * surf->bankh * surf->nbanks) / surf->mtilea;
270 mtileb = (palign / 8) * (halign / 8) * tileb;
271 mtile_pr = surf->nbx / palign;
272 mtile_ps = (mtile_pr * surf->nby) / halign;
273 surf->layer_size = mtile_ps * mtileb * slice_pt;
274 surf->base_align = (palign / 8) * (halign / 8) * tileb;
275 surf->palign = palign;
276 surf->halign = halign;
278 if ((surf->nbx & (palign - 1))) {
280 dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d\n",
281 __func__, __LINE__, prefix, surf->nbx, palign);
285 if ((surf->nby & (halign - 1))) {
287 dev_warn(p->dev, "%s:%d %s height %d invalid must be aligned with %d\n",
288 __func__, __LINE__, prefix, surf->nby, halign);
296 static int evergreen_surface_check(struct radeon_cs_parser *p,
297 struct eg_surface *surf,
300 /* some common value computed here */
301 surf->bpe = r600_fmt_get_blocksize(surf->format);
303 switch (surf->mode) {
304 case ARRAY_LINEAR_GENERAL:
305 return evergreen_surface_check_linear(p, surf, prefix);
306 case ARRAY_LINEAR_ALIGNED:
307 return evergreen_surface_check_linear_aligned(p, surf, prefix);
308 case ARRAY_1D_TILED_THIN1:
309 return evergreen_surface_check_1d(p, surf, prefix);
310 case ARRAY_2D_TILED_THIN1:
311 return evergreen_surface_check_2d(p, surf, prefix);
313 dev_warn(p->dev, "%s:%d %s invalid array mode %d\n",
314 __func__, __LINE__, prefix, surf->mode);
320 static int evergreen_surface_value_conv_check(struct radeon_cs_parser *p,
321 struct eg_surface *surf,
324 switch (surf->mode) {
325 case ARRAY_2D_TILED_THIN1:
327 case ARRAY_LINEAR_GENERAL:
328 case ARRAY_LINEAR_ALIGNED:
329 case ARRAY_1D_TILED_THIN1:
332 dev_warn(p->dev, "%s:%d %s invalid array mode %d\n",
333 __func__, __LINE__, prefix, surf->mode);
337 switch (surf->nbanks) {
338 case 0: surf->nbanks = 2; break;
339 case 1: surf->nbanks = 4; break;
340 case 2: surf->nbanks = 8; break;
341 case 3: surf->nbanks = 16; break;
343 dev_warn(p->dev, "%s:%d %s invalid number of banks %d\n",
344 __func__, __LINE__, prefix, surf->nbanks);
347 switch (surf->bankw) {
348 case 0: surf->bankw = 1; break;
349 case 1: surf->bankw = 2; break;
350 case 2: surf->bankw = 4; break;
351 case 3: surf->bankw = 8; break;
353 dev_warn(p->dev, "%s:%d %s invalid bankw %d\n",
354 __func__, __LINE__, prefix, surf->bankw);
357 switch (surf->bankh) {
358 case 0: surf->bankh = 1; break;
359 case 1: surf->bankh = 2; break;
360 case 2: surf->bankh = 4; break;
361 case 3: surf->bankh = 8; break;
363 dev_warn(p->dev, "%s:%d %s invalid bankh %d\n",
364 __func__, __LINE__, prefix, surf->bankh);
367 switch (surf->mtilea) {
368 case 0: surf->mtilea = 1; break;
369 case 1: surf->mtilea = 2; break;
370 case 2: surf->mtilea = 4; break;
371 case 3: surf->mtilea = 8; break;
373 dev_warn(p->dev, "%s:%d %s invalid macro tile aspect %d\n",
374 __func__, __LINE__, prefix, surf->mtilea);
377 switch (surf->tsplit) {
378 case 0: surf->tsplit = 64; break;
379 case 1: surf->tsplit = 128; break;
380 case 2: surf->tsplit = 256; break;
381 case 3: surf->tsplit = 512; break;
382 case 4: surf->tsplit = 1024; break;
383 case 5: surf->tsplit = 2048; break;
384 case 6: surf->tsplit = 4096; break;
386 dev_warn(p->dev, "%s:%d %s invalid tile split %d\n",
387 __func__, __LINE__, prefix, surf->tsplit);
393 static int evergreen_cs_track_validate_cb(struct radeon_cs_parser *p, unsigned id)
395 struct evergreen_cs_track *track = p->track;
396 struct eg_surface surf;
397 unsigned pitch, slice, mslice;
398 unsigned long offset;
401 mslice = G_028C6C_SLICE_MAX(track->cb_color_view[id]) + 1;
402 pitch = track->cb_color_pitch[id];
403 slice = track->cb_color_slice[id];
404 surf.nbx = (pitch + 1) * 8;
405 surf.nby = ((slice + 1) * 64) / surf.nbx;
406 surf.mode = G_028C70_ARRAY_MODE(track->cb_color_info[id]);
407 surf.format = G_028C70_FORMAT(track->cb_color_info[id]);
408 surf.tsplit = G_028C74_TILE_SPLIT(track->cb_color_attrib[id]);
409 surf.nbanks = G_028C74_NUM_BANKS(track->cb_color_attrib[id]);
410 surf.bankw = G_028C74_BANK_WIDTH(track->cb_color_attrib[id]);
411 surf.bankh = G_028C74_BANK_HEIGHT(track->cb_color_attrib[id]);
412 surf.mtilea = G_028C74_MACRO_TILE_ASPECT(track->cb_color_attrib[id]);
415 if (!r600_fmt_is_valid_color(surf.format)) {
416 dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08x)\n",
417 __func__, __LINE__, surf.format,
418 id, track->cb_color_info[id]);
422 r = evergreen_surface_value_conv_check(p, &surf, "cb");
427 r = evergreen_surface_check(p, &surf, "cb");
429 dev_warn(p->dev, "%s:%d cb[%d] invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
430 __func__, __LINE__, id, track->cb_color_pitch[id],
431 track->cb_color_slice[id], track->cb_color_attrib[id],
432 track->cb_color_info[id]);
436 offset = track->cb_color_bo_offset[id] << 8;
437 if (offset & (surf.base_align - 1)) {
438 dev_warn(p->dev, "%s:%d cb[%d] bo base %ld not aligned with %ld\n",
439 __func__, __LINE__, id, offset, surf.base_align);
443 offset += surf.layer_size * mslice;
444 if (offset > radeon_bo_size(track->cb_color_bo[id])) {
445 /* old ddx are broken they allocate bo with w*h*bpp but
446 * program slice with ALIGN(h, 8), catch this and patch
450 uint32_t *ib = p->ib.ptr;
451 unsigned long tmp, nby, bsize, size, min = 0;
453 /* find the height the ddx wants */
457 bsize = radeon_bo_size(track->cb_color_bo[id]);
458 tmp = track->cb_color_bo_offset[id] << 8;
459 for (nby = surf.nby; nby > min; nby--) {
460 size = nby * surf.nbx * surf.bpe * surf.nsamples;
461 if ((tmp + size * mslice) <= bsize) {
467 slice = ((nby * surf.nbx) / 64) - 1;
468 if (!evergreen_surface_check(p, &surf, "cb")) {
469 /* check if this one works */
470 tmp += surf.layer_size * mslice;
472 ib[track->cb_color_slice_idx[id]] = slice;
478 dev_warn(p->dev, "%s:%d cb[%d] bo too small (layer size %d, "
479 "offset %d, max layer %d, bo size %ld, slice %d)\n",
480 __func__, __LINE__, id, surf.layer_size,
481 track->cb_color_bo_offset[id] << 8, mslice,
482 radeon_bo_size(track->cb_color_bo[id]), slice);
483 dev_warn(p->dev, "%s:%d problematic surf: (%d %d) (%d %d %d %d %d %d %d)\n",
484 __func__, __LINE__, surf.nbx, surf.nby,
485 surf.mode, surf.bpe, surf.nsamples,
486 surf.bankw, surf.bankh,
487 surf.tsplit, surf.mtilea);
495 static int evergreen_cs_track_validate_htile(struct radeon_cs_parser *p,
496 unsigned nbx, unsigned nby)
498 struct evergreen_cs_track *track = p->track;
501 if (track->htile_bo == NULL) {
502 dev_warn(p->dev, "%s:%d htile enabled without htile surface 0x%08x\n",
503 __func__, __LINE__, track->db_z_info);
507 if (G_028ABC_LINEAR(track->htile_surface)) {
508 /* pitch must be 16 htiles aligned == 16 * 8 pixel aligned */
509 nbx = round_up(nbx, 16 * 8);
510 /* height is npipes htiles aligned == npipes * 8 pixel aligned */
511 nby = round_up(nby, track->npipes * 8);
513 /* always assume 8x8 htile */
514 /* align is htile align * 8, htile align vary according to
515 * number of pipe and tile width and nby
517 switch (track->npipes) {
519 /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
520 nbx = round_up(nbx, 64 * 8);
521 nby = round_up(nby, 64 * 8);
524 /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
525 nbx = round_up(nbx, 64 * 8);
526 nby = round_up(nby, 32 * 8);
529 /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
530 nbx = round_up(nbx, 32 * 8);
531 nby = round_up(nby, 32 * 8);
534 /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
535 nbx = round_up(nbx, 32 * 8);
536 nby = round_up(nby, 16 * 8);
539 dev_warn(p->dev, "%s:%d invalid num pipes %d\n",
540 __func__, __LINE__, track->npipes);
544 /* compute number of htile */
547 /* size must be aligned on npipes * 2K boundary */
548 size = roundup(nbx * nby * 4, track->npipes * (2 << 10));
549 size += track->htile_offset;
551 if (size > radeon_bo_size(track->htile_bo)) {
552 dev_warn(p->dev, "%s:%d htile surface too small %ld for %ld (%d %d)\n",
553 __func__, __LINE__, radeon_bo_size(track->htile_bo),
560 static int evergreen_cs_track_validate_stencil(struct radeon_cs_parser *p)
562 struct evergreen_cs_track *track = p->track;
563 struct eg_surface surf;
564 unsigned pitch, slice, mslice;
565 unsigned long offset;
568 mslice = G_028008_SLICE_MAX(track->db_depth_view) + 1;
569 pitch = G_028058_PITCH_TILE_MAX(track->db_depth_size);
570 slice = track->db_depth_slice;
571 surf.nbx = (pitch + 1) * 8;
572 surf.nby = ((slice + 1) * 64) / surf.nbx;
573 surf.mode = G_028040_ARRAY_MODE(track->db_z_info);
574 surf.format = G_028044_FORMAT(track->db_s_info);
575 surf.tsplit = G_028044_TILE_SPLIT(track->db_s_info);
576 surf.nbanks = G_028040_NUM_BANKS(track->db_z_info);
577 surf.bankw = G_028040_BANK_WIDTH(track->db_z_info);
578 surf.bankh = G_028040_BANK_HEIGHT(track->db_z_info);
579 surf.mtilea = G_028040_MACRO_TILE_ASPECT(track->db_z_info);
582 if (surf.format != 1) {
583 dev_warn(p->dev, "%s:%d stencil invalid format %d\n",
584 __func__, __LINE__, surf.format);
587 /* replace by color format so we can use same code */
588 surf.format = V_028C70_COLOR_8;
590 r = evergreen_surface_value_conv_check(p, &surf, "stencil");
595 r = evergreen_surface_check(p, &surf, NULL);
597 /* old userspace doesn't compute proper depth/stencil alignment
598 * check that alignment against a bigger byte per elements and
599 * only report if that alignment is wrong too.
601 surf.format = V_028C70_COLOR_8_8_8_8;
602 r = evergreen_surface_check(p, &surf, "stencil");
604 dev_warn(p->dev, "%s:%d stencil invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
605 __func__, __LINE__, track->db_depth_size,
606 track->db_depth_slice, track->db_s_info, track->db_z_info);
611 offset = track->db_s_read_offset << 8;
612 if (offset & (surf.base_align - 1)) {
613 dev_warn(p->dev, "%s:%d stencil read bo base %ld not aligned with %ld\n",
614 __func__, __LINE__, offset, surf.base_align);
617 offset += surf.layer_size * mslice;
618 if (offset > radeon_bo_size(track->db_s_read_bo)) {
619 dev_warn(p->dev, "%s:%d stencil read bo too small (layer size %d, "
620 "offset %ld, max layer %d, bo size %ld)\n",
621 __func__, __LINE__, surf.layer_size,
622 (unsigned long)track->db_s_read_offset << 8, mslice,
623 radeon_bo_size(track->db_s_read_bo));
624 dev_warn(p->dev, "%s:%d stencil invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
625 __func__, __LINE__, track->db_depth_size,
626 track->db_depth_slice, track->db_s_info, track->db_z_info);
630 offset = track->db_s_write_offset << 8;
631 if (offset & (surf.base_align - 1)) {
632 dev_warn(p->dev, "%s:%d stencil write bo base %ld not aligned with %ld\n",
633 __func__, __LINE__, offset, surf.base_align);
636 offset += surf.layer_size * mslice;
637 if (offset > radeon_bo_size(track->db_s_write_bo)) {
638 dev_warn(p->dev, "%s:%d stencil write bo too small (layer size %d, "
639 "offset %ld, max layer %d, bo size %ld)\n",
640 __func__, __LINE__, surf.layer_size,
641 (unsigned long)track->db_s_write_offset << 8, mslice,
642 radeon_bo_size(track->db_s_write_bo));
647 if (G_028040_TILE_SURFACE_ENABLE(track->db_z_info)) {
648 r = evergreen_cs_track_validate_htile(p, surf.nbx, surf.nby);
657 static int evergreen_cs_track_validate_depth(struct radeon_cs_parser *p)
659 struct evergreen_cs_track *track = p->track;
660 struct eg_surface surf;
661 unsigned pitch, slice, mslice;
662 unsigned long offset;
665 mslice = G_028008_SLICE_MAX(track->db_depth_view) + 1;
666 pitch = G_028058_PITCH_TILE_MAX(track->db_depth_size);
667 slice = track->db_depth_slice;
668 surf.nbx = (pitch + 1) * 8;
669 surf.nby = ((slice + 1) * 64) / surf.nbx;
670 surf.mode = G_028040_ARRAY_MODE(track->db_z_info);
671 surf.format = G_028040_FORMAT(track->db_z_info);
672 surf.tsplit = G_028040_TILE_SPLIT(track->db_z_info);
673 surf.nbanks = G_028040_NUM_BANKS(track->db_z_info);
674 surf.bankw = G_028040_BANK_WIDTH(track->db_z_info);
675 surf.bankh = G_028040_BANK_HEIGHT(track->db_z_info);
676 surf.mtilea = G_028040_MACRO_TILE_ASPECT(track->db_z_info);
679 switch (surf.format) {
681 surf.format = V_028C70_COLOR_16;
684 case V_028040_Z_32_FLOAT:
685 surf.format = V_028C70_COLOR_8_8_8_8;
688 dev_warn(p->dev, "%s:%d depth invalid format %d\n",
689 __func__, __LINE__, surf.format);
693 r = evergreen_surface_value_conv_check(p, &surf, "depth");
695 dev_warn(p->dev, "%s:%d depth invalid (0x%08x 0x%08x 0x%08x)\n",
696 __func__, __LINE__, track->db_depth_size,
697 track->db_depth_slice, track->db_z_info);
701 r = evergreen_surface_check(p, &surf, "depth");
703 dev_warn(p->dev, "%s:%d depth invalid (0x%08x 0x%08x 0x%08x)\n",
704 __func__, __LINE__, track->db_depth_size,
705 track->db_depth_slice, track->db_z_info);
709 offset = track->db_z_read_offset << 8;
710 if (offset & (surf.base_align - 1)) {
711 dev_warn(p->dev, "%s:%d stencil read bo base %ld not aligned with %ld\n",
712 __func__, __LINE__, offset, surf.base_align);
715 offset += surf.layer_size * mslice;
716 if (offset > radeon_bo_size(track->db_z_read_bo)) {
717 dev_warn(p->dev, "%s:%d depth read bo too small (layer size %d, "
718 "offset %ld, max layer %d, bo size %ld)\n",
719 __func__, __LINE__, surf.layer_size,
720 (unsigned long)track->db_z_read_offset << 8, mslice,
721 radeon_bo_size(track->db_z_read_bo));
725 offset = track->db_z_write_offset << 8;
726 if (offset & (surf.base_align - 1)) {
727 dev_warn(p->dev, "%s:%d stencil write bo base %ld not aligned with %ld\n",
728 __func__, __LINE__, offset, surf.base_align);
731 offset += surf.layer_size * mslice;
732 if (offset > radeon_bo_size(track->db_z_write_bo)) {
733 dev_warn(p->dev, "%s:%d depth write bo too small (layer size %d, "
734 "offset %ld, max layer %d, bo size %ld)\n",
735 __func__, __LINE__, surf.layer_size,
736 (unsigned long)track->db_z_write_offset << 8, mslice,
737 radeon_bo_size(track->db_z_write_bo));
742 if (G_028040_TILE_SURFACE_ENABLE(track->db_z_info)) {
743 r = evergreen_cs_track_validate_htile(p, surf.nbx, surf.nby);
752 static int evergreen_cs_track_validate_texture(struct radeon_cs_parser *p,
753 struct radeon_bo *texture,
754 struct radeon_bo *mipmap,
757 struct eg_surface surf;
758 unsigned long toffset, moffset;
759 unsigned dim, llevel, mslice, width, height, depth, i;
763 texdw[0] = radeon_get_ib_value(p, idx + 0);
764 texdw[1] = radeon_get_ib_value(p, idx + 1);
765 texdw[2] = radeon_get_ib_value(p, idx + 2);
766 texdw[3] = radeon_get_ib_value(p, idx + 3);
767 texdw[4] = radeon_get_ib_value(p, idx + 4);
768 texdw[5] = radeon_get_ib_value(p, idx + 5);
769 texdw[6] = radeon_get_ib_value(p, idx + 6);
770 texdw[7] = radeon_get_ib_value(p, idx + 7);
771 dim = G_030000_DIM(texdw[0]);
772 llevel = G_030014_LAST_LEVEL(texdw[5]);
773 mslice = G_030014_LAST_ARRAY(texdw[5]) + 1;
774 width = G_030000_TEX_WIDTH(texdw[0]) + 1;
775 height = G_030004_TEX_HEIGHT(texdw[1]) + 1;
776 depth = G_030004_TEX_DEPTH(texdw[1]) + 1;
777 surf.format = G_03001C_DATA_FORMAT(texdw[7]);
778 surf.nbx = (G_030000_PITCH(texdw[0]) + 1) * 8;
779 surf.nbx = r600_fmt_get_nblocksx(surf.format, surf.nbx);
780 surf.nby = r600_fmt_get_nblocksy(surf.format, height);
781 surf.mode = G_030004_ARRAY_MODE(texdw[1]);
782 surf.tsplit = G_030018_TILE_SPLIT(texdw[6]);
783 surf.nbanks = G_03001C_NUM_BANKS(texdw[7]);
784 surf.bankw = G_03001C_BANK_WIDTH(texdw[7]);
785 surf.bankh = G_03001C_BANK_HEIGHT(texdw[7]);
786 surf.mtilea = G_03001C_MACRO_TILE_ASPECT(texdw[7]);
788 toffset = texdw[2] << 8;
789 moffset = texdw[3] << 8;
791 if (!r600_fmt_is_valid_texture(surf.format, p->family)) {
792 dev_warn(p->dev, "%s:%d texture invalid format %d\n",
793 __func__, __LINE__, surf.format);
797 case V_030000_SQ_TEX_DIM_1D:
798 case V_030000_SQ_TEX_DIM_2D:
799 case V_030000_SQ_TEX_DIM_CUBEMAP:
800 case V_030000_SQ_TEX_DIM_1D_ARRAY:
801 case V_030000_SQ_TEX_DIM_2D_ARRAY:
804 case V_030000_SQ_TEX_DIM_2D_MSAA:
805 case V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA:
806 surf.nsamples = 1 << llevel;
810 case V_030000_SQ_TEX_DIM_3D:
813 dev_warn(p->dev, "%s:%d texture invalid dimension %d\n",
814 __func__, __LINE__, dim);
818 r = evergreen_surface_value_conv_check(p, &surf, "texture");
824 evergreen_surface_check(p, &surf, NULL);
825 surf.nby = ALIGN(surf.nby, surf.halign);
827 r = evergreen_surface_check(p, &surf, "texture");
829 dev_warn(p->dev, "%s:%d texture invalid 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
830 __func__, __LINE__, texdw[0], texdw[1], texdw[4],
831 texdw[5], texdw[6], texdw[7]);
835 /* check texture size */
836 if (toffset & (surf.base_align - 1)) {
837 dev_warn(p->dev, "%s:%d texture bo base %ld not aligned with %ld\n",
838 __func__, __LINE__, toffset, surf.base_align);
841 if (surf.nsamples <= 1 && moffset & (surf.base_align - 1)) {
842 dev_warn(p->dev, "%s:%d mipmap bo base %ld not aligned with %ld\n",
843 __func__, __LINE__, moffset, surf.base_align);
846 if (dim == SQ_TEX_DIM_3D) {
847 toffset += surf.layer_size * depth;
849 toffset += surf.layer_size * mslice;
851 if (toffset > radeon_bo_size(texture)) {
852 dev_warn(p->dev, "%s:%d texture bo too small (layer size %d, "
853 "offset %ld, max layer %d, depth %d, bo size %ld) (%d %d)\n",
854 __func__, __LINE__, surf.layer_size,
855 (unsigned long)texdw[2] << 8, mslice,
856 depth, radeon_bo_size(texture),
863 dev_warn(p->dev, "%s:%i got NULL MIP_ADDRESS relocation\n",
867 return 0; /* everything's ok */
871 /* check mipmap size */
872 for (i = 1; i <= llevel; i++) {
875 w = r600_mip_minify(width, i);
876 h = r600_mip_minify(height, i);
877 d = r600_mip_minify(depth, i);
878 surf.nbx = r600_fmt_get_nblocksx(surf.format, w);
879 surf.nby = r600_fmt_get_nblocksy(surf.format, h);
882 case ARRAY_2D_TILED_THIN1:
883 if (surf.nbx < surf.palign || surf.nby < surf.halign) {
884 surf.mode = ARRAY_1D_TILED_THIN1;
886 /* recompute alignment */
887 evergreen_surface_check(p, &surf, NULL);
889 case ARRAY_LINEAR_GENERAL:
890 case ARRAY_LINEAR_ALIGNED:
891 case ARRAY_1D_TILED_THIN1:
894 dev_warn(p->dev, "%s:%d invalid array mode %d\n",
895 __func__, __LINE__, surf.mode);
898 surf.nbx = ALIGN(surf.nbx, surf.palign);
899 surf.nby = ALIGN(surf.nby, surf.halign);
901 r = evergreen_surface_check(p, &surf, "mipmap");
906 if (dim == SQ_TEX_DIM_3D) {
907 moffset += surf.layer_size * d;
909 moffset += surf.layer_size * mslice;
911 if (moffset > radeon_bo_size(mipmap)) {
912 dev_warn(p->dev, "%s:%d mipmap [%d] bo too small (layer size %d, "
913 "offset %ld, coffset %ld, max layer %d, depth %d, "
914 "bo size %ld) level0 (%d %d %d)\n",
915 __func__, __LINE__, i, surf.layer_size,
916 (unsigned long)texdw[3] << 8, moffset, mslice,
917 d, radeon_bo_size(mipmap),
918 width, height, depth);
919 dev_warn(p->dev, "%s:%d problematic surf: (%d %d) (%d %d %d %d %d %d %d)\n",
920 __func__, __LINE__, surf.nbx, surf.nby,
921 surf.mode, surf.bpe, surf.nsamples,
922 surf.bankw, surf.bankh,
923 surf.tsplit, surf.mtilea);
931 static int evergreen_cs_track_check(struct radeon_cs_parser *p)
933 struct evergreen_cs_track *track = p->track;
936 unsigned buffer_mask = 0;
938 /* check streamout */
939 if (track->streamout_dirty && track->vgt_strmout_config) {
940 for (i = 0; i < 4; i++) {
941 if (track->vgt_strmout_config & (1 << i)) {
942 buffer_mask |= (track->vgt_strmout_buffer_config >> (i * 4)) & 0xf;
946 for (i = 0; i < 4; i++) {
947 if (buffer_mask & (1 << i)) {
948 if (track->vgt_strmout_bo[i]) {
949 u64 offset = (u64)track->vgt_strmout_bo_offset[i] +
950 (u64)track->vgt_strmout_size[i];
951 if (offset > radeon_bo_size(track->vgt_strmout_bo[i])) {
952 DRM_ERROR("streamout %d bo too small: 0x%llx, 0x%lx\n",
954 radeon_bo_size(track->vgt_strmout_bo[i]));
958 dev_warn(p->dev, "No buffer for streamout %d\n", i);
963 track->streamout_dirty = false;
966 if (track->sx_misc_kill_all_prims)
969 /* check that we have a cb for each enabled target
971 if (track->cb_dirty) {
972 tmp = track->cb_target_mask;
973 for (i = 0; i < 8; i++) {
974 u32 format = G_028C70_FORMAT(track->cb_color_info[i]);
976 if (format != V_028C70_COLOR_INVALID &&
977 (tmp >> (i * 4)) & 0xF) {
978 /* at least one component is enabled */
979 if (track->cb_color_bo[i] == NULL) {
980 dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
981 __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
985 r = evergreen_cs_track_validate_cb(p, i);
991 track->cb_dirty = false;
994 if (track->db_dirty) {
995 /* Check stencil buffer */
996 if (G_028044_FORMAT(track->db_s_info) != V_028044_STENCIL_INVALID &&
997 G_028800_STENCIL_ENABLE(track->db_depth_control)) {
998 r = evergreen_cs_track_validate_stencil(p);
1002 /* Check depth buffer */
1003 if (G_028040_FORMAT(track->db_z_info) != V_028040_Z_INVALID &&
1004 G_028800_Z_ENABLE(track->db_depth_control)) {
1005 r = evergreen_cs_track_validate_depth(p);
1009 track->db_dirty = false;
1016 * evergreen_cs_packet_parse_vline() - parse userspace VLINE packet
1017 * @parser: parser structure holding parsing context.
1019 * This is an Evergreen(+)-specific function for parsing VLINE packets.
1020 * Real work is done by r600_cs_common_vline_parse function.
1021 * Here we just set up ASIC-specific register table and call
1022 * the common implementation function.
1024 static int evergreen_cs_packet_parse_vline(struct radeon_cs_parser *p)
1027 static uint32_t vline_start_end[6] = {
1028 EVERGREEN_VLINE_START_END + EVERGREEN_CRTC0_REGISTER_OFFSET,
1029 EVERGREEN_VLINE_START_END + EVERGREEN_CRTC1_REGISTER_OFFSET,
1030 EVERGREEN_VLINE_START_END + EVERGREEN_CRTC2_REGISTER_OFFSET,
1031 EVERGREEN_VLINE_START_END + EVERGREEN_CRTC3_REGISTER_OFFSET,
1032 EVERGREEN_VLINE_START_END + EVERGREEN_CRTC4_REGISTER_OFFSET,
1033 EVERGREEN_VLINE_START_END + EVERGREEN_CRTC5_REGISTER_OFFSET
1035 static uint32_t vline_status[6] = {
1036 EVERGREEN_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET,
1037 EVERGREEN_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET,
1038 EVERGREEN_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET,
1039 EVERGREEN_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET,
1040 EVERGREEN_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET,
1041 EVERGREEN_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET
1044 return r600_cs_common_vline_parse(p, vline_start_end, vline_status);
1047 static int evergreen_packet0_check(struct radeon_cs_parser *p,
1048 struct radeon_cs_packet *pkt,
1049 unsigned idx, unsigned reg)
1054 case EVERGREEN_VLINE_START_END:
1055 r = evergreen_cs_packet_parse_vline(p);
1057 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1063 printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1070 static int evergreen_cs_parse_packet0(struct radeon_cs_parser *p,
1071 struct radeon_cs_packet *pkt)
1079 for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
1080 r = evergreen_packet0_check(p, pkt, idx, reg);
1089 * evergreen_cs_handle_reg() - process registers that need special handling.
1090 * @parser: parser structure holding parsing context
1091 * @reg: register we are testing
1092 * @idx: index into the cs buffer
1094 static int evergreen_cs_handle_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
1096 struct evergreen_cs_track *track = (struct evergreen_cs_track *)p->track;
1097 struct radeon_bo_list *reloc;
1103 /* force following reg to 0 in an attempt to disable out buffer
1104 * which will need us to better understand how it works to perform
1105 * security check on it (Jerome)
1107 case SQ_ESGS_RING_SIZE:
1108 case SQ_GSVS_RING_SIZE:
1109 case SQ_ESTMP_RING_SIZE:
1110 case SQ_GSTMP_RING_SIZE:
1111 case SQ_HSTMP_RING_SIZE:
1112 case SQ_LSTMP_RING_SIZE:
1113 case SQ_PSTMP_RING_SIZE:
1114 case SQ_VSTMP_RING_SIZE:
1115 case SQ_ESGS_RING_ITEMSIZE:
1116 case SQ_ESTMP_RING_ITEMSIZE:
1117 case SQ_GSTMP_RING_ITEMSIZE:
1118 case SQ_GSVS_RING_ITEMSIZE:
1119 case SQ_GS_VERT_ITEMSIZE:
1120 case SQ_GS_VERT_ITEMSIZE_1:
1121 case SQ_GS_VERT_ITEMSIZE_2:
1122 case SQ_GS_VERT_ITEMSIZE_3:
1123 case SQ_GSVS_RING_OFFSET_1:
1124 case SQ_GSVS_RING_OFFSET_2:
1125 case SQ_GSVS_RING_OFFSET_3:
1126 case SQ_HSTMP_RING_ITEMSIZE:
1127 case SQ_LSTMP_RING_ITEMSIZE:
1128 case SQ_PSTMP_RING_ITEMSIZE:
1129 case SQ_VSTMP_RING_ITEMSIZE:
1130 case VGT_TF_RING_SIZE:
1131 /* get value to populate the IB don't remove */
1132 /*tmp =radeon_get_ib_value(p, idx);
1135 case SQ_ESGS_RING_BASE:
1136 case SQ_GSVS_RING_BASE:
1137 case SQ_ESTMP_RING_BASE:
1138 case SQ_GSTMP_RING_BASE:
1139 case SQ_HSTMP_RING_BASE:
1140 case SQ_LSTMP_RING_BASE:
1141 case SQ_PSTMP_RING_BASE:
1142 case SQ_VSTMP_RING_BASE:
1143 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1145 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1149 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1151 case DB_DEPTH_CONTROL:
1152 track->db_depth_control = radeon_get_ib_value(p, idx);
1153 track->db_dirty = true;
1155 case CAYMAN_DB_EQAA:
1156 if (p->rdev->family < CHIP_CAYMAN) {
1157 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1162 case CAYMAN_DB_DEPTH_INFO:
1163 if (p->rdev->family < CHIP_CAYMAN) {
1164 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1170 track->db_z_info = radeon_get_ib_value(p, idx);
1171 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1172 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1174 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1178 ib[idx] &= ~Z_ARRAY_MODE(0xf);
1179 track->db_z_info &= ~Z_ARRAY_MODE(0xf);
1180 ib[idx] |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags));
1181 track->db_z_info |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags));
1182 if (reloc->tiling_flags & RADEON_TILING_MACRO) {
1183 unsigned bankw, bankh, mtaspect, tile_split;
1185 evergreen_tiling_fields(reloc->tiling_flags,
1186 &bankw, &bankh, &mtaspect,
1188 ib[idx] |= DB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
1189 ib[idx] |= DB_TILE_SPLIT(tile_split) |
1190 DB_BANK_WIDTH(bankw) |
1191 DB_BANK_HEIGHT(bankh) |
1192 DB_MACRO_TILE_ASPECT(mtaspect);
1195 track->db_dirty = true;
1197 case DB_STENCIL_INFO:
1198 track->db_s_info = radeon_get_ib_value(p, idx);
1199 track->db_dirty = true;
1202 track->db_depth_view = radeon_get_ib_value(p, idx);
1203 track->db_dirty = true;
1206 track->db_depth_size = radeon_get_ib_value(p, idx);
1207 track->db_dirty = true;
1209 case R_02805C_DB_DEPTH_SLICE:
1210 track->db_depth_slice = radeon_get_ib_value(p, idx);
1211 track->db_dirty = true;
1213 case DB_Z_READ_BASE:
1214 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1216 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1220 track->db_z_read_offset = radeon_get_ib_value(p, idx);
1221 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1222 track->db_z_read_bo = reloc->robj;
1223 track->db_dirty = true;
1225 case DB_Z_WRITE_BASE:
1226 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1228 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1232 track->db_z_write_offset = radeon_get_ib_value(p, idx);
1233 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1234 track->db_z_write_bo = reloc->robj;
1235 track->db_dirty = true;
1237 case DB_STENCIL_READ_BASE:
1238 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1240 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1244 track->db_s_read_offset = radeon_get_ib_value(p, idx);
1245 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1246 track->db_s_read_bo = reloc->robj;
1247 track->db_dirty = true;
1249 case DB_STENCIL_WRITE_BASE:
1250 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1252 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1256 track->db_s_write_offset = radeon_get_ib_value(p, idx);
1257 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1258 track->db_s_write_bo = reloc->robj;
1259 track->db_dirty = true;
1261 case VGT_STRMOUT_CONFIG:
1262 track->vgt_strmout_config = radeon_get_ib_value(p, idx);
1263 track->streamout_dirty = true;
1265 case VGT_STRMOUT_BUFFER_CONFIG:
1266 track->vgt_strmout_buffer_config = radeon_get_ib_value(p, idx);
1267 track->streamout_dirty = true;
1269 case VGT_STRMOUT_BUFFER_BASE_0:
1270 case VGT_STRMOUT_BUFFER_BASE_1:
1271 case VGT_STRMOUT_BUFFER_BASE_2:
1272 case VGT_STRMOUT_BUFFER_BASE_3:
1273 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1275 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1279 tmp = (reg - VGT_STRMOUT_BUFFER_BASE_0) / 16;
1280 track->vgt_strmout_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
1281 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1282 track->vgt_strmout_bo[tmp] = reloc->robj;
1283 track->streamout_dirty = true;
1285 case VGT_STRMOUT_BUFFER_SIZE_0:
1286 case VGT_STRMOUT_BUFFER_SIZE_1:
1287 case VGT_STRMOUT_BUFFER_SIZE_2:
1288 case VGT_STRMOUT_BUFFER_SIZE_3:
1289 tmp = (reg - VGT_STRMOUT_BUFFER_SIZE_0) / 16;
1290 /* size in register is DWs, convert to bytes */
1291 track->vgt_strmout_size[tmp] = radeon_get_ib_value(p, idx) * 4;
1292 track->streamout_dirty = true;
1295 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1297 dev_warn(p->dev, "missing reloc for CP_COHER_BASE "
1301 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1303 case CB_TARGET_MASK:
1304 track->cb_target_mask = radeon_get_ib_value(p, idx);
1305 track->cb_dirty = true;
1307 case CB_SHADER_MASK:
1308 track->cb_shader_mask = radeon_get_ib_value(p, idx);
1309 track->cb_dirty = true;
1311 case PA_SC_AA_CONFIG:
1312 if (p->rdev->family >= CHIP_CAYMAN) {
1313 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1317 tmp = radeon_get_ib_value(p, idx) & MSAA_NUM_SAMPLES_MASK;
1318 track->nsamples = 1 << tmp;
1320 case CAYMAN_PA_SC_AA_CONFIG:
1321 if (p->rdev->family < CHIP_CAYMAN) {
1322 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1326 tmp = radeon_get_ib_value(p, idx) & CAYMAN_MSAA_NUM_SAMPLES_MASK;
1327 track->nsamples = 1 << tmp;
1329 case CB_COLOR0_VIEW:
1330 case CB_COLOR1_VIEW:
1331 case CB_COLOR2_VIEW:
1332 case CB_COLOR3_VIEW:
1333 case CB_COLOR4_VIEW:
1334 case CB_COLOR5_VIEW:
1335 case CB_COLOR6_VIEW:
1336 case CB_COLOR7_VIEW:
1337 tmp = (reg - CB_COLOR0_VIEW) / 0x3c;
1338 track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
1339 track->cb_dirty = true;
1341 case CB_COLOR8_VIEW:
1342 case CB_COLOR9_VIEW:
1343 case CB_COLOR10_VIEW:
1344 case CB_COLOR11_VIEW:
1345 tmp = ((reg - CB_COLOR8_VIEW) / 0x1c) + 8;
1346 track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
1347 track->cb_dirty = true;
1349 case CB_COLOR0_INFO:
1350 case CB_COLOR1_INFO:
1351 case CB_COLOR2_INFO:
1352 case CB_COLOR3_INFO:
1353 case CB_COLOR4_INFO:
1354 case CB_COLOR5_INFO:
1355 case CB_COLOR6_INFO:
1356 case CB_COLOR7_INFO:
1357 tmp = (reg - CB_COLOR0_INFO) / 0x3c;
1358 track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
1359 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1360 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1362 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1366 ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags));
1367 track->cb_color_info[tmp] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags));
1369 track->cb_dirty = true;
1371 case CB_COLOR8_INFO:
1372 case CB_COLOR9_INFO:
1373 case CB_COLOR10_INFO:
1374 case CB_COLOR11_INFO:
1375 tmp = ((reg - CB_COLOR8_INFO) / 0x1c) + 8;
1376 track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
1377 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1378 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1380 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1384 ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags));
1385 track->cb_color_info[tmp] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags));
1387 track->cb_dirty = true;
1389 case CB_COLOR0_PITCH:
1390 case CB_COLOR1_PITCH:
1391 case CB_COLOR2_PITCH:
1392 case CB_COLOR3_PITCH:
1393 case CB_COLOR4_PITCH:
1394 case CB_COLOR5_PITCH:
1395 case CB_COLOR6_PITCH:
1396 case CB_COLOR7_PITCH:
1397 tmp = (reg - CB_COLOR0_PITCH) / 0x3c;
1398 track->cb_color_pitch[tmp] = radeon_get_ib_value(p, idx);
1399 track->cb_dirty = true;
1401 case CB_COLOR8_PITCH:
1402 case CB_COLOR9_PITCH:
1403 case CB_COLOR10_PITCH:
1404 case CB_COLOR11_PITCH:
1405 tmp = ((reg - CB_COLOR8_PITCH) / 0x1c) + 8;
1406 track->cb_color_pitch[tmp] = radeon_get_ib_value(p, idx);
1407 track->cb_dirty = true;
1409 case CB_COLOR0_SLICE:
1410 case CB_COLOR1_SLICE:
1411 case CB_COLOR2_SLICE:
1412 case CB_COLOR3_SLICE:
1413 case CB_COLOR4_SLICE:
1414 case CB_COLOR5_SLICE:
1415 case CB_COLOR6_SLICE:
1416 case CB_COLOR7_SLICE:
1417 tmp = (reg - CB_COLOR0_SLICE) / 0x3c;
1418 track->cb_color_slice[tmp] = radeon_get_ib_value(p, idx);
1419 track->cb_color_slice_idx[tmp] = idx;
1420 track->cb_dirty = true;
1422 case CB_COLOR8_SLICE:
1423 case CB_COLOR9_SLICE:
1424 case CB_COLOR10_SLICE:
1425 case CB_COLOR11_SLICE:
1426 tmp = ((reg - CB_COLOR8_SLICE) / 0x1c) + 8;
1427 track->cb_color_slice[tmp] = radeon_get_ib_value(p, idx);
1428 track->cb_color_slice_idx[tmp] = idx;
1429 track->cb_dirty = true;
1431 case CB_COLOR0_ATTRIB:
1432 case CB_COLOR1_ATTRIB:
1433 case CB_COLOR2_ATTRIB:
1434 case CB_COLOR3_ATTRIB:
1435 case CB_COLOR4_ATTRIB:
1436 case CB_COLOR5_ATTRIB:
1437 case CB_COLOR6_ATTRIB:
1438 case CB_COLOR7_ATTRIB:
1439 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1441 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1445 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1446 if (reloc->tiling_flags & RADEON_TILING_MACRO) {
1447 unsigned bankw, bankh, mtaspect, tile_split;
1449 evergreen_tiling_fields(reloc->tiling_flags,
1450 &bankw, &bankh, &mtaspect,
1452 ib[idx] |= CB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
1453 ib[idx] |= CB_TILE_SPLIT(tile_split) |
1454 CB_BANK_WIDTH(bankw) |
1455 CB_BANK_HEIGHT(bankh) |
1456 CB_MACRO_TILE_ASPECT(mtaspect);
1459 tmp = ((reg - CB_COLOR0_ATTRIB) / 0x3c);
1460 track->cb_color_attrib[tmp] = ib[idx];
1461 track->cb_dirty = true;
1463 case CB_COLOR8_ATTRIB:
1464 case CB_COLOR9_ATTRIB:
1465 case CB_COLOR10_ATTRIB:
1466 case CB_COLOR11_ATTRIB:
1467 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1469 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1473 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1474 if (reloc->tiling_flags & RADEON_TILING_MACRO) {
1475 unsigned bankw, bankh, mtaspect, tile_split;
1477 evergreen_tiling_fields(reloc->tiling_flags,
1478 &bankw, &bankh, &mtaspect,
1480 ib[idx] |= CB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
1481 ib[idx] |= CB_TILE_SPLIT(tile_split) |
1482 CB_BANK_WIDTH(bankw) |
1483 CB_BANK_HEIGHT(bankh) |
1484 CB_MACRO_TILE_ASPECT(mtaspect);
1487 tmp = ((reg - CB_COLOR8_ATTRIB) / 0x1c) + 8;
1488 track->cb_color_attrib[tmp] = ib[idx];
1489 track->cb_dirty = true;
1491 case CB_COLOR0_FMASK:
1492 case CB_COLOR1_FMASK:
1493 case CB_COLOR2_FMASK:
1494 case CB_COLOR3_FMASK:
1495 case CB_COLOR4_FMASK:
1496 case CB_COLOR5_FMASK:
1497 case CB_COLOR6_FMASK:
1498 case CB_COLOR7_FMASK:
1499 tmp = (reg - CB_COLOR0_FMASK) / 0x3c;
1500 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1502 dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
1505 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1506 track->cb_color_fmask_bo[tmp] = reloc->robj;
1508 case CB_COLOR0_CMASK:
1509 case CB_COLOR1_CMASK:
1510 case CB_COLOR2_CMASK:
1511 case CB_COLOR3_CMASK:
1512 case CB_COLOR4_CMASK:
1513 case CB_COLOR5_CMASK:
1514 case CB_COLOR6_CMASK:
1515 case CB_COLOR7_CMASK:
1516 tmp = (reg - CB_COLOR0_CMASK) / 0x3c;
1517 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1519 dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
1522 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1523 track->cb_color_cmask_bo[tmp] = reloc->robj;
1525 case CB_COLOR0_FMASK_SLICE:
1526 case CB_COLOR1_FMASK_SLICE:
1527 case CB_COLOR2_FMASK_SLICE:
1528 case CB_COLOR3_FMASK_SLICE:
1529 case CB_COLOR4_FMASK_SLICE:
1530 case CB_COLOR5_FMASK_SLICE:
1531 case CB_COLOR6_FMASK_SLICE:
1532 case CB_COLOR7_FMASK_SLICE:
1533 tmp = (reg - CB_COLOR0_FMASK_SLICE) / 0x3c;
1534 track->cb_color_fmask_slice[tmp] = radeon_get_ib_value(p, idx);
1536 case CB_COLOR0_CMASK_SLICE:
1537 case CB_COLOR1_CMASK_SLICE:
1538 case CB_COLOR2_CMASK_SLICE:
1539 case CB_COLOR3_CMASK_SLICE:
1540 case CB_COLOR4_CMASK_SLICE:
1541 case CB_COLOR5_CMASK_SLICE:
1542 case CB_COLOR6_CMASK_SLICE:
1543 case CB_COLOR7_CMASK_SLICE:
1544 tmp = (reg - CB_COLOR0_CMASK_SLICE) / 0x3c;
1545 track->cb_color_cmask_slice[tmp] = radeon_get_ib_value(p, idx);
1547 case CB_COLOR0_BASE:
1548 case CB_COLOR1_BASE:
1549 case CB_COLOR2_BASE:
1550 case CB_COLOR3_BASE:
1551 case CB_COLOR4_BASE:
1552 case CB_COLOR5_BASE:
1553 case CB_COLOR6_BASE:
1554 case CB_COLOR7_BASE:
1555 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1557 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1561 tmp = (reg - CB_COLOR0_BASE) / 0x3c;
1562 track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx);
1563 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1564 track->cb_color_bo[tmp] = reloc->robj;
1565 track->cb_dirty = true;
1567 case CB_COLOR8_BASE:
1568 case CB_COLOR9_BASE:
1569 case CB_COLOR10_BASE:
1570 case CB_COLOR11_BASE:
1571 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1573 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1577 tmp = ((reg - CB_COLOR8_BASE) / 0x1c) + 8;
1578 track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx);
1579 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1580 track->cb_color_bo[tmp] = reloc->robj;
1581 track->cb_dirty = true;
1583 case DB_HTILE_DATA_BASE:
1584 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1586 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1590 track->htile_offset = radeon_get_ib_value(p, idx);
1591 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1592 track->htile_bo = reloc->robj;
1593 track->db_dirty = true;
1595 case DB_HTILE_SURFACE:
1597 track->htile_surface = radeon_get_ib_value(p, idx);
1598 /* force 8x8 htile width and height */
1600 track->db_dirty = true;
1602 case CB_IMMED0_BASE:
1603 case CB_IMMED1_BASE:
1604 case CB_IMMED2_BASE:
1605 case CB_IMMED3_BASE:
1606 case CB_IMMED4_BASE:
1607 case CB_IMMED5_BASE:
1608 case CB_IMMED6_BASE:
1609 case CB_IMMED7_BASE:
1610 case CB_IMMED8_BASE:
1611 case CB_IMMED9_BASE:
1612 case CB_IMMED10_BASE:
1613 case CB_IMMED11_BASE:
1614 case SQ_PGM_START_FS:
1615 case SQ_PGM_START_ES:
1616 case SQ_PGM_START_VS:
1617 case SQ_PGM_START_GS:
1618 case SQ_PGM_START_PS:
1619 case SQ_PGM_START_HS:
1620 case SQ_PGM_START_LS:
1621 case SQ_CONST_MEM_BASE:
1622 case SQ_ALU_CONST_CACHE_GS_0:
1623 case SQ_ALU_CONST_CACHE_GS_1:
1624 case SQ_ALU_CONST_CACHE_GS_2:
1625 case SQ_ALU_CONST_CACHE_GS_3:
1626 case SQ_ALU_CONST_CACHE_GS_4:
1627 case SQ_ALU_CONST_CACHE_GS_5:
1628 case SQ_ALU_CONST_CACHE_GS_6:
1629 case SQ_ALU_CONST_CACHE_GS_7:
1630 case SQ_ALU_CONST_CACHE_GS_8:
1631 case SQ_ALU_CONST_CACHE_GS_9:
1632 case SQ_ALU_CONST_CACHE_GS_10:
1633 case SQ_ALU_CONST_CACHE_GS_11:
1634 case SQ_ALU_CONST_CACHE_GS_12:
1635 case SQ_ALU_CONST_CACHE_GS_13:
1636 case SQ_ALU_CONST_CACHE_GS_14:
1637 case SQ_ALU_CONST_CACHE_GS_15:
1638 case SQ_ALU_CONST_CACHE_PS_0:
1639 case SQ_ALU_CONST_CACHE_PS_1:
1640 case SQ_ALU_CONST_CACHE_PS_2:
1641 case SQ_ALU_CONST_CACHE_PS_3:
1642 case SQ_ALU_CONST_CACHE_PS_4:
1643 case SQ_ALU_CONST_CACHE_PS_5:
1644 case SQ_ALU_CONST_CACHE_PS_6:
1645 case SQ_ALU_CONST_CACHE_PS_7:
1646 case SQ_ALU_CONST_CACHE_PS_8:
1647 case SQ_ALU_CONST_CACHE_PS_9:
1648 case SQ_ALU_CONST_CACHE_PS_10:
1649 case SQ_ALU_CONST_CACHE_PS_11:
1650 case SQ_ALU_CONST_CACHE_PS_12:
1651 case SQ_ALU_CONST_CACHE_PS_13:
1652 case SQ_ALU_CONST_CACHE_PS_14:
1653 case SQ_ALU_CONST_CACHE_PS_15:
1654 case SQ_ALU_CONST_CACHE_VS_0:
1655 case SQ_ALU_CONST_CACHE_VS_1:
1656 case SQ_ALU_CONST_CACHE_VS_2:
1657 case SQ_ALU_CONST_CACHE_VS_3:
1658 case SQ_ALU_CONST_CACHE_VS_4:
1659 case SQ_ALU_CONST_CACHE_VS_5:
1660 case SQ_ALU_CONST_CACHE_VS_6:
1661 case SQ_ALU_CONST_CACHE_VS_7:
1662 case SQ_ALU_CONST_CACHE_VS_8:
1663 case SQ_ALU_CONST_CACHE_VS_9:
1664 case SQ_ALU_CONST_CACHE_VS_10:
1665 case SQ_ALU_CONST_CACHE_VS_11:
1666 case SQ_ALU_CONST_CACHE_VS_12:
1667 case SQ_ALU_CONST_CACHE_VS_13:
1668 case SQ_ALU_CONST_CACHE_VS_14:
1669 case SQ_ALU_CONST_CACHE_VS_15:
1670 case SQ_ALU_CONST_CACHE_HS_0:
1671 case SQ_ALU_CONST_CACHE_HS_1:
1672 case SQ_ALU_CONST_CACHE_HS_2:
1673 case SQ_ALU_CONST_CACHE_HS_3:
1674 case SQ_ALU_CONST_CACHE_HS_4:
1675 case SQ_ALU_CONST_CACHE_HS_5:
1676 case SQ_ALU_CONST_CACHE_HS_6:
1677 case SQ_ALU_CONST_CACHE_HS_7:
1678 case SQ_ALU_CONST_CACHE_HS_8:
1679 case SQ_ALU_CONST_CACHE_HS_9:
1680 case SQ_ALU_CONST_CACHE_HS_10:
1681 case SQ_ALU_CONST_CACHE_HS_11:
1682 case SQ_ALU_CONST_CACHE_HS_12:
1683 case SQ_ALU_CONST_CACHE_HS_13:
1684 case SQ_ALU_CONST_CACHE_HS_14:
1685 case SQ_ALU_CONST_CACHE_HS_15:
1686 case SQ_ALU_CONST_CACHE_LS_0:
1687 case SQ_ALU_CONST_CACHE_LS_1:
1688 case SQ_ALU_CONST_CACHE_LS_2:
1689 case SQ_ALU_CONST_CACHE_LS_3:
1690 case SQ_ALU_CONST_CACHE_LS_4:
1691 case SQ_ALU_CONST_CACHE_LS_5:
1692 case SQ_ALU_CONST_CACHE_LS_6:
1693 case SQ_ALU_CONST_CACHE_LS_7:
1694 case SQ_ALU_CONST_CACHE_LS_8:
1695 case SQ_ALU_CONST_CACHE_LS_9:
1696 case SQ_ALU_CONST_CACHE_LS_10:
1697 case SQ_ALU_CONST_CACHE_LS_11:
1698 case SQ_ALU_CONST_CACHE_LS_12:
1699 case SQ_ALU_CONST_CACHE_LS_13:
1700 case SQ_ALU_CONST_CACHE_LS_14:
1701 case SQ_ALU_CONST_CACHE_LS_15:
1702 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1704 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1708 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1710 case SX_MEMORY_EXPORT_BASE:
1711 if (p->rdev->family >= CHIP_CAYMAN) {
1712 dev_warn(p->dev, "bad SET_CONFIG_REG "
1716 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1718 dev_warn(p->dev, "bad SET_CONFIG_REG "
1722 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1724 case CAYMAN_SX_SCATTER_EXPORT_BASE:
1725 if (p->rdev->family < CHIP_CAYMAN) {
1726 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1730 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1732 dev_warn(p->dev, "bad SET_CONTEXT_REG "
1736 ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1739 track->sx_misc_kill_all_prims = (radeon_get_ib_value(p, idx) & 0x1) != 0;
1742 dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1749 * evergreen_is_safe_reg() - check if register is authorized or not
1750 * @parser: parser structure holding parsing context
1751 * @reg: register we are testing
1753 * This function will test against reg_safe_bm and return true
1754 * if register is safe or false otherwise.
1756 static inline bool evergreen_is_safe_reg(struct radeon_cs_parser *p, u32 reg)
1758 struct evergreen_cs_track *track = p->track;
1762 if (unlikely(i >= REG_SAFE_BM_SIZE)) {
1765 m = 1 << ((reg >> 2) & 31);
1766 if (!(track->reg_safe_bm[i] & m))
1772 static int evergreen_packet3_check(struct radeon_cs_parser *p,
1773 struct radeon_cs_packet *pkt)
1775 struct radeon_bo_list *reloc;
1776 struct evergreen_cs_track *track;
1780 unsigned start_reg, end_reg, reg;
1784 track = (struct evergreen_cs_track *)p->track;
1787 idx_value = radeon_get_ib_value(p, idx);
1789 switch (pkt->opcode) {
1790 case PACKET3_SET_PREDICATION:
1796 if (pkt->count != 1) {
1797 DRM_ERROR("bad SET PREDICATION\n");
1801 tmp = radeon_get_ib_value(p, idx + 1);
1802 pred_op = (tmp >> 16) & 0x7;
1804 /* for the clear predicate operation */
1809 DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op);
1813 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1815 DRM_ERROR("bad SET PREDICATION\n");
1819 offset = reloc->gpu_offset +
1820 (idx_value & 0xfffffff0) +
1821 ((u64)(tmp & 0xff) << 32);
1823 ib[idx + 0] = offset;
1824 ib[idx + 1] = (tmp & 0xffffff00) | (upper_32_bits(offset) & 0xff);
1827 case PACKET3_CONTEXT_CONTROL:
1828 if (pkt->count != 1) {
1829 DRM_ERROR("bad CONTEXT_CONTROL\n");
1833 case PACKET3_INDEX_TYPE:
1834 case PACKET3_NUM_INSTANCES:
1835 case PACKET3_CLEAR_STATE:
1837 DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES/CLEAR_STATE\n");
1841 case CAYMAN_PACKET3_DEALLOC_STATE:
1842 if (p->rdev->family < CHIP_CAYMAN) {
1843 DRM_ERROR("bad PACKET3_DEALLOC_STATE\n");
1847 DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES/CLEAR_STATE\n");
1851 case PACKET3_INDEX_BASE:
1855 if (pkt->count != 1) {
1856 DRM_ERROR("bad INDEX_BASE\n");
1859 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1861 DRM_ERROR("bad INDEX_BASE\n");
1865 offset = reloc->gpu_offset +
1867 ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
1870 ib[idx+1] = upper_32_bits(offset) & 0xff;
1872 r = evergreen_cs_track_check(p);
1874 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
1879 case PACKET3_INDEX_BUFFER_SIZE:
1881 if (pkt->count != 0) {
1882 DRM_ERROR("bad INDEX_BUFFER_SIZE\n");
1887 case PACKET3_DRAW_INDEX:
1890 if (pkt->count != 3) {
1891 DRM_ERROR("bad DRAW_INDEX\n");
1894 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1896 DRM_ERROR("bad DRAW_INDEX\n");
1900 offset = reloc->gpu_offset +
1902 ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
1905 ib[idx+1] = upper_32_bits(offset) & 0xff;
1907 r = evergreen_cs_track_check(p);
1909 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
1914 case PACKET3_DRAW_INDEX_2:
1918 if (pkt->count != 4) {
1919 DRM_ERROR("bad DRAW_INDEX_2\n");
1922 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1924 DRM_ERROR("bad DRAW_INDEX_2\n");
1928 offset = reloc->gpu_offset +
1929 radeon_get_ib_value(p, idx+1) +
1930 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
1933 ib[idx+2] = upper_32_bits(offset) & 0xff;
1935 r = evergreen_cs_track_check(p);
1937 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
1942 case PACKET3_DRAW_INDEX_AUTO:
1943 if (pkt->count != 1) {
1944 DRM_ERROR("bad DRAW_INDEX_AUTO\n");
1947 r = evergreen_cs_track_check(p);
1949 dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
1953 case PACKET3_DRAW_INDEX_MULTI_AUTO:
1954 if (pkt->count != 2) {
1955 DRM_ERROR("bad DRAW_INDEX_MULTI_AUTO\n");
1958 r = evergreen_cs_track_check(p);
1960 dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
1964 case PACKET3_DRAW_INDEX_IMMD:
1965 if (pkt->count < 2) {
1966 DRM_ERROR("bad DRAW_INDEX_IMMD\n");
1969 r = evergreen_cs_track_check(p);
1971 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
1975 case PACKET3_DRAW_INDEX_OFFSET:
1976 if (pkt->count != 2) {
1977 DRM_ERROR("bad DRAW_INDEX_OFFSET\n");
1980 r = evergreen_cs_track_check(p);
1982 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
1986 case PACKET3_DRAW_INDEX_OFFSET_2:
1987 if (pkt->count != 3) {
1988 DRM_ERROR("bad DRAW_INDEX_OFFSET_2\n");
1991 r = evergreen_cs_track_check(p);
1993 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
1997 case PACKET3_SET_BASE:
2000 DW 1 HEADER Header of the packet. Shader_Type in bit 1 of the Header will correspond to the shader type of the Load, see Type-3 Packet.
2001 2 BASE_INDEX Bits [3:0] BASE_INDEX - Base Index specifies which base address is specified in the last two DWs.
2002 0001: DX11 Draw_Index_Indirect Patch Table Base: Base address for Draw_Index_Indirect data.
2003 3 ADDRESS_LO Bits [31:3] - Lower bits of QWORD-Aligned Address. Bits [2:0] - Reserved
2004 4 ADDRESS_HI Bits [31:8] - Reserved. Bits [7:0] - Upper bits of Address [47:32]
2006 if (pkt->count != 2) {
2007 DRM_ERROR("bad SET_BASE\n");
2011 /* currently only supporting setting indirect draw buffer base address */
2012 if (idx_value != 1) {
2013 DRM_ERROR("bad SET_BASE\n");
2017 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
2019 DRM_ERROR("bad SET_BASE\n");
2023 track->indirect_draw_buffer_size = radeon_bo_size(reloc->robj);
2025 ib[idx+1] = reloc->gpu_offset;
2026 ib[idx+2] = upper_32_bits(reloc->gpu_offset) & 0xff;
2030 case PACKET3_DRAW_INDIRECT:
2031 case PACKET3_DRAW_INDEX_INDIRECT:
2033 u64 size = pkt->opcode == PACKET3_DRAW_INDIRECT ? 16 : 20;
2037 2 DATA_OFFSET Bits [31:0] + byte aligned offset where the required data structure starts. Bits 1:0 are zero
2038 3 DRAW_INITIATOR Draw Initiator Register. Written to the VGT_DRAW_INITIATOR register for the assigned context
2040 if (pkt->count != 1) {
2041 DRM_ERROR("bad DRAW_INDIRECT\n");
2045 if (idx_value + size > track->indirect_draw_buffer_size) {
2046 dev_warn(p->dev, "DRAW_INDIRECT buffer too small %u + %llu > %lu\n",
2047 idx_value, size, track->indirect_draw_buffer_size);
2051 r = evergreen_cs_track_check(p);
2053 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
2058 case PACKET3_DISPATCH_DIRECT:
2059 if (pkt->count != 3) {
2060 DRM_ERROR("bad DISPATCH_DIRECT\n");
2063 r = evergreen_cs_track_check(p);
2065 dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
2069 case PACKET3_DISPATCH_INDIRECT:
2070 if (pkt->count != 1) {
2071 DRM_ERROR("bad DISPATCH_INDIRECT\n");
2074 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
2076 DRM_ERROR("bad DISPATCH_INDIRECT\n");
2079 ib[idx+0] = idx_value + (u32)(reloc->gpu_offset & 0xffffffff);
2080 r = evergreen_cs_track_check(p);
2082 dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
2086 case PACKET3_WAIT_REG_MEM:
2087 if (pkt->count != 5) {
2088 DRM_ERROR("bad WAIT_REG_MEM\n");
2091 /* bit 4 is reg (0) or mem (1) */
2092 if (idx_value & 0x10) {
2095 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
2097 DRM_ERROR("bad WAIT_REG_MEM\n");
2101 offset = reloc->gpu_offset +
2102 (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
2103 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
2105 ib[idx+1] = (ib[idx+1] & 0x3) | (offset & 0xfffffffc);
2106 ib[idx+2] = upper_32_bits(offset) & 0xff;
2107 } else if (idx_value & 0x100) {
2108 DRM_ERROR("cannot use PFP on REG wait\n");
2112 case PACKET3_CP_DMA:
2114 u32 command, size, info;
2116 if (pkt->count != 4) {
2117 DRM_ERROR("bad CP DMA\n");
2120 command = radeon_get_ib_value(p, idx+4);
2121 size = command & 0x1fffff;
2122 info = radeon_get_ib_value(p, idx+1);
2123 if ((((info & 0x60000000) >> 29) != 0) || /* src = GDS or DATA */
2124 (((info & 0x00300000) >> 20) != 0) || /* dst = GDS */
2125 ((((info & 0x00300000) >> 20) == 0) &&
2126 (command & PACKET3_CP_DMA_CMD_DAS)) || /* dst = register */
2127 ((((info & 0x60000000) >> 29) == 0) &&
2128 (command & PACKET3_CP_DMA_CMD_SAS))) { /* src = register */
2129 /* non mem to mem copies requires dw aligned count */
2131 DRM_ERROR("CP DMA command requires dw count alignment\n");
2135 if (command & PACKET3_CP_DMA_CMD_SAS) {
2136 /* src address space is register */
2138 if (((info & 0x60000000) >> 29) != 1) {
2139 DRM_ERROR("CP DMA SAS not supported\n");
2143 if (command & PACKET3_CP_DMA_CMD_SAIC) {
2144 DRM_ERROR("CP DMA SAIC only supported for registers\n");
2147 /* src address space is memory */
2148 if (((info & 0x60000000) >> 29) == 0) {
2149 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
2151 DRM_ERROR("bad CP DMA SRC\n");
2155 tmp = radeon_get_ib_value(p, idx) +
2156 ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
2158 offset = reloc->gpu_offset + tmp;
2160 if ((tmp + size) > radeon_bo_size(reloc->robj)) {
2161 dev_warn(p->dev, "CP DMA src buffer too small (%llu %lu)\n",
2162 tmp + size, radeon_bo_size(reloc->robj));
2167 ib[idx+1] = (ib[idx+1] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
2168 } else if (((info & 0x60000000) >> 29) != 2) {
2169 DRM_ERROR("bad CP DMA SRC_SEL\n");
2173 if (command & PACKET3_CP_DMA_CMD_DAS) {
2174 /* dst address space is register */
2176 if (((info & 0x00300000) >> 20) != 1) {
2177 DRM_ERROR("CP DMA DAS not supported\n");
2181 /* dst address space is memory */
2182 if (command & PACKET3_CP_DMA_CMD_DAIC) {
2183 DRM_ERROR("CP DMA DAIC only supported for registers\n");
2186 if (((info & 0x00300000) >> 20) == 0) {
2187 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
2189 DRM_ERROR("bad CP DMA DST\n");
2193 tmp = radeon_get_ib_value(p, idx+2) +
2194 ((u64)(radeon_get_ib_value(p, idx+3) & 0xff) << 32);
2196 offset = reloc->gpu_offset + tmp;
2198 if ((tmp + size) > radeon_bo_size(reloc->robj)) {
2199 dev_warn(p->dev, "CP DMA dst buffer too small (%llu %lu)\n",
2200 tmp + size, radeon_bo_size(reloc->robj));
2205 ib[idx+3] = upper_32_bits(offset) & 0xff;
2207 DRM_ERROR("bad CP DMA DST_SEL\n");
2213 case PACKET3_PFP_SYNC_ME:
2215 DRM_ERROR("bad PFP_SYNC_ME\n");
2219 case PACKET3_SURFACE_SYNC:
2220 if (pkt->count != 3) {
2221 DRM_ERROR("bad SURFACE_SYNC\n");
2224 /* 0xffffffff/0x0 is flush all cache flag */
2225 if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
2226 radeon_get_ib_value(p, idx + 2) != 0) {
2227 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
2229 DRM_ERROR("bad SURFACE_SYNC\n");
2232 ib[idx+2] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
2235 case PACKET3_EVENT_WRITE:
2236 if (pkt->count != 2 && pkt->count != 0) {
2237 DRM_ERROR("bad EVENT_WRITE\n");
2243 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
2245 DRM_ERROR("bad EVENT_WRITE\n");
2248 offset = reloc->gpu_offset +
2249 (radeon_get_ib_value(p, idx+1) & 0xfffffff8) +
2250 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
2252 ib[idx+1] = offset & 0xfffffff8;
2253 ib[idx+2] = upper_32_bits(offset) & 0xff;
2256 case PACKET3_EVENT_WRITE_EOP:
2260 if (pkt->count != 4) {
2261 DRM_ERROR("bad EVENT_WRITE_EOP\n");
2264 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
2266 DRM_ERROR("bad EVENT_WRITE_EOP\n");
2270 offset = reloc->gpu_offset +
2271 (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
2272 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
2274 ib[idx+1] = offset & 0xfffffffc;
2275 ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
2278 case PACKET3_EVENT_WRITE_EOS:
2282 if (pkt->count != 3) {
2283 DRM_ERROR("bad EVENT_WRITE_EOS\n");
2286 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
2288 DRM_ERROR("bad EVENT_WRITE_EOS\n");
2292 offset = reloc->gpu_offset +
2293 (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
2294 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
2296 ib[idx+1] = offset & 0xfffffffc;
2297 ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
2300 case PACKET3_SET_CONFIG_REG:
2301 start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
2302 end_reg = 4 * pkt->count + start_reg - 4;
2303 if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
2304 (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
2305 (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
2306 DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
2309 for (reg = start_reg, idx++; reg <= end_reg; reg += 4, idx++) {
2310 if (evergreen_is_safe_reg(p, reg))
2312 r = evergreen_cs_handle_reg(p, reg, idx);
2317 case PACKET3_SET_CONTEXT_REG:
2318 start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_START;
2319 end_reg = 4 * pkt->count + start_reg - 4;
2320 if ((start_reg < PACKET3_SET_CONTEXT_REG_START) ||
2321 (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
2322 (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
2323 DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
2326 for (reg = start_reg, idx++; reg <= end_reg; reg += 4, idx++) {
2327 if (evergreen_is_safe_reg(p, reg))
2329 r = evergreen_cs_handle_reg(p, reg, idx);
2334 case PACKET3_SET_RESOURCE:
2335 if (pkt->count % 8) {
2336 DRM_ERROR("bad SET_RESOURCE\n");
2339 start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_START;
2340 end_reg = 4 * pkt->count + start_reg - 4;
2341 if ((start_reg < PACKET3_SET_RESOURCE_START) ||
2342 (start_reg >= PACKET3_SET_RESOURCE_END) ||
2343 (end_reg >= PACKET3_SET_RESOURCE_END)) {
2344 DRM_ERROR("bad SET_RESOURCE\n");
2347 for (i = 0; i < (pkt->count / 8); i++) {
2348 struct radeon_bo *texture, *mipmap;
2349 u32 toffset, moffset;
2350 u32 size, offset, mip_address, tex_dim;
2352 switch (G__SQ_CONSTANT_TYPE(radeon_get_ib_value(p, idx+1+(i*8)+7))) {
2353 case SQ_TEX_VTX_VALID_TEXTURE:
2355 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
2357 DRM_ERROR("bad SET_RESOURCE (tex)\n");
2360 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
2361 ib[idx+1+(i*8)+1] |=
2362 TEX_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags));
2363 if (reloc->tiling_flags & RADEON_TILING_MACRO) {
2364 unsigned bankw, bankh, mtaspect, tile_split;
2366 evergreen_tiling_fields(reloc->tiling_flags,
2367 &bankw, &bankh, &mtaspect,
2369 ib[idx+1+(i*8)+6] |= TEX_TILE_SPLIT(tile_split);
2370 ib[idx+1+(i*8)+7] |=
2371 TEX_BANK_WIDTH(bankw) |
2372 TEX_BANK_HEIGHT(bankh) |
2373 MACRO_TILE_ASPECT(mtaspect) |
2374 TEX_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
2377 texture = reloc->robj;
2378 toffset = (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
2381 tex_dim = ib[idx+1+(i*8)+0] & 0x7;
2382 mip_address = ib[idx+1+(i*8)+3];
2384 if ((tex_dim == SQ_TEX_DIM_2D_MSAA || tex_dim == SQ_TEX_DIM_2D_ARRAY_MSAA) &&
2386 !radeon_cs_packet_next_is_pkt3_nop(p)) {
2387 /* MIP_ADDRESS should point to FMASK for an MSAA texture.
2388 * It should be 0 if FMASK is disabled. */
2392 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
2394 DRM_ERROR("bad SET_RESOURCE (tex)\n");
2397 moffset = (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
2398 mipmap = reloc->robj;
2401 r = evergreen_cs_track_validate_texture(p, texture, mipmap, idx+1+(i*8));
2404 ib[idx+1+(i*8)+2] += toffset;
2405 ib[idx+1+(i*8)+3] += moffset;
2407 case SQ_TEX_VTX_VALID_BUFFER:
2411 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
2413 DRM_ERROR("bad SET_RESOURCE (vtx)\n");
2416 offset = radeon_get_ib_value(p, idx+1+(i*8)+0);
2417 size = radeon_get_ib_value(p, idx+1+(i*8)+1);
2418 if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
2419 /* force size to size of the buffer */
2420 dev_warn(p->dev, "vbo resource seems too big for the bo\n");
2421 ib[idx+1+(i*8)+1] = radeon_bo_size(reloc->robj) - offset;
2424 offset64 = reloc->gpu_offset + offset;
2425 ib[idx+1+(i*8)+0] = offset64;
2426 ib[idx+1+(i*8)+2] = (ib[idx+1+(i*8)+2] & 0xffffff00) |
2427 (upper_32_bits(offset64) & 0xff);
2430 case SQ_TEX_VTX_INVALID_TEXTURE:
2431 case SQ_TEX_VTX_INVALID_BUFFER:
2433 DRM_ERROR("bad SET_RESOURCE\n");
2438 case PACKET3_SET_ALU_CONST:
2439 /* XXX fix me ALU const buffers only */
2441 case PACKET3_SET_BOOL_CONST:
2442 start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_START;
2443 end_reg = 4 * pkt->count + start_reg - 4;
2444 if ((start_reg < PACKET3_SET_BOOL_CONST_START) ||
2445 (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
2446 (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
2447 DRM_ERROR("bad SET_BOOL_CONST\n");
2451 case PACKET3_SET_LOOP_CONST:
2452 start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_START;
2453 end_reg = 4 * pkt->count + start_reg - 4;
2454 if ((start_reg < PACKET3_SET_LOOP_CONST_START) ||
2455 (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
2456 (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
2457 DRM_ERROR("bad SET_LOOP_CONST\n");
2461 case PACKET3_SET_CTL_CONST:
2462 start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_START;
2463 end_reg = 4 * pkt->count + start_reg - 4;
2464 if ((start_reg < PACKET3_SET_CTL_CONST_START) ||
2465 (start_reg >= PACKET3_SET_CTL_CONST_END) ||
2466 (end_reg >= PACKET3_SET_CTL_CONST_END)) {
2467 DRM_ERROR("bad SET_CTL_CONST\n");
2471 case PACKET3_SET_SAMPLER:
2472 if (pkt->count % 3) {
2473 DRM_ERROR("bad SET_SAMPLER\n");
2476 start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_START;
2477 end_reg = 4 * pkt->count + start_reg - 4;
2478 if ((start_reg < PACKET3_SET_SAMPLER_START) ||
2479 (start_reg >= PACKET3_SET_SAMPLER_END) ||
2480 (end_reg >= PACKET3_SET_SAMPLER_END)) {
2481 DRM_ERROR("bad SET_SAMPLER\n");
2485 case PACKET3_STRMOUT_BUFFER_UPDATE:
2486 if (pkt->count != 4) {
2487 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (invalid count)\n");
2490 /* Updating memory at DST_ADDRESS. */
2491 if (idx_value & 0x1) {
2493 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
2495 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing dst reloc)\n");
2498 offset = radeon_get_ib_value(p, idx+1);
2499 offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
2500 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2501 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE dst bo too small: 0x%llx, 0x%lx\n",
2502 offset + 4, radeon_bo_size(reloc->robj));
2505 offset += reloc->gpu_offset;
2507 ib[idx+2] = upper_32_bits(offset) & 0xff;
2509 /* Reading data from SRC_ADDRESS. */
2510 if (((idx_value >> 1) & 0x3) == 2) {
2512 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
2514 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing src reloc)\n");
2517 offset = radeon_get_ib_value(p, idx+3);
2518 offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
2519 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2520 DRM_ERROR("bad STRMOUT_BUFFER_UPDATE src bo too small: 0x%llx, 0x%lx\n",
2521 offset + 4, radeon_bo_size(reloc->robj));
2524 offset += reloc->gpu_offset;
2526 ib[idx+4] = upper_32_bits(offset) & 0xff;
2529 case PACKET3_MEM_WRITE:
2533 if (pkt->count != 3) {
2534 DRM_ERROR("bad MEM_WRITE (invalid count)\n");
2537 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
2539 DRM_ERROR("bad MEM_WRITE (missing reloc)\n");
2542 offset = radeon_get_ib_value(p, idx+0);
2543 offset += ((u64)(radeon_get_ib_value(p, idx+1) & 0xff)) << 32UL;
2545 DRM_ERROR("bad MEM_WRITE (address not qwords aligned)\n");
2548 if ((offset + 8) > radeon_bo_size(reloc->robj)) {
2549 DRM_ERROR("bad MEM_WRITE bo too small: 0x%llx, 0x%lx\n",
2550 offset + 8, radeon_bo_size(reloc->robj));
2553 offset += reloc->gpu_offset;
2555 ib[idx+1] = upper_32_bits(offset) & 0xff;
2558 case PACKET3_COPY_DW:
2559 if (pkt->count != 4) {
2560 DRM_ERROR("bad COPY_DW (invalid count)\n");
2563 if (idx_value & 0x1) {
2565 /* SRC is memory. */
2566 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
2568 DRM_ERROR("bad COPY_DW (missing src reloc)\n");
2571 offset = radeon_get_ib_value(p, idx+1);
2572 offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
2573 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2574 DRM_ERROR("bad COPY_DW src bo too small: 0x%llx, 0x%lx\n",
2575 offset + 4, radeon_bo_size(reloc->robj));
2578 offset += reloc->gpu_offset;
2580 ib[idx+2] = upper_32_bits(offset) & 0xff;
2583 reg = radeon_get_ib_value(p, idx+1) << 2;
2584 if (!evergreen_is_safe_reg(p, reg)) {
2585 dev_warn(p->dev, "forbidden register 0x%08x at %d\n",
2590 if (idx_value & 0x2) {
2592 /* DST is memory. */
2593 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
2595 DRM_ERROR("bad COPY_DW (missing dst reloc)\n");
2598 offset = radeon_get_ib_value(p, idx+3);
2599 offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
2600 if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2601 DRM_ERROR("bad COPY_DW dst bo too small: 0x%llx, 0x%lx\n",
2602 offset + 4, radeon_bo_size(reloc->robj));
2605 offset += reloc->gpu_offset;
2607 ib[idx+4] = upper_32_bits(offset) & 0xff;
2610 reg = radeon_get_ib_value(p, idx+3) << 2;
2611 if (!evergreen_is_safe_reg(p, reg)) {
2612 dev_warn(p->dev, "forbidden register 0x%08x at %d\n",
2618 case PACKET3_SET_APPEND_CNT:
2621 uint32_t allowed_reg_base;
2622 uint32_t source_sel;
2623 if (pkt->count != 2) {
2624 DRM_ERROR("bad SET_APPEND_CNT (invalid count)\n");
2628 allowed_reg_base = GDS_APPEND_COUNT_0;
2629 allowed_reg_base -= PACKET3_SET_CONTEXT_REG_START;
2630 allowed_reg_base >>= 2;
2632 areg = idx_value >> 16;
2633 if (areg < allowed_reg_base || areg > (allowed_reg_base + 11)) {
2634 dev_warn(p->dev, "forbidden register for append cnt 0x%08x at %d\n",
2639 source_sel = G_PACKET3_SET_APPEND_CNT_SRC_SELECT(idx_value);
2640 if (source_sel == PACKET3_SAC_SRC_SEL_MEM) {
2643 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
2645 DRM_ERROR("bad SET_APPEND_CNT (missing reloc)\n");
2648 offset = radeon_get_ib_value(p, idx + 1);
2649 swap = offset & 0x3;
2652 offset += ((u64)(radeon_get_ib_value(p, idx + 2) & 0xff)) << 32;
2654 offset += reloc->gpu_offset;
2655 ib[idx+1] = (offset & 0xfffffffc) | swap;
2656 ib[idx+2] = upper_32_bits(offset) & 0xff;
2658 DRM_ERROR("bad SET_APPEND_CNT (unsupported operation)\n");
2666 DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
2672 int evergreen_cs_parse(struct radeon_cs_parser *p)
2674 struct radeon_cs_packet pkt;
2675 struct evergreen_cs_track *track;
2679 if (p->track == NULL) {
2680 /* initialize tracker, we are in kms */
2681 track = kzalloc(sizeof(*track), GFP_KERNEL);
2684 evergreen_cs_track_init(track);
2685 if (p->rdev->family >= CHIP_CAYMAN) {
2686 tmp = p->rdev->config.cayman.tile_config;
2687 track->reg_safe_bm = cayman_reg_safe_bm;
2689 tmp = p->rdev->config.evergreen.tile_config;
2690 track->reg_safe_bm = evergreen_reg_safe_bm;
2692 BUILD_BUG_ON(ARRAY_SIZE(cayman_reg_safe_bm) != REG_SAFE_BM_SIZE);
2693 BUILD_BUG_ON(ARRAY_SIZE(evergreen_reg_safe_bm) != REG_SAFE_BM_SIZE);
2694 switch (tmp & 0xf) {
2710 switch ((tmp & 0xf0) >> 4) {
2723 switch ((tmp & 0xf00) >> 8) {
2725 track->group_size = 256;
2729 track->group_size = 512;
2733 switch ((tmp & 0xf000) >> 12) {
2735 track->row_size = 1;
2739 track->row_size = 2;
2742 track->row_size = 4;
2749 r = radeon_cs_packet_parse(p, &pkt, p->idx);
2755 p->idx += pkt.count + 2;
2757 case RADEON_PACKET_TYPE0:
2758 r = evergreen_cs_parse_packet0(p, &pkt);
2760 case RADEON_PACKET_TYPE2:
2762 case RADEON_PACKET_TYPE3:
2763 r = evergreen_packet3_check(p, &pkt);
2766 DRM_ERROR("Unknown packet type %d !\n", pkt.type);
2776 } while (p->idx < p->chunk_ib->length_dw);
2778 for (r = 0; r < p->ib.length_dw; r++) {
2779 printk(KERN_INFO "%05d 0x%08X\n", r, p->ib.ptr[r]);
2789 * evergreen_dma_cs_parse() - parse the DMA IB
2790 * @p: parser structure holding parsing context.
2792 * Parses the DMA IB from the CS ioctl and updates
2793 * the GPU addresses based on the reloc information and
2794 * checks for errors. (Evergreen-Cayman)
2795 * Returns 0 for success and an error on failure.
2797 int evergreen_dma_cs_parse(struct radeon_cs_parser *p)
2799 struct radeon_cs_chunk *ib_chunk = p->chunk_ib;
2800 struct radeon_bo_list *src_reloc, *dst_reloc, *dst2_reloc;
2801 u32 header, cmd, count, sub_cmd;
2802 uint32_t *ib = p->ib.ptr;
2804 u64 src_offset, dst_offset, dst2_offset;
2808 if (p->idx >= ib_chunk->length_dw) {
2809 DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
2810 p->idx, ib_chunk->length_dw);
2814 header = radeon_get_ib_value(p, idx);
2815 cmd = GET_DMA_CMD(header);
2816 count = GET_DMA_COUNT(header);
2817 sub_cmd = GET_DMA_SUB_CMD(header);
2820 case DMA_PACKET_WRITE:
2821 r = r600_dma_cs_next_reloc(p, &dst_reloc);
2823 DRM_ERROR("bad DMA_PACKET_WRITE\n");
2829 dst_offset = radeon_get_ib_value(p, idx+1);
2832 ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
2833 p->idx += count + 7;
2837 dst_offset = radeon_get_ib_value(p, idx+1);
2838 dst_offset |= ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
2840 ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
2841 ib[idx+2] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
2842 p->idx += count + 3;
2845 DRM_ERROR("bad DMA_PACKET_WRITE [%6d] 0x%08x sub cmd is not 0 or 8\n", idx, header);
2848 if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
2849 dev_warn(p->dev, "DMA write buffer too small (%llu %lu)\n",
2850 dst_offset, radeon_bo_size(dst_reloc->robj));
2854 case DMA_PACKET_COPY:
2855 r = r600_dma_cs_next_reloc(p, &src_reloc);
2857 DRM_ERROR("bad DMA_PACKET_COPY\n");
2860 r = r600_dma_cs_next_reloc(p, &dst_reloc);
2862 DRM_ERROR("bad DMA_PACKET_COPY\n");
2866 /* Copy L2L, DW aligned */
2869 src_offset = radeon_get_ib_value(p, idx+2);
2870 src_offset |= ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
2871 dst_offset = radeon_get_ib_value(p, idx+1);
2872 dst_offset |= ((u64)(radeon_get_ib_value(p, idx+3) & 0xff)) << 32;
2873 if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
2874 dev_warn(p->dev, "DMA L2L, dw src buffer too small (%llu %lu)\n",
2875 src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
2878 if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
2879 dev_warn(p->dev, "DMA L2L, dw dst buffer too small (%llu %lu)\n",
2880 dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
2883 ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
2884 ib[idx+2] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
2885 ib[idx+3] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
2886 ib[idx+4] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
2892 if (radeon_get_ib_value(p, idx + 2) & (1 << 31)) {
2893 /* tiled src, linear dst */
2894 src_offset = radeon_get_ib_value(p, idx+1);
2896 ib[idx+1] += (u32)(src_reloc->gpu_offset >> 8);
2898 dst_offset = radeon_get_ib_value(p, idx + 7);
2899 dst_offset |= ((u64)(radeon_get_ib_value(p, idx+8) & 0xff)) << 32;
2900 ib[idx+7] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
2901 ib[idx+8] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
2903 /* linear src, tiled dst */
2904 src_offset = radeon_get_ib_value(p, idx+7);
2905 src_offset |= ((u64)(radeon_get_ib_value(p, idx+8) & 0xff)) << 32;
2906 ib[idx+7] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
2907 ib[idx+8] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
2909 dst_offset = radeon_get_ib_value(p, idx+1);
2911 ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
2913 if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
2914 dev_warn(p->dev, "DMA L2T, src buffer too small (%llu %lu)\n",
2915 src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
2918 if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
2919 dev_warn(p->dev, "DMA L2T, dst buffer too small (%llu %lu)\n",
2920 dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
2925 /* Copy L2L, byte aligned */
2928 src_offset = radeon_get_ib_value(p, idx+2);
2929 src_offset |= ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
2930 dst_offset = radeon_get_ib_value(p, idx+1);
2931 dst_offset |= ((u64)(radeon_get_ib_value(p, idx+3) & 0xff)) << 32;
2932 if ((src_offset + count) > radeon_bo_size(src_reloc->robj)) {
2933 dev_warn(p->dev, "DMA L2L, byte src buffer too small (%llu %lu)\n",
2934 src_offset + count, radeon_bo_size(src_reloc->robj));
2937 if ((dst_offset + count) > radeon_bo_size(dst_reloc->robj)) {
2938 dev_warn(p->dev, "DMA L2L, byte dst buffer too small (%llu %lu)\n",
2939 dst_offset + count, radeon_bo_size(dst_reloc->robj));
2942 ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xffffffff);
2943 ib[idx+2] += (u32)(src_reloc->gpu_offset & 0xffffffff);
2944 ib[idx+3] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
2945 ib[idx+4] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
2948 /* Copy L2L, partial */
2951 if (p->family < CHIP_CAYMAN) {
2952 DRM_ERROR("L2L Partial is cayman only !\n");
2955 ib[idx+1] += (u32)(src_reloc->gpu_offset & 0xffffffff);
2956 ib[idx+2] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
2957 ib[idx+4] += (u32)(dst_reloc->gpu_offset & 0xffffffff);
2958 ib[idx+5] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
2962 /* Copy L2L, DW aligned, broadcast */
2964 /* L2L, dw, broadcast */
2965 r = r600_dma_cs_next_reloc(p, &dst2_reloc);
2967 DRM_ERROR("bad L2L, dw, broadcast DMA_PACKET_COPY\n");
2970 dst_offset = radeon_get_ib_value(p, idx+1);
2971 dst_offset |= ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
2972 dst2_offset = radeon_get_ib_value(p, idx+2);
2973 dst2_offset |= ((u64)(radeon_get_ib_value(p, idx+5) & 0xff)) << 32;
2974 src_offset = radeon_get_ib_value(p, idx+3);
2975 src_offset |= ((u64)(radeon_get_ib_value(p, idx+6) & 0xff)) << 32;
2976 if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
2977 dev_warn(p->dev, "DMA L2L, dw, broadcast src buffer too small (%llu %lu)\n",
2978 src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
2981 if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
2982 dev_warn(p->dev, "DMA L2L, dw, broadcast dst buffer too small (%llu %lu)\n",
2983 dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
2986 if ((dst2_offset + (count * 4)) > radeon_bo_size(dst2_reloc->robj)) {
2987 dev_warn(p->dev, "DMA L2L, dw, broadcast dst2 buffer too small (%llu %lu)\n",
2988 dst2_offset + (count * 4), radeon_bo_size(dst2_reloc->robj));
2991 ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
2992 ib[idx+2] += (u32)(dst2_reloc->gpu_offset & 0xfffffffc);
2993 ib[idx+3] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
2994 ib[idx+4] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
2995 ib[idx+5] += upper_32_bits(dst2_reloc->gpu_offset) & 0xff;
2996 ib[idx+6] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
2999 /* Copy L2T Frame to Field */
3001 if (radeon_get_ib_value(p, idx + 2) & (1 << 31)) {
3002 DRM_ERROR("bad L2T, frame to fields DMA_PACKET_COPY\n");
3005 r = r600_dma_cs_next_reloc(p, &dst2_reloc);
3007 DRM_ERROR("bad L2T, frame to fields DMA_PACKET_COPY\n");
3010 dst_offset = radeon_get_ib_value(p, idx+1);
3012 dst2_offset = radeon_get_ib_value(p, idx+2);
3014 src_offset = radeon_get_ib_value(p, idx+8);
3015 src_offset |= ((u64)(radeon_get_ib_value(p, idx+9) & 0xff)) << 32;
3016 if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
3017 dev_warn(p->dev, "DMA L2T, frame to fields src buffer too small (%llu %lu)\n",
3018 src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
3021 if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
3022 dev_warn(p->dev, "DMA L2T, frame to fields buffer too small (%llu %lu)\n",
3023 dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
3026 if ((dst2_offset + (count * 4)) > radeon_bo_size(dst2_reloc->robj)) {
3027 dev_warn(p->dev, "DMA L2T, frame to fields buffer too small (%llu %lu)\n",
3028 dst2_offset + (count * 4), radeon_bo_size(dst2_reloc->robj));
3031 ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
3032 ib[idx+2] += (u32)(dst2_reloc->gpu_offset >> 8);
3033 ib[idx+8] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
3034 ib[idx+9] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
3037 /* Copy L2T/T2L, partial */
3039 /* L2T, T2L partial */
3040 if (p->family < CHIP_CAYMAN) {
3041 DRM_ERROR("L2T, T2L Partial is cayman only !\n");
3045 if (radeon_get_ib_value(p, idx + 2) & (1 << 31)) {
3046 /* tiled src, linear dst */
3047 ib[idx+1] += (u32)(src_reloc->gpu_offset >> 8);
3049 ib[idx+7] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
3050 ib[idx+8] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
3052 /* linear src, tiled dst */
3053 ib[idx+7] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
3054 ib[idx+8] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
3056 ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
3060 /* Copy L2T broadcast */
3062 /* L2T, broadcast */
3063 if (radeon_get_ib_value(p, idx + 2) & (1 << 31)) {
3064 DRM_ERROR("bad L2T, broadcast DMA_PACKET_COPY\n");
3067 r = r600_dma_cs_next_reloc(p, &dst2_reloc);
3069 DRM_ERROR("bad L2T, broadcast DMA_PACKET_COPY\n");
3072 dst_offset = radeon_get_ib_value(p, idx+1);
3074 dst2_offset = radeon_get_ib_value(p, idx+2);
3076 src_offset = radeon_get_ib_value(p, idx+8);
3077 src_offset |= ((u64)(radeon_get_ib_value(p, idx+9) & 0xff)) << 32;
3078 if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
3079 dev_warn(p->dev, "DMA L2T, broadcast src buffer too small (%llu %lu)\n",
3080 src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
3083 if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
3084 dev_warn(p->dev, "DMA L2T, broadcast dst buffer too small (%llu %lu)\n",
3085 dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
3088 if ((dst2_offset + (count * 4)) > radeon_bo_size(dst2_reloc->robj)) {
3089 dev_warn(p->dev, "DMA L2T, broadcast dst2 buffer too small (%llu %lu)\n",
3090 dst2_offset + (count * 4), radeon_bo_size(dst2_reloc->robj));
3093 ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
3094 ib[idx+2] += (u32)(dst2_reloc->gpu_offset >> 8);
3095 ib[idx+8] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
3096 ib[idx+9] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
3099 /* Copy L2T/T2L (tile units) */
3103 if (radeon_get_ib_value(p, idx + 2) & (1 << 31)) {
3104 /* tiled src, linear dst */
3105 src_offset = radeon_get_ib_value(p, idx+1);
3107 ib[idx+1] += (u32)(src_reloc->gpu_offset >> 8);
3109 dst_offset = radeon_get_ib_value(p, idx+7);
3110 dst_offset |= ((u64)(radeon_get_ib_value(p, idx+8) & 0xff)) << 32;
3111 ib[idx+7] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
3112 ib[idx+8] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
3114 /* linear src, tiled dst */
3115 src_offset = radeon_get_ib_value(p, idx+7);
3116 src_offset |= ((u64)(radeon_get_ib_value(p, idx+8) & 0xff)) << 32;
3117 ib[idx+7] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
3118 ib[idx+8] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
3120 dst_offset = radeon_get_ib_value(p, idx+1);
3122 ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
3124 if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
3125 dev_warn(p->dev, "DMA L2T, T2L src buffer too small (%llu %lu)\n",
3126 src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
3129 if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
3130 dev_warn(p->dev, "DMA L2T, T2L dst buffer too small (%llu %lu)\n",
3131 dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
3136 /* Copy T2T, partial (tile units) */
3139 if (p->family < CHIP_CAYMAN) {
3140 DRM_ERROR("L2T, T2L Partial is cayman only !\n");
3143 ib[idx+1] += (u32)(src_reloc->gpu_offset >> 8);
3144 ib[idx+4] += (u32)(dst_reloc->gpu_offset >> 8);
3147 /* Copy L2T broadcast (tile units) */
3149 /* L2T, broadcast */
3150 if (radeon_get_ib_value(p, idx + 2) & (1 << 31)) {
3151 DRM_ERROR("bad L2T, broadcast DMA_PACKET_COPY\n");
3154 r = r600_dma_cs_next_reloc(p, &dst2_reloc);
3156 DRM_ERROR("bad L2T, broadcast DMA_PACKET_COPY\n");
3159 dst_offset = radeon_get_ib_value(p, idx+1);
3161 dst2_offset = radeon_get_ib_value(p, idx+2);
3163 src_offset = radeon_get_ib_value(p, idx+8);
3164 src_offset |= ((u64)(radeon_get_ib_value(p, idx+9) & 0xff)) << 32;
3165 if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
3166 dev_warn(p->dev, "DMA L2T, broadcast src buffer too small (%llu %lu)\n",
3167 src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
3170 if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
3171 dev_warn(p->dev, "DMA L2T, broadcast dst buffer too small (%llu %lu)\n",
3172 dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
3175 if ((dst2_offset + (count * 4)) > radeon_bo_size(dst2_reloc->robj)) {
3176 dev_warn(p->dev, "DMA L2T, broadcast dst2 buffer too small (%llu %lu)\n",
3177 dst2_offset + (count * 4), radeon_bo_size(dst2_reloc->robj));
3180 ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
3181 ib[idx+2] += (u32)(dst2_reloc->gpu_offset >> 8);
3182 ib[idx+8] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
3183 ib[idx+9] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
3187 DRM_ERROR("bad DMA_PACKET_COPY [%6d] 0x%08x invalid sub cmd\n", idx, header);
3191 case DMA_PACKET_CONSTANT_FILL:
3192 r = r600_dma_cs_next_reloc(p, &dst_reloc);
3194 DRM_ERROR("bad DMA_PACKET_CONSTANT_FILL\n");
3197 dst_offset = radeon_get_ib_value(p, idx+1);
3198 dst_offset |= ((u64)(radeon_get_ib_value(p, idx+3) & 0x00ff0000)) << 16;
3199 if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
3200 dev_warn(p->dev, "DMA constant fill buffer too small (%llu %lu)\n",
3201 dst_offset, radeon_bo_size(dst_reloc->robj));
3204 ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
3205 ib[idx+3] += (upper_32_bits(dst_reloc->gpu_offset) << 16) & 0x00ff0000;
3208 case DMA_PACKET_NOP:
3212 DRM_ERROR("Unknown packet type %d at %d !\n", cmd, idx);
3215 } while (p->idx < p->chunk_ib->length_dw);
3217 for (r = 0; r < p->ib->length_dw; r++) {
3218 printk(KERN_INFO "%05d 0x%08X\n", r, p->ib.ptr[r]);
3226 static bool evergreen_vm_reg_valid(u32 reg)
3228 /* context regs are fine */
3232 /* check config regs */
3235 case GRBM_GFX_INDEX:
3236 case CP_STRMOUT_CNTL:
3239 case VGT_VTX_VECT_EJECT_REG:
3240 case VGT_CACHE_INVALIDATION:
3241 case VGT_GS_VERTEX_REUSE:
3242 case VGT_PRIMITIVE_TYPE:
3243 case VGT_INDEX_TYPE:
3244 case VGT_NUM_INDICES:
3245 case VGT_NUM_INSTANCES:
3246 case VGT_COMPUTE_DIM_X:
3247 case VGT_COMPUTE_DIM_Y:
3248 case VGT_COMPUTE_DIM_Z:
3249 case VGT_COMPUTE_START_X:
3250 case VGT_COMPUTE_START_Y:
3251 case VGT_COMPUTE_START_Z:
3252 case VGT_COMPUTE_INDEX:
3253 case VGT_COMPUTE_THREAD_GROUP_SIZE:
3254 case VGT_HS_OFFCHIP_PARAM:
3256 case PA_SU_LINE_STIPPLE_VALUE:
3257 case PA_SC_LINE_STIPPLE_STATE:
3259 case SQ_DYN_GPR_CNTL_PS_FLUSH_REQ:
3260 case SQ_DYN_GPR_SIMD_LOCK_EN:
3262 case SQ_GPR_RESOURCE_MGMT_1:
3263 case SQ_GLOBAL_GPR_RESOURCE_MGMT_1:
3264 case SQ_GLOBAL_GPR_RESOURCE_MGMT_2:
3265 case SQ_CONST_MEM_BASE:
3266 case SQ_STATIC_THREAD_MGMT_1:
3267 case SQ_STATIC_THREAD_MGMT_2:
3268 case SQ_STATIC_THREAD_MGMT_3:
3269 case SPI_CONFIG_CNTL:
3270 case SPI_CONFIG_CNTL_1:
3277 case TD_PS_BORDER_COLOR_INDEX:
3278 case TD_PS_BORDER_COLOR_RED:
3279 case TD_PS_BORDER_COLOR_GREEN:
3280 case TD_PS_BORDER_COLOR_BLUE:
3281 case TD_PS_BORDER_COLOR_ALPHA:
3282 case TD_VS_BORDER_COLOR_INDEX:
3283 case TD_VS_BORDER_COLOR_RED:
3284 case TD_VS_BORDER_COLOR_GREEN:
3285 case TD_VS_BORDER_COLOR_BLUE:
3286 case TD_VS_BORDER_COLOR_ALPHA:
3287 case TD_GS_BORDER_COLOR_INDEX:
3288 case TD_GS_BORDER_COLOR_RED:
3289 case TD_GS_BORDER_COLOR_GREEN:
3290 case TD_GS_BORDER_COLOR_BLUE:
3291 case TD_GS_BORDER_COLOR_ALPHA:
3292 case TD_HS_BORDER_COLOR_INDEX:
3293 case TD_HS_BORDER_COLOR_RED:
3294 case TD_HS_BORDER_COLOR_GREEN:
3295 case TD_HS_BORDER_COLOR_BLUE:
3296 case TD_HS_BORDER_COLOR_ALPHA:
3297 case TD_LS_BORDER_COLOR_INDEX:
3298 case TD_LS_BORDER_COLOR_RED:
3299 case TD_LS_BORDER_COLOR_GREEN:
3300 case TD_LS_BORDER_COLOR_BLUE:
3301 case TD_LS_BORDER_COLOR_ALPHA:
3302 case TD_CS_BORDER_COLOR_INDEX:
3303 case TD_CS_BORDER_COLOR_RED:
3304 case TD_CS_BORDER_COLOR_GREEN:
3305 case TD_CS_BORDER_COLOR_BLUE:
3306 case TD_CS_BORDER_COLOR_ALPHA:
3307 case SQ_ESGS_RING_SIZE:
3308 case SQ_GSVS_RING_SIZE:
3309 case SQ_ESTMP_RING_SIZE:
3310 case SQ_GSTMP_RING_SIZE:
3311 case SQ_HSTMP_RING_SIZE:
3312 case SQ_LSTMP_RING_SIZE:
3313 case SQ_PSTMP_RING_SIZE:
3314 case SQ_VSTMP_RING_SIZE:
3315 case SQ_ESGS_RING_ITEMSIZE:
3316 case SQ_ESTMP_RING_ITEMSIZE:
3317 case SQ_GSTMP_RING_ITEMSIZE:
3318 case SQ_GSVS_RING_ITEMSIZE:
3319 case SQ_GS_VERT_ITEMSIZE:
3320 case SQ_GS_VERT_ITEMSIZE_1:
3321 case SQ_GS_VERT_ITEMSIZE_2:
3322 case SQ_GS_VERT_ITEMSIZE_3:
3323 case SQ_GSVS_RING_OFFSET_1:
3324 case SQ_GSVS_RING_OFFSET_2:
3325 case SQ_GSVS_RING_OFFSET_3:
3326 case SQ_HSTMP_RING_ITEMSIZE:
3327 case SQ_LSTMP_RING_ITEMSIZE:
3328 case SQ_PSTMP_RING_ITEMSIZE:
3329 case SQ_VSTMP_RING_ITEMSIZE:
3330 case VGT_TF_RING_SIZE:
3331 case SQ_ESGS_RING_BASE:
3332 case SQ_GSVS_RING_BASE:
3333 case SQ_ESTMP_RING_BASE:
3334 case SQ_GSTMP_RING_BASE:
3335 case SQ_HSTMP_RING_BASE:
3336 case SQ_LSTMP_RING_BASE:
3337 case SQ_PSTMP_RING_BASE:
3338 case SQ_VSTMP_RING_BASE:
3339 case CAYMAN_VGT_OFFCHIP_LDS_BASE:
3340 case CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS:
3343 DRM_ERROR("Invalid register 0x%x in CS\n", reg);
3348 static int evergreen_vm_packet3_check(struct radeon_device *rdev,
3349 u32 *ib, struct radeon_cs_packet *pkt)
3351 u32 idx = pkt->idx + 1;
3352 u32 idx_value = ib[idx];
3353 u32 start_reg, end_reg, reg, i;
3356 switch (pkt->opcode) {
3359 case PACKET3_SET_BASE:
3360 if (idx_value != 1) {
3361 DRM_ERROR("bad SET_BASE");
3365 case PACKET3_CLEAR_STATE:
3366 case PACKET3_INDEX_BUFFER_SIZE:
3367 case PACKET3_DISPATCH_DIRECT:
3368 case PACKET3_DISPATCH_INDIRECT:
3369 case PACKET3_MODE_CONTROL:
3370 case PACKET3_SET_PREDICATION:
3371 case PACKET3_COND_EXEC:
3372 case PACKET3_PRED_EXEC:
3373 case PACKET3_DRAW_INDIRECT:
3374 case PACKET3_DRAW_INDEX_INDIRECT:
3375 case PACKET3_INDEX_BASE:
3376 case PACKET3_DRAW_INDEX_2:
3377 case PACKET3_CONTEXT_CONTROL:
3378 case PACKET3_DRAW_INDEX_OFFSET:
3379 case PACKET3_INDEX_TYPE:
3380 case PACKET3_DRAW_INDEX:
3381 case PACKET3_DRAW_INDEX_AUTO:
3382 case PACKET3_DRAW_INDEX_IMMD:
3383 case PACKET3_NUM_INSTANCES:
3384 case PACKET3_DRAW_INDEX_MULTI_AUTO:
3385 case PACKET3_STRMOUT_BUFFER_UPDATE:
3386 case PACKET3_DRAW_INDEX_OFFSET_2:
3387 case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
3388 case PACKET3_MPEG_INDEX:
3389 case PACKET3_WAIT_REG_MEM:
3390 case PACKET3_MEM_WRITE:
3391 case PACKET3_PFP_SYNC_ME:
3392 case PACKET3_SURFACE_SYNC:
3393 case PACKET3_EVENT_WRITE:
3394 case PACKET3_EVENT_WRITE_EOP:
3395 case PACKET3_EVENT_WRITE_EOS:
3396 case PACKET3_SET_CONTEXT_REG:
3397 case PACKET3_SET_BOOL_CONST:
3398 case PACKET3_SET_LOOP_CONST:
3399 case PACKET3_SET_RESOURCE:
3400 case PACKET3_SET_SAMPLER:
3401 case PACKET3_SET_CTL_CONST:
3402 case PACKET3_SET_RESOURCE_OFFSET:
3403 case PACKET3_SET_CONTEXT_REG_INDIRECT:
3404 case PACKET3_SET_RESOURCE_INDIRECT:
3405 case CAYMAN_PACKET3_DEALLOC_STATE:
3407 case PACKET3_COND_WRITE:
3408 if (idx_value & 0x100) {
3409 reg = ib[idx + 5] * 4;
3410 if (!evergreen_vm_reg_valid(reg))
3414 case PACKET3_COPY_DW:
3415 if (idx_value & 0x2) {
3416 reg = ib[idx + 3] * 4;
3417 if (!evergreen_vm_reg_valid(reg))
3421 case PACKET3_SET_CONFIG_REG:
3422 start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
3423 end_reg = 4 * pkt->count + start_reg - 4;
3424 if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
3425 (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
3426 (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
3427 DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
3430 for (i = 0; i < pkt->count; i++) {
3431 reg = start_reg + (4 * i);
3432 if (!evergreen_vm_reg_valid(reg))
3436 case PACKET3_CP_DMA:
3437 command = ib[idx + 4];
3439 if ((((info & 0x60000000) >> 29) != 0) || /* src = GDS or DATA */
3440 (((info & 0x00300000) >> 20) != 0) || /* dst = GDS */
3441 ((((info & 0x00300000) >> 20) == 0) &&
3442 (command & PACKET3_CP_DMA_CMD_DAS)) || /* dst = register */
3443 ((((info & 0x60000000) >> 29) == 0) &&
3444 (command & PACKET3_CP_DMA_CMD_SAS))) { /* src = register */
3445 /* non mem to mem copies requires dw aligned count */
3446 if ((command & 0x1fffff) % 4) {
3447 DRM_ERROR("CP DMA command requires dw count alignment\n");
3451 if (command & PACKET3_CP_DMA_CMD_SAS) {
3452 /* src address space is register */
3453 if (((info & 0x60000000) >> 29) == 0) {
3454 start_reg = idx_value << 2;
3455 if (command & PACKET3_CP_DMA_CMD_SAIC) {
3457 if (!evergreen_vm_reg_valid(reg)) {
3458 DRM_ERROR("CP DMA Bad SRC register\n");
3462 for (i = 0; i < (command & 0x1fffff); i++) {
3463 reg = start_reg + (4 * i);
3464 if (!evergreen_vm_reg_valid(reg)) {
3465 DRM_ERROR("CP DMA Bad SRC register\n");
3472 if (command & PACKET3_CP_DMA_CMD_DAS) {
3473 /* dst address space is register */
3474 if (((info & 0x00300000) >> 20) == 0) {
3475 start_reg = ib[idx + 2];
3476 if (command & PACKET3_CP_DMA_CMD_DAIC) {
3478 if (!evergreen_vm_reg_valid(reg)) {
3479 DRM_ERROR("CP DMA Bad DST register\n");
3483 for (i = 0; i < (command & 0x1fffff); i++) {
3484 reg = start_reg + (4 * i);
3485 if (!evergreen_vm_reg_valid(reg)) {
3486 DRM_ERROR("CP DMA Bad DST register\n");
3494 case PACKET3_SET_APPEND_CNT: {
3496 uint32_t allowed_reg_base;
3498 if (pkt->count != 2) {
3499 DRM_ERROR("bad SET_APPEND_CNT (invalid count)\n");
3503 allowed_reg_base = GDS_APPEND_COUNT_0;
3504 allowed_reg_base -= PACKET3_SET_CONTEXT_REG_START;
3505 allowed_reg_base >>= 2;
3507 areg = idx_value >> 16;
3508 if (areg < allowed_reg_base || areg > (allowed_reg_base + 11)) {
3509 DRM_ERROR("forbidden register for append cnt 0x%08x at %d\n",
3521 int evergreen_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
3525 struct radeon_cs_packet pkt;
3529 pkt.type = RADEON_CP_PACKET_GET_TYPE(ib->ptr[idx]);
3530 pkt.count = RADEON_CP_PACKET_GET_COUNT(ib->ptr[idx]);
3533 case RADEON_PACKET_TYPE0:
3534 dev_err(rdev->dev, "Packet0 not allowed!\n");
3537 case RADEON_PACKET_TYPE2:
3540 case RADEON_PACKET_TYPE3:
3541 pkt.opcode = RADEON_CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
3542 ret = evergreen_vm_packet3_check(rdev, ib->ptr, &pkt);
3543 idx += pkt.count + 2;
3546 dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
3552 } while (idx < ib->length_dw);
3558 * evergreen_dma_ib_parse() - parse the DMA IB for VM
3559 * @rdev: radeon_device pointer
3560 * @ib: radeon_ib pointer
3562 * Parses the DMA IB from the VM CS ioctl
3563 * checks for errors. (Cayman-SI)
3564 * Returns 0 for success and an error on failure.
3566 int evergreen_dma_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
3569 u32 header, cmd, count, sub_cmd;
3572 header = ib->ptr[idx];
3573 cmd = GET_DMA_CMD(header);
3574 count = GET_DMA_COUNT(header);
3575 sub_cmd = GET_DMA_SUB_CMD(header);
3578 case DMA_PACKET_WRITE:
3589 DRM_ERROR("bad DMA_PACKET_WRITE [%6d] 0x%08x sub cmd is not 0 or 8\n", idx, ib->ptr[idx]);
3593 case DMA_PACKET_COPY:
3595 /* Copy L2L, DW aligned */
3603 /* Copy L2L, byte aligned */
3607 /* Copy L2L, partial */
3611 /* Copy L2L, DW aligned, broadcast */
3615 /* Copy L2T Frame to Field */
3619 /* Copy L2T/T2L, partial */
3623 /* Copy L2T broadcast */
3627 /* Copy L2T/T2L (tile units) */
3631 /* Copy T2T, partial (tile units) */
3635 /* Copy L2T broadcast (tile units) */
3640 DRM_ERROR("bad DMA_PACKET_COPY [%6d] 0x%08x invalid sub cmd\n", idx, ib->ptr[idx]);
3644 case DMA_PACKET_CONSTANT_FILL:
3647 case DMA_PACKET_NOP:
3651 DRM_ERROR("Unknown packet type %d at %d !\n", cmd, idx);
3654 } while (idx < ib->length_dw);