GNU Linux-libre 4.19.268-gnu1
[releases.git] / drivers / gpu / drm / radeon / atombios_encoders.c
1 /*
2  * Copyright 2007-11 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice shall be included in
13  * all copies or substantial portions of the Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21  * OTHER DEALINGS IN THE SOFTWARE.
22  *
23  * Authors: Dave Airlie
24  *          Alex Deucher
25  */
26 #include <drm/drmP.h>
27 #include <drm/drm_crtc_helper.h>
28 #include <drm/radeon_drm.h>
29 #include "radeon.h"
30 #include "radeon_audio.h"
31 #include "radeon_asic.h"
32 #include "atom.h"
33 #include <linux/backlight.h>
34 #include <linux/dmi.h>
35
36 extern int atom_debug;
37
38 static u8
39 radeon_atom_get_backlight_level_from_reg(struct radeon_device *rdev)
40 {
41         u8 backlight_level;
42         u32 bios_2_scratch;
43
44         if (rdev->family >= CHIP_R600)
45                 bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
46         else
47                 bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
48
49         backlight_level = ((bios_2_scratch & ATOM_S2_CURRENT_BL_LEVEL_MASK) >>
50                            ATOM_S2_CURRENT_BL_LEVEL_SHIFT);
51
52         return backlight_level;
53 }
54
55 static void
56 radeon_atom_set_backlight_level_to_reg(struct radeon_device *rdev,
57                                        u8 backlight_level)
58 {
59         u32 bios_2_scratch;
60
61         if (rdev->family >= CHIP_R600)
62                 bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
63         else
64                 bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
65
66         bios_2_scratch &= ~ATOM_S2_CURRENT_BL_LEVEL_MASK;
67         bios_2_scratch |= ((backlight_level << ATOM_S2_CURRENT_BL_LEVEL_SHIFT) &
68                            ATOM_S2_CURRENT_BL_LEVEL_MASK);
69
70         if (rdev->family >= CHIP_R600)
71                 WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
72         else
73                 WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
74 }
75
76 u8
77 atombios_get_backlight_level(struct radeon_encoder *radeon_encoder)
78 {
79         struct drm_device *dev = radeon_encoder->base.dev;
80         struct radeon_device *rdev = dev->dev_private;
81
82         if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
83                 return 0;
84
85         return radeon_atom_get_backlight_level_from_reg(rdev);
86 }
87
88 void
89 atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
90 {
91         struct drm_encoder *encoder = &radeon_encoder->base;
92         struct drm_device *dev = radeon_encoder->base.dev;
93         struct radeon_device *rdev = dev->dev_private;
94         struct radeon_encoder_atom_dig *dig;
95         DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
96         int index;
97
98         if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
99                 return;
100
101         if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
102             radeon_encoder->enc_priv) {
103                 dig = radeon_encoder->enc_priv;
104                 dig->backlight_level = level;
105                 radeon_atom_set_backlight_level_to_reg(rdev, dig->backlight_level);
106
107                 switch (radeon_encoder->encoder_id) {
108                 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
109                 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
110                         index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
111                         if (dig->backlight_level == 0) {
112                                 args.ucAction = ATOM_LCD_BLOFF;
113                                 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
114                         } else {
115                                 args.ucAction = ATOM_LCD_BL_BRIGHTNESS_CONTROL;
116                                 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
117                                 args.ucAction = ATOM_LCD_BLON;
118                                 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
119                         }
120                         break;
121                 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
122                 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
123                 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
124                 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
125                 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
126                         if (dig->backlight_level == 0)
127                                 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
128                         else {
129                                 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL, 0, 0);
130                                 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
131                         }
132                         break;
133                 default:
134                         break;
135                 }
136         }
137 }
138
139 #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
140
141 static u8 radeon_atom_bl_level(struct backlight_device *bd)
142 {
143         u8 level;
144
145         /* Convert brightness to hardware level */
146         if (bd->props.brightness < 0)
147                 level = 0;
148         else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
149                 level = RADEON_MAX_BL_LEVEL;
150         else
151                 level = bd->props.brightness;
152
153         return level;
154 }
155
156 static int radeon_atom_backlight_update_status(struct backlight_device *bd)
157 {
158         struct radeon_backlight_privdata *pdata = bl_get_data(bd);
159         struct radeon_encoder *radeon_encoder = pdata->encoder;
160
161         atombios_set_backlight_level(radeon_encoder, radeon_atom_bl_level(bd));
162
163         return 0;
164 }
165
166 static int radeon_atom_backlight_get_brightness(struct backlight_device *bd)
167 {
168         struct radeon_backlight_privdata *pdata = bl_get_data(bd);
169         struct radeon_encoder *radeon_encoder = pdata->encoder;
170         struct drm_device *dev = radeon_encoder->base.dev;
171         struct radeon_device *rdev = dev->dev_private;
172
173         return radeon_atom_get_backlight_level_from_reg(rdev);
174 }
175
176 static const struct backlight_ops radeon_atom_backlight_ops = {
177         .get_brightness = radeon_atom_backlight_get_brightness,
178         .update_status  = radeon_atom_backlight_update_status,
179 };
180
181 void radeon_atom_backlight_init(struct radeon_encoder *radeon_encoder,
182                                 struct drm_connector *drm_connector)
183 {
184         struct drm_device *dev = radeon_encoder->base.dev;
185         struct radeon_device *rdev = dev->dev_private;
186         struct backlight_device *bd;
187         struct backlight_properties props;
188         struct radeon_backlight_privdata *pdata;
189         struct radeon_encoder_atom_dig *dig;
190         char bl_name[16];
191
192         /* Mac laptops with multiple GPUs use the gmux driver for backlight
193          * so don't register a backlight device
194          */
195         if ((rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
196             (rdev->pdev->device == 0x6741) &&
197             !dmi_match(DMI_PRODUCT_NAME, "iMac12,1"))
198                 return;
199
200         if (!radeon_encoder->enc_priv)
201                 return;
202
203         if (!rdev->is_atom_bios)
204                 return;
205
206         if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
207                 return;
208
209         pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
210         if (!pdata) {
211                 DRM_ERROR("Memory allocation failed\n");
212                 goto error;
213         }
214
215         memset(&props, 0, sizeof(props));
216         props.max_brightness = RADEON_MAX_BL_LEVEL;
217         props.type = BACKLIGHT_RAW;
218         snprintf(bl_name, sizeof(bl_name),
219                  "radeon_bl%d", dev->primary->index);
220         bd = backlight_device_register(bl_name, drm_connector->kdev,
221                                        pdata, &radeon_atom_backlight_ops, &props);
222         if (IS_ERR(bd)) {
223                 DRM_ERROR("Backlight registration failed\n");
224                 goto error;
225         }
226
227         pdata->encoder = radeon_encoder;
228
229         dig = radeon_encoder->enc_priv;
230         dig->bl_dev = bd;
231
232         bd->props.brightness = radeon_atom_backlight_get_brightness(bd);
233         /* Set a reasonable default here if the level is 0 otherwise
234          * fbdev will attempt to turn the backlight on after console
235          * unblanking and it will try and restore 0 which turns the backlight
236          * off again.
237          */
238         if (bd->props.brightness == 0)
239                 bd->props.brightness = RADEON_MAX_BL_LEVEL;
240         bd->props.power = FB_BLANK_UNBLANK;
241         backlight_update_status(bd);
242
243         DRM_INFO("radeon atom DIG backlight initialized\n");
244         rdev->mode_info.bl_encoder = radeon_encoder;
245
246         return;
247
248 error:
249         kfree(pdata);
250         return;
251 }
252
253 static void radeon_atom_backlight_exit(struct radeon_encoder *radeon_encoder)
254 {
255         struct drm_device *dev = radeon_encoder->base.dev;
256         struct radeon_device *rdev = dev->dev_private;
257         struct backlight_device *bd = NULL;
258         struct radeon_encoder_atom_dig *dig;
259
260         if (!radeon_encoder->enc_priv)
261                 return;
262
263         if (!rdev->is_atom_bios)
264                 return;
265
266         if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
267                 return;
268
269         dig = radeon_encoder->enc_priv;
270         bd = dig->bl_dev;
271         dig->bl_dev = NULL;
272
273         if (bd) {
274                 struct radeon_legacy_backlight_privdata *pdata;
275
276                 pdata = bl_get_data(bd);
277                 backlight_device_unregister(bd);
278                 kfree(pdata);
279
280                 DRM_INFO("radeon atom LVDS backlight unloaded\n");
281         }
282 }
283
284 #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
285
286 void radeon_atom_backlight_init(struct radeon_encoder *encoder)
287 {
288 }
289
290 static void radeon_atom_backlight_exit(struct radeon_encoder *encoder)
291 {
292 }
293
294 #endif
295
296 /* evil but including atombios.h is much worse */
297 bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
298                                 struct drm_display_mode *mode);
299
300 static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
301                                    const struct drm_display_mode *mode,
302                                    struct drm_display_mode *adjusted_mode)
303 {
304         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
305         struct drm_device *dev = encoder->dev;
306         struct radeon_device *rdev = dev->dev_private;
307
308         /* set the active encoder to connector routing */
309         radeon_encoder_set_active_device(encoder);
310         drm_mode_set_crtcinfo(adjusted_mode, 0);
311
312         /* hw bug */
313         if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
314             && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
315                 adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
316
317         /* vertical FP must be at least 1 */
318         if (mode->crtc_vsync_start == mode->crtc_vdisplay)
319                 adjusted_mode->crtc_vsync_start++;
320
321         /* get the native mode for scaling */
322         if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
323                 radeon_panel_mode_fixup(encoder, adjusted_mode);
324         } else if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
325                 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
326                 if (tv_dac) {
327                         if (tv_dac->tv_std == TV_STD_NTSC ||
328                             tv_dac->tv_std == TV_STD_NTSC_J ||
329                             tv_dac->tv_std == TV_STD_PAL_M)
330                                 radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
331                         else
332                                 radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
333                 }
334         } else if (radeon_encoder->rmx_type != RMX_OFF) {
335                 radeon_panel_mode_fixup(encoder, adjusted_mode);
336         }
337
338         if (ASIC_IS_DCE3(rdev) &&
339             ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
340              (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
341                 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
342                 radeon_dp_set_link_config(connector, adjusted_mode);
343         }
344
345         return true;
346 }
347
348 static void
349 atombios_dac_setup(struct drm_encoder *encoder, int action)
350 {
351         struct drm_device *dev = encoder->dev;
352         struct radeon_device *rdev = dev->dev_private;
353         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
354         DAC_ENCODER_CONTROL_PS_ALLOCATION args;
355         int index = 0;
356         struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
357
358         memset(&args, 0, sizeof(args));
359
360         switch (radeon_encoder->encoder_id) {
361         case ENCODER_OBJECT_ID_INTERNAL_DAC1:
362         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
363                 index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
364                 break;
365         case ENCODER_OBJECT_ID_INTERNAL_DAC2:
366         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
367                 index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
368                 break;
369         }
370
371         args.ucAction = action;
372
373         if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
374                 args.ucDacStandard = ATOM_DAC1_PS2;
375         else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
376                 args.ucDacStandard = ATOM_DAC1_CV;
377         else {
378                 switch (dac_info->tv_std) {
379                 case TV_STD_PAL:
380                 case TV_STD_PAL_M:
381                 case TV_STD_SCART_PAL:
382                 case TV_STD_SECAM:
383                 case TV_STD_PAL_CN:
384                         args.ucDacStandard = ATOM_DAC1_PAL;
385                         break;
386                 case TV_STD_NTSC:
387                 case TV_STD_NTSC_J:
388                 case TV_STD_PAL_60:
389                 default:
390                         args.ucDacStandard = ATOM_DAC1_NTSC;
391                         break;
392                 }
393         }
394         args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
395
396         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
397
398 }
399
400 static void
401 atombios_tv_setup(struct drm_encoder *encoder, int action)
402 {
403         struct drm_device *dev = encoder->dev;
404         struct radeon_device *rdev = dev->dev_private;
405         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
406         TV_ENCODER_CONTROL_PS_ALLOCATION args;
407         int index = 0;
408         struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
409
410         memset(&args, 0, sizeof(args));
411
412         index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
413
414         args.sTVEncoder.ucAction = action;
415
416         if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
417                 args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
418         else {
419                 switch (dac_info->tv_std) {
420                 case TV_STD_NTSC:
421                         args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
422                         break;
423                 case TV_STD_PAL:
424                         args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
425                         break;
426                 case TV_STD_PAL_M:
427                         args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
428                         break;
429                 case TV_STD_PAL_60:
430                         args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
431                         break;
432                 case TV_STD_NTSC_J:
433                         args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
434                         break;
435                 case TV_STD_SCART_PAL:
436                         args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
437                         break;
438                 case TV_STD_SECAM:
439                         args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
440                         break;
441                 case TV_STD_PAL_CN:
442                         args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
443                         break;
444                 default:
445                         args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
446                         break;
447                 }
448         }
449
450         args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
451
452         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
453
454 }
455
456 static u8 radeon_atom_get_bpc(struct drm_encoder *encoder)
457 {
458         int bpc = 8;
459
460         if (encoder->crtc) {
461                 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
462                 bpc = radeon_crtc->bpc;
463         }
464
465         switch (bpc) {
466         case 0:
467                 return PANEL_BPC_UNDEFINE;
468         case 6:
469                 return PANEL_6BIT_PER_COLOR;
470         case 8:
471         default:
472                 return PANEL_8BIT_PER_COLOR;
473         case 10:
474                 return PANEL_10BIT_PER_COLOR;
475         case 12:
476                 return PANEL_12BIT_PER_COLOR;
477         case 16:
478                 return PANEL_16BIT_PER_COLOR;
479         }
480 }
481
482 union dvo_encoder_control {
483         ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
484         DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
485         DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
486         DVO_ENCODER_CONTROL_PS_ALLOCATION_V1_4 dvo_v4;
487 };
488
489 void
490 atombios_dvo_setup(struct drm_encoder *encoder, int action)
491 {
492         struct drm_device *dev = encoder->dev;
493         struct radeon_device *rdev = dev->dev_private;
494         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
495         union dvo_encoder_control args;
496         int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
497         uint8_t frev, crev;
498
499         memset(&args, 0, sizeof(args));
500
501         if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
502                 return;
503
504         /* some R4xx chips have the wrong frev */
505         if (rdev->family <= CHIP_RV410)
506                 frev = 1;
507
508         switch (frev) {
509         case 1:
510                 switch (crev) {
511                 case 1:
512                         /* R4xx, R5xx */
513                         args.ext_tmds.sXTmdsEncoder.ucEnable = action;
514
515                         if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
516                                 args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
517
518                         args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
519                         break;
520                 case 2:
521                         /* RS600/690/740 */
522                         args.dvo.sDVOEncoder.ucAction = action;
523                         args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
524                         /* DFP1, CRT1, TV1 depending on the type of port */
525                         args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
526
527                         if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
528                                 args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
529                         break;
530                 case 3:
531                         /* R6xx */
532                         args.dvo_v3.ucAction = action;
533                         args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
534                         args.dvo_v3.ucDVOConfig = 0; /* XXX */
535                         break;
536                 case 4:
537                         /* DCE8 */
538                         args.dvo_v4.ucAction = action;
539                         args.dvo_v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
540                         args.dvo_v4.ucDVOConfig = 0; /* XXX */
541                         args.dvo_v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
542                         break;
543                 default:
544                         DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
545                         break;
546                 }
547                 break;
548         default:
549                 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
550                 break;
551         }
552
553         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
554 }
555
556 union lvds_encoder_control {
557         LVDS_ENCODER_CONTROL_PS_ALLOCATION    v1;
558         LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
559 };
560
561 void
562 atombios_digital_setup(struct drm_encoder *encoder, int action)
563 {
564         struct drm_device *dev = encoder->dev;
565         struct radeon_device *rdev = dev->dev_private;
566         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
567         struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
568         union lvds_encoder_control args;
569         int index = 0;
570         int hdmi_detected = 0;
571         uint8_t frev, crev;
572
573         if (!dig)
574                 return;
575
576         if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
577                 hdmi_detected = 1;
578
579         memset(&args, 0, sizeof(args));
580
581         switch (radeon_encoder->encoder_id) {
582         case ENCODER_OBJECT_ID_INTERNAL_LVDS:
583                 index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
584                 break;
585         case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
586         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
587                 index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
588                 break;
589         case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
590                 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
591                         index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
592                 else
593                         index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
594                 break;
595         }
596
597         if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
598                 return;
599
600         switch (frev) {
601         case 1:
602         case 2:
603                 switch (crev) {
604                 case 1:
605                         args.v1.ucMisc = 0;
606                         args.v1.ucAction = action;
607                         if (hdmi_detected)
608                                 args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
609                         args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
610                         if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
611                                 if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
612                                         args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
613                                 if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
614                                         args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
615                         } else {
616                                 if (dig->linkb)
617                                         args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
618                                 if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
619                                         args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
620                                 /*if (pScrn->rgbBits == 8) */
621                                 args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
622                         }
623                         break;
624                 case 2:
625                 case 3:
626                         args.v2.ucMisc = 0;
627                         args.v2.ucAction = action;
628                         if (crev == 3) {
629                                 if (dig->coherent_mode)
630                                         args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
631                         }
632                         if (hdmi_detected)
633                                 args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
634                         args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
635                         args.v2.ucTruncate = 0;
636                         args.v2.ucSpatial = 0;
637                         args.v2.ucTemporal = 0;
638                         args.v2.ucFRC = 0;
639                         if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
640                                 if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
641                                         args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
642                                 if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
643                                         args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
644                                         if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
645                                                 args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
646                                 }
647                                 if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
648                                         args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
649                                         if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
650                                                 args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
651                                         if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
652                                                 args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
653                                 }
654                         } else {
655                                 if (dig->linkb)
656                                         args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
657                                 if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
658                                         args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
659                         }
660                         break;
661                 default:
662                         DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
663                         break;
664                 }
665                 break;
666         default:
667                 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
668                 break;
669         }
670
671         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
672 }
673
674 int
675 atombios_get_encoder_mode(struct drm_encoder *encoder)
676 {
677         struct drm_device *dev = encoder->dev;
678         struct radeon_device *rdev = dev->dev_private;
679         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
680         struct drm_connector *connector;
681         struct radeon_connector *radeon_connector;
682         struct radeon_connector_atom_dig *dig_connector;
683         struct radeon_encoder_atom_dig *dig_enc;
684
685         if (radeon_encoder_is_digital(encoder)) {
686                 dig_enc = radeon_encoder->enc_priv;
687                 if (dig_enc->active_mst_links)
688                         return ATOM_ENCODER_MODE_DP_MST;
689         }
690         if (radeon_encoder->is_mst_encoder || radeon_encoder->offset)
691                 return ATOM_ENCODER_MODE_DP_MST;
692         /* dp bridges are always DP */
693         if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
694                 return ATOM_ENCODER_MODE_DP;
695
696         /* DVO is always DVO */
697         if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DVO1) ||
698             (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1))
699                 return ATOM_ENCODER_MODE_DVO;
700
701         connector = radeon_get_connector_for_encoder(encoder);
702         /* if we don't have an active device yet, just use one of
703          * the connectors tied to the encoder.
704          */
705         if (!connector)
706                 connector = radeon_get_connector_for_encoder_init(encoder);
707         radeon_connector = to_radeon_connector(connector);
708
709         switch (connector->connector_type) {
710         case DRM_MODE_CONNECTOR_DVII:
711         case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
712                 if (radeon_audio != 0) {
713                         if (radeon_connector->use_digital &&
714                             (radeon_connector->audio == RADEON_AUDIO_ENABLE))
715                                 return ATOM_ENCODER_MODE_HDMI;
716                         else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
717                                  (radeon_connector->audio == RADEON_AUDIO_AUTO))
718                                 return ATOM_ENCODER_MODE_HDMI;
719                         else if (radeon_connector->use_digital)
720                                 return ATOM_ENCODER_MODE_DVI;
721                         else
722                                 return ATOM_ENCODER_MODE_CRT;
723                 } else if (radeon_connector->use_digital) {
724                         return ATOM_ENCODER_MODE_DVI;
725                 } else {
726                         return ATOM_ENCODER_MODE_CRT;
727                 }
728                 break;
729         case DRM_MODE_CONNECTOR_DVID:
730         case DRM_MODE_CONNECTOR_HDMIA:
731         default:
732                 if (radeon_audio != 0) {
733                         if (radeon_connector->audio == RADEON_AUDIO_ENABLE)
734                                 return ATOM_ENCODER_MODE_HDMI;
735                         else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
736                                  (radeon_connector->audio == RADEON_AUDIO_AUTO))
737                                 return ATOM_ENCODER_MODE_HDMI;
738                         else
739                                 return ATOM_ENCODER_MODE_DVI;
740                 } else {
741                         return ATOM_ENCODER_MODE_DVI;
742                 }
743                 break;
744         case DRM_MODE_CONNECTOR_LVDS:
745                 return ATOM_ENCODER_MODE_LVDS;
746                 break;
747         case DRM_MODE_CONNECTOR_DisplayPort:
748                 dig_connector = radeon_connector->con_priv;
749                 if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
750                     (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
751                         if (radeon_audio != 0 &&
752                             drm_detect_monitor_audio(radeon_connector_edid(connector)) &&
753                             ASIC_IS_DCE4(rdev) && !ASIC_IS_DCE5(rdev))
754                                 return ATOM_ENCODER_MODE_DP_AUDIO;
755                         return ATOM_ENCODER_MODE_DP;
756                 } else if (radeon_audio != 0) {
757                         if (radeon_connector->audio == RADEON_AUDIO_ENABLE)
758                                 return ATOM_ENCODER_MODE_HDMI;
759                         else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
760                                  (radeon_connector->audio == RADEON_AUDIO_AUTO))
761                                 return ATOM_ENCODER_MODE_HDMI;
762                         else
763                                 return ATOM_ENCODER_MODE_DVI;
764                 } else {
765                         return ATOM_ENCODER_MODE_DVI;
766                 }
767                 break;
768         case DRM_MODE_CONNECTOR_eDP:
769                 if (radeon_audio != 0 &&
770                     drm_detect_monitor_audio(radeon_connector_edid(connector)) &&
771                     ASIC_IS_DCE4(rdev) && !ASIC_IS_DCE5(rdev))
772                         return ATOM_ENCODER_MODE_DP_AUDIO;
773                 return ATOM_ENCODER_MODE_DP;
774         case DRM_MODE_CONNECTOR_DVIA:
775         case DRM_MODE_CONNECTOR_VGA:
776                 return ATOM_ENCODER_MODE_CRT;
777                 break;
778         case DRM_MODE_CONNECTOR_Composite:
779         case DRM_MODE_CONNECTOR_SVIDEO:
780         case DRM_MODE_CONNECTOR_9PinDIN:
781                 /* fix me */
782                 return ATOM_ENCODER_MODE_TV;
783                 /*return ATOM_ENCODER_MODE_CV;*/
784                 break;
785         }
786 }
787
788 /*
789  * DIG Encoder/Transmitter Setup
790  *
791  * DCE 3.0/3.1
792  * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
793  * Supports up to 3 digital outputs
794  * - 2 DIG encoder blocks.
795  * DIG1 can drive UNIPHY link A or link B
796  * DIG2 can drive UNIPHY link B or LVTMA
797  *
798  * DCE 3.2
799  * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
800  * Supports up to 5 digital outputs
801  * - 2 DIG encoder blocks.
802  * DIG1/2 can drive UNIPHY0/1/2 link A or link B
803  *
804  * DCE 4.0/5.0/6.0
805  * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
806  * Supports up to 6 digital outputs
807  * - 6 DIG encoder blocks.
808  * - DIG to PHY mapping is hardcoded
809  * DIG1 drives UNIPHY0 link A, A+B
810  * DIG2 drives UNIPHY0 link B
811  * DIG3 drives UNIPHY1 link A, A+B
812  * DIG4 drives UNIPHY1 link B
813  * DIG5 drives UNIPHY2 link A, A+B
814  * DIG6 drives UNIPHY2 link B
815  *
816  * DCE 4.1
817  * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
818  * Supports up to 6 digital outputs
819  * - 2 DIG encoder blocks.
820  * llano
821  * DIG1/2 can drive UNIPHY0/1/2 link A or link B
822  * ontario
823  * DIG1 drives UNIPHY0/1/2 link A
824  * DIG2 drives UNIPHY0/1/2 link B
825  *
826  * Routing
827  * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
828  * Examples:
829  * crtc0 -> dig2 -> LVTMA   links A+B -> TMDS/HDMI
830  * crtc1 -> dig1 -> UNIPHY0 link  B   -> DP
831  * crtc0 -> dig1 -> UNIPHY2 link  A   -> LVDS
832  * crtc1 -> dig2 -> UNIPHY1 link  B+A -> TMDS/HDMI
833  */
834
835 union dig_encoder_control {
836         DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
837         DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
838         DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
839         DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
840 };
841
842 void
843 atombios_dig_encoder_setup2(struct drm_encoder *encoder, int action, int panel_mode, int enc_override)
844 {
845         struct drm_device *dev = encoder->dev;
846         struct radeon_device *rdev = dev->dev_private;
847         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
848         struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
849         struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
850         union dig_encoder_control args;
851         int index = 0;
852         uint8_t frev, crev;
853         int dp_clock = 0;
854         int dp_lane_count = 0;
855         int hpd_id = RADEON_HPD_NONE;
856
857         if (connector) {
858                 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
859                 struct radeon_connector_atom_dig *dig_connector =
860                         radeon_connector->con_priv;
861
862                 dp_clock = dig_connector->dp_clock;
863                 dp_lane_count = dig_connector->dp_lane_count;
864                 hpd_id = radeon_connector->hpd.hpd;
865         }
866
867         /* no dig encoder assigned */
868         if (dig->dig_encoder == -1)
869                 return;
870
871         memset(&args, 0, sizeof(args));
872
873         if (ASIC_IS_DCE4(rdev))
874                 index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
875         else {
876                 if (dig->dig_encoder)
877                         index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
878                 else
879                         index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
880         }
881
882         if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
883                 return;
884
885         switch (frev) {
886         case 1:
887                 switch (crev) {
888                 case 1:
889                         args.v1.ucAction = action;
890                         args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
891                         if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
892                                 args.v3.ucPanelMode = panel_mode;
893                         else
894                                 args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
895
896                         if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
897                                 args.v1.ucLaneNum = dp_lane_count;
898                         else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
899                                 args.v1.ucLaneNum = 8;
900                         else
901                                 args.v1.ucLaneNum = 4;
902
903                         switch (radeon_encoder->encoder_id) {
904                         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
905                                 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
906                                 break;
907                         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
908                         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
909                                 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
910                                 break;
911                         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
912                                 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
913                                 break;
914                         }
915                         if (dig->linkb)
916                                 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
917                         else
918                                 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
919
920                         if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
921                                 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
922
923                         break;
924                 case 2:
925                 case 3:
926                         args.v3.ucAction = action;
927                         args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
928                         if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
929                                 args.v3.ucPanelMode = panel_mode;
930                         else
931                                 args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
932
933                         if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode))
934                                 args.v3.ucLaneNum = dp_lane_count;
935                         else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
936                                 args.v3.ucLaneNum = 8;
937                         else
938                                 args.v3.ucLaneNum = 4;
939
940                         if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode) && (dp_clock == 270000))
941                                 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
942                         if (enc_override != -1)
943                                 args.v3.acConfig.ucDigSel = enc_override;
944                         else
945                                 args.v3.acConfig.ucDigSel = dig->dig_encoder;
946                         args.v3.ucBitPerColor = radeon_atom_get_bpc(encoder);
947                         break;
948                 case 4:
949                         args.v4.ucAction = action;
950                         args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
951                         if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
952                                 args.v4.ucPanelMode = panel_mode;
953                         else
954                                 args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
955
956                         if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode))
957                                 args.v4.ucLaneNum = dp_lane_count;
958                         else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
959                                 args.v4.ucLaneNum = 8;
960                         else
961                                 args.v4.ucLaneNum = 4;
962
963                         if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode)) {
964                                 if (dp_clock == 540000)
965                                         args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
966                                 else if (dp_clock == 324000)
967                                         args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_3_24GHZ;
968                                 else if (dp_clock == 270000)
969                                         args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
970                                 else
971                                         args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_1_62GHZ;
972                         }
973
974                         if (enc_override != -1)
975                                 args.v4.acConfig.ucDigSel = enc_override;
976                         else
977                                 args.v4.acConfig.ucDigSel = dig->dig_encoder;
978                         args.v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
979                         if (hpd_id == RADEON_HPD_NONE)
980                                 args.v4.ucHPD_ID = 0;
981                         else
982                                 args.v4.ucHPD_ID = hpd_id + 1;
983                         break;
984                 default:
985                         DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
986                         break;
987                 }
988                 break;
989         default:
990                 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
991                 break;
992         }
993
994         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
995
996 }
997
998 void
999 atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
1000 {
1001         atombios_dig_encoder_setup2(encoder, action, panel_mode, -1);
1002 }
1003
1004 union dig_transmitter_control {
1005         DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
1006         DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
1007         DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
1008         DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
1009         DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 v5;
1010 };
1011
1012 void
1013 atombios_dig_transmitter_setup2(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set, int fe)
1014 {
1015         struct drm_device *dev = encoder->dev;
1016         struct radeon_device *rdev = dev->dev_private;
1017         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1018         struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
1019         struct drm_connector *connector;
1020         union dig_transmitter_control args;
1021         int index = 0;
1022         uint8_t frev, crev;
1023         bool is_dp = false;
1024         int pll_id = 0;
1025         int dp_clock = 0;
1026         int dp_lane_count = 0;
1027         int connector_object_id = 0;
1028         int igp_lane_info = 0;
1029         int dig_encoder = dig->dig_encoder;
1030         int hpd_id = RADEON_HPD_NONE;
1031
1032         if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1033                 connector = radeon_get_connector_for_encoder_init(encoder);
1034                 /* just needed to avoid bailing in the encoder check.  the encoder
1035                  * isn't used for init
1036                  */
1037                 dig_encoder = 0;
1038         } else
1039                 connector = radeon_get_connector_for_encoder(encoder);
1040
1041         if (connector) {
1042                 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1043                 struct radeon_connector_atom_dig *dig_connector =
1044                         radeon_connector->con_priv;
1045
1046                 hpd_id = radeon_connector->hpd.hpd;
1047                 dp_clock = dig_connector->dp_clock;
1048                 dp_lane_count = dig_connector->dp_lane_count;
1049                 connector_object_id =
1050                         (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
1051                 igp_lane_info = dig_connector->igp_lane_info;
1052         }
1053
1054         if (encoder->crtc) {
1055                 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1056                 pll_id = radeon_crtc->pll_id;
1057         }
1058
1059         /* no dig encoder assigned */
1060         if (dig_encoder == -1)
1061                 return;
1062
1063         if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
1064                 is_dp = true;
1065
1066         memset(&args, 0, sizeof(args));
1067
1068         switch (radeon_encoder->encoder_id) {
1069         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1070                 index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
1071                 break;
1072         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1073         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1074         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1075         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
1076                 index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
1077                 break;
1078         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1079                 index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
1080                 break;
1081         }
1082
1083         if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1084                 return;
1085
1086         switch (frev) {
1087         case 1:
1088                 switch (crev) {
1089                 case 1:
1090                         args.v1.ucAction = action;
1091                         if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1092                                 args.v1.usInitInfo = cpu_to_le16(connector_object_id);
1093                         } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1094                                 args.v1.asMode.ucLaneSel = lane_num;
1095                                 args.v1.asMode.ucLaneSet = lane_set;
1096                         } else {
1097                                 if (is_dp)
1098                                         args.v1.usPixelClock = cpu_to_le16(dp_clock / 10);
1099                                 else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1100                                         args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1101                                 else
1102                                         args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1103                         }
1104
1105                         args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
1106
1107                         if (dig_encoder)
1108                                 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
1109                         else
1110                                 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
1111
1112                         if ((rdev->flags & RADEON_IS_IGP) &&
1113                             (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
1114                                 if (is_dp ||
1115                                     !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
1116                                         if (igp_lane_info & 0x1)
1117                                                 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
1118                                         else if (igp_lane_info & 0x2)
1119                                                 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
1120                                         else if (igp_lane_info & 0x4)
1121                                                 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
1122                                         else if (igp_lane_info & 0x8)
1123                                                 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
1124                                 } else {
1125                                         if (igp_lane_info & 0x3)
1126                                                 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
1127                                         else if (igp_lane_info & 0xc)
1128                                                 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
1129                                 }
1130                         }
1131
1132                         if (dig->linkb)
1133                                 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
1134                         else
1135                                 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
1136
1137                         if (is_dp)
1138                                 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
1139                         else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1140                                 if (dig->coherent_mode)
1141                                         args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
1142                                 if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1143                                         args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
1144                         }
1145                         break;
1146                 case 2:
1147                         args.v2.ucAction = action;
1148                         if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1149                                 args.v2.usInitInfo = cpu_to_le16(connector_object_id);
1150                         } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1151                                 args.v2.asMode.ucLaneSel = lane_num;
1152                                 args.v2.asMode.ucLaneSet = lane_set;
1153                         } else {
1154                                 if (is_dp)
1155                                         args.v2.usPixelClock = cpu_to_le16(dp_clock / 10);
1156                                 else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1157                                         args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1158                                 else
1159                                         args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1160                         }
1161
1162                         args.v2.acConfig.ucEncoderSel = dig_encoder;
1163                         if (dig->linkb)
1164                                 args.v2.acConfig.ucLinkSel = 1;
1165
1166                         switch (radeon_encoder->encoder_id) {
1167                         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1168                                 args.v2.acConfig.ucTransmitterSel = 0;
1169                                 break;
1170                         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1171                                 args.v2.acConfig.ucTransmitterSel = 1;
1172                                 break;
1173                         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1174                                 args.v2.acConfig.ucTransmitterSel = 2;
1175                                 break;
1176                         }
1177
1178                         if (is_dp) {
1179                                 args.v2.acConfig.fCoherentMode = 1;
1180                                 args.v2.acConfig.fDPConnector = 1;
1181                         } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1182                                 if (dig->coherent_mode)
1183                                         args.v2.acConfig.fCoherentMode = 1;
1184                                 if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1185                                         args.v2.acConfig.fDualLinkConnector = 1;
1186                         }
1187                         break;
1188                 case 3:
1189                         args.v3.ucAction = action;
1190                         if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1191                                 args.v3.usInitInfo = cpu_to_le16(connector_object_id);
1192                         } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1193                                 args.v3.asMode.ucLaneSel = lane_num;
1194                                 args.v3.asMode.ucLaneSet = lane_set;
1195                         } else {
1196                                 if (is_dp)
1197                                         args.v3.usPixelClock = cpu_to_le16(dp_clock / 10);
1198                                 else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1199                                         args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1200                                 else
1201                                         args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1202                         }
1203
1204                         if (is_dp)
1205                                 args.v3.ucLaneNum = dp_lane_count;
1206                         else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1207                                 args.v3.ucLaneNum = 8;
1208                         else
1209                                 args.v3.ucLaneNum = 4;
1210
1211                         if (dig->linkb)
1212                                 args.v3.acConfig.ucLinkSel = 1;
1213                         if (dig_encoder & 1)
1214                                 args.v3.acConfig.ucEncoderSel = 1;
1215
1216                         /* Select the PLL for the PHY
1217                          * DP PHY should be clocked from external src if there is
1218                          * one.
1219                          */
1220                         /* On DCE4, if there is an external clock, it generates the DP ref clock */
1221                         if (is_dp && rdev->clock.dp_extclk)
1222                                 args.v3.acConfig.ucRefClkSource = 2; /* external src */
1223                         else
1224                                 args.v3.acConfig.ucRefClkSource = pll_id;
1225
1226                         switch (radeon_encoder->encoder_id) {
1227                         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1228                                 args.v3.acConfig.ucTransmitterSel = 0;
1229                                 break;
1230                         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1231                                 args.v3.acConfig.ucTransmitterSel = 1;
1232                                 break;
1233                         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1234                                 args.v3.acConfig.ucTransmitterSel = 2;
1235                                 break;
1236                         }
1237
1238                         if (is_dp)
1239                                 args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
1240                         else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1241                                 if (dig->coherent_mode)
1242                                         args.v3.acConfig.fCoherentMode = 1;
1243                                 if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1244                                         args.v3.acConfig.fDualLinkConnector = 1;
1245                         }
1246                         break;
1247                 case 4:
1248                         args.v4.ucAction = action;
1249                         if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1250                                 args.v4.usInitInfo = cpu_to_le16(connector_object_id);
1251                         } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1252                                 args.v4.asMode.ucLaneSel = lane_num;
1253                                 args.v4.asMode.ucLaneSet = lane_set;
1254                         } else {
1255                                 if (is_dp)
1256                                         args.v4.usPixelClock = cpu_to_le16(dp_clock / 10);
1257                                 else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1258                                         args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1259                                 else
1260                                         args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1261                         }
1262
1263                         if (is_dp)
1264                                 args.v4.ucLaneNum = dp_lane_count;
1265                         else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1266                                 args.v4.ucLaneNum = 8;
1267                         else
1268                                 args.v4.ucLaneNum = 4;
1269
1270                         if (dig->linkb)
1271                                 args.v4.acConfig.ucLinkSel = 1;
1272                         if (dig_encoder & 1)
1273                                 args.v4.acConfig.ucEncoderSel = 1;
1274
1275                         /* Select the PLL for the PHY
1276                          * DP PHY should be clocked from external src if there is
1277                          * one.
1278                          */
1279                         /* On DCE5 DCPLL usually generates the DP ref clock */
1280                         if (is_dp) {
1281                                 if (rdev->clock.dp_extclk)
1282                                         args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
1283                                 else
1284                                         args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
1285                         } else
1286                                 args.v4.acConfig.ucRefClkSource = pll_id;
1287
1288                         switch (radeon_encoder->encoder_id) {
1289                         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1290                                 args.v4.acConfig.ucTransmitterSel = 0;
1291                                 break;
1292                         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1293                                 args.v4.acConfig.ucTransmitterSel = 1;
1294                                 break;
1295                         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1296                                 args.v4.acConfig.ucTransmitterSel = 2;
1297                                 break;
1298                         }
1299
1300                         if (is_dp)
1301                                 args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
1302                         else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1303                                 if (dig->coherent_mode)
1304                                         args.v4.acConfig.fCoherentMode = 1;
1305                                 if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1306                                         args.v4.acConfig.fDualLinkConnector = 1;
1307                         }
1308                         break;
1309                 case 5:
1310                         args.v5.ucAction = action;
1311                         if (is_dp)
1312                                 args.v5.usSymClock = cpu_to_le16(dp_clock / 10);
1313                         else
1314                                 args.v5.usSymClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1315
1316                         switch (radeon_encoder->encoder_id) {
1317                         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1318                                 if (dig->linkb)
1319                                         args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYB;
1320                                 else
1321                                         args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYA;
1322                                 break;
1323                         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1324                                 if (dig->linkb)
1325                                         args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYD;
1326                                 else
1327                                         args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYC;
1328                                 break;
1329                         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1330                                 if (dig->linkb)
1331                                         args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYF;
1332                                 else
1333                                         args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYE;
1334                                 break;
1335                         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
1336                                 args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYG;
1337                                 break;
1338                         }
1339                         if (is_dp)
1340                                 args.v5.ucLaneNum = dp_lane_count;
1341                         else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1342                                 args.v5.ucLaneNum = 8;
1343                         else
1344                                 args.v5.ucLaneNum = 4;
1345                         args.v5.ucConnObjId = connector_object_id;
1346                         args.v5.ucDigMode = atombios_get_encoder_mode(encoder);
1347
1348                         if (is_dp && rdev->clock.dp_extclk)
1349                                 args.v5.asConfig.ucPhyClkSrcId = ENCODER_REFCLK_SRC_EXTCLK;
1350                         else
1351                                 args.v5.asConfig.ucPhyClkSrcId = pll_id;
1352
1353                         if (is_dp)
1354                                 args.v5.asConfig.ucCoherentMode = 1; /* DP requires coherent */
1355                         else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1356                                 if (dig->coherent_mode)
1357                                         args.v5.asConfig.ucCoherentMode = 1;
1358                         }
1359                         if (hpd_id == RADEON_HPD_NONE)
1360                                 args.v5.asConfig.ucHPDSel = 0;
1361                         else
1362                                 args.v5.asConfig.ucHPDSel = hpd_id + 1;
1363                         args.v5.ucDigEncoderSel = (fe != -1) ? (1 << fe) : (1 << dig_encoder);
1364                         args.v5.ucDPLaneSet = lane_set;
1365                         break;
1366                 default:
1367                         DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
1368                         break;
1369                 }
1370                 break;
1371         default:
1372                 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
1373                 break;
1374         }
1375
1376         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1377 }
1378
1379 void
1380 atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
1381 {
1382         atombios_dig_transmitter_setup2(encoder, action, lane_num, lane_set, -1);
1383 }
1384
1385 bool
1386 atombios_set_edp_panel_power(struct drm_connector *connector, int action)
1387 {
1388         struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1389         struct drm_device *dev = radeon_connector->base.dev;
1390         struct radeon_device *rdev = dev->dev_private;
1391         union dig_transmitter_control args;
1392         int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
1393         uint8_t frev, crev;
1394
1395         if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
1396                 goto done;
1397
1398         if (!ASIC_IS_DCE4(rdev))
1399                 goto done;
1400
1401         if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
1402             (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
1403                 goto done;
1404
1405         if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1406                 goto done;
1407
1408         memset(&args, 0, sizeof(args));
1409
1410         args.v1.ucAction = action;
1411
1412         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1413
1414         /* wait for the panel to power up */
1415         if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
1416                 int i;
1417
1418                 for (i = 0; i < 300; i++) {
1419                         if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
1420                                 return true;
1421                         mdelay(1);
1422                 }
1423                 return false;
1424         }
1425 done:
1426         return true;
1427 }
1428
1429 union external_encoder_control {
1430         EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
1431         EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
1432 };
1433
1434 static void
1435 atombios_external_encoder_setup(struct drm_encoder *encoder,
1436                                 struct drm_encoder *ext_encoder,
1437                                 int action)
1438 {
1439         struct drm_device *dev = encoder->dev;
1440         struct radeon_device *rdev = dev->dev_private;
1441         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1442         struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
1443         union external_encoder_control args;
1444         struct drm_connector *connector;
1445         int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
1446         u8 frev, crev;
1447         int dp_clock = 0;
1448         int dp_lane_count = 0;
1449         int connector_object_id = 0;
1450         u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
1451
1452         if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
1453                 connector = radeon_get_connector_for_encoder_init(encoder);
1454         else
1455                 connector = radeon_get_connector_for_encoder(encoder);
1456
1457         if (connector) {
1458                 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1459                 struct radeon_connector_atom_dig *dig_connector =
1460                         radeon_connector->con_priv;
1461
1462                 dp_clock = dig_connector->dp_clock;
1463                 dp_lane_count = dig_connector->dp_lane_count;
1464                 connector_object_id =
1465                         (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
1466         }
1467
1468         memset(&args, 0, sizeof(args));
1469
1470         if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1471                 return;
1472
1473         switch (frev) {
1474         case 1:
1475                 /* no params on frev 1 */
1476                 break;
1477         case 2:
1478                 switch (crev) {
1479                 case 1:
1480                 case 2:
1481                         args.v1.sDigEncoder.ucAction = action;
1482                         args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1483                         args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
1484
1485                         if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
1486                                 if (dp_clock == 270000)
1487                                         args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
1488                                 args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
1489                         } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1490                                 args.v1.sDigEncoder.ucLaneNum = 8;
1491                         else
1492                                 args.v1.sDigEncoder.ucLaneNum = 4;
1493                         break;
1494                 case 3:
1495                         args.v3.sExtEncoder.ucAction = action;
1496                         if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
1497                                 args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
1498                         else
1499                                 args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1500                         args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
1501
1502                         if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
1503                                 if (dp_clock == 270000)
1504                                         args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
1505                                 else if (dp_clock == 540000)
1506                                         args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
1507                                 args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
1508                         } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1509                                 args.v3.sExtEncoder.ucLaneNum = 8;
1510                         else
1511                                 args.v3.sExtEncoder.ucLaneNum = 4;
1512                         switch (ext_enum) {
1513                         case GRAPH_OBJECT_ENUM_ID1:
1514                                 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
1515                                 break;
1516                         case GRAPH_OBJECT_ENUM_ID2:
1517                                 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
1518                                 break;
1519                         case GRAPH_OBJECT_ENUM_ID3:
1520                                 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
1521                                 break;
1522                         }
1523                         args.v3.sExtEncoder.ucBitPerColor = radeon_atom_get_bpc(encoder);
1524                         break;
1525                 default:
1526                         DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1527                         return;
1528                 }
1529                 break;
1530         default:
1531                 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1532                 return;
1533         }
1534         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1535 }
1536
1537 static void
1538 atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
1539 {
1540         struct drm_device *dev = encoder->dev;
1541         struct radeon_device *rdev = dev->dev_private;
1542         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1543         struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1544         ENABLE_YUV_PS_ALLOCATION args;
1545         int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
1546         uint32_t temp, reg;
1547
1548         memset(&args, 0, sizeof(args));
1549
1550         if (rdev->family >= CHIP_R600)
1551                 reg = R600_BIOS_3_SCRATCH;
1552         else
1553                 reg = RADEON_BIOS_3_SCRATCH;
1554
1555         /* XXX: fix up scratch reg handling */
1556         temp = RREG32(reg);
1557         if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1558                 WREG32(reg, (ATOM_S3_TV1_ACTIVE |
1559                              (radeon_crtc->crtc_id << 18)));
1560         else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1561                 WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
1562         else
1563                 WREG32(reg, 0);
1564
1565         if (enable)
1566                 args.ucEnable = ATOM_ENABLE;
1567         args.ucCRTC = radeon_crtc->crtc_id;
1568
1569         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1570
1571         WREG32(reg, temp);
1572 }
1573
1574 static void
1575 radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
1576 {
1577         struct drm_device *dev = encoder->dev;
1578         struct radeon_device *rdev = dev->dev_private;
1579         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1580         DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
1581         int index = 0;
1582
1583         memset(&args, 0, sizeof(args));
1584
1585         switch (radeon_encoder->encoder_id) {
1586         case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1587         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1588                 index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
1589                 break;
1590         case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1591         case ENCODER_OBJECT_ID_INTERNAL_DDI:
1592         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1593                 index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
1594                 break;
1595         case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1596                 index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1597                 break;
1598         case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1599                 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1600                         index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1601                 else
1602                         index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
1603                 break;
1604         case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1605         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1606                 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1607                         index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
1608                 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1609                         index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1610                 else
1611                         index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
1612                 break;
1613         case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1614         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1615                 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1616                         index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
1617                 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1618                         index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1619                 else
1620                         index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
1621                 break;
1622         default:
1623                 return;
1624         }
1625
1626         switch (mode) {
1627         case DRM_MODE_DPMS_ON:
1628                 args.ucAction = ATOM_ENABLE;
1629                 /* workaround for DVOOutputControl on some RS690 systems */
1630                 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
1631                         u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
1632                         WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
1633                         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1634                         WREG32(RADEON_BIOS_3_SCRATCH, reg);
1635                 } else
1636                         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1637                 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1638                         if (rdev->mode_info.bl_encoder) {
1639                                 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
1640
1641                                 atombios_set_backlight_level(radeon_encoder, dig->backlight_level);
1642                         } else {
1643                                 args.ucAction = ATOM_LCD_BLON;
1644                                 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1645                         }
1646                 }
1647                 break;
1648         case DRM_MODE_DPMS_STANDBY:
1649         case DRM_MODE_DPMS_SUSPEND:
1650         case DRM_MODE_DPMS_OFF:
1651                 args.ucAction = ATOM_DISABLE;
1652                 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1653                 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1654                         args.ucAction = ATOM_LCD_BLOFF;
1655                         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1656                 }
1657                 break;
1658         }
1659 }
1660
1661 static void
1662 radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
1663 {
1664         struct drm_device *dev = encoder->dev;
1665         struct radeon_device *rdev = dev->dev_private;
1666         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1667         struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
1668         struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
1669         struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
1670         struct radeon_connector *radeon_connector = NULL;
1671         struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
1672         bool travis_quirk = false;
1673
1674         if (connector) {
1675                 radeon_connector = to_radeon_connector(connector);
1676                 radeon_dig_connector = radeon_connector->con_priv;
1677                 if ((radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
1678                      ENCODER_OBJECT_ID_TRAVIS) &&
1679                     (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
1680                     !ASIC_IS_DCE5(rdev))
1681                         travis_quirk = true;
1682         }
1683
1684         switch (mode) {
1685         case DRM_MODE_DPMS_ON:
1686                 if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
1687                         if (!connector)
1688                                 dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
1689                         else
1690                                 dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
1691
1692                         /* setup and enable the encoder */
1693                         atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
1694                         atombios_dig_encoder_setup(encoder,
1695                                                    ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
1696                                                    dig->panel_mode);
1697                         if (ext_encoder) {
1698                                 if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
1699                                         atombios_external_encoder_setup(encoder, ext_encoder,
1700                                                                         EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
1701                         }
1702                 } else if (ASIC_IS_DCE4(rdev)) {
1703                         /* setup and enable the encoder */
1704                         atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
1705                 } else {
1706                         /* setup and enable the encoder and transmitter */
1707                         atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
1708                         atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
1709                 }
1710                 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
1711                         if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
1712                                 atombios_set_edp_panel_power(connector,
1713                                                              ATOM_TRANSMITTER_ACTION_POWER_ON);
1714                                 radeon_dig_connector->edp_on = true;
1715                         }
1716                 }
1717                 /* enable the transmitter */
1718                 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
1719                 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
1720                         /* DP_SET_POWER_D0 is set in radeon_dp_link_train */
1721                         radeon_dp_link_train(encoder, connector);
1722                         if (ASIC_IS_DCE4(rdev))
1723                                 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
1724                 }
1725                 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1726                         if (rdev->mode_info.bl_encoder)
1727                                 atombios_set_backlight_level(radeon_encoder, dig->backlight_level);
1728                         else
1729                                 atombios_dig_transmitter_setup(encoder,
1730                                                                ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
1731                 }
1732                 if (ext_encoder)
1733                         atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
1734                 break;
1735         case DRM_MODE_DPMS_STANDBY:
1736         case DRM_MODE_DPMS_SUSPEND:
1737         case DRM_MODE_DPMS_OFF:
1738
1739                 /* don't power off encoders with active MST links */
1740                 if (dig->active_mst_links)
1741                         return;
1742
1743                 if (ASIC_IS_DCE4(rdev)) {
1744                         if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector)
1745                                 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
1746                 }
1747                 if (ext_encoder)
1748                         atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
1749                 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1750                         atombios_dig_transmitter_setup(encoder,
1751                                                        ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
1752
1753                 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) &&
1754                     connector && !travis_quirk)
1755                         radeon_dp_set_rx_power_state(connector, DP_SET_POWER_D3);
1756                 if (ASIC_IS_DCE4(rdev)) {
1757                         /* disable the transmitter */
1758                         atombios_dig_transmitter_setup(encoder,
1759                                                        ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1760                 } else {
1761                         /* disable the encoder and transmitter */
1762                         atombios_dig_transmitter_setup(encoder,
1763                                                        ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1764                         atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
1765                 }
1766                 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
1767                         if (travis_quirk)
1768                                 radeon_dp_set_rx_power_state(connector, DP_SET_POWER_D3);
1769                         if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
1770                                 atombios_set_edp_panel_power(connector,
1771                                                              ATOM_TRANSMITTER_ACTION_POWER_OFF);
1772                                 radeon_dig_connector->edp_on = false;
1773                         }
1774                 }
1775                 break;
1776         }
1777 }
1778
1779 static void
1780 radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
1781 {
1782         struct drm_device *dev = encoder->dev;
1783         struct radeon_device *rdev = dev->dev_private;
1784         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1785         int encoder_mode = atombios_get_encoder_mode(encoder);
1786
1787         DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
1788                   radeon_encoder->encoder_id, mode, radeon_encoder->devices,
1789                   radeon_encoder->active_device);
1790
1791         if ((radeon_audio != 0) &&
1792             ((encoder_mode == ATOM_ENCODER_MODE_HDMI) ||
1793              ENCODER_MODE_IS_DP(encoder_mode)))
1794                 radeon_audio_dpms(encoder, mode);
1795
1796         switch (radeon_encoder->encoder_id) {
1797         case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1798         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1799         case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1800         case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1801         case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1802         case ENCODER_OBJECT_ID_INTERNAL_DDI:
1803         case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1804         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1805                 radeon_atom_encoder_dpms_avivo(encoder, mode);
1806                 break;
1807         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1808         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1809         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1810         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
1811         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1812                 radeon_atom_encoder_dpms_dig(encoder, mode);
1813                 break;
1814         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1815                 if (ASIC_IS_DCE5(rdev)) {
1816                         switch (mode) {
1817                         case DRM_MODE_DPMS_ON:
1818                                 atombios_dvo_setup(encoder, ATOM_ENABLE);
1819                                 break;
1820                         case DRM_MODE_DPMS_STANDBY:
1821                         case DRM_MODE_DPMS_SUSPEND:
1822                         case DRM_MODE_DPMS_OFF:
1823                                 atombios_dvo_setup(encoder, ATOM_DISABLE);
1824                                 break;
1825                         }
1826                 } else if (ASIC_IS_DCE3(rdev))
1827                         radeon_atom_encoder_dpms_dig(encoder, mode);
1828                 else
1829                         radeon_atom_encoder_dpms_avivo(encoder, mode);
1830                 break;
1831         case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1832         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1833                 if (ASIC_IS_DCE5(rdev)) {
1834                         switch (mode) {
1835                         case DRM_MODE_DPMS_ON:
1836                                 atombios_dac_setup(encoder, ATOM_ENABLE);
1837                                 break;
1838                         case DRM_MODE_DPMS_STANDBY:
1839                         case DRM_MODE_DPMS_SUSPEND:
1840                         case DRM_MODE_DPMS_OFF:
1841                                 atombios_dac_setup(encoder, ATOM_DISABLE);
1842                                 break;
1843                         }
1844                 } else
1845                         radeon_atom_encoder_dpms_avivo(encoder, mode);
1846                 break;
1847         default:
1848                 return;
1849         }
1850
1851         radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
1852
1853 }
1854
1855 union crtc_source_param {
1856         SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
1857         SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
1858 };
1859
1860 static void
1861 atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
1862 {
1863         struct drm_device *dev = encoder->dev;
1864         struct radeon_device *rdev = dev->dev_private;
1865         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1866         struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1867         union crtc_source_param args;
1868         int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
1869         uint8_t frev, crev;
1870         struct radeon_encoder_atom_dig *dig;
1871
1872         memset(&args, 0, sizeof(args));
1873
1874         if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1875                 return;
1876
1877         switch (frev) {
1878         case 1:
1879                 switch (crev) {
1880                 case 1:
1881                 default:
1882                         if (ASIC_IS_AVIVO(rdev))
1883                                 args.v1.ucCRTC = radeon_crtc->crtc_id;
1884                         else {
1885                                 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
1886                                         args.v1.ucCRTC = radeon_crtc->crtc_id;
1887                                 } else {
1888                                         args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
1889                                 }
1890                         }
1891                         switch (radeon_encoder->encoder_id) {
1892                         case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1893                         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1894                                 args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
1895                                 break;
1896                         case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1897                         case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1898                                 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
1899                                         args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
1900                                 else
1901                                         args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
1902                                 break;
1903                         case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1904                         case ENCODER_OBJECT_ID_INTERNAL_DDI:
1905                         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1906                                 args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
1907                                 break;
1908                         case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1909                         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1910                                 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1911                                         args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
1912                                 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1913                                         args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1914                                 else
1915                                         args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
1916                                 break;
1917                         case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1918                         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1919                                 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1920                                         args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
1921                                 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1922                                         args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1923                                 else
1924                                         args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
1925                                 break;
1926                         }
1927                         break;
1928                 case 2:
1929                         args.v2.ucCRTC = radeon_crtc->crtc_id;
1930                         if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
1931                                 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
1932
1933                                 if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
1934                                         args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
1935                                 else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
1936                                         args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
1937                                 else
1938                                         args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
1939                         } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1940                                 args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
1941                         } else {
1942                                 args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
1943                         }
1944                         switch (radeon_encoder->encoder_id) {
1945                         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1946                         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1947                         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1948                         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
1949                         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1950                                 dig = radeon_encoder->enc_priv;
1951                                 switch (dig->dig_encoder) {
1952                                 case 0:
1953                                         args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
1954                                         break;
1955                                 case 1:
1956                                         args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
1957                                         break;
1958                                 case 2:
1959                                         args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
1960                                         break;
1961                                 case 3:
1962                                         args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
1963                                         break;
1964                                 case 4:
1965                                         args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
1966                                         break;
1967                                 case 5:
1968                                         args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
1969                                         break;
1970                                 case 6:
1971                                         args.v2.ucEncoderID = ASIC_INT_DIG7_ENCODER_ID;
1972                                         break;
1973                                 }
1974                                 break;
1975                         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1976                                 args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
1977                                 break;
1978                         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1979                                 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1980                                         args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1981                                 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1982                                         args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1983                                 else
1984                                         args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
1985                                 break;
1986                         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1987                                 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1988                                         args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1989                                 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1990                                         args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1991                                 else
1992                                         args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
1993                                 break;
1994                         }
1995                         break;
1996                 }
1997                 break;
1998         default:
1999                 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
2000                 return;
2001         }
2002
2003         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2004
2005         /* update scratch regs with new routing */
2006         radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
2007 }
2008
2009 void
2010 atombios_set_mst_encoder_crtc_source(struct drm_encoder *encoder, int fe)
2011 {
2012         struct drm_device *dev = encoder->dev;
2013         struct radeon_device *rdev = dev->dev_private;
2014         struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
2015         int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
2016         uint8_t frev, crev;
2017         union crtc_source_param args;
2018
2019         memset(&args, 0, sizeof(args));
2020
2021         if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2022                 return;
2023
2024         if (frev != 1 && crev != 2)
2025                 DRM_ERROR("Unknown table for MST %d, %d\n", frev, crev);
2026
2027         args.v2.ucCRTC = radeon_crtc->crtc_id;
2028         args.v2.ucEncodeMode = ATOM_ENCODER_MODE_DP_MST;
2029
2030         switch (fe) {
2031         case 0:
2032                 args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
2033                 break;
2034         case 1:
2035                 args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
2036                 break;
2037         case 2:
2038                 args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
2039                 break;
2040         case 3:
2041                 args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
2042                 break;
2043         case 4:
2044                 args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
2045                 break;
2046         case 5:
2047                 args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
2048                 break;
2049         case 6:
2050                 args.v2.ucEncoderID = ASIC_INT_DIG7_ENCODER_ID;
2051                 break;
2052         }
2053         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2054 }
2055
2056 static void
2057 atombios_apply_encoder_quirks(struct drm_encoder *encoder,
2058                               struct drm_display_mode *mode)
2059 {
2060         struct drm_device *dev = encoder->dev;
2061         struct radeon_device *rdev = dev->dev_private;
2062         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2063         struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
2064
2065         /* Funky macbooks */
2066         if ((dev->pdev->device == 0x71C5) &&
2067             (dev->pdev->subsystem_vendor == 0x106b) &&
2068             (dev->pdev->subsystem_device == 0x0080)) {
2069                 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
2070                         uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
2071
2072                         lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
2073                         lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
2074
2075                         WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
2076                 }
2077         }
2078
2079         /* set scaler clears this on some chips */
2080         if (ASIC_IS_AVIVO(rdev) &&
2081             (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
2082                 if (ASIC_IS_DCE8(rdev)) {
2083                         if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2084                                 WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset,
2085                                        CIK_INTERLEAVE_EN);
2086                         else
2087                                 WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
2088                 } else if (ASIC_IS_DCE4(rdev)) {
2089                         if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2090                                 WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
2091                                        EVERGREEN_INTERLEAVE_EN);
2092                         else
2093                                 WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
2094                 } else {
2095                         if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2096                                 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
2097                                        AVIVO_D1MODE_INTERLEAVE_EN);
2098                         else
2099                                 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
2100                 }
2101         }
2102 }
2103
2104 void radeon_atom_release_dig_encoder(struct radeon_device *rdev, int enc_idx)
2105 {
2106         if (enc_idx < 0)
2107                 return;
2108         rdev->mode_info.active_encoders &= ~(1 << enc_idx);
2109 }
2110
2111 int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder, int fe_idx)
2112 {
2113         struct drm_device *dev = encoder->dev;
2114         struct radeon_device *rdev = dev->dev_private;
2115         struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
2116         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2117         struct drm_encoder *test_encoder;
2118         struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
2119         uint32_t dig_enc_in_use = 0;
2120         int enc_idx = -1;
2121
2122         if (fe_idx >= 0) {
2123                 enc_idx = fe_idx;
2124                 goto assigned;
2125         }
2126         if (ASIC_IS_DCE6(rdev)) {
2127                 /* DCE6 */
2128                 switch (radeon_encoder->encoder_id) {
2129                 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2130                         if (dig->linkb)
2131                                 enc_idx = 1;
2132                         else
2133                                 enc_idx = 0;
2134                         break;
2135                 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2136                         if (dig->linkb)
2137                                 enc_idx = 3;
2138                         else
2139                                 enc_idx = 2;
2140                         break;
2141                 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2142                         if (dig->linkb)
2143                                 enc_idx = 5;
2144                         else
2145                                 enc_idx = 4;
2146                         break;
2147                 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2148                         enc_idx = 6;
2149                         break;
2150                 }
2151                 goto assigned;
2152         } else if (ASIC_IS_DCE4(rdev)) {
2153                 /* DCE4/5 */
2154                 if (ASIC_IS_DCE41(rdev) && !ASIC_IS_DCE61(rdev)) {
2155                         /* ontario follows DCE4 */
2156                         if (rdev->family == CHIP_PALM) {
2157                                 if (dig->linkb)
2158                                         enc_idx = 1;
2159                                 else
2160                                         enc_idx = 0;
2161                         } else
2162                                 /* llano follows DCE3.2 */
2163                                 enc_idx = radeon_crtc->crtc_id;
2164                 } else {
2165                         switch (radeon_encoder->encoder_id) {
2166                         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2167                                 if (dig->linkb)
2168                                         enc_idx = 1;
2169                                 else
2170                                         enc_idx = 0;
2171                                 break;
2172                         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2173                                 if (dig->linkb)
2174                                         enc_idx = 3;
2175                                 else
2176                                         enc_idx = 2;
2177                                 break;
2178                         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2179                                 if (dig->linkb)
2180                                         enc_idx = 5;
2181                                 else
2182                                         enc_idx = 4;
2183                                 break;
2184                         }
2185                 }
2186                 goto assigned;
2187         }
2188
2189         /*
2190          * On DCE32 any encoder can drive any block so usually just use crtc id,
2191          * but Apple thinks different at least on iMac10,1, so there use linkb,
2192          * otherwise the internal eDP panel will stay dark.
2193          */
2194         if (ASIC_IS_DCE32(rdev)) {
2195                 if (dmi_match(DMI_PRODUCT_NAME, "iMac10,1"))
2196                         enc_idx = (dig->linkb) ? 1 : 0;
2197                 else
2198                         enc_idx = radeon_crtc->crtc_id;
2199
2200                 goto assigned;
2201         }
2202
2203         /* on DCE3 - LVTMA can only be driven by DIGB */
2204         list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
2205                 struct radeon_encoder *radeon_test_encoder;
2206
2207                 if (encoder == test_encoder)
2208                         continue;
2209
2210                 if (!radeon_encoder_is_digital(test_encoder))
2211                         continue;
2212
2213                 radeon_test_encoder = to_radeon_encoder(test_encoder);
2214                 dig = radeon_test_encoder->enc_priv;
2215
2216                 if (dig->dig_encoder >= 0)
2217                         dig_enc_in_use |= (1 << dig->dig_encoder);
2218         }
2219
2220         if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
2221                 if (dig_enc_in_use & 0x2)
2222                         DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
2223                 return 1;
2224         }
2225         if (!(dig_enc_in_use & 1))
2226                 return 0;
2227         return 1;
2228
2229 assigned:
2230         if (enc_idx == -1) {
2231                 DRM_ERROR("Got encoder index incorrect - returning 0\n");
2232                 return 0;
2233         }
2234         if (rdev->mode_info.active_encoders & (1 << enc_idx)) {
2235                 DRM_ERROR("chosen encoder in use %d\n", enc_idx);
2236         }
2237         rdev->mode_info.active_encoders |= (1 << enc_idx);
2238         return enc_idx;
2239 }
2240
2241 /* This only needs to be called once at startup */
2242 void
2243 radeon_atom_encoder_init(struct radeon_device *rdev)
2244 {
2245         struct drm_device *dev = rdev->ddev;
2246         struct drm_encoder *encoder;
2247
2248         list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2249                 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2250                 struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
2251
2252                 switch (radeon_encoder->encoder_id) {
2253                 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2254                 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2255                 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2256                 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2257                 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2258                         atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
2259                         break;
2260                 default:
2261                         break;
2262                 }
2263
2264                 if (ext_encoder && (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)))
2265                         atombios_external_encoder_setup(encoder, ext_encoder,
2266                                                         EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
2267         }
2268 }
2269
2270 static void
2271 radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
2272                              struct drm_display_mode *mode,
2273                              struct drm_display_mode *adjusted_mode)
2274 {
2275         struct drm_device *dev = encoder->dev;
2276         struct radeon_device *rdev = dev->dev_private;
2277         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2278         struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
2279         int encoder_mode;
2280
2281         radeon_encoder->pixel_clock = adjusted_mode->clock;
2282
2283         /* need to call this here rather than in prepare() since we need some crtc info */
2284         radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
2285
2286         if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
2287                 if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
2288                         atombios_yuv_setup(encoder, true);
2289                 else
2290                         atombios_yuv_setup(encoder, false);
2291         }
2292
2293         switch (radeon_encoder->encoder_id) {
2294         case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2295         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2296         case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2297         case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2298                 atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
2299                 break;
2300         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2301         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2302         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2303         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2304         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2305                 /* handled in dpms */
2306                 break;
2307         case ENCODER_OBJECT_ID_INTERNAL_DDI:
2308         case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2309         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
2310                 atombios_dvo_setup(encoder, ATOM_ENABLE);
2311                 break;
2312         case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2313         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2314         case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2315         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2316                 atombios_dac_setup(encoder, ATOM_ENABLE);
2317                 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
2318                         if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
2319                                 atombios_tv_setup(encoder, ATOM_ENABLE);
2320                         else
2321                                 atombios_tv_setup(encoder, ATOM_DISABLE);
2322                 }
2323                 break;
2324         }
2325
2326         atombios_apply_encoder_quirks(encoder, adjusted_mode);
2327
2328         encoder_mode = atombios_get_encoder_mode(encoder);
2329         if (connector && (radeon_audio != 0) &&
2330             ((encoder_mode == ATOM_ENCODER_MODE_HDMI) ||
2331              ENCODER_MODE_IS_DP(encoder_mode)))
2332                 radeon_audio_mode_set(encoder, adjusted_mode);
2333 }
2334
2335 static bool
2336 atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
2337 {
2338         struct drm_device *dev = encoder->dev;
2339         struct radeon_device *rdev = dev->dev_private;
2340         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2341         struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2342
2343         if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
2344                                        ATOM_DEVICE_CV_SUPPORT |
2345                                        ATOM_DEVICE_CRT_SUPPORT)) {
2346                 DAC_LOAD_DETECTION_PS_ALLOCATION args;
2347                 int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
2348                 uint8_t frev, crev;
2349
2350                 memset(&args, 0, sizeof(args));
2351
2352                 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2353                         return false;
2354
2355                 args.sDacload.ucMisc = 0;
2356
2357                 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
2358                     (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
2359                         args.sDacload.ucDacType = ATOM_DAC_A;
2360                 else
2361                         args.sDacload.ucDacType = ATOM_DAC_B;
2362
2363                 if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
2364                         args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
2365                 else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
2366                         args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
2367                 else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
2368                         args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
2369                         if (crev >= 3)
2370                                 args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
2371                 } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
2372                         args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
2373                         if (crev >= 3)
2374                                 args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
2375                 }
2376
2377                 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2378
2379                 return true;
2380         } else
2381                 return false;
2382 }
2383
2384 static enum drm_connector_status
2385 radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
2386 {
2387         struct drm_device *dev = encoder->dev;
2388         struct radeon_device *rdev = dev->dev_private;
2389         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2390         struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2391         uint32_t bios_0_scratch;
2392
2393         if (!atombios_dac_load_detect(encoder, connector)) {
2394                 DRM_DEBUG_KMS("detect returned false \n");
2395                 return connector_status_unknown;
2396         }
2397
2398         if (rdev->family >= CHIP_R600)
2399                 bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
2400         else
2401                 bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
2402
2403         DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
2404         if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
2405                 if (bios_0_scratch & ATOM_S0_CRT1_MASK)
2406                         return connector_status_connected;
2407         }
2408         if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
2409                 if (bios_0_scratch & ATOM_S0_CRT2_MASK)
2410                         return connector_status_connected;
2411         }
2412         if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
2413                 if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
2414                         return connector_status_connected;
2415         }
2416         if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
2417                 if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
2418                         return connector_status_connected; /* CTV */
2419                 else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
2420                         return connector_status_connected; /* STV */
2421         }
2422         return connector_status_disconnected;
2423 }
2424
2425 static enum drm_connector_status
2426 radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
2427 {
2428         struct drm_device *dev = encoder->dev;
2429         struct radeon_device *rdev = dev->dev_private;
2430         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2431         struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2432         struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
2433         u32 bios_0_scratch;
2434
2435         if (!ASIC_IS_DCE4(rdev))
2436                 return connector_status_unknown;
2437
2438         if (!ext_encoder)
2439                 return connector_status_unknown;
2440
2441         if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
2442                 return connector_status_unknown;
2443
2444         /* load detect on the dp bridge */
2445         atombios_external_encoder_setup(encoder, ext_encoder,
2446                                         EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
2447
2448         bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
2449
2450         DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
2451         if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
2452                 if (bios_0_scratch & ATOM_S0_CRT1_MASK)
2453                         return connector_status_connected;
2454         }
2455         if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
2456                 if (bios_0_scratch & ATOM_S0_CRT2_MASK)
2457                         return connector_status_connected;
2458         }
2459         if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
2460                 if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
2461                         return connector_status_connected;
2462         }
2463         if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
2464                 if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
2465                         return connector_status_connected; /* CTV */
2466                 else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
2467                         return connector_status_connected; /* STV */
2468         }
2469         return connector_status_disconnected;
2470 }
2471
2472 void
2473 radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
2474 {
2475         struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
2476
2477         if (ext_encoder)
2478                 /* ddc_setup on the dp bridge */
2479                 atombios_external_encoder_setup(encoder, ext_encoder,
2480                                                 EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
2481
2482 }
2483
2484 static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
2485 {
2486         struct radeon_device *rdev = encoder->dev->dev_private;
2487         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2488         struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
2489
2490         if ((radeon_encoder->active_device &
2491              (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
2492             (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
2493              ENCODER_OBJECT_ID_NONE)) {
2494                 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
2495                 if (dig) {
2496                         if (dig->dig_encoder >= 0)
2497                                 radeon_atom_release_dig_encoder(rdev, dig->dig_encoder);
2498                         dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder, -1);
2499                         if (radeon_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT) {
2500                                 if (rdev->family >= CHIP_R600)
2501                                         dig->afmt = rdev->mode_info.afmt[dig->dig_encoder];
2502                                 else
2503                                         /* RS600/690/740 have only 1 afmt block */
2504                                         dig->afmt = rdev->mode_info.afmt[0];
2505                         }
2506                 }
2507         }
2508
2509         radeon_atom_output_lock(encoder, true);
2510
2511         if (connector) {
2512                 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2513
2514                 /* select the clock/data port if it uses a router */
2515                 if (radeon_connector->router.cd_valid)
2516                         radeon_router_select_cd_port(radeon_connector);
2517
2518                 /* turn eDP panel on for mode set */
2519                 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
2520                         atombios_set_edp_panel_power(connector,
2521                                                      ATOM_TRANSMITTER_ACTION_POWER_ON);
2522         }
2523
2524         /* this is needed for the pll/ss setup to work correctly in some cases */
2525         atombios_set_encoder_crtc_source(encoder);
2526         /* set up the FMT blocks */
2527         if (ASIC_IS_DCE8(rdev))
2528                 dce8_program_fmt(encoder);
2529         else if (ASIC_IS_DCE4(rdev))
2530                 dce4_program_fmt(encoder);
2531         else if (ASIC_IS_DCE3(rdev))
2532                 dce3_program_fmt(encoder);
2533         else if (ASIC_IS_AVIVO(rdev))
2534                 avivo_program_fmt(encoder);
2535 }
2536
2537 static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
2538 {
2539         /* need to call this here as we need the crtc set up */
2540         radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
2541         radeon_atom_output_lock(encoder, false);
2542 }
2543
2544 static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
2545 {
2546         struct drm_device *dev = encoder->dev;
2547         struct radeon_device *rdev = dev->dev_private;
2548         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2549         struct radeon_encoder_atom_dig *dig;
2550
2551         /* check for pre-DCE3 cards with shared encoders;
2552          * can't really use the links individually, so don't disable
2553          * the encoder if it's in use by another connector
2554          */
2555         if (!ASIC_IS_DCE3(rdev)) {
2556                 struct drm_encoder *other_encoder;
2557                 struct radeon_encoder *other_radeon_encoder;
2558
2559                 list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
2560                         other_radeon_encoder = to_radeon_encoder(other_encoder);
2561                         if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
2562                             drm_helper_encoder_in_use(other_encoder))
2563                                 goto disable_done;
2564                 }
2565         }
2566
2567         radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
2568
2569         switch (radeon_encoder->encoder_id) {
2570         case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2571         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2572         case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2573         case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2574                 atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
2575                 break;
2576         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2577         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2578         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2579         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2580         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2581                 /* handled in dpms */
2582                 break;
2583         case ENCODER_OBJECT_ID_INTERNAL_DDI:
2584         case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2585         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
2586                 atombios_dvo_setup(encoder, ATOM_DISABLE);
2587                 break;
2588         case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2589         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2590         case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2591         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2592                 atombios_dac_setup(encoder, ATOM_DISABLE);
2593                 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
2594                         atombios_tv_setup(encoder, ATOM_DISABLE);
2595                 break;
2596         }
2597
2598 disable_done:
2599         if (radeon_encoder_is_digital(encoder)) {
2600                 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
2601                         if (rdev->asic->display.hdmi_enable)
2602                                 radeon_hdmi_enable(rdev, encoder, false);
2603                 }
2604                 if (atombios_get_encoder_mode(encoder) != ATOM_ENCODER_MODE_DP_MST) {
2605                         dig = radeon_encoder->enc_priv;
2606                         radeon_atom_release_dig_encoder(rdev, dig->dig_encoder);
2607                         dig->dig_encoder = -1;
2608                         radeon_encoder->active_device = 0;
2609                 }
2610         } else
2611                 radeon_encoder->active_device = 0;
2612 }
2613
2614 /* these are handled by the primary encoders */
2615 static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
2616 {
2617
2618 }
2619
2620 static void radeon_atom_ext_commit(struct drm_encoder *encoder)
2621 {
2622
2623 }
2624
2625 static void
2626 radeon_atom_ext_mode_set(struct drm_encoder *encoder,
2627                          struct drm_display_mode *mode,
2628                          struct drm_display_mode *adjusted_mode)
2629 {
2630
2631 }
2632
2633 static void radeon_atom_ext_disable(struct drm_encoder *encoder)
2634 {
2635
2636 }
2637
2638 static void
2639 radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
2640 {
2641
2642 }
2643
2644 static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
2645         .dpms = radeon_atom_ext_dpms,
2646         .prepare = radeon_atom_ext_prepare,
2647         .mode_set = radeon_atom_ext_mode_set,
2648         .commit = radeon_atom_ext_commit,
2649         .disable = radeon_atom_ext_disable,
2650         /* no detect for TMDS/LVDS yet */
2651 };
2652
2653 static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
2654         .dpms = radeon_atom_encoder_dpms,
2655         .mode_fixup = radeon_atom_mode_fixup,
2656         .prepare = radeon_atom_encoder_prepare,
2657         .mode_set = radeon_atom_encoder_mode_set,
2658         .commit = radeon_atom_encoder_commit,
2659         .disable = radeon_atom_encoder_disable,
2660         .detect = radeon_atom_dig_detect,
2661 };
2662
2663 static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
2664         .dpms = radeon_atom_encoder_dpms,
2665         .mode_fixup = radeon_atom_mode_fixup,
2666         .prepare = radeon_atom_encoder_prepare,
2667         .mode_set = radeon_atom_encoder_mode_set,
2668         .commit = radeon_atom_encoder_commit,
2669         .detect = radeon_atom_dac_detect,
2670 };
2671
2672 void radeon_enc_destroy(struct drm_encoder *encoder)
2673 {
2674         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2675         if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
2676                 radeon_atom_backlight_exit(radeon_encoder);
2677         kfree(radeon_encoder->enc_priv);
2678         drm_encoder_cleanup(encoder);
2679         kfree(radeon_encoder);
2680 }
2681
2682 static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
2683         .destroy = radeon_enc_destroy,
2684 };
2685
2686 static struct radeon_encoder_atom_dac *
2687 radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
2688 {
2689         struct drm_device *dev = radeon_encoder->base.dev;
2690         struct radeon_device *rdev = dev->dev_private;
2691         struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
2692
2693         if (!dac)
2694                 return NULL;
2695
2696         dac->tv_std = radeon_atombios_get_tv_info(rdev);
2697         return dac;
2698 }
2699
2700 static struct radeon_encoder_atom_dig *
2701 radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
2702 {
2703         int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
2704         struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
2705
2706         if (!dig)
2707                 return NULL;
2708
2709         /* coherent mode by default */
2710         dig->coherent_mode = true;
2711         dig->dig_encoder = -1;
2712
2713         if (encoder_enum == 2)
2714                 dig->linkb = true;
2715         else
2716                 dig->linkb = false;
2717
2718         return dig;
2719 }
2720
2721 void
2722 radeon_add_atom_encoder(struct drm_device *dev,
2723                         uint32_t encoder_enum,
2724                         uint32_t supported_device,
2725                         u16 caps)
2726 {
2727         struct radeon_device *rdev = dev->dev_private;
2728         struct drm_encoder *encoder;
2729         struct radeon_encoder *radeon_encoder;
2730
2731         /* see if we already added it */
2732         list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2733                 radeon_encoder = to_radeon_encoder(encoder);
2734                 if (radeon_encoder->encoder_enum == encoder_enum) {
2735                         radeon_encoder->devices |= supported_device;
2736                         return;
2737                 }
2738
2739         }
2740
2741         /* add a new one */
2742         radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
2743         if (!radeon_encoder)
2744                 return;
2745
2746         encoder = &radeon_encoder->base;
2747         switch (rdev->num_crtc) {
2748         case 1:
2749                 encoder->possible_crtcs = 0x1;
2750                 break;
2751         case 2:
2752         default:
2753                 encoder->possible_crtcs = 0x3;
2754                 break;
2755         case 4:
2756                 encoder->possible_crtcs = 0xf;
2757                 break;
2758         case 6:
2759                 encoder->possible_crtcs = 0x3f;
2760                 break;
2761         }
2762
2763         radeon_encoder->enc_priv = NULL;
2764
2765         radeon_encoder->encoder_enum = encoder_enum;
2766         radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
2767         radeon_encoder->devices = supported_device;
2768         radeon_encoder->rmx_type = RMX_OFF;
2769         radeon_encoder->underscan_type = UNDERSCAN_OFF;
2770         radeon_encoder->is_ext_encoder = false;
2771         radeon_encoder->caps = caps;
2772
2773         switch (radeon_encoder->encoder_id) {
2774         case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2775         case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2776         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2777         case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2778                 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
2779                         radeon_encoder->rmx_type = RMX_FULL;
2780                         drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2781                                          DRM_MODE_ENCODER_LVDS, NULL);
2782                         radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
2783                 } else {
2784                         drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2785                                          DRM_MODE_ENCODER_TMDS, NULL);
2786                         radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2787                 }
2788                 drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
2789                 break;
2790         case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2791                 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2792                                  DRM_MODE_ENCODER_DAC, NULL);
2793                 radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
2794                 drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
2795                 break;
2796         case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2797         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2798         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2799                 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2800                                  DRM_MODE_ENCODER_TVDAC, NULL);
2801                 radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
2802                 drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
2803                 break;
2804         case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2805         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
2806         case ENCODER_OBJECT_ID_INTERNAL_DDI:
2807         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2808         case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2809         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2810         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2811         case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2812                 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
2813                         radeon_encoder->rmx_type = RMX_FULL;
2814                         drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2815                                          DRM_MODE_ENCODER_LVDS, NULL);
2816                         radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
2817                 } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
2818                         drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2819                                          DRM_MODE_ENCODER_DAC, NULL);
2820                         radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2821                 } else {
2822                         drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2823                                          DRM_MODE_ENCODER_TMDS, NULL);
2824                         radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2825                 }
2826                 drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
2827                 break;
2828         case ENCODER_OBJECT_ID_SI170B:
2829         case ENCODER_OBJECT_ID_CH7303:
2830         case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
2831         case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
2832         case ENCODER_OBJECT_ID_TITFP513:
2833         case ENCODER_OBJECT_ID_VT1623:
2834         case ENCODER_OBJECT_ID_HDMI_SI1930:
2835         case ENCODER_OBJECT_ID_TRAVIS:
2836         case ENCODER_OBJECT_ID_NUTMEG:
2837                 /* these are handled by the primary encoders */
2838                 radeon_encoder->is_ext_encoder = true;
2839                 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
2840                         drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2841                                          DRM_MODE_ENCODER_LVDS, NULL);
2842                 else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
2843                         drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2844                                          DRM_MODE_ENCODER_DAC, NULL);
2845                 else
2846                         drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2847                                          DRM_MODE_ENCODER_TMDS, NULL);
2848                 drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
2849                 break;
2850         }
2851 }