1 /* SPDX-License-Identifier: GPL-2.0-only */
3 * Copyright (c) 2016-2018, The Linux Foundation. All rights reserved.
4 * Copyright (C) 2013 Red Hat
5 * Author: Rob Clark <robdclark@gmail.com>
11 #include <linux/kernel.h>
12 #include <linux/clk.h>
13 #include <linux/cpufreq.h>
14 #include <linux/module.h>
15 #include <linux/component.h>
16 #include <linux/platform_device.h>
18 #include <linux/pm_runtime.h>
19 #include <linux/slab.h>
20 #include <linux/list.h>
21 #include <linux/iommu.h>
22 #include <linux/types.h>
23 #include <linux/of_graph.h>
24 #include <linux/of_device.h>
25 #include <linux/sizes.h>
26 #include <linux/kthread.h>
28 #include <drm/drm_atomic.h>
29 #include <drm/drm_atomic_helper.h>
30 #include <drm/drm_plane_helper.h>
31 #include <drm/drm_probe_helper.h>
32 #include <drm/drm_fb_helper.h>
33 #include <drm/display/drm_dsc.h>
34 #include <drm/msm_drm.h>
35 #include <drm/drm_gem.h>
42 struct msm_perf_state;
43 struct msm_gem_submit;
44 struct msm_fence_context;
45 struct msm_gem_address_space;
47 struct msm_disp_state;
52 #define FRAC_16_16(mult, div) (((mult) << 16) / (div))
54 enum msm_dp_controller {
58 MSM_DP_CONTROLLER_COUNT,
61 #define MSM_GPU_MAX_RINGS 4
62 #define MAX_H_TILES_PER_DISPLAY 2
65 * enum msm_display_caps - features/capabilities supported by displays
66 * @MSM_DISPLAY_CAP_VID_MODE: Video or "active" mode supported
67 * @MSM_DISPLAY_CAP_CMD_MODE: Command mode supported
69 enum msm_display_caps {
70 MSM_DISPLAY_CAP_VID_MODE = BIT(0),
71 MSM_DISPLAY_CAP_CMD_MODE = BIT(1),
75 * enum msm_event_wait - type of HW events to wait for
76 * @MSM_ENC_COMMIT_DONE - wait for the driver to flush the registers to HW
77 * @MSM_ENC_TX_COMPLETE - wait for the HW to transfer the frame to panel
78 * @MSM_ENC_VBLANK - wait for the HW VBLANK event (for driver-internal waiters)
81 MSM_ENC_COMMIT_DONE = 0,
87 * struct msm_display_topology - defines a display topology pipeline
88 * @num_lm: number of layer mixers used
89 * @num_enc: number of compression encoder blocks used
90 * @num_intf: number of interfaces the panel is mounted on
91 * @num_dspp: number of dspp blocks used
92 * @num_dsc: number of Display Stream Compression (DSC) blocks used
94 struct msm_display_topology {
102 /* Commit/Event thread specific structure */
103 struct msm_drm_thread {
104 struct drm_device *dev;
105 unsigned int crtc_id;
106 struct kthread_worker *worker;
110 struct msm_display_dsc_config {
111 struct drm_dsc_config *drm;
114 struct msm_drm_private {
116 struct drm_device *dev;
119 int (*kms_init)(struct drm_device *dev);
121 /* subordinate devices, if present: */
122 struct platform_device *gpu_pdev;
124 /* possibly this should be in the kms component, but it is
125 * shared by both mdp4 and mdp5..
129 /* DSI is shared by mdp4 and mdp5 */
130 struct msm_dsi *dsi[2];
132 struct msm_dp *dp[MSM_DP_CONTROLLER_COUNT];
134 /* when we have more than one 'msm_gpu' these need to be an array: */
137 /* gpu is only set on open(), but we need this info earlier */
139 bool has_cached_coherent;
141 struct drm_fb_helper *fbdev;
143 struct msm_rd_state *rd; /* debugfs to dump all submits */
144 struct msm_rd_state *hangrd; /* debugfs to dump hanging submits */
145 struct msm_perf_state *perf;
148 * List of all GEM objects (mainly for debugfs, protected by obj_lock
149 * (acquire before per GEM object lock)
151 struct list_head objects;
152 struct mutex obj_lock;
155 * LRUs of inactive GEM objects. Every bo is either in one of the
156 * inactive lists (depending on whether or not it is shrinkable) or
157 * gpu->active_list (for the gpu it is active on[1]), or transiently
158 * on a temporary list as the shrinker is running.
160 * Note that inactive_willneed also contains pinned and vmap'd bos,
161 * but the number of pinned-but-not-active objects is small (scanout
162 * buffers, ringbuffer, etc).
164 * These lists are protected by mm_lock (which should be acquired
165 * before per GEM object lock). One should *not* hold mm_lock in
166 * get_pages()/vmap()/etc paths, as they can trigger the shrinker.
168 * [1] if someone ever added support for the old 2d cores, there could be
169 * more than one gpu object
171 struct list_head inactive_willneed; /* inactive + potentially unpin/evictable */
172 struct list_head inactive_dontneed; /* inactive + shrinkable */
173 struct list_head inactive_unpinned; /* inactive + purged or unpinned */
174 long shrinkable_count; /* write access under mm_lock */
175 long evictable_count; /* write access under mm_lock */
176 struct mutex mm_lock;
178 struct workqueue_struct *wq;
180 unsigned int num_crtcs;
181 struct drm_crtc *crtcs[MAX_CRTCS];
183 struct msm_drm_thread event_thread[MAX_CRTCS];
185 unsigned int num_bridges;
186 struct drm_bridge *bridges[MAX_BRIDGES];
188 /* VRAM carveout, used when no IOMMU: */
192 /* NOTE: mm managed at the page level, size is in # of pages
193 * and position mm_node->start is in # of pages:
196 spinlock_t lock; /* Protects drm_mm node allocation/removal */
199 struct notifier_block vmap_notifier;
200 struct shrinker shrinker;
202 struct drm_atomic_state *pm_state;
204 /* For hang detection, in ms */
205 unsigned int hangcheck_period;
210 * Disable handling of GPU hw error interrupts, to force fallback to
211 * sw hangcheck timer. Written (via debugfs) by igt tests to test
212 * the sw hangcheck mechanism.
214 bool disable_err_irq;
218 uint32_t pixel_format;
221 struct msm_pending_timer;
223 int msm_atomic_init_pending_timer(struct msm_pending_timer *timer,
224 struct msm_kms *kms, int crtc_idx);
225 void msm_atomic_destroy_pending_timer(struct msm_pending_timer *timer);
226 void msm_atomic_commit_tail(struct drm_atomic_state *state);
227 struct drm_atomic_state *msm_atomic_state_alloc(struct drm_device *dev);
228 void msm_atomic_state_clear(struct drm_atomic_state *state);
229 void msm_atomic_state_free(struct drm_atomic_state *state);
231 int msm_crtc_enable_vblank(struct drm_crtc *crtc);
232 void msm_crtc_disable_vblank(struct drm_crtc *crtc);
234 int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
235 void msm_unregister_mmu(struct drm_device *dev, struct msm_mmu *mmu);
237 bool msm_use_mmu(struct drm_device *dev);
239 int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
240 struct drm_file *file);
242 #ifdef CONFIG_DEBUG_FS
243 unsigned long msm_gem_shrinker_shrink(struct drm_device *dev, unsigned long nr_to_scan);
246 void msm_gem_shrinker_init(struct drm_device *dev);
247 void msm_gem_shrinker_cleanup(struct drm_device *dev);
249 int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
250 struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
251 int msm_gem_prime_vmap(struct drm_gem_object *obj, struct iosys_map *map);
252 void msm_gem_prime_vunmap(struct drm_gem_object *obj, struct iosys_map *map);
253 struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
254 struct dma_buf_attachment *attach, struct sg_table *sg);
255 int msm_gem_prime_pin(struct drm_gem_object *obj);
256 void msm_gem_prime_unpin(struct drm_gem_object *obj);
258 int msm_framebuffer_prepare(struct drm_framebuffer *fb,
259 struct msm_gem_address_space *aspace, bool needs_dirtyfb);
260 void msm_framebuffer_cleanup(struct drm_framebuffer *fb,
261 struct msm_gem_address_space *aspace, bool needed_dirtyfb);
262 uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb,
263 struct msm_gem_address_space *aspace, int plane);
264 struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
265 const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
266 struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
267 struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
268 struct drm_framebuffer * msm_alloc_stolen_fb(struct drm_device *dev,
269 int w, int h, int p, uint32_t format);
271 struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
272 void msm_fbdev_free(struct drm_device *dev);
275 #ifdef CONFIG_DRM_MSM_HDMI
276 int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
277 struct drm_encoder *encoder);
278 void __init msm_hdmi_register(void);
279 void __exit msm_hdmi_unregister(void);
281 static inline int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
282 struct drm_encoder *encoder)
286 static inline void __init msm_hdmi_register(void) {}
287 static inline void __exit msm_hdmi_unregister(void) {}
291 #ifdef CONFIG_DRM_MSM_DSI
292 int dsi_dev_attach(struct platform_device *pdev);
293 void dsi_dev_detach(struct platform_device *pdev);
294 void __init msm_dsi_register(void);
295 void __exit msm_dsi_unregister(void);
296 int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
297 struct drm_encoder *encoder);
298 void msm_dsi_snapshot(struct msm_disp_state *disp_state, struct msm_dsi *msm_dsi);
299 bool msm_dsi_is_cmd_mode(struct msm_dsi *msm_dsi);
300 bool msm_dsi_is_bonded_dsi(struct msm_dsi *msm_dsi);
301 bool msm_dsi_is_master_dsi(struct msm_dsi *msm_dsi);
302 struct msm_display_dsc_config *msm_dsi_get_dsc_config(struct msm_dsi *msm_dsi);
304 static inline void __init msm_dsi_register(void)
307 static inline void __exit msm_dsi_unregister(void)
310 static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
311 struct drm_device *dev,
312 struct drm_encoder *encoder)
316 static inline void msm_dsi_snapshot(struct msm_disp_state *disp_state, struct msm_dsi *msm_dsi)
319 static inline bool msm_dsi_is_cmd_mode(struct msm_dsi *msm_dsi)
323 static inline bool msm_dsi_is_bonded_dsi(struct msm_dsi *msm_dsi)
327 static inline bool msm_dsi_is_master_dsi(struct msm_dsi *msm_dsi)
332 static inline struct msm_display_dsc_config *msm_dsi_get_dsc_config(struct msm_dsi *msm_dsi)
338 #ifdef CONFIG_DRM_MSM_DP
339 int __init msm_dp_register(void);
340 void __exit msm_dp_unregister(void);
341 int msm_dp_modeset_init(struct msm_dp *dp_display, struct drm_device *dev,
342 struct drm_encoder *encoder);
343 void msm_dp_irq_postinstall(struct msm_dp *dp_display);
344 void msm_dp_snapshot(struct msm_disp_state *disp_state, struct msm_dp *dp_display);
346 void msm_dp_debugfs_init(struct msm_dp *dp_display, struct drm_minor *minor);
347 bool msm_dp_wide_bus_available(const struct msm_dp *dp_display);
350 static inline int __init msm_dp_register(void)
354 static inline void __exit msm_dp_unregister(void)
357 static inline int msm_dp_modeset_init(struct msm_dp *dp_display,
358 struct drm_device *dev,
359 struct drm_encoder *encoder)
364 static inline void msm_dp_irq_postinstall(struct msm_dp *dp_display)
368 static inline void msm_dp_snapshot(struct msm_disp_state *disp_state, struct msm_dp *dp_display)
372 static inline void msm_dp_debugfs_init(struct msm_dp *dp_display,
373 struct drm_minor *minor)
377 static inline bool msm_dp_wide_bus_available(const struct msm_dp *dp_display)
384 #ifdef CONFIG_DRM_MSM_MDP4
385 void msm_mdp4_register(void);
386 void msm_mdp4_unregister(void);
388 static inline void msm_mdp4_register(void) {}
389 static inline void msm_mdp4_unregister(void) {}
392 #ifdef CONFIG_DRM_MSM_MDP5
393 void msm_mdp_register(void);
394 void msm_mdp_unregister(void);
396 static inline void msm_mdp_register(void) {}
397 static inline void msm_mdp_unregister(void) {}
400 #ifdef CONFIG_DRM_MSM_DPU
401 void msm_dpu_register(void);
402 void msm_dpu_unregister(void);
404 static inline void msm_dpu_register(void) {}
405 static inline void msm_dpu_unregister(void) {}
408 #ifdef CONFIG_DRM_MSM_MDSS
409 void msm_mdss_register(void);
410 void msm_mdss_unregister(void);
412 static inline void msm_mdss_register(void) {}
413 static inline void msm_mdss_unregister(void) {}
416 #ifdef CONFIG_DEBUG_FS
417 void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
418 int msm_debugfs_late_init(struct drm_device *dev);
419 int msm_rd_debugfs_init(struct drm_minor *minor);
420 void msm_rd_debugfs_cleanup(struct msm_drm_private *priv);
422 void msm_rd_dump_submit(struct msm_rd_state *rd, struct msm_gem_submit *submit,
423 const char *fmt, ...);
424 int msm_perf_debugfs_init(struct drm_minor *minor);
425 void msm_perf_debugfs_cleanup(struct msm_drm_private *priv);
427 static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
429 static inline void msm_rd_dump_submit(struct msm_rd_state *rd,
430 struct msm_gem_submit *submit,
431 const char *fmt, ...) {}
432 static inline void msm_rd_debugfs_cleanup(struct msm_drm_private *priv) {}
433 static inline void msm_perf_debugfs_cleanup(struct msm_drm_private *priv) {}
436 struct clk *msm_clk_get(struct platform_device *pdev, const char *name);
438 struct clk *msm_clk_bulk_get_clock(struct clk_bulk_data *bulk, int count,
440 void __iomem *msm_ioremap(struct platform_device *pdev, const char *name);
441 void __iomem *msm_ioremap_size(struct platform_device *pdev, const char *name,
443 void __iomem *msm_ioremap_quiet(struct platform_device *pdev, const char *name);
445 #define msm_writel(data, addr) writel((data), (addr))
446 #define msm_readl(addr) readl((addr))
448 static inline void msm_rmw(void __iomem *addr, u32 mask, u32 or)
450 u32 val = msm_readl(addr);
453 msm_writel(val | or, addr);
457 * struct msm_hrtimer_work - a helper to combine an hrtimer with kthread_work
459 * @timer: hrtimer to control when the kthread work is triggered
460 * @work: the kthread work
461 * @worker: the kthread worker the work will be scheduled on
463 struct msm_hrtimer_work {
464 struct hrtimer timer;
465 struct kthread_work work;
466 struct kthread_worker *worker;
469 void msm_hrtimer_queue_work(struct msm_hrtimer_work *work,
471 enum hrtimer_mode mode);
472 void msm_hrtimer_work_init(struct msm_hrtimer_work *work,
473 struct kthread_worker *worker,
474 kthread_work_func_t fn,
476 enum hrtimer_mode mode);
478 #define DBG(fmt, ...) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__)
479 #define VERB(fmt, ...) if (0) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__)
481 static inline int align_pitch(int width, int bpp)
483 int bytespp = (bpp + 7) / 8;
484 /* adreno needs pitch aligned to 32 pixels: */
485 return bytespp * ALIGN(width, 32);
488 /* for the generated headers: */
489 #define INVALID_IDX(idx) ({BUG(); 0;})
490 #define fui(x) ({BUG(); 0;})
491 #define _mesa_float_to_half(x) ({BUG(); 0;})
494 #define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
496 /* for conditionally setting boolean flag(s): */
497 #define COND(bool, val) ((bool) ? (val) : 0)
499 static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
501 ktime_t now = ktime_get();
502 s64 remaining_jiffies;
504 if (ktime_compare(*timeout, now) < 0) {
505 remaining_jiffies = 0;
507 ktime_t rem = ktime_sub(*timeout, now);
508 remaining_jiffies = ktime_divns(rem, NSEC_PER_SEC / HZ);
511 return clamp(remaining_jiffies, 0LL, (s64)INT_MAX);
516 extern const struct component_master_ops msm_drm_ops;
518 int msm_pm_prepare(struct device *dev);
519 void msm_pm_complete(struct device *dev);
521 int msm_drv_probe(struct device *dev,
522 int (*kms_init)(struct drm_device *dev));
523 void msm_drv_shutdown(struct platform_device *pdev);
526 #endif /* __MSM_DRV_H__ */