1 // SPDX-License-Identifier: MIT
3 * Copyright © 2020 Intel Corporation
6 #include <linux/log2.h>
8 #include "gen8_ppgtt.h"
9 #include "i915_scatterlist.h"
10 #include "i915_trace.h"
11 #include "i915_pvinfo.h"
12 #include "i915_vgpu.h"
14 #include "intel_gtt.h"
16 static u64 gen8_pde_encode(const dma_addr_t addr,
17 const enum i915_cache_level level)
19 u64 pde = addr | _PAGE_PRESENT | _PAGE_RW;
21 if (level != I915_CACHE_NONE)
22 pde |= PPAT_CACHED_PDE;
29 static u64 gen8_pte_encode(dma_addr_t addr,
30 enum i915_cache_level level,
33 gen8_pte_t pte = addr | _PAGE_PRESENT | _PAGE_RW;
35 if (unlikely(flags & PTE_READ_ONLY))
43 pte |= PPAT_DISPLAY_ELLC;
53 static void gen8_ppgtt_notify_vgt(struct i915_ppgtt *ppgtt, bool create)
55 struct drm_i915_private *i915 = ppgtt->vm.i915;
56 struct intel_uncore *uncore = ppgtt->vm.gt->uncore;
57 enum vgt_g2v_type msg;
61 atomic_inc(px_used(ppgtt->pd)); /* never remove */
63 atomic_dec(px_used(ppgtt->pd));
65 mutex_lock(&i915->vgpu.lock);
67 if (i915_vm_is_4lvl(&ppgtt->vm)) {
68 const u64 daddr = px_dma(ppgtt->pd);
70 intel_uncore_write(uncore,
71 vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
72 intel_uncore_write(uncore,
73 vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
76 VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
77 VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY;
79 for (i = 0; i < GEN8_3LVL_PDPES; i++) {
80 const u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
82 intel_uncore_write(uncore,
84 lower_32_bits(daddr));
85 intel_uncore_write(uncore,
87 upper_32_bits(daddr));
91 VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
92 VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY;
95 /* g2v_notify atomically (via hv trap) consumes the message packet. */
96 intel_uncore_write(uncore, vgtif_reg(g2v_notify), msg);
98 mutex_unlock(&i915->vgpu.lock);
101 /* Index shifts into the pagetable are offset by GEN8_PTE_SHIFT [12] */
102 #define GEN8_PAGE_SIZE (SZ_4K) /* page and page-directory sizes are the same */
103 #define GEN8_PTE_SHIFT (ilog2(GEN8_PAGE_SIZE))
104 #define GEN8_PDES (GEN8_PAGE_SIZE / sizeof(u64))
105 #define gen8_pd_shift(lvl) ((lvl) * ilog2(GEN8_PDES))
106 #define gen8_pd_index(i, lvl) i915_pde_index((i), gen8_pd_shift(lvl))
107 #define __gen8_pte_shift(lvl) (GEN8_PTE_SHIFT + gen8_pd_shift(lvl))
108 #define __gen8_pte_index(a, lvl) i915_pde_index((a), __gen8_pte_shift(lvl))
110 #define as_pd(x) container_of((x), typeof(struct i915_page_directory), pt)
112 static inline unsigned int
113 gen8_pd_range(u64 start, u64 end, int lvl, unsigned int *idx)
115 const int shift = gen8_pd_shift(lvl);
116 const u64 mask = ~0ull << gen8_pd_shift(lvl + 1);
118 GEM_BUG_ON(start >= end);
119 end += ~mask >> gen8_pd_shift(1);
121 *idx = i915_pde_index(start, shift);
122 if ((start ^ end) & mask)
123 return GEN8_PDES - *idx;
125 return i915_pde_index(end, shift) - *idx;
128 static inline bool gen8_pd_contains(u64 start, u64 end, int lvl)
130 const u64 mask = ~0ull << gen8_pd_shift(lvl + 1);
132 GEM_BUG_ON(start >= end);
133 return (start ^ end) & mask && (start & ~mask) == 0;
136 static inline unsigned int gen8_pt_count(u64 start, u64 end)
138 GEM_BUG_ON(start >= end);
139 if ((start ^ end) >> gen8_pd_shift(1))
140 return GEN8_PDES - (start & (GEN8_PDES - 1));
145 static inline unsigned int
146 gen8_pd_top_count(const struct i915_address_space *vm)
148 unsigned int shift = __gen8_pte_shift(vm->top);
149 return (vm->total + (1ull << shift) - 1) >> shift;
152 static inline struct i915_page_directory *
153 gen8_pdp_for_page_index(struct i915_address_space * const vm, const u64 idx)
155 struct i915_ppgtt * const ppgtt = i915_vm_to_ppgtt(vm);
160 return i915_pd_entry(ppgtt->pd, gen8_pd_index(idx, vm->top));
163 static inline struct i915_page_directory *
164 gen8_pdp_for_page_address(struct i915_address_space * const vm, const u64 addr)
166 return gen8_pdp_for_page_index(vm, addr >> GEN8_PTE_SHIFT);
169 static void __gen8_ppgtt_cleanup(struct i915_address_space *vm,
170 struct i915_page_directory *pd,
174 void **pde = pd->entry;
180 __gen8_ppgtt_cleanup(vm, *pde, GEN8_PDES, lvl - 1);
181 } while (pde++, --count);
184 free_px(vm, &pd->pt, lvl);
187 static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
189 struct i915_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
191 if (intel_vgpu_active(vm->i915))
192 gen8_ppgtt_notify_vgt(ppgtt, false);
194 __gen8_ppgtt_cleanup(vm, ppgtt->pd, gen8_pd_top_count(vm), vm->top);
198 static u64 __gen8_ppgtt_clear(struct i915_address_space * const vm,
199 struct i915_page_directory * const pd,
200 u64 start, const u64 end, int lvl)
202 const struct drm_i915_gem_object * const scratch = vm->scratch[lvl];
203 unsigned int idx, len;
205 GEM_BUG_ON(end > vm->total >> GEN8_PTE_SHIFT);
207 len = gen8_pd_range(start, end, lvl--, &idx);
208 DBG("%s(%p):{ lvl:%d, start:%llx, end:%llx, idx:%d, len:%d, used:%d }\n",
209 __func__, vm, lvl + 1, start, end,
210 idx, len, atomic_read(px_used(pd)));
211 GEM_BUG_ON(!len || len >= atomic_read(px_used(pd)));
214 struct i915_page_table *pt = pd->entry[idx];
216 if (atomic_fetch_inc(&pt->used) >> gen8_pd_shift(1) &&
217 gen8_pd_contains(start, end, lvl)) {
218 DBG("%s(%p):{ lvl:%d, idx:%d, start:%llx, end:%llx } removing pd\n",
219 __func__, vm, lvl + 1, idx, start, end);
220 clear_pd_entry(pd, idx, scratch);
221 __gen8_ppgtt_cleanup(vm, as_pd(pt), I915_PDES, lvl);
222 start += (u64)I915_PDES << gen8_pd_shift(lvl);
227 start = __gen8_ppgtt_clear(vm, as_pd(pt),
233 count = gen8_pt_count(start, end);
234 DBG("%s(%p):{ lvl:%d, start:%llx, end:%llx, idx:%d, len:%d, used:%d } removing pte\n",
235 __func__, vm, lvl, start, end,
236 gen8_pd_index(start, 0), count,
237 atomic_read(&pt->used));
238 GEM_BUG_ON(!count || count >= atomic_read(&pt->used));
240 vaddr = kmap_atomic_px(pt);
241 memset64(vaddr + gen8_pd_index(start, 0),
242 vm->scratch[0]->encode,
244 kunmap_atomic(vaddr);
246 atomic_sub(count, &pt->used);
250 if (release_pd_entry(pd, idx, pt, scratch))
251 free_px(vm, pt, lvl);
252 } while (idx++, --len);
257 static void gen8_ppgtt_clear(struct i915_address_space *vm,
258 u64 start, u64 length)
260 GEM_BUG_ON(!IS_ALIGNED(start, BIT_ULL(GEN8_PTE_SHIFT)));
261 GEM_BUG_ON(!IS_ALIGNED(length, BIT_ULL(GEN8_PTE_SHIFT)));
262 GEM_BUG_ON(range_overflows(start, length, vm->total));
264 start >>= GEN8_PTE_SHIFT;
265 length >>= GEN8_PTE_SHIFT;
266 GEM_BUG_ON(length == 0);
268 __gen8_ppgtt_clear(vm, i915_vm_to_ppgtt(vm)->pd,
269 start, start + length, vm->top);
272 static void __gen8_ppgtt_alloc(struct i915_address_space * const vm,
273 struct i915_vm_pt_stash *stash,
274 struct i915_page_directory * const pd,
275 u64 * const start, const u64 end, int lvl)
277 unsigned int idx, len;
279 GEM_BUG_ON(end > vm->total >> GEN8_PTE_SHIFT);
281 len = gen8_pd_range(*start, end, lvl--, &idx);
282 DBG("%s(%p):{ lvl:%d, start:%llx, end:%llx, idx:%d, len:%d, used:%d }\n",
283 __func__, vm, lvl + 1, *start, end,
284 idx, len, atomic_read(px_used(pd)));
285 GEM_BUG_ON(!len || (idx + len - 1) >> gen8_pd_shift(1));
287 spin_lock(&pd->lock);
288 GEM_BUG_ON(!atomic_read(px_used(pd))); /* Must be pinned! */
290 struct i915_page_table *pt = pd->entry[idx];
293 spin_unlock(&pd->lock);
295 DBG("%s(%p):{ lvl:%d, idx:%d } allocating new tree\n",
296 __func__, vm, lvl + 1, idx);
298 pt = stash->pt[!!lvl];
299 __i915_gem_object_pin_pages(pt->base);
300 i915_gem_object_make_unshrinkable(pt->base);
302 fill_px(pt, vm->scratch[lvl]->encode);
304 spin_lock(&pd->lock);
305 if (likely(!pd->entry[idx])) {
306 stash->pt[!!lvl] = pt->stash;
307 atomic_set(&pt->used, 0);
308 set_pd_entry(pd, idx, pt);
315 atomic_inc(&pt->used);
316 spin_unlock(&pd->lock);
318 __gen8_ppgtt_alloc(vm, stash,
319 as_pd(pt), start, end, lvl);
321 spin_lock(&pd->lock);
322 atomic_dec(&pt->used);
323 GEM_BUG_ON(!atomic_read(&pt->used));
325 unsigned int count = gen8_pt_count(*start, end);
327 DBG("%s(%p):{ lvl:%d, start:%llx, end:%llx, idx:%d, len:%d, used:%d } inserting pte\n",
328 __func__, vm, lvl, *start, end,
329 gen8_pd_index(*start, 0), count,
330 atomic_read(&pt->used));
332 atomic_add(count, &pt->used);
333 /* All other pdes may be simultaneously removed */
334 GEM_BUG_ON(atomic_read(&pt->used) > NALLOC * I915_PDES);
337 } while (idx++, --len);
338 spin_unlock(&pd->lock);
341 static void gen8_ppgtt_alloc(struct i915_address_space *vm,
342 struct i915_vm_pt_stash *stash,
343 u64 start, u64 length)
345 GEM_BUG_ON(!IS_ALIGNED(start, BIT_ULL(GEN8_PTE_SHIFT)));
346 GEM_BUG_ON(!IS_ALIGNED(length, BIT_ULL(GEN8_PTE_SHIFT)));
347 GEM_BUG_ON(range_overflows(start, length, vm->total));
349 start >>= GEN8_PTE_SHIFT;
350 length >>= GEN8_PTE_SHIFT;
351 GEM_BUG_ON(length == 0);
353 __gen8_ppgtt_alloc(vm, stash, i915_vm_to_ppgtt(vm)->pd,
354 &start, start + length, vm->top);
357 static __always_inline u64
358 gen8_ppgtt_insert_pte(struct i915_ppgtt *ppgtt,
359 struct i915_page_directory *pdp,
360 struct sgt_dma *iter,
362 enum i915_cache_level cache_level,
365 struct i915_page_directory *pd;
366 const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level, flags);
369 pd = i915_pd_entry(pdp, gen8_pd_index(idx, 2));
370 vaddr = kmap_atomic_px(i915_pt_entry(pd, gen8_pd_index(idx, 1)));
372 GEM_BUG_ON(iter->sg->length < I915_GTT_PAGE_SIZE);
373 vaddr[gen8_pd_index(idx, 0)] = pte_encode | iter->dma;
375 iter->dma += I915_GTT_PAGE_SIZE;
376 if (iter->dma >= iter->max) {
377 iter->sg = __sg_next(iter->sg);
383 iter->dma = sg_dma_address(iter->sg);
384 iter->max = iter->dma + iter->sg->length;
387 if (gen8_pd_index(++idx, 0) == 0) {
388 if (gen8_pd_index(idx, 1) == 0) {
389 /* Limited by sg length for 3lvl */
390 if (gen8_pd_index(idx, 2) == 0)
393 pd = pdp->entry[gen8_pd_index(idx, 2)];
396 clflush_cache_range(vaddr, PAGE_SIZE);
397 kunmap_atomic(vaddr);
398 vaddr = kmap_atomic_px(i915_pt_entry(pd, gen8_pd_index(idx, 1)));
401 clflush_cache_range(vaddr, PAGE_SIZE);
402 kunmap_atomic(vaddr);
407 static void gen8_ppgtt_insert_huge(struct i915_vma *vma,
408 struct sgt_dma *iter,
409 enum i915_cache_level cache_level,
412 const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level, flags);
413 u64 start = vma->node.start;
414 dma_addr_t rem = iter->sg->length;
416 GEM_BUG_ON(!i915_vm_is_4lvl(vma->vm));
419 struct i915_page_directory * const pdp =
420 gen8_pdp_for_page_address(vma->vm, start);
421 struct i915_page_directory * const pd =
422 i915_pd_entry(pdp, __gen8_pte_index(start, 2));
423 gen8_pte_t encode = pte_encode;
424 unsigned int maybe_64K = -1;
425 unsigned int page_size;
429 if (vma->page_sizes.sg & I915_GTT_PAGE_SIZE_2M &&
430 IS_ALIGNED(iter->dma, I915_GTT_PAGE_SIZE_2M) &&
431 rem >= I915_GTT_PAGE_SIZE_2M &&
432 !__gen8_pte_index(start, 0)) {
433 index = __gen8_pte_index(start, 1);
434 encode |= GEN8_PDE_PS_2M;
435 page_size = I915_GTT_PAGE_SIZE_2M;
437 vaddr = kmap_atomic_px(pd);
439 struct i915_page_table *pt =
440 i915_pt_entry(pd, __gen8_pte_index(start, 1));
442 index = __gen8_pte_index(start, 0);
443 page_size = I915_GTT_PAGE_SIZE;
446 vma->page_sizes.sg & I915_GTT_PAGE_SIZE_64K &&
447 IS_ALIGNED(iter->dma, I915_GTT_PAGE_SIZE_64K) &&
448 (IS_ALIGNED(rem, I915_GTT_PAGE_SIZE_64K) ||
449 rem >= (I915_PDES - index) * I915_GTT_PAGE_SIZE))
450 maybe_64K = __gen8_pte_index(start, 1);
452 vaddr = kmap_atomic_px(pt);
456 GEM_BUG_ON(iter->sg->length < page_size);
457 vaddr[index++] = encode | iter->dma;
460 iter->dma += page_size;
462 if (iter->dma >= iter->max) {
463 iter->sg = __sg_next(iter->sg);
467 rem = iter->sg->length;
468 iter->dma = sg_dma_address(iter->sg);
469 iter->max = iter->dma + rem;
471 if (maybe_64K != -1 && index < I915_PDES &&
472 !(IS_ALIGNED(iter->dma, I915_GTT_PAGE_SIZE_64K) &&
473 (IS_ALIGNED(rem, I915_GTT_PAGE_SIZE_64K) ||
474 rem >= (I915_PDES - index) * I915_GTT_PAGE_SIZE)))
477 if (unlikely(!IS_ALIGNED(iter->dma, page_size)))
480 } while (rem >= page_size && index < I915_PDES);
482 clflush_cache_range(vaddr, PAGE_SIZE);
483 kunmap_atomic(vaddr);
486 * Is it safe to mark the 2M block as 64K? -- Either we have
487 * filled whole page-table with 64K entries, or filled part of
488 * it and have reached the end of the sg table and we have
491 if (maybe_64K != -1 &&
492 (index == I915_PDES ||
493 (i915_vm_has_scratch_64K(vma->vm) &&
494 !iter->sg && IS_ALIGNED(vma->node.start +
496 I915_GTT_PAGE_SIZE_2M)))) {
497 vaddr = kmap_atomic_px(pd);
498 vaddr[maybe_64K] |= GEN8_PDE_IPS_64K;
499 kunmap_atomic(vaddr);
500 page_size = I915_GTT_PAGE_SIZE_64K;
503 * We write all 4K page entries, even when using 64K
504 * pages. In order to verify that the HW isn't cheating
505 * by using the 4K PTE instead of the 64K PTE, we want
506 * to remove all the surplus entries. If the HW skipped
507 * the 64K PTE, it will read/write into the scratch page
508 * instead - which we detect as missing results during
511 if (I915_SELFTEST_ONLY(vma->vm->scrub_64K)) {
514 encode = vma->vm->scratch[0]->encode;
515 vaddr = kmap_atomic_px(i915_pt_entry(pd, maybe_64K));
517 for (i = 1; i < index; i += 16)
518 memset64(vaddr + i, encode, 15);
520 kunmap_atomic(vaddr);
524 vma->page_sizes.gtt |= page_size;
528 static void gen8_ppgtt_insert(struct i915_address_space *vm,
529 struct i915_vma *vma,
530 enum i915_cache_level cache_level,
533 struct i915_ppgtt * const ppgtt = i915_vm_to_ppgtt(vm);
534 struct sgt_dma iter = sgt_dma(vma);
536 if (vma->page_sizes.sg > I915_GTT_PAGE_SIZE) {
537 gen8_ppgtt_insert_huge(vma, &iter, cache_level, flags);
539 u64 idx = vma->node.start >> GEN8_PTE_SHIFT;
542 struct i915_page_directory * const pdp =
543 gen8_pdp_for_page_index(vm, idx);
545 idx = gen8_ppgtt_insert_pte(ppgtt, pdp, &iter, idx,
549 vma->page_sizes.gtt = I915_GTT_PAGE_SIZE;
553 static int gen8_init_scratch(struct i915_address_space *vm)
559 * If everybody agrees to not to write into the scratch page,
560 * we can reuse it for all vm, keeping contexts and processes separate.
562 if (vm->has_read_only && vm->gt->vm && !i915_is_ggtt(vm->gt->vm)) {
563 struct i915_address_space *clone = vm->gt->vm;
565 GEM_BUG_ON(!clone->has_read_only);
567 vm->scratch_order = clone->scratch_order;
568 for (i = 0; i <= vm->top; i++)
569 vm->scratch[i] = i915_gem_object_get(clone->scratch[i]);
574 ret = setup_scratch_page(vm);
578 vm->scratch[0]->encode =
579 gen8_pte_encode(px_dma(vm->scratch[0]),
580 I915_CACHE_LLC, vm->has_read_only);
582 for (i = 1; i <= vm->top; i++) {
583 struct drm_i915_gem_object *obj;
585 obj = vm->alloc_pt_dma(vm, I915_GTT_PAGE_SIZE_4K);
589 ret = pin_pt_dma(vm, obj);
591 i915_gem_object_put(obj);
595 fill_px(obj, vm->scratch[i - 1]->encode);
596 obj->encode = gen8_pde_encode(px_dma(obj), I915_CACHE_LLC);
598 vm->scratch[i] = obj;
605 i915_gem_object_put(vm->scratch[i]);
609 static int gen8_preallocate_top_level_pdp(struct i915_ppgtt *ppgtt)
611 struct i915_address_space *vm = &ppgtt->vm;
612 struct i915_page_directory *pd = ppgtt->pd;
615 GEM_BUG_ON(vm->top != 2);
616 GEM_BUG_ON(gen8_pd_top_count(vm) != GEN8_3LVL_PDPES);
618 for (idx = 0; idx < GEN8_3LVL_PDPES; idx++) {
619 struct i915_page_directory *pde;
626 err = pin_pt_dma(vm, pde->pt.base);
632 fill_px(pde, vm->scratch[1]->encode);
633 set_pd_entry(pd, idx, pde);
634 atomic_inc(px_used(pde)); /* keep pinned */
641 static struct i915_page_directory *
642 gen8_alloc_top_pd(struct i915_address_space *vm)
644 const unsigned int count = gen8_pd_top_count(vm);
645 struct i915_page_directory *pd;
648 GEM_BUG_ON(count > I915_PDES);
650 pd = __alloc_pd(count);
652 return ERR_PTR(-ENOMEM);
654 pd->pt.base = vm->alloc_pt_dma(vm, I915_GTT_PAGE_SIZE_4K);
655 if (IS_ERR(pd->pt.base)) {
656 err = PTR_ERR(pd->pt.base);
661 err = pin_pt_dma(vm, pd->pt.base);
665 fill_page_dma(px_base(pd), vm->scratch[vm->top]->encode, count);
666 atomic_inc(px_used(pd)); /* mark as pinned */
675 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
676 * with a net effect resembling a 2-level page table in normal x86 terms. Each
677 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
681 struct i915_ppgtt *gen8_ppgtt_create(struct intel_gt *gt)
683 struct i915_ppgtt *ppgtt;
686 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
688 return ERR_PTR(-ENOMEM);
690 ppgtt_init(ppgtt, gt);
691 ppgtt->vm.top = i915_vm_is_4lvl(&ppgtt->vm) ? 3 : 2;
692 ppgtt->vm.pd_shift = ilog2(SZ_4K * SZ_4K / sizeof(gen8_pte_t));
695 * From bdw, there is hw support for read-only pages in the PPGTT.
697 * Gen11 has HSDES#:1807136187 unresolved. Disable ro support
700 * Gen12 has inherited the same read-only fault issue from gen11.
702 ppgtt->vm.has_read_only = !IS_GEN_RANGE(gt->i915, 11, 12);
704 ppgtt->vm.alloc_pt_dma = alloc_pt_dma;
706 err = gen8_init_scratch(&ppgtt->vm);
710 ppgtt->pd = gen8_alloc_top_pd(&ppgtt->vm);
711 if (IS_ERR(ppgtt->pd)) {
712 err = PTR_ERR(ppgtt->pd);
713 goto err_free_scratch;
716 if (!i915_vm_is_4lvl(&ppgtt->vm)) {
717 err = gen8_preallocate_top_level_pdp(ppgtt);
722 ppgtt->vm.bind_async_flags = I915_VMA_LOCAL_BIND;
723 ppgtt->vm.insert_entries = gen8_ppgtt_insert;
724 ppgtt->vm.allocate_va_range = gen8_ppgtt_alloc;
725 ppgtt->vm.clear_range = gen8_ppgtt_clear;
727 ppgtt->vm.pte_encode = gen8_pte_encode;
729 if (intel_vgpu_active(gt->i915))
730 gen8_ppgtt_notify_vgt(ppgtt, true);
732 ppgtt->vm.cleanup = gen8_ppgtt_cleanup;
737 __gen8_ppgtt_cleanup(&ppgtt->vm, ppgtt->pd,
738 gen8_pd_top_count(&ppgtt->vm), ppgtt->vm.top);
740 free_scratch(&ppgtt->vm);