GNU Linux-libre 4.14.259-gnu1
[releases.git] / drivers / gpu / drm / amd / amdgpu / gfx_v9_0.c
1 /*
2  * Copyright 2016 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  */
23 #include <linux/firmware.h>
24 #include <drm/drmP.h>
25 #include "amdgpu.h"
26 #include "amdgpu_gfx.h"
27 #include "soc15.h"
28 #include "soc15d.h"
29
30 #include "vega10/soc15ip.h"
31 #include "vega10/GC/gc_9_0_offset.h"
32 #include "vega10/GC/gc_9_0_sh_mask.h"
33 #include "vega10/vega10_enum.h"
34 #include "vega10/HDP/hdp_4_0_offset.h"
35
36 #include "soc15_common.h"
37 #include "clearstate_gfx9.h"
38 #include "v9_structs.h"
39
40 #define GFX9_NUM_GFX_RINGS     1
41 #define GFX9_MEC_HPD_SIZE 2048
42 #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
43 #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
44 #define GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH 34
45
46 #define mmPWR_MISC_CNTL_STATUS                                  0x0183
47 #define mmPWR_MISC_CNTL_STATUS_BASE_IDX                         0
48 #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT        0x0
49 #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT          0x1
50 #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK          0x00000001L
51 #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK            0x00000006L
52
53 /*(DEBLOBBED)*/
54
55 static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
56 {
57         {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
58                 SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0)},
59         {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_SIZE),
60                 SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID1), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID1)},
61         {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_SIZE),
62                 SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID2), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID2)},
63         {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_SIZE),
64                 SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID3), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID3)},
65         {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_SIZE),
66                 SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID4), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID4)},
67         {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_SIZE),
68                 SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID5), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID5)},
69         {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_SIZE),
70                 SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID6), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID6)},
71         {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_SIZE),
72                 SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID7), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID7)},
73         {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_SIZE),
74                 SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID8), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID8)},
75         {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_SIZE),
76                 SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID9), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID9)},
77         {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_SIZE),
78                 SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID10), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID10)},
79         {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_SIZE),
80                 SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID11), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID11)},
81         {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_SIZE),
82                 SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID12), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID12)},
83         {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_SIZE),
84                 SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID13), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID13)},
85         {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_SIZE),
86                 SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID14), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID14)},
87         {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_SIZE),
88                 SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID15), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID15)}
89 };
90
91 static const u32 golden_settings_gc_9_0[] =
92 {
93         SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
94         SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
95         SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
96         SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
97         SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
98         SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
99         SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
100         SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
101         SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
102         SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
103         SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
104         SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
105         SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
106         SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
107         SOC15_REG_OFFSET(GC, 0, mmSH_MEM_CONFIG), 0x00001000, 0x00001000,
108         SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_1), 0x0000000f, 0x01000107,
109         SOC15_REG_OFFSET(GC, 0, mmSQC_CONFIG), 0x03000000, 0x020a2000,
110         SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
111         SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x4a2c0e68,
112         SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0xb5d3f197,
113         SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
114         SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff,
115         SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
116 };
117
118 static const u32 golden_settings_gc_9_0_vg10[] =
119 {
120         SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0x0000f000, 0x00012107,
121         SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
122         SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x2a114042,
123         SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x2a114042,
124         SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0x00008000, 0x00048000,
125         SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
126         SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x00001800, 0x00000800
127 };
128
129 static const u32 golden_settings_gc_9_1[] =
130 {
131         SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0xfffdf3cf, 0x00014104,
132         SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
133         SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
134         SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
135         SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
136         SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
137         SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
138         SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
139         SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
140         SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
141         SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
142         SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
143         SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
144         SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
145         SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
146         SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
147         SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x00000000,
148         SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0x00003120,
149         SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
150         SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000000ff,
151         SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
152 };
153
154 static const u32 golden_settings_gc_9_1_rv1[] =
155 {
156         SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
157         SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x24000042,
158         SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x24000042,
159         SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0xffffffff, 0x04048000,
160         SOC15_REG_OFFSET(GC, 0, mmPA_SC_MODE_CNTL_1), 0x06000000, 0x06000000,
161         SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
162         SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x01bd9f33, 0x00000800
163 };
164
165 #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
166 #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
167
168 static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
169 static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
170 static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
171 static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
172 static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
173                                  struct amdgpu_cu_info *cu_info);
174 static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
175 static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
176 static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
177
178 static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
179 {
180         switch (adev->asic_type) {
181         case CHIP_VEGA10:
182                 amdgpu_program_register_sequence(adev,
183                                                  golden_settings_gc_9_0,
184                                                  (const u32)ARRAY_SIZE(golden_settings_gc_9_0));
185                 amdgpu_program_register_sequence(adev,
186                                                  golden_settings_gc_9_0_vg10,
187                                                  (const u32)ARRAY_SIZE(golden_settings_gc_9_0_vg10));
188                 break;
189         case CHIP_RAVEN:
190                 amdgpu_program_register_sequence(adev,
191                                                  golden_settings_gc_9_1,
192                                                  (const u32)ARRAY_SIZE(golden_settings_gc_9_1));
193                 amdgpu_program_register_sequence(adev,
194                                                  golden_settings_gc_9_1_rv1,
195                                                  (const u32)ARRAY_SIZE(golden_settings_gc_9_1_rv1));
196                 break;
197         default:
198                 break;
199         }
200 }
201
202 static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
203 {
204         adev->gfx.scratch.num_reg = 8;
205         adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
206         adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
207 }
208
209 static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
210                                        bool wc, uint32_t reg, uint32_t val)
211 {
212         amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
213         amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
214                                 WRITE_DATA_DST_SEL(0) |
215                                 (wc ? WR_CONFIRM : 0));
216         amdgpu_ring_write(ring, reg);
217         amdgpu_ring_write(ring, 0);
218         amdgpu_ring_write(ring, val);
219 }
220
221 static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
222                                   int mem_space, int opt, uint32_t addr0,
223                                   uint32_t addr1, uint32_t ref, uint32_t mask,
224                                   uint32_t inv)
225 {
226         amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
227         amdgpu_ring_write(ring,
228                                  /* memory (1) or register (0) */
229                                  (WAIT_REG_MEM_MEM_SPACE(mem_space) |
230                                  WAIT_REG_MEM_OPERATION(opt) | /* wait */
231                                  WAIT_REG_MEM_FUNCTION(3) |  /* equal */
232                                  WAIT_REG_MEM_ENGINE(eng_sel)));
233
234         if (mem_space)
235                 BUG_ON(addr0 & 0x3); /* Dword align */
236         amdgpu_ring_write(ring, addr0);
237         amdgpu_ring_write(ring, addr1);
238         amdgpu_ring_write(ring, ref);
239         amdgpu_ring_write(ring, mask);
240         amdgpu_ring_write(ring, inv); /* poll interval */
241 }
242
243 static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
244 {
245         struct amdgpu_device *adev = ring->adev;
246         uint32_t scratch;
247         uint32_t tmp = 0;
248         unsigned i;
249         int r;
250
251         r = amdgpu_gfx_scratch_get(adev, &scratch);
252         if (r) {
253                 DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
254                 return r;
255         }
256         WREG32(scratch, 0xCAFEDEAD);
257         r = amdgpu_ring_alloc(ring, 3);
258         if (r) {
259                 DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
260                           ring->idx, r);
261                 amdgpu_gfx_scratch_free(adev, scratch);
262                 return r;
263         }
264         amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
265         amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
266         amdgpu_ring_write(ring, 0xDEADBEEF);
267         amdgpu_ring_commit(ring);
268
269         for (i = 0; i < adev->usec_timeout; i++) {
270                 tmp = RREG32(scratch);
271                 if (tmp == 0xDEADBEEF)
272                         break;
273                 DRM_UDELAY(1);
274         }
275         if (i < adev->usec_timeout) {
276                 DRM_INFO("ring test on %d succeeded in %d usecs\n",
277                          ring->idx, i);
278         } else {
279                 DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
280                           ring->idx, scratch, tmp);
281                 r = -EINVAL;
282         }
283         amdgpu_gfx_scratch_free(adev, scratch);
284         return r;
285 }
286
287 static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
288 {
289         struct amdgpu_device *adev = ring->adev;
290         struct amdgpu_ib ib;
291         struct dma_fence *f = NULL;
292         uint32_t scratch;
293         uint32_t tmp = 0;
294         long r;
295
296         r = amdgpu_gfx_scratch_get(adev, &scratch);
297         if (r) {
298                 DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
299                 return r;
300         }
301         WREG32(scratch, 0xCAFEDEAD);
302         memset(&ib, 0, sizeof(ib));
303         r = amdgpu_ib_get(adev, NULL, 256, &ib);
304         if (r) {
305                 DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
306                 goto err1;
307         }
308         ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
309         ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
310         ib.ptr[2] = 0xDEADBEEF;
311         ib.length_dw = 3;
312
313         r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
314         if (r)
315                 goto err2;
316
317         r = dma_fence_wait_timeout(f, false, timeout);
318         if (r == 0) {
319                 DRM_ERROR("amdgpu: IB test timed out.\n");
320                 r = -ETIMEDOUT;
321                 goto err2;
322         } else if (r < 0) {
323                 DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
324                 goto err2;
325         }
326         tmp = RREG32(scratch);
327         if (tmp == 0xDEADBEEF) {
328                 DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
329                 r = 0;
330         } else {
331                 DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
332                           scratch, tmp);
333                 r = -EINVAL;
334         }
335 err2:
336         amdgpu_ib_free(adev, &ib, NULL);
337         dma_fence_put(f);
338 err1:
339         amdgpu_gfx_scratch_free(adev, scratch);
340         return r;
341 }
342
343 static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
344 {
345         const char *chip_name;
346         char fw_name[30];
347         int err;
348         struct amdgpu_firmware_info *info = NULL;
349         const struct common_firmware_header *header = NULL;
350         const struct gfx_firmware_header_v1_0 *cp_hdr;
351         const struct rlc_firmware_header_v2_0 *rlc_hdr;
352         unsigned int *tmp = NULL;
353         unsigned int i = 0;
354
355         DRM_DEBUG("\n");
356
357         switch (adev->asic_type) {
358         case CHIP_VEGA10:
359                 chip_name = "vega10";
360                 break;
361         case CHIP_RAVEN:
362                 chip_name = "raven";
363                 break;
364         default:
365                 BUG();
366         }
367
368         snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
369         err = reject_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
370         if (err)
371                 goto out;
372         err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
373         if (err)
374                 goto out;
375         cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
376         adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
377         adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
378
379         snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
380         err = reject_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
381         if (err)
382                 goto out;
383         err = amdgpu_ucode_validate(adev->gfx.me_fw);
384         if (err)
385                 goto out;
386         cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
387         adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
388         adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
389
390         snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
391         err = reject_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
392         if (err)
393                 goto out;
394         err = amdgpu_ucode_validate(adev->gfx.ce_fw);
395         if (err)
396                 goto out;
397         cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
398         adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
399         adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
400
401         snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
402         err = reject_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
403         if (err)
404                 goto out;
405         err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
406         rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
407         adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
408         adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
409         adev->gfx.rlc.save_and_restore_offset =
410                         le32_to_cpu(rlc_hdr->save_and_restore_offset);
411         adev->gfx.rlc.clear_state_descriptor_offset =
412                         le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
413         adev->gfx.rlc.avail_scratch_ram_locations =
414                         le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
415         adev->gfx.rlc.reg_restore_list_size =
416                         le32_to_cpu(rlc_hdr->reg_restore_list_size);
417         adev->gfx.rlc.reg_list_format_start =
418                         le32_to_cpu(rlc_hdr->reg_list_format_start);
419         adev->gfx.rlc.reg_list_format_separate_start =
420                         le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
421         adev->gfx.rlc.starting_offsets_start =
422                         le32_to_cpu(rlc_hdr->starting_offsets_start);
423         adev->gfx.rlc.reg_list_format_size_bytes =
424                         le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
425         adev->gfx.rlc.reg_list_size_bytes =
426                         le32_to_cpu(rlc_hdr->reg_list_size_bytes);
427         adev->gfx.rlc.register_list_format =
428                         kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
429                                 adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
430         if (!adev->gfx.rlc.register_list_format) {
431                 err = -ENOMEM;
432                 goto out;
433         }
434
435         tmp = (unsigned int *)((uintptr_t)rlc_hdr +
436                         le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
437         for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
438                 adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
439
440         adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
441
442         tmp = (unsigned int *)((uintptr_t)rlc_hdr +
443                         le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
444         for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
445                 adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
446
447         snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
448         err = reject_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
449         if (err)
450                 goto out;
451         err = amdgpu_ucode_validate(adev->gfx.mec_fw);
452         if (err)
453                 goto out;
454         cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
455         adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
456         adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
457
458
459         snprintf(fw_name, sizeof(fw_name), "/*(DEBLOBBED)*/", chip_name);
460         err = reject_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
461         if (!err) {
462                 err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
463                 if (err)
464                         goto out;
465                 cp_hdr = (const struct gfx_firmware_header_v1_0 *)
466                 adev->gfx.mec2_fw->data;
467                 adev->gfx.mec2_fw_version =
468                 le32_to_cpu(cp_hdr->header.ucode_version);
469                 adev->gfx.mec2_feature_version =
470                 le32_to_cpu(cp_hdr->ucode_feature_version);
471         } else {
472                 err = 0;
473                 adev->gfx.mec2_fw = NULL;
474         }
475
476         if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
477                 info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
478                 info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
479                 info->fw = adev->gfx.pfp_fw;
480                 header = (const struct common_firmware_header *)info->fw->data;
481                 adev->firmware.fw_size +=
482                         ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
483
484                 info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
485                 info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
486                 info->fw = adev->gfx.me_fw;
487                 header = (const struct common_firmware_header *)info->fw->data;
488                 adev->firmware.fw_size +=
489                         ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
490
491                 info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
492                 info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
493                 info->fw = adev->gfx.ce_fw;
494                 header = (const struct common_firmware_header *)info->fw->data;
495                 adev->firmware.fw_size +=
496                         ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
497
498                 info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
499                 info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
500                 info->fw = adev->gfx.rlc_fw;
501                 header = (const struct common_firmware_header *)info->fw->data;
502                 adev->firmware.fw_size +=
503                         ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
504
505                 info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
506                 info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
507                 info->fw = adev->gfx.mec_fw;
508                 header = (const struct common_firmware_header *)info->fw->data;
509                 cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
510                 adev->firmware.fw_size +=
511                         ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
512
513                 info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
514                 info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
515                 info->fw = adev->gfx.mec_fw;
516                 adev->firmware.fw_size +=
517                         ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
518
519                 if (adev->gfx.mec2_fw) {
520                         info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
521                         info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
522                         info->fw = adev->gfx.mec2_fw;
523                         header = (const struct common_firmware_header *)info->fw->data;
524                         cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
525                         adev->firmware.fw_size +=
526                                 ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
527                         info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
528                         info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
529                         info->fw = adev->gfx.mec2_fw;
530                         adev->firmware.fw_size +=
531                                 ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
532                 }
533
534         }
535
536 out:
537         if (err) {
538                 dev_err(adev->dev,
539                         "gfx9: Failed to load firmware \"%s\"\n",
540                         fw_name);
541                 release_firmware(adev->gfx.pfp_fw);
542                 adev->gfx.pfp_fw = NULL;
543                 release_firmware(adev->gfx.me_fw);
544                 adev->gfx.me_fw = NULL;
545                 release_firmware(adev->gfx.ce_fw);
546                 adev->gfx.ce_fw = NULL;
547                 release_firmware(adev->gfx.rlc_fw);
548                 adev->gfx.rlc_fw = NULL;
549                 release_firmware(adev->gfx.mec_fw);
550                 adev->gfx.mec_fw = NULL;
551                 release_firmware(adev->gfx.mec2_fw);
552                 adev->gfx.mec2_fw = NULL;
553         }
554         return err;
555 }
556
557 static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
558 {
559         u32 count = 0;
560         const struct cs_section_def *sect = NULL;
561         const struct cs_extent_def *ext = NULL;
562
563         /* begin clear state */
564         count += 2;
565         /* context control state */
566         count += 3;
567
568         for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
569                 for (ext = sect->section; ext->extent != NULL; ++ext) {
570                         if (sect->id == SECT_CONTEXT)
571                                 count += 2 + ext->reg_count;
572                         else
573                                 return 0;
574                 }
575         }
576
577         /* end clear state */
578         count += 2;
579         /* clear state */
580         count += 2;
581
582         return count;
583 }
584
585 static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
586                                     volatile u32 *buffer)
587 {
588         u32 count = 0, i;
589         const struct cs_section_def *sect = NULL;
590         const struct cs_extent_def *ext = NULL;
591
592         if (adev->gfx.rlc.cs_data == NULL)
593                 return;
594         if (buffer == NULL)
595                 return;
596
597         buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
598         buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
599
600         buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
601         buffer[count++] = cpu_to_le32(0x80000000);
602         buffer[count++] = cpu_to_le32(0x80000000);
603
604         for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
605                 for (ext = sect->section; ext->extent != NULL; ++ext) {
606                         if (sect->id == SECT_CONTEXT) {
607                                 buffer[count++] =
608                                         cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
609                                 buffer[count++] = cpu_to_le32(ext->reg_index -
610                                                 PACKET3_SET_CONTEXT_REG_START);
611                                 for (i = 0; i < ext->reg_count; i++)
612                                         buffer[count++] = cpu_to_le32(ext->extent[i]);
613                         } else {
614                                 return;
615                         }
616                 }
617         }
618
619         buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
620         buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
621
622         buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
623         buffer[count++] = cpu_to_le32(0);
624 }
625
626 static void gfx_v9_0_init_lbpw(struct amdgpu_device *adev)
627 {
628         uint32_t data;
629
630         /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
631         WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
632         WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x0333A5A7);
633         WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
634         WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x30 | 0x40 << 8 | 0x02FA << 16));
635
636         /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
637         WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
638
639         /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
640         WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000500);
641
642         mutex_lock(&adev->grbm_idx_mutex);
643         /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
644         gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
645         WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
646
647         /* set mmRLC_LB_PARAMS = 0x003F_1006 */
648         data = REG_SET_FIELD(0, RLC_LB_PARAMS, FIFO_SAMPLES, 0x0003);
649         data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLES, 0x0010);
650         data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLE_INTERVAL, 0x033F);
651         WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
652
653         /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
654         data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
655         data &= 0x0000FFFF;
656         data |= 0x00C00000;
657         WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
658
659         /* set RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xFFF */
660         WREG32_SOC15(GC, 0, mmRLC_LB_ALWAYS_ACTIVE_CU_MASK, 0xFFF);
661
662         /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
663          * but used for RLC_LB_CNTL configuration */
664         data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
665         data |= REG_SET_FIELD(data, RLC_LB_CNTL, CU_MASK_USED_OFF_HYST, 0x09);
666         data |= REG_SET_FIELD(data, RLC_LB_CNTL, RESERVED, 0x80000);
667         WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
668         mutex_unlock(&adev->grbm_idx_mutex);
669 }
670
671 static void gfx_v9_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
672 {
673         WREG32_FIELD15(GC, 0, RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
674 }
675
676 static void rv_init_cp_jump_table(struct amdgpu_device *adev)
677 {
678         const __le32 *fw_data;
679         volatile u32 *dst_ptr;
680         int me, i, max_me = 5;
681         u32 bo_offset = 0;
682         u32 table_offset, table_size;
683
684         /* write the cp table buffer */
685         dst_ptr = adev->gfx.rlc.cp_table_ptr;
686         for (me = 0; me < max_me; me++) {
687                 if (me == 0) {
688                         const struct gfx_firmware_header_v1_0 *hdr =
689                                 (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
690                         fw_data = (const __le32 *)
691                                 (adev->gfx.ce_fw->data +
692                                  le32_to_cpu(hdr->header.ucode_array_offset_bytes));
693                         table_offset = le32_to_cpu(hdr->jt_offset);
694                         table_size = le32_to_cpu(hdr->jt_size);
695                 } else if (me == 1) {
696                         const struct gfx_firmware_header_v1_0 *hdr =
697                                 (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
698                         fw_data = (const __le32 *)
699                                 (adev->gfx.pfp_fw->data +
700                                  le32_to_cpu(hdr->header.ucode_array_offset_bytes));
701                         table_offset = le32_to_cpu(hdr->jt_offset);
702                         table_size = le32_to_cpu(hdr->jt_size);
703                 } else if (me == 2) {
704                         const struct gfx_firmware_header_v1_0 *hdr =
705                                 (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
706                         fw_data = (const __le32 *)
707                                 (adev->gfx.me_fw->data +
708                                  le32_to_cpu(hdr->header.ucode_array_offset_bytes));
709                         table_offset = le32_to_cpu(hdr->jt_offset);
710                         table_size = le32_to_cpu(hdr->jt_size);
711                 } else if (me == 3) {
712                         const struct gfx_firmware_header_v1_0 *hdr =
713                                 (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
714                         fw_data = (const __le32 *)
715                                 (adev->gfx.mec_fw->data +
716                                  le32_to_cpu(hdr->header.ucode_array_offset_bytes));
717                         table_offset = le32_to_cpu(hdr->jt_offset);
718                         table_size = le32_to_cpu(hdr->jt_size);
719                 } else  if (me == 4) {
720                         const struct gfx_firmware_header_v1_0 *hdr =
721                                 (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
722                         fw_data = (const __le32 *)
723                                 (adev->gfx.mec2_fw->data +
724                                  le32_to_cpu(hdr->header.ucode_array_offset_bytes));
725                         table_offset = le32_to_cpu(hdr->jt_offset);
726                         table_size = le32_to_cpu(hdr->jt_size);
727                 }
728
729                 for (i = 0; i < table_size; i ++) {
730                         dst_ptr[bo_offset + i] =
731                                 cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
732                 }
733
734                 bo_offset += table_size;
735         }
736 }
737
738 static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
739 {
740         /* clear state block */
741         amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
742                         &adev->gfx.rlc.clear_state_gpu_addr,
743                         (void **)&adev->gfx.rlc.cs_ptr);
744
745         /* jump table block */
746         amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
747                         &adev->gfx.rlc.cp_table_gpu_addr,
748                         (void **)&adev->gfx.rlc.cp_table_ptr);
749 }
750
751 static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
752 {
753         volatile u32 *dst_ptr;
754         u32 dws;
755         const struct cs_section_def *cs_data;
756         int r;
757
758         adev->gfx.rlc.cs_data = gfx9_cs_data;
759
760         cs_data = adev->gfx.rlc.cs_data;
761
762         if (cs_data) {
763                 /* clear state block */
764                 adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
765                 r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
766                                               AMDGPU_GEM_DOMAIN_VRAM,
767                                               &adev->gfx.rlc.clear_state_obj,
768                                               &adev->gfx.rlc.clear_state_gpu_addr,
769                                               (void **)&adev->gfx.rlc.cs_ptr);
770                 if (r) {
771                         dev_err(adev->dev, "(%d) failed to create rlc csb bo\n",
772                                 r);
773                         gfx_v9_0_rlc_fini(adev);
774                         return r;
775                 }
776                 /* set up the cs buffer */
777                 dst_ptr = adev->gfx.rlc.cs_ptr;
778                 gfx_v9_0_get_csb_buffer(adev, dst_ptr);
779                 amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
780                 amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
781         }
782
783         if (adev->asic_type == CHIP_RAVEN) {
784                 /* TODO: double check the cp_table_size for RV */
785                 adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
786                 r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
787                                               PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
788                                               &adev->gfx.rlc.cp_table_obj,
789                                               &adev->gfx.rlc.cp_table_gpu_addr,
790                                               (void **)&adev->gfx.rlc.cp_table_ptr);
791                 if (r) {
792                         dev_err(adev->dev,
793                                 "(%d) failed to create cp table bo\n", r);
794                         gfx_v9_0_rlc_fini(adev);
795                         return r;
796                 }
797
798                 rv_init_cp_jump_table(adev);
799                 amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
800                 amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
801
802                 gfx_v9_0_init_lbpw(adev);
803         }
804
805         return 0;
806 }
807
808 static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
809 {
810         amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
811         amdgpu_bo_free_kernel(&adev->gfx.mec.mec_fw_obj, NULL, NULL);
812 }
813
814 static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
815 {
816         int r;
817         u32 *hpd;
818         const __le32 *fw_data;
819         unsigned fw_size;
820         u32 *fw;
821         size_t mec_hpd_size;
822
823         const struct gfx_firmware_header_v1_0 *mec_hdr;
824
825         bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
826
827         /* take ownership of the relevant compute queues */
828         amdgpu_gfx_compute_queue_acquire(adev);
829         mec_hpd_size = adev->gfx.num_compute_rings * GFX9_MEC_HPD_SIZE;
830
831         r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
832                                       AMDGPU_GEM_DOMAIN_GTT,
833                                       &adev->gfx.mec.hpd_eop_obj,
834                                       &adev->gfx.mec.hpd_eop_gpu_addr,
835                                       (void **)&hpd);
836         if (r) {
837                 dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
838                 gfx_v9_0_mec_fini(adev);
839                 return r;
840         }
841
842         memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
843
844         amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
845         amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
846
847         mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
848
849         fw_data = (const __le32 *)
850                 (adev->gfx.mec_fw->data +
851                  le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
852         fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
853
854         r = amdgpu_bo_create_reserved(adev, mec_hdr->header.ucode_size_bytes,
855                                       PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
856                                       &adev->gfx.mec.mec_fw_obj,
857                                       &adev->gfx.mec.mec_fw_gpu_addr,
858                                       (void **)&fw);
859         if (r) {
860                 dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
861                 gfx_v9_0_mec_fini(adev);
862                 return r;
863         }
864
865         memcpy(fw, fw_data, fw_size);
866
867         amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
868         amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
869
870         return 0;
871 }
872
873 static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
874 {
875         WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
876                 (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
877                 (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
878                 (address << SQ_IND_INDEX__INDEX__SHIFT) |
879                 (SQ_IND_INDEX__FORCE_READ_MASK));
880         return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
881 }
882
883 static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
884                            uint32_t wave, uint32_t thread,
885                            uint32_t regno, uint32_t num, uint32_t *out)
886 {
887         WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
888                 (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
889                 (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
890                 (regno << SQ_IND_INDEX__INDEX__SHIFT) |
891                 (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
892                 (SQ_IND_INDEX__FORCE_READ_MASK) |
893                 (SQ_IND_INDEX__AUTO_INCR_MASK));
894         while (num--)
895                 *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
896 }
897
898 static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
899 {
900         /* type 1 wave data */
901         dst[(*no_fields)++] = 1;
902         dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
903         dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
904         dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
905         dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
906         dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
907         dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
908         dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
909         dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
910         dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
911         dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
912         dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
913         dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
914         dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
915         dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
916 }
917
918 static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
919                                      uint32_t wave, uint32_t start,
920                                      uint32_t size, uint32_t *dst)
921 {
922         wave_read_regs(
923                 adev, simd, wave, 0,
924                 start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
925 }
926
927
928 static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
929         .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
930         .select_se_sh = &gfx_v9_0_select_se_sh,
931         .read_wave_data = &gfx_v9_0_read_wave_data,
932         .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
933 };
934
935 static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
936 {
937         u32 gb_addr_config;
938
939         adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
940
941         switch (adev->asic_type) {
942         case CHIP_VEGA10:
943                 adev->gfx.config.max_hw_contexts = 8;
944                 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
945                 adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
946                 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
947                 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
948                 gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
949                 break;
950         case CHIP_RAVEN:
951                 adev->gfx.config.max_hw_contexts = 8;
952                 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
953                 adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
954                 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
955                 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
956                 gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
957                 break;
958         default:
959                 BUG();
960                 break;
961         }
962
963         adev->gfx.config.gb_addr_config = gb_addr_config;
964
965         adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
966                         REG_GET_FIELD(
967                                         adev->gfx.config.gb_addr_config,
968                                         GB_ADDR_CONFIG,
969                                         NUM_PIPES);
970
971         adev->gfx.config.max_tile_pipes =
972                 adev->gfx.config.gb_addr_config_fields.num_pipes;
973
974         adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
975                         REG_GET_FIELD(
976                                         adev->gfx.config.gb_addr_config,
977                                         GB_ADDR_CONFIG,
978                                         NUM_BANKS);
979         adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
980                         REG_GET_FIELD(
981                                         adev->gfx.config.gb_addr_config,
982                                         GB_ADDR_CONFIG,
983                                         MAX_COMPRESSED_FRAGS);
984         adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
985                         REG_GET_FIELD(
986                                         adev->gfx.config.gb_addr_config,
987                                         GB_ADDR_CONFIG,
988                                         NUM_RB_PER_SE);
989         adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
990                         REG_GET_FIELD(
991                                         adev->gfx.config.gb_addr_config,
992                                         GB_ADDR_CONFIG,
993                                         NUM_SHADER_ENGINES);
994         adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
995                         REG_GET_FIELD(
996                                         adev->gfx.config.gb_addr_config,
997                                         GB_ADDR_CONFIG,
998                                         PIPE_INTERLEAVE_SIZE));
999 }
1000
1001 static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
1002                                    struct amdgpu_ngg_buf *ngg_buf,
1003                                    int size_se,
1004                                    int default_size_se)
1005 {
1006         int r;
1007
1008         if (size_se < 0) {
1009                 dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
1010                 return -EINVAL;
1011         }
1012         size_se = size_se ? size_se : default_size_se;
1013
1014         ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
1015         r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
1016                                     PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
1017                                     &ngg_buf->bo,
1018                                     &ngg_buf->gpu_addr,
1019                                     NULL);
1020         if (r) {
1021                 dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
1022                 return r;
1023         }
1024         ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
1025
1026         return r;
1027 }
1028
1029 static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
1030 {
1031         int i;
1032
1033         for (i = 0; i < NGG_BUF_MAX; i++)
1034                 amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
1035                                       &adev->gfx.ngg.buf[i].gpu_addr,
1036                                       NULL);
1037
1038         memset(&adev->gfx.ngg.buf[0], 0,
1039                         sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
1040
1041         adev->gfx.ngg.init = false;
1042
1043         return 0;
1044 }
1045
1046 static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
1047 {
1048         int r;
1049
1050         if (!amdgpu_ngg || adev->gfx.ngg.init == true)
1051                 return 0;
1052
1053         /* GDS reserve memory: 64 bytes alignment */
1054         adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
1055         adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
1056         adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
1057         adev->gfx.ngg.gds_reserve_addr = amdgpu_gds_reg_offset[0].mem_base;
1058         adev->gfx.ngg.gds_reserve_addr += adev->gds.mem.gfx_partition_size;
1059
1060         /* Primitive Buffer */
1061         r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
1062                                     amdgpu_prim_buf_per_se,
1063                                     64 * 1024);
1064         if (r) {
1065                 dev_err(adev->dev, "Failed to create Primitive Buffer\n");
1066                 goto err;
1067         }
1068
1069         /* Position Buffer */
1070         r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
1071                                     amdgpu_pos_buf_per_se,
1072                                     256 * 1024);
1073         if (r) {
1074                 dev_err(adev->dev, "Failed to create Position Buffer\n");
1075                 goto err;
1076         }
1077
1078         /* Control Sideband */
1079         r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
1080                                     amdgpu_cntl_sb_buf_per_se,
1081                                     256);
1082         if (r) {
1083                 dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
1084                 goto err;
1085         }
1086
1087         /* Parameter Cache, not created by default */
1088         if (amdgpu_param_buf_per_se <= 0)
1089                 goto out;
1090
1091         r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
1092                                     amdgpu_param_buf_per_se,
1093                                     512 * 1024);
1094         if (r) {
1095                 dev_err(adev->dev, "Failed to create Parameter Cache\n");
1096                 goto err;
1097         }
1098
1099 out:
1100         adev->gfx.ngg.init = true;
1101         return 0;
1102 err:
1103         gfx_v9_0_ngg_fini(adev);
1104         return r;
1105 }
1106
1107 static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
1108 {
1109         struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
1110         int r;
1111         u32 data;
1112         u32 size;
1113         u32 base;
1114
1115         if (!amdgpu_ngg)
1116                 return 0;
1117
1118         /* Program buffer size */
1119         data = 0;
1120         size = adev->gfx.ngg.buf[NGG_PRIM].size / 256;
1121         data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE, size);
1122
1123         size = adev->gfx.ngg.buf[NGG_POS].size / 256;
1124         data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE, size);
1125
1126         WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
1127
1128         data = 0;
1129         size = adev->gfx.ngg.buf[NGG_CNTL].size / 256;
1130         data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE, size);
1131
1132         size = adev->gfx.ngg.buf[NGG_PARAM].size / 1024;
1133         data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE, size);
1134
1135         WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
1136
1137         /* Program buffer base address */
1138         base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
1139         data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
1140         WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
1141
1142         base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
1143         data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
1144         WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
1145
1146         base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
1147         data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
1148         WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
1149
1150         base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
1151         data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
1152         WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
1153
1154         base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
1155         data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
1156         WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
1157
1158         base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
1159         data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
1160         WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
1161
1162         /* Clear GDS reserved memory */
1163         r = amdgpu_ring_alloc(ring, 17);
1164         if (r) {
1165                 DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
1166                           ring->idx, r);
1167                 return r;
1168         }
1169
1170         gfx_v9_0_write_data_to_reg(ring, 0, false,
1171                                    amdgpu_gds_reg_offset[0].mem_size,
1172                                    (adev->gds.mem.total_size +
1173                                     adev->gfx.ngg.gds_reserve_size) >>
1174                                    AMDGPU_GDS_SHIFT);
1175
1176         amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
1177         amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
1178                                 PACKET3_DMA_DATA_SRC_SEL(2)));
1179         amdgpu_ring_write(ring, 0);
1180         amdgpu_ring_write(ring, 0);
1181         amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
1182         amdgpu_ring_write(ring, 0);
1183         amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_size);
1184
1185
1186         gfx_v9_0_write_data_to_reg(ring, 0, false,
1187                                    amdgpu_gds_reg_offset[0].mem_size, 0);
1188
1189         amdgpu_ring_commit(ring);
1190
1191         return 0;
1192 }
1193
1194 static int gfx_v9_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
1195                                       int mec, int pipe, int queue)
1196 {
1197         int r;
1198         unsigned irq_type;
1199         struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
1200
1201         ring = &adev->gfx.compute_ring[ring_id];
1202
1203         /* mec0 is me1 */
1204         ring->me = mec + 1;
1205         ring->pipe = pipe;
1206         ring->queue = queue;
1207
1208         ring->ring_obj = NULL;
1209         ring->use_doorbell = true;
1210         ring->doorbell_index = (AMDGPU_DOORBELL_MEC_RING0 + ring_id) << 1;
1211         ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
1212                                 + (ring_id * GFX9_MEC_HPD_SIZE);
1213         sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
1214
1215         irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
1216                 + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
1217                 + ring->pipe;
1218
1219         /* type-2 packets are deprecated on MEC, use type-3 instead */
1220         r = amdgpu_ring_init(adev, ring, 1024,
1221                              &adev->gfx.eop_irq, irq_type);
1222         if (r)
1223                 return r;
1224
1225
1226         return 0;
1227 }
1228
1229 static int gfx_v9_0_sw_init(void *handle)
1230 {
1231         int i, j, k, r, ring_id;
1232         struct amdgpu_ring *ring;
1233         struct amdgpu_kiq *kiq;
1234         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1235
1236         switch (adev->asic_type) {
1237         case CHIP_VEGA10:
1238         case CHIP_RAVEN:
1239                 adev->gfx.mec.num_mec = 2;
1240                 break;
1241         default:
1242                 adev->gfx.mec.num_mec = 1;
1243                 break;
1244         }
1245
1246         adev->gfx.mec.num_pipe_per_mec = 4;
1247         adev->gfx.mec.num_queue_per_pipe = 8;
1248
1249         /* KIQ event */
1250         r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
1251         if (r)
1252                 return r;
1253
1254         /* EOP Event */
1255         r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
1256         if (r)
1257                 return r;
1258
1259         /* Privileged reg */
1260         r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
1261                               &adev->gfx.priv_reg_irq);
1262         if (r)
1263                 return r;
1264
1265         /* Privileged inst */
1266         r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
1267                               &adev->gfx.priv_inst_irq);
1268         if (r)
1269                 return r;
1270
1271         adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
1272
1273         gfx_v9_0_scratch_init(adev);
1274
1275         r = gfx_v9_0_init_microcode(adev);
1276         if (r) {
1277                 DRM_ERROR("Failed to load gfx firmware!\n");
1278                 return r;
1279         }
1280
1281         r = gfx_v9_0_rlc_init(adev);
1282         if (r) {
1283                 DRM_ERROR("Failed to init rlc BOs!\n");
1284                 return r;
1285         }
1286
1287         r = gfx_v9_0_mec_init(adev);
1288         if (r) {
1289                 DRM_ERROR("Failed to init MEC BOs!\n");
1290                 return r;
1291         }
1292
1293         /* set up the gfx ring */
1294         for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
1295                 ring = &adev->gfx.gfx_ring[i];
1296                 ring->ring_obj = NULL;
1297                 sprintf(ring->name, "gfx");
1298                 ring->use_doorbell = true;
1299                 ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
1300                 r = amdgpu_ring_init(adev, ring, 1024,
1301                                      &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
1302                 if (r)
1303                         return r;
1304         }
1305
1306         /* set up the compute queues - allocate horizontally across pipes */
1307         ring_id = 0;
1308         for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
1309                 for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
1310                         for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
1311                                 if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
1312                                         continue;
1313
1314                                 r = gfx_v9_0_compute_ring_init(adev,
1315                                                                ring_id,
1316                                                                i, k, j);
1317                                 if (r)
1318                                         return r;
1319
1320                                 ring_id++;
1321                         }
1322                 }
1323         }
1324
1325         r = amdgpu_gfx_kiq_init(adev, GFX9_MEC_HPD_SIZE);
1326         if (r) {
1327                 DRM_ERROR("Failed to init KIQ BOs!\n");
1328                 return r;
1329         }
1330
1331         kiq = &adev->gfx.kiq;
1332         r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
1333         if (r)
1334                 return r;
1335
1336         /* create MQD for all compute queues as wel as KIQ for SRIOV case */
1337         r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct v9_mqd));
1338         if (r)
1339                 return r;
1340
1341         /* reserve GDS, GWS and OA resource for gfx */
1342         r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
1343                                     PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
1344                                     &adev->gds.gds_gfx_bo, NULL, NULL);
1345         if (r)
1346                 return r;
1347
1348         r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
1349                                     PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
1350                                     &adev->gds.gws_gfx_bo, NULL, NULL);
1351         if (r)
1352                 return r;
1353
1354         r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
1355                                     PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
1356                                     &adev->gds.oa_gfx_bo, NULL, NULL);
1357         if (r)
1358                 return r;
1359
1360         adev->gfx.ce_ram_size = 0x8000;
1361
1362         gfx_v9_0_gpu_early_init(adev);
1363
1364         r = gfx_v9_0_ngg_init(adev);
1365         if (r)
1366                 return r;
1367
1368         return 0;
1369 }
1370
1371
1372 static int gfx_v9_0_sw_fini(void *handle)
1373 {
1374         int i;
1375         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1376
1377         amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
1378         amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
1379         amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
1380
1381         for (i = 0; i < adev->gfx.num_gfx_rings; i++)
1382                 amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
1383         for (i = 0; i < adev->gfx.num_compute_rings; i++)
1384                 amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
1385
1386         amdgpu_gfx_compute_mqd_sw_fini(adev);
1387         amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
1388         amdgpu_gfx_kiq_fini(adev);
1389
1390         gfx_v9_0_mec_fini(adev);
1391         gfx_v9_0_ngg_fini(adev);
1392
1393         return 0;
1394 }
1395
1396
1397 static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
1398 {
1399         /* TODO */
1400 }
1401
1402 static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
1403 {
1404         u32 data;
1405
1406         if (instance == 0xffffffff)
1407                 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
1408         else
1409                 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
1410
1411         if (se_num == 0xffffffff)
1412                 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
1413         else
1414                 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
1415
1416         if (sh_num == 0xffffffff)
1417                 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
1418         else
1419                 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
1420
1421         WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
1422 }
1423
1424 static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
1425 {
1426         u32 data, mask;
1427
1428         data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
1429         data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
1430
1431         data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
1432         data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
1433
1434         mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
1435                                          adev->gfx.config.max_sh_per_se);
1436
1437         return (~data) & mask;
1438 }
1439
1440 static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
1441 {
1442         int i, j;
1443         u32 data;
1444         u32 active_rbs = 0;
1445         u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
1446                                         adev->gfx.config.max_sh_per_se;
1447
1448         mutex_lock(&adev->grbm_idx_mutex);
1449         for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
1450                 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
1451                         gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
1452                         data = gfx_v9_0_get_rb_active_bitmap(adev);
1453                         active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
1454                                                rb_bitmap_width_per_sh);
1455                 }
1456         }
1457         gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
1458         mutex_unlock(&adev->grbm_idx_mutex);
1459
1460         adev->gfx.config.backend_enable_mask = active_rbs;
1461         adev->gfx.config.num_rbs = hweight32(active_rbs);
1462 }
1463
1464 #define DEFAULT_SH_MEM_BASES    (0x6000)
1465 #define FIRST_COMPUTE_VMID      (8)
1466 #define LAST_COMPUTE_VMID       (16)
1467 static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
1468 {
1469         int i;
1470         uint32_t sh_mem_config;
1471         uint32_t sh_mem_bases;
1472
1473         /*
1474          * Configure apertures:
1475          * LDS:         0x60000000'00000000 - 0x60000001'00000000 (4GB)
1476          * Scratch:     0x60000001'00000000 - 0x60000002'00000000 (4GB)
1477          * GPUVM:       0x60010000'00000000 - 0x60020000'00000000 (1TB)
1478          */
1479         sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
1480
1481         sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
1482                         SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
1483                         SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
1484
1485         mutex_lock(&adev->srbm_mutex);
1486         for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
1487                 soc15_grbm_select(adev, 0, 0, 0, i);
1488                 /* CP and shaders */
1489                 WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
1490                 WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
1491         }
1492         soc15_grbm_select(adev, 0, 0, 0, 0);
1493         mutex_unlock(&adev->srbm_mutex);
1494 }
1495
1496 static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
1497 {
1498         u32 tmp;
1499         int i;
1500
1501         WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
1502
1503         gfx_v9_0_tiling_mode_table_init(adev);
1504
1505         gfx_v9_0_setup_rb(adev);
1506         gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
1507
1508         /* XXX SH_MEM regs */
1509         /* where to put LDS, scratch, GPUVM in FSA64 space */
1510         mutex_lock(&adev->srbm_mutex);
1511         for (i = 0; i < 16; i++) {
1512                 soc15_grbm_select(adev, 0, 0, 0, i);
1513                 /* CP and shaders */
1514                 tmp = 0;
1515                 tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
1516                                     SH_MEM_ALIGNMENT_MODE_UNALIGNED);
1517                 WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
1518                 WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
1519         }
1520         soc15_grbm_select(adev, 0, 0, 0, 0);
1521
1522         mutex_unlock(&adev->srbm_mutex);
1523
1524         gfx_v9_0_init_compute_vmid(adev);
1525 }
1526
1527 static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
1528 {
1529         u32 i, j, k;
1530         u32 mask;
1531
1532         mutex_lock(&adev->grbm_idx_mutex);
1533         for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
1534                 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
1535                         gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
1536                         for (k = 0; k < adev->usec_timeout; k++) {
1537                                 if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
1538                                         break;
1539                                 udelay(1);
1540                         }
1541                 }
1542         }
1543         gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
1544         mutex_unlock(&adev->grbm_idx_mutex);
1545
1546         mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
1547                 RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
1548                 RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
1549                 RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
1550         for (k = 0; k < adev->usec_timeout; k++) {
1551                 if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
1552                         break;
1553                 udelay(1);
1554         }
1555 }
1556
1557 static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
1558                                                bool enable)
1559 {
1560         u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
1561
1562         tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
1563         tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
1564         tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
1565         tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
1566
1567         WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
1568 }
1569
1570 static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
1571 {
1572         /* csib */
1573         WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
1574                         adev->gfx.rlc.clear_state_gpu_addr >> 32);
1575         WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
1576                         adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
1577         WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
1578                         adev->gfx.rlc.clear_state_size);
1579 }
1580
1581 static void gfx_v9_0_parse_ind_reg_list(int *register_list_format,
1582                                 int indirect_offset,
1583                                 int list_size,
1584                                 int *unique_indirect_regs,
1585                                 int *unique_indirect_reg_count,
1586                                 int max_indirect_reg_count,
1587                                 int *indirect_start_offsets,
1588                                 int *indirect_start_offsets_count,
1589                                 int max_indirect_start_offsets_count)
1590 {
1591         int idx;
1592         bool new_entry = true;
1593
1594         for (; indirect_offset < list_size; indirect_offset++) {
1595
1596                 if (new_entry) {
1597                         new_entry = false;
1598                         indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
1599                         *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
1600                         BUG_ON(*indirect_start_offsets_count >= max_indirect_start_offsets_count);
1601                 }
1602
1603                 if (register_list_format[indirect_offset] == 0xFFFFFFFF) {
1604                         new_entry = true;
1605                         continue;
1606                 }
1607
1608                 indirect_offset += 2;
1609
1610                 /* look for the matching indice */
1611                 for (idx = 0; idx < *unique_indirect_reg_count; idx++) {
1612                         if (unique_indirect_regs[idx] ==
1613                                 register_list_format[indirect_offset])
1614                                 break;
1615                 }
1616
1617                 if (idx >= *unique_indirect_reg_count) {
1618                         unique_indirect_regs[*unique_indirect_reg_count] =
1619                                 register_list_format[indirect_offset];
1620                         idx = *unique_indirect_reg_count;
1621                         *unique_indirect_reg_count = *unique_indirect_reg_count + 1;
1622                         BUG_ON(*unique_indirect_reg_count >= max_indirect_reg_count);
1623                 }
1624
1625                 register_list_format[indirect_offset] = idx;
1626         }
1627 }
1628
1629 static int gfx_v9_0_init_rlc_save_restore_list(struct amdgpu_device *adev)
1630 {
1631         int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
1632         int unique_indirect_reg_count = 0;
1633
1634         int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
1635         int indirect_start_offsets_count = 0;
1636
1637         int list_size = 0;
1638         int i = 0;
1639         u32 tmp = 0;
1640
1641         u32 *register_list_format =
1642                 kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
1643         if (!register_list_format)
1644                 return -ENOMEM;
1645         memcpy(register_list_format, adev->gfx.rlc.register_list_format,
1646                 adev->gfx.rlc.reg_list_format_size_bytes);
1647
1648         /* setup unique_indirect_regs array and indirect_start_offsets array */
1649         gfx_v9_0_parse_ind_reg_list(register_list_format,
1650                                 GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH,
1651                                 adev->gfx.rlc.reg_list_format_size_bytes >> 2,
1652                                 unique_indirect_regs,
1653                                 &unique_indirect_reg_count,
1654                                 sizeof(unique_indirect_regs)/sizeof(int),
1655                                 indirect_start_offsets,
1656                                 &indirect_start_offsets_count,
1657                                 sizeof(indirect_start_offsets)/sizeof(int));
1658
1659         /* enable auto inc in case it is disabled */
1660         tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
1661         tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
1662         WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
1663
1664         /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
1665         WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
1666                 RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
1667         for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
1668                 WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
1669                         adev->gfx.rlc.register_restore[i]);
1670
1671         /* load direct register */
1672         WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR), 0);
1673         for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
1674                 WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
1675                         adev->gfx.rlc.register_restore[i]);
1676
1677         /* load indirect register */
1678         WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
1679                 adev->gfx.rlc.reg_list_format_start);
1680         for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
1681                 WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
1682                         register_list_format[i]);
1683
1684         /* set save/restore list size */
1685         list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
1686         list_size = list_size >> 1;
1687         WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
1688                 adev->gfx.rlc.reg_restore_list_size);
1689         WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
1690
1691         /* write the starting offsets to RLC scratch ram */
1692         WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
1693                 adev->gfx.rlc.starting_offsets_start);
1694         for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
1695                 WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
1696                         indirect_start_offsets[i]);
1697
1698         /* load unique indirect regs*/
1699         for (i = 0; i < sizeof(unique_indirect_regs)/sizeof(int); i++) {
1700                 WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0) + i,
1701                         unique_indirect_regs[i] & 0x3FFFF);
1702                 WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0) + i,
1703                         unique_indirect_regs[i] >> 20);
1704         }
1705
1706         kfree(register_list_format);
1707         return 0;
1708 }
1709
1710 static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
1711 {
1712         u32 tmp = 0;
1713
1714         tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
1715         tmp |= RLC_SRM_CNTL__SRM_ENABLE_MASK;
1716         WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
1717 }
1718
1719 static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
1720                                              bool enable)
1721 {
1722         uint32_t data = 0;
1723         uint32_t default_data = 0;
1724
1725         default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
1726         if (enable == true) {
1727                 /* enable GFXIP control over CGPG */
1728                 data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
1729                 if(default_data != data)
1730                         WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
1731
1732                 /* update status */
1733                 data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
1734                 data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
1735                 if(default_data != data)
1736                         WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
1737         } else {
1738                 /* restore GFXIP control over GCPG */
1739                 data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
1740                 if(default_data != data)
1741                         WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
1742         }
1743 }
1744
1745 static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
1746 {
1747         uint32_t data = 0;
1748
1749         if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
1750                               AMD_PG_SUPPORT_GFX_SMG |
1751                               AMD_PG_SUPPORT_GFX_DMG)) {
1752                 /* init IDLE_POLL_COUNT = 60 */
1753                 data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
1754                 data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
1755                 data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
1756                 WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
1757
1758                 /* init RLC PG Delay */
1759                 data = 0;
1760                 data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
1761                 data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
1762                 data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
1763                 data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
1764                 WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
1765
1766                 data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
1767                 data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
1768                 data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
1769                 WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
1770
1771                 data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
1772                 data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
1773                 data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
1774                 WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
1775
1776                 data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
1777                 data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
1778
1779                 /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
1780                 data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
1781                 WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
1782
1783                 pwr_10_0_gfxip_control_over_cgpg(adev, true);
1784         }
1785 }
1786
1787 static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
1788                                                 bool enable)
1789 {
1790         uint32_t data = 0;
1791         uint32_t default_data = 0;
1792
1793         default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
1794
1795         if (enable == true) {
1796                 data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
1797                 if (default_data != data)
1798                         WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
1799         } else {
1800                 data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
1801                 if(default_data != data)
1802                         WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
1803         }
1804 }
1805
1806 static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
1807                                                 bool enable)
1808 {
1809         uint32_t data = 0;
1810         uint32_t default_data = 0;
1811
1812         default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
1813
1814         if (enable == true) {
1815                 data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
1816                 if(default_data != data)
1817                         WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
1818         } else {
1819                 data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
1820                 if(default_data != data)
1821                         WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
1822         }
1823 }
1824
1825 static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
1826                                         bool enable)
1827 {
1828         uint32_t data = 0;
1829         uint32_t default_data = 0;
1830
1831         default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
1832
1833         if (enable == true) {
1834                 data &= ~RLC_PG_CNTL__CP_PG_DISABLE_MASK;
1835                 if(default_data != data)
1836                         WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
1837         } else {
1838                 data |= RLC_PG_CNTL__CP_PG_DISABLE_MASK;
1839                 if(default_data != data)
1840                         WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
1841         }
1842 }
1843
1844 static void gfx_v9_0_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
1845                                                 bool enable)
1846 {
1847         uint32_t data, default_data;
1848
1849         default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
1850         if (enable == true)
1851                 data |= RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
1852         else
1853                 data &= ~RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
1854         if(default_data != data)
1855                 WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
1856 }
1857
1858 static void gfx_v9_0_enable_gfx_pipeline_powergating(struct amdgpu_device *adev,
1859                                                 bool enable)
1860 {
1861         uint32_t data, default_data;
1862
1863         default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
1864         if (enable == true)
1865                 data |= RLC_PG_CNTL__GFX_PIPELINE_PG_ENABLE_MASK;
1866         else
1867                 data &= ~RLC_PG_CNTL__GFX_PIPELINE_PG_ENABLE_MASK;
1868         if(default_data != data)
1869                 WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
1870
1871         if (!enable)
1872                 /* read any GFX register to wake up GFX */
1873                 data = RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_RENDER_CONTROL));
1874 }
1875
1876 static void gfx_v9_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
1877                                                        bool enable)
1878 {
1879         uint32_t data, default_data;
1880
1881         default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
1882         if (enable == true)
1883                 data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
1884         else
1885                 data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
1886         if(default_data != data)
1887                 WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
1888 }
1889
1890 static void gfx_v9_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
1891                                                 bool enable)
1892 {
1893         uint32_t data, default_data;
1894
1895         default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
1896         if (enable == true)
1897                 data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
1898         else
1899                 data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
1900         if(default_data != data)
1901                 WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
1902 }
1903
1904 static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
1905 {
1906         if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
1907                               AMD_PG_SUPPORT_GFX_SMG |
1908                               AMD_PG_SUPPORT_GFX_DMG |
1909                               AMD_PG_SUPPORT_CP |
1910                               AMD_PG_SUPPORT_GDS |
1911                               AMD_PG_SUPPORT_RLC_SMU_HS)) {
1912                 gfx_v9_0_init_csb(adev);
1913                 gfx_v9_0_init_rlc_save_restore_list(adev);
1914                 gfx_v9_0_enable_save_restore_machine(adev);
1915
1916                 if (adev->asic_type == CHIP_RAVEN) {
1917                         WREG32(mmRLC_JUMP_TABLE_RESTORE,
1918                                 adev->gfx.rlc.cp_table_gpu_addr >> 8);
1919                         gfx_v9_0_init_gfx_power_gating(adev);
1920
1921                         if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
1922                                 gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
1923                                 gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
1924                         } else {
1925                                 gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
1926                                 gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
1927                         }
1928
1929                         if (adev->pg_flags & AMD_PG_SUPPORT_CP)
1930                                 gfx_v9_0_enable_cp_power_gating(adev, true);
1931                         else
1932                                 gfx_v9_0_enable_cp_power_gating(adev, false);
1933                 }
1934         }
1935 }
1936
1937 void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
1938 {
1939         u32 tmp = RREG32_SOC15(GC, 0, mmRLC_CNTL);
1940
1941         tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
1942         WREG32_SOC15(GC, 0, mmRLC_CNTL, tmp);
1943
1944         gfx_v9_0_enable_gui_idle_interrupt(adev, false);
1945
1946         gfx_v9_0_wait_for_rlc_serdes(adev);
1947 }
1948
1949 static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
1950 {
1951         WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
1952         udelay(50);
1953         WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
1954         udelay(50);
1955 }
1956
1957 static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
1958 {
1959 #ifdef AMDGPU_RLC_DEBUG_RETRY
1960         u32 rlc_ucode_ver;
1961 #endif
1962
1963         WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
1964         udelay(50);
1965
1966         /* carrizo do enable cp interrupt after cp inited */
1967         if (!(adev->flags & AMD_IS_APU)) {
1968                 gfx_v9_0_enable_gui_idle_interrupt(adev, true);
1969                 udelay(50);
1970         }
1971
1972 #ifdef AMDGPU_RLC_DEBUG_RETRY
1973         /* RLC_GPM_GENERAL_6 : RLC Ucode version */
1974         rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
1975         if(rlc_ucode_ver == 0x108) {
1976                 DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
1977                                 rlc_ucode_ver, adev->gfx.rlc_fw_version);
1978                 /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
1979                  * default is 0x9C4 to create a 100us interval */
1980                 WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
1981                 /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
1982                  * to disable the page fault retry interrupts, default is
1983                  * 0x100 (256) */
1984                 WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
1985         }
1986 #endif
1987 }
1988
1989 static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
1990 {
1991         const struct rlc_firmware_header_v2_0 *hdr;
1992         const __le32 *fw_data;
1993         unsigned i, fw_size;
1994
1995         if (!adev->gfx.rlc_fw)
1996                 return -EINVAL;
1997
1998         hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
1999         amdgpu_ucode_print_rlc_hdr(&hdr->header);
2000
2001         fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
2002                            le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2003         fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
2004
2005         WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
2006                         RLCG_UCODE_LOADING_START_ADDRESS);
2007         for (i = 0; i < fw_size; i++)
2008                 WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
2009         WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
2010
2011         return 0;
2012 }
2013
2014 static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
2015 {
2016         int r;
2017
2018         if (amdgpu_sriov_vf(adev))
2019                 return 0;
2020
2021         gfx_v9_0_rlc_stop(adev);
2022
2023         /* disable CG */
2024         WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
2025
2026         /* disable PG */
2027         WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
2028
2029         gfx_v9_0_rlc_reset(adev);
2030
2031         gfx_v9_0_init_pg(adev);
2032
2033         if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
2034                 /* legacy rlc firmware loading */
2035                 r = gfx_v9_0_rlc_load_microcode(adev);
2036                 if (r)
2037                         return r;
2038         }
2039
2040         if (adev->asic_type == CHIP_RAVEN) {
2041                 if (amdgpu_lbpw != 0)
2042                         gfx_v9_0_enable_lbpw(adev, true);
2043                 else
2044                         gfx_v9_0_enable_lbpw(adev, false);
2045         }
2046
2047         gfx_v9_0_rlc_start(adev);
2048
2049         return 0;
2050 }
2051
2052 static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
2053 {
2054         int i;
2055         u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
2056
2057         tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
2058         tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
2059         tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
2060         if (!enable) {
2061                 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
2062                         adev->gfx.gfx_ring[i].ready = false;
2063         }
2064         WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
2065         udelay(50);
2066 }
2067
2068 static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
2069 {
2070         const struct gfx_firmware_header_v1_0 *pfp_hdr;
2071         const struct gfx_firmware_header_v1_0 *ce_hdr;
2072         const struct gfx_firmware_header_v1_0 *me_hdr;
2073         const __le32 *fw_data;
2074         unsigned i, fw_size;
2075
2076         if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
2077                 return -EINVAL;
2078
2079         pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
2080                 adev->gfx.pfp_fw->data;
2081         ce_hdr = (const struct gfx_firmware_header_v1_0 *)
2082                 adev->gfx.ce_fw->data;
2083         me_hdr = (const struct gfx_firmware_header_v1_0 *)
2084                 adev->gfx.me_fw->data;
2085
2086         amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
2087         amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
2088         amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
2089
2090         gfx_v9_0_cp_gfx_enable(adev, false);
2091
2092         /* PFP */
2093         fw_data = (const __le32 *)
2094                 (adev->gfx.pfp_fw->data +
2095                  le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
2096         fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
2097         WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
2098         for (i = 0; i < fw_size; i++)
2099                 WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
2100         WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
2101
2102         /* CE */
2103         fw_data = (const __le32 *)
2104                 (adev->gfx.ce_fw->data +
2105                  le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
2106         fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
2107         WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
2108         for (i = 0; i < fw_size; i++)
2109                 WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
2110         WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
2111
2112         /* ME */
2113         fw_data = (const __le32 *)
2114                 (adev->gfx.me_fw->data +
2115                  le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
2116         fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
2117         WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
2118         for (i = 0; i < fw_size; i++)
2119                 WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
2120         WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
2121
2122         return 0;
2123 }
2124
2125 static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
2126 {
2127         struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
2128         const struct cs_section_def *sect = NULL;
2129         const struct cs_extent_def *ext = NULL;
2130         int r, i, tmp;
2131
2132         /* init the CP */
2133         WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
2134         WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
2135
2136         gfx_v9_0_cp_gfx_enable(adev, true);
2137
2138         r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4 + 3);
2139         if (r) {
2140                 DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
2141                 return r;
2142         }
2143
2144         amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2145         amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
2146
2147         amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
2148         amdgpu_ring_write(ring, 0x80000000);
2149         amdgpu_ring_write(ring, 0x80000000);
2150
2151         for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
2152                 for (ext = sect->section; ext->extent != NULL; ++ext) {
2153                         if (sect->id == SECT_CONTEXT) {
2154                                 amdgpu_ring_write(ring,
2155                                        PACKET3(PACKET3_SET_CONTEXT_REG,
2156                                                ext->reg_count));
2157                                 amdgpu_ring_write(ring,
2158                                        ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
2159                                 for (i = 0; i < ext->reg_count; i++)
2160                                         amdgpu_ring_write(ring, ext->extent[i]);
2161                         }
2162                 }
2163         }
2164
2165         amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2166         amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
2167
2168         amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
2169         amdgpu_ring_write(ring, 0);
2170
2171         amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
2172         amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
2173         amdgpu_ring_write(ring, 0x8000);
2174         amdgpu_ring_write(ring, 0x8000);
2175
2176         amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG,1));
2177         tmp = (PACKET3_SET_UCONFIG_REG_INDEX_TYPE |
2178                 (SOC15_REG_OFFSET(GC, 0, mmVGT_INDEX_TYPE) - PACKET3_SET_UCONFIG_REG_START));
2179         amdgpu_ring_write(ring, tmp);
2180         amdgpu_ring_write(ring, 0);
2181
2182         amdgpu_ring_commit(ring);
2183
2184         return 0;
2185 }
2186
2187 static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
2188 {
2189         struct amdgpu_ring *ring;
2190         u32 tmp;
2191         u32 rb_bufsz;
2192         u64 rb_addr, rptr_addr, wptr_gpu_addr;
2193
2194         /* Set the write pointer delay */
2195         WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
2196
2197         /* set the RB to use vmid 0 */
2198         WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
2199
2200         /* Set ring buffer size */
2201         ring = &adev->gfx.gfx_ring[0];
2202         rb_bufsz = order_base_2(ring->ring_size / 8);
2203         tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
2204         tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
2205 #ifdef __BIG_ENDIAN
2206         tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
2207 #endif
2208         WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
2209
2210         /* Initialize the ring buffer's write pointers */
2211         ring->wptr = 0;
2212         WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
2213         WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
2214
2215         /* set the wb address wether it's enabled or not */
2216         rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
2217         WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
2218         WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
2219
2220         wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
2221         WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
2222         WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
2223
2224         mdelay(1);
2225         WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
2226
2227         rb_addr = ring->gpu_addr >> 8;
2228         WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
2229         WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
2230
2231         tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
2232         if (ring->use_doorbell) {
2233                 tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
2234                                     DOORBELL_OFFSET, ring->doorbell_index);
2235                 tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
2236                                     DOORBELL_EN, 1);
2237         } else {
2238                 tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
2239         }
2240         WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
2241
2242         tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
2243                         DOORBELL_RANGE_LOWER, ring->doorbell_index);
2244         WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
2245
2246         WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
2247                        CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
2248
2249
2250         /* start the ring */
2251         gfx_v9_0_cp_gfx_start(adev);
2252         ring->ready = true;
2253
2254         return 0;
2255 }
2256
2257 static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
2258 {
2259         int i;
2260
2261         if (enable) {
2262                 WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
2263         } else {
2264                 WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
2265                         (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
2266                 for (i = 0; i < adev->gfx.num_compute_rings; i++)
2267                         adev->gfx.compute_ring[i].ready = false;
2268                 adev->gfx.kiq.ring.ready = false;
2269         }
2270         udelay(50);
2271 }
2272
2273 static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
2274 {
2275         const struct gfx_firmware_header_v1_0 *mec_hdr;
2276         const __le32 *fw_data;
2277         unsigned i;
2278         u32 tmp;
2279
2280         if (!adev->gfx.mec_fw)
2281                 return -EINVAL;
2282
2283         gfx_v9_0_cp_compute_enable(adev, false);
2284
2285         mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
2286         amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
2287
2288         fw_data = (const __le32 *)
2289                 (adev->gfx.mec_fw->data +
2290                  le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
2291         tmp = 0;
2292         tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
2293         tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
2294         WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
2295
2296         WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
2297                 adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
2298         WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
2299                 upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
2300
2301         /* MEC1 */
2302         WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
2303                          mec_hdr->jt_offset);
2304         for (i = 0; i < mec_hdr->jt_size; i++)
2305                 WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
2306                         le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
2307
2308         WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
2309                         adev->gfx.mec_fw_version);
2310         /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
2311
2312         return 0;
2313 }
2314
2315 /* KIQ functions */
2316 static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
2317 {
2318         uint32_t tmp;
2319         struct amdgpu_device *adev = ring->adev;
2320
2321         /* tell RLC which is KIQ queue */
2322         tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
2323         tmp &= 0xffffff00;
2324         tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
2325         WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
2326         tmp |= 0x80;
2327         WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
2328 }
2329
2330 static int gfx_v9_0_kiq_kcq_enable(struct amdgpu_device *adev)
2331 {
2332         struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
2333         uint32_t scratch, tmp = 0;
2334         uint64_t queue_mask = 0;
2335         int r, i;
2336
2337         for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
2338                 if (!test_bit(i, adev->gfx.mec.queue_bitmap))
2339                         continue;
2340
2341                 /* This situation may be hit in the future if a new HW
2342                  * generation exposes more than 64 queues. If so, the
2343                  * definition of queue_mask needs updating */
2344                 if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
2345                         DRM_ERROR("Invalid KCQ enabled: %d\n", i);
2346                         break;
2347                 }
2348
2349                 queue_mask |= (1ull << i);
2350         }
2351
2352         r = amdgpu_gfx_scratch_get(adev, &scratch);
2353         if (r) {
2354                 DRM_ERROR("Failed to get scratch reg (%d).\n", r);
2355                 return r;
2356         }
2357         WREG32(scratch, 0xCAFEDEAD);
2358
2359         r = amdgpu_ring_alloc(kiq_ring, (7 * adev->gfx.num_compute_rings) + 11);
2360         if (r) {
2361                 DRM_ERROR("Failed to lock KIQ (%d).\n", r);
2362                 amdgpu_gfx_scratch_free(adev, scratch);
2363                 return r;
2364         }
2365
2366         /* set resources */
2367         amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
2368         amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
2369                           PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
2370         amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
2371         amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
2372         amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
2373         amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
2374         amdgpu_ring_write(kiq_ring, 0); /* oac mask */
2375         amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
2376         for (i = 0; i < adev->gfx.num_compute_rings; i++) {
2377                 struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
2378                 uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
2379                 uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
2380
2381                 amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
2382                 /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
2383                 amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
2384                                   PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
2385                                   PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
2386                                   PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
2387                                   PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
2388                                   PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
2389                                   PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
2390                                   PACKET3_MAP_QUEUES_ALLOC_FORMAT(1) | /* alloc format: all_on_one_pipe */
2391                                   PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
2392                                   PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
2393                 amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
2394                 amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
2395                 amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
2396                 amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
2397                 amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
2398         }
2399         /* write to scratch for completion */
2400         amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
2401         amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
2402         amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
2403         amdgpu_ring_commit(kiq_ring);
2404
2405         for (i = 0; i < adev->usec_timeout; i++) {
2406                 tmp = RREG32(scratch);
2407                 if (tmp == 0xDEADBEEF)
2408                         break;
2409                 DRM_UDELAY(1);
2410         }
2411         if (i >= adev->usec_timeout) {
2412                 DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
2413                           scratch, tmp);
2414                 r = -EINVAL;
2415         }
2416         amdgpu_gfx_scratch_free(adev, scratch);
2417
2418         return r;
2419 }
2420
2421 static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
2422 {
2423         struct amdgpu_device *adev = ring->adev;
2424         struct v9_mqd *mqd = ring->mqd_ptr;
2425         uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
2426         uint32_t tmp;
2427
2428         mqd->header = 0xC0310800;
2429         mqd->compute_pipelinestat_enable = 0x00000001;
2430         mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
2431         mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
2432         mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
2433         mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
2434         mqd->compute_misc_reserved = 0x00000003;
2435
2436         eop_base_addr = ring->eop_gpu_addr >> 8;
2437         mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
2438         mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
2439
2440         /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
2441         tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
2442         tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
2443                         (order_base_2(GFX9_MEC_HPD_SIZE / 4) - 1));
2444
2445         mqd->cp_hqd_eop_control = tmp;
2446
2447         /* enable doorbell? */
2448         tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
2449
2450         if (ring->use_doorbell) {
2451                 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
2452                                     DOORBELL_OFFSET, ring->doorbell_index);
2453                 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
2454                                     DOORBELL_EN, 1);
2455                 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
2456                                     DOORBELL_SOURCE, 0);
2457                 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
2458                                     DOORBELL_HIT, 0);
2459         }
2460         else
2461                 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
2462                                          DOORBELL_EN, 0);
2463
2464         mqd->cp_hqd_pq_doorbell_control = tmp;
2465
2466         /* disable the queue if it's active */
2467         ring->wptr = 0;
2468         mqd->cp_hqd_dequeue_request = 0;
2469         mqd->cp_hqd_pq_rptr = 0;
2470         mqd->cp_hqd_pq_wptr_lo = 0;
2471         mqd->cp_hqd_pq_wptr_hi = 0;
2472
2473         /* set the pointer to the MQD */
2474         mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
2475         mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
2476
2477         /* set MQD vmid to 0 */
2478         tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
2479         tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
2480         mqd->cp_mqd_control = tmp;
2481
2482         /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
2483         hqd_gpu_addr = ring->gpu_addr >> 8;
2484         mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
2485         mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
2486
2487         /* set up the HQD, this is similar to CP_RB0_CNTL */
2488         tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
2489         tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
2490                             (order_base_2(ring->ring_size / 4) - 1));
2491         tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
2492                         ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
2493 #ifdef __BIG_ENDIAN
2494         tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
2495 #endif
2496         tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
2497         tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
2498         tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
2499         tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
2500         mqd->cp_hqd_pq_control = tmp;
2501
2502         /* set the wb address whether it's enabled or not */
2503         wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
2504         mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
2505         mqd->cp_hqd_pq_rptr_report_addr_hi =
2506                 upper_32_bits(wb_gpu_addr) & 0xffff;
2507
2508         /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
2509         wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
2510         mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
2511         mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
2512
2513         tmp = 0;
2514         /* enable the doorbell if requested */
2515         if (ring->use_doorbell) {
2516                 tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
2517                 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
2518                                 DOORBELL_OFFSET, ring->doorbell_index);
2519
2520                 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
2521                                          DOORBELL_EN, 1);
2522                 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
2523                                          DOORBELL_SOURCE, 0);
2524                 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
2525                                          DOORBELL_HIT, 0);
2526         }
2527
2528         mqd->cp_hqd_pq_doorbell_control = tmp;
2529
2530         /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
2531         ring->wptr = 0;
2532         mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
2533
2534         /* set the vmid for the queue */
2535         mqd->cp_hqd_vmid = 0;
2536
2537         tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
2538         tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
2539         mqd->cp_hqd_persistent_state = tmp;
2540
2541         /* set MIN_IB_AVAIL_SIZE */
2542         tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
2543         tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
2544         mqd->cp_hqd_ib_control = tmp;
2545
2546         /* activate the queue */
2547         mqd->cp_hqd_active = 1;
2548
2549         return 0;
2550 }
2551
2552 static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
2553 {
2554         struct amdgpu_device *adev = ring->adev;
2555         struct v9_mqd *mqd = ring->mqd_ptr;
2556         int j;
2557
2558         /* disable wptr polling */
2559         WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
2560
2561         WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
2562                mqd->cp_hqd_eop_base_addr_lo);
2563         WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
2564                mqd->cp_hqd_eop_base_addr_hi);
2565
2566         /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
2567         WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
2568                mqd->cp_hqd_eop_control);
2569
2570         /* enable doorbell? */
2571         WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
2572                mqd->cp_hqd_pq_doorbell_control);
2573
2574         /* disable the queue if it's active */
2575         if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
2576                 WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
2577                 for (j = 0; j < adev->usec_timeout; j++) {
2578                         if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
2579                                 break;
2580                         udelay(1);
2581                 }
2582                 WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
2583                        mqd->cp_hqd_dequeue_request);
2584                 WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
2585                        mqd->cp_hqd_pq_rptr);
2586                 WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
2587                        mqd->cp_hqd_pq_wptr_lo);
2588                 WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
2589                        mqd->cp_hqd_pq_wptr_hi);
2590         }
2591
2592         /* set the pointer to the MQD */
2593         WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
2594                mqd->cp_mqd_base_addr_lo);
2595         WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
2596                mqd->cp_mqd_base_addr_hi);
2597
2598         /* set MQD vmid to 0 */
2599         WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
2600                mqd->cp_mqd_control);
2601
2602         /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
2603         WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
2604                mqd->cp_hqd_pq_base_lo);
2605         WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
2606                mqd->cp_hqd_pq_base_hi);
2607
2608         /* set up the HQD, this is similar to CP_RB0_CNTL */
2609         WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
2610                mqd->cp_hqd_pq_control);
2611
2612         /* set the wb address whether it's enabled or not */
2613         WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
2614                                 mqd->cp_hqd_pq_rptr_report_addr_lo);
2615         WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
2616                                 mqd->cp_hqd_pq_rptr_report_addr_hi);
2617
2618         /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
2619         WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
2620                mqd->cp_hqd_pq_wptr_poll_addr_lo);
2621         WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
2622                mqd->cp_hqd_pq_wptr_poll_addr_hi);
2623
2624         /* enable the doorbell if requested */
2625         if (ring->use_doorbell) {
2626                 WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
2627                                         (AMDGPU_DOORBELL64_KIQ *2) << 2);
2628                 WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
2629                                         (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
2630         }
2631
2632         WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
2633                mqd->cp_hqd_pq_doorbell_control);
2634
2635         /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
2636         WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
2637                mqd->cp_hqd_pq_wptr_lo);
2638         WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
2639                mqd->cp_hqd_pq_wptr_hi);
2640
2641         /* set the vmid for the queue */
2642         WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
2643
2644         WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
2645                mqd->cp_hqd_persistent_state);
2646
2647         /* activate the queue */
2648         WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
2649                mqd->cp_hqd_active);
2650
2651         if (ring->use_doorbell)
2652                 WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
2653
2654         return 0;
2655 }
2656
2657 static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
2658 {
2659         struct amdgpu_device *adev = ring->adev;
2660         struct v9_mqd *mqd = ring->mqd_ptr;
2661         int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
2662
2663         gfx_v9_0_kiq_setting(ring);
2664
2665         if (adev->gfx.in_reset) { /* for GPU_RESET case */
2666                 /* reset MQD to a clean status */
2667                 if (adev->gfx.mec.mqd_backup[mqd_idx])
2668                         memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
2669
2670                 /* reset ring buffer */
2671                 ring->wptr = 0;
2672                 amdgpu_ring_clear_ring(ring);
2673
2674                 mutex_lock(&adev->srbm_mutex);
2675                 soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
2676                 gfx_v9_0_kiq_init_register(ring);
2677                 soc15_grbm_select(adev, 0, 0, 0, 0);
2678                 mutex_unlock(&adev->srbm_mutex);
2679         } else {
2680                 memset((void *)mqd, 0, sizeof(*mqd));
2681                 mutex_lock(&adev->srbm_mutex);
2682                 soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
2683                 gfx_v9_0_mqd_init(ring);
2684                 gfx_v9_0_kiq_init_register(ring);
2685                 soc15_grbm_select(adev, 0, 0, 0, 0);
2686                 mutex_unlock(&adev->srbm_mutex);
2687
2688                 if (adev->gfx.mec.mqd_backup[mqd_idx])
2689                         memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
2690         }
2691
2692         return 0;
2693 }
2694
2695 static int gfx_v9_0_kcq_init_queue(struct amdgpu_ring *ring)
2696 {
2697         struct amdgpu_device *adev = ring->adev;
2698         struct v9_mqd *mqd = ring->mqd_ptr;
2699         int mqd_idx = ring - &adev->gfx.compute_ring[0];
2700
2701         if (!adev->gfx.in_reset && !adev->gfx.in_suspend) {
2702                 memset((void *)mqd, 0, sizeof(*mqd));
2703                 mutex_lock(&adev->srbm_mutex);
2704                 soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
2705                 gfx_v9_0_mqd_init(ring);
2706                 soc15_grbm_select(adev, 0, 0, 0, 0);
2707                 mutex_unlock(&adev->srbm_mutex);
2708
2709                 if (adev->gfx.mec.mqd_backup[mqd_idx])
2710                         memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
2711         } else if (adev->gfx.in_reset) { /* for GPU_RESET case */
2712                 /* reset MQD to a clean status */
2713                 if (adev->gfx.mec.mqd_backup[mqd_idx])
2714                         memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
2715
2716                 /* reset ring buffer */
2717                 ring->wptr = 0;
2718                 amdgpu_ring_clear_ring(ring);
2719         } else {
2720                 amdgpu_ring_clear_ring(ring);
2721         }
2722
2723         return 0;
2724 }
2725
2726 static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
2727 {
2728         struct amdgpu_ring *ring = NULL;
2729         int r = 0, i;
2730
2731         gfx_v9_0_cp_compute_enable(adev, true);
2732
2733         ring = &adev->gfx.kiq.ring;
2734
2735         r = amdgpu_bo_reserve(ring->mqd_obj, false);
2736         if (unlikely(r != 0))
2737                 goto done;
2738
2739         r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
2740         if (!r) {
2741                 r = gfx_v9_0_kiq_init_queue(ring);
2742                 amdgpu_bo_kunmap(ring->mqd_obj);
2743                 ring->mqd_ptr = NULL;
2744         }
2745         amdgpu_bo_unreserve(ring->mqd_obj);
2746         if (r)
2747                 goto done;
2748
2749         for (i = 0; i < adev->gfx.num_compute_rings; i++) {
2750                 ring = &adev->gfx.compute_ring[i];
2751
2752                 r = amdgpu_bo_reserve(ring->mqd_obj, false);
2753                 if (unlikely(r != 0))
2754                         goto done;
2755                 r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
2756                 if (!r) {
2757                         r = gfx_v9_0_kcq_init_queue(ring);
2758                         amdgpu_bo_kunmap(ring->mqd_obj);
2759                         ring->mqd_ptr = NULL;
2760                 }
2761                 amdgpu_bo_unreserve(ring->mqd_obj);
2762                 if (r)
2763                         goto done;
2764         }
2765
2766         r = gfx_v9_0_kiq_kcq_enable(adev);
2767 done:
2768         return r;
2769 }
2770
2771 static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
2772 {
2773         int r, i;
2774         struct amdgpu_ring *ring;
2775
2776         if (!(adev->flags & AMD_IS_APU))
2777                 gfx_v9_0_enable_gui_idle_interrupt(adev, false);
2778
2779         if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
2780                 /* legacy firmware loading */
2781                 r = gfx_v9_0_cp_gfx_load_microcode(adev);
2782                 if (r)
2783                         return r;
2784
2785                 r = gfx_v9_0_cp_compute_load_microcode(adev);
2786                 if (r)
2787                         return r;
2788         }
2789
2790         r = gfx_v9_0_cp_gfx_resume(adev);
2791         if (r)
2792                 return r;
2793
2794         r = gfx_v9_0_kiq_resume(adev);
2795         if (r)
2796                 return r;
2797
2798         ring = &adev->gfx.gfx_ring[0];
2799         r = amdgpu_ring_test_ring(ring);
2800         if (r) {
2801                 ring->ready = false;
2802                 return r;
2803         }
2804
2805         ring = &adev->gfx.kiq.ring;
2806         ring->ready = true;
2807         r = amdgpu_ring_test_ring(ring);
2808         if (r)
2809                 ring->ready = false;
2810
2811         for (i = 0; i < adev->gfx.num_compute_rings; i++) {
2812                 ring = &adev->gfx.compute_ring[i];
2813
2814                 ring->ready = true;
2815                 r = amdgpu_ring_test_ring(ring);
2816                 if (r)
2817                         ring->ready = false;
2818         }
2819
2820         gfx_v9_0_enable_gui_idle_interrupt(adev, true);
2821
2822         return 0;
2823 }
2824
2825 static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
2826 {
2827         gfx_v9_0_cp_gfx_enable(adev, enable);
2828         gfx_v9_0_cp_compute_enable(adev, enable);
2829 }
2830
2831 static int gfx_v9_0_hw_init(void *handle)
2832 {
2833         int r;
2834         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2835
2836         gfx_v9_0_init_golden_registers(adev);
2837
2838         gfx_v9_0_gpu_init(adev);
2839
2840         r = gfx_v9_0_rlc_resume(adev);
2841         if (r)
2842                 return r;
2843
2844         r = gfx_v9_0_cp_resume(adev);
2845         if (r)
2846                 return r;
2847
2848         r = gfx_v9_0_ngg_en(adev);
2849         if (r)
2850                 return r;
2851
2852         return r;
2853 }
2854
2855 static int gfx_v9_0_hw_fini(void *handle)
2856 {
2857         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2858
2859         amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
2860         amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
2861         if (amdgpu_sriov_vf(adev)) {
2862                 gfx_v9_0_cp_gfx_enable(adev, false);
2863                 /* must disable polling for SRIOV when hw finished, otherwise
2864                  * CPC engine may still keep fetching WB address which is already
2865                  * invalid after sw finished and trigger DMAR reading error in
2866                  * hypervisor side.
2867                  */
2868                 WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
2869                 return 0;
2870         }
2871         gfx_v9_0_cp_enable(adev, false);
2872         gfx_v9_0_rlc_stop(adev);
2873
2874         return 0;
2875 }
2876
2877 static int gfx_v9_0_suspend(void *handle)
2878 {
2879         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2880
2881         adev->gfx.in_suspend = true;
2882         return gfx_v9_0_hw_fini(adev);
2883 }
2884
2885 static int gfx_v9_0_resume(void *handle)
2886 {
2887         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2888         int r;
2889
2890         r = gfx_v9_0_hw_init(adev);
2891         adev->gfx.in_suspend = false;
2892         return r;
2893 }
2894
2895 static bool gfx_v9_0_is_idle(void *handle)
2896 {
2897         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2898
2899         if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
2900                                 GRBM_STATUS, GUI_ACTIVE))
2901                 return false;
2902         else
2903                 return true;
2904 }
2905
2906 static int gfx_v9_0_wait_for_idle(void *handle)
2907 {
2908         unsigned i;
2909         u32 tmp;
2910         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2911
2912         for (i = 0; i < adev->usec_timeout; i++) {
2913                 /* read MC_STATUS */
2914                 tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS) &
2915                         GRBM_STATUS__GUI_ACTIVE_MASK;
2916
2917                 if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
2918                         return 0;
2919                 udelay(1);
2920         }
2921         return -ETIMEDOUT;
2922 }
2923
2924 static int gfx_v9_0_soft_reset(void *handle)
2925 {
2926         u32 grbm_soft_reset = 0;
2927         u32 tmp;
2928         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2929
2930         /* GRBM_STATUS */
2931         tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
2932         if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
2933                    GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
2934                    GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
2935                    GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
2936                    GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
2937                    GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
2938                 grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
2939                                                 GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
2940                 grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
2941                                                 GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
2942         }
2943
2944         if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
2945                 grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
2946                                                 GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
2947         }
2948
2949         /* GRBM_STATUS2 */
2950         tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
2951         if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
2952                 grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
2953                                                 GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
2954
2955
2956         if (grbm_soft_reset) {
2957                 /* stop the rlc */
2958                 gfx_v9_0_rlc_stop(adev);
2959
2960                 /* Disable GFX parsing/prefetching */
2961                 gfx_v9_0_cp_gfx_enable(adev, false);
2962
2963                 /* Disable MEC parsing/prefetching */
2964                 gfx_v9_0_cp_compute_enable(adev, false);
2965
2966                 if (grbm_soft_reset) {
2967                         tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
2968                         tmp |= grbm_soft_reset;
2969                         dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
2970                         WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
2971                         tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
2972
2973                         udelay(50);
2974
2975                         tmp &= ~grbm_soft_reset;
2976                         WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
2977                         tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
2978                 }
2979
2980                 /* Wait a little for things to settle down */
2981                 udelay(50);
2982         }
2983         return 0;
2984 }
2985
2986 static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
2987 {
2988         uint64_t clock;
2989
2990         mutex_lock(&adev->gfx.gpu_clock_mutex);
2991         WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
2992         clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
2993                 ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
2994         mutex_unlock(&adev->gfx.gpu_clock_mutex);
2995         return clock;
2996 }
2997
2998 static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
2999                                           uint32_t vmid,
3000                                           uint32_t gds_base, uint32_t gds_size,
3001                                           uint32_t gws_base, uint32_t gws_size,
3002                                           uint32_t oa_base, uint32_t oa_size)
3003 {
3004         gds_base = gds_base >> AMDGPU_GDS_SHIFT;
3005         gds_size = gds_size >> AMDGPU_GDS_SHIFT;
3006
3007         gws_base = gws_base >> AMDGPU_GWS_SHIFT;
3008         gws_size = gws_size >> AMDGPU_GWS_SHIFT;
3009
3010         oa_base = oa_base >> AMDGPU_OA_SHIFT;
3011         oa_size = oa_size >> AMDGPU_OA_SHIFT;
3012
3013         /* GDS Base */
3014         gfx_v9_0_write_data_to_reg(ring, 0, false,
3015                                    amdgpu_gds_reg_offset[vmid].mem_base,
3016                                    gds_base);
3017
3018         /* GDS Size */
3019         gfx_v9_0_write_data_to_reg(ring, 0, false,
3020                                    amdgpu_gds_reg_offset[vmid].mem_size,
3021                                    gds_size);
3022
3023         /* GWS */
3024         gfx_v9_0_write_data_to_reg(ring, 0, false,
3025                                    amdgpu_gds_reg_offset[vmid].gws,
3026                                    gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
3027
3028         /* OA */
3029         gfx_v9_0_write_data_to_reg(ring, 0, false,
3030                                    amdgpu_gds_reg_offset[vmid].oa,
3031                                    (1 << (oa_size + oa_base)) - (1 << oa_base));
3032 }
3033
3034 static int gfx_v9_0_early_init(void *handle)
3035 {
3036         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3037
3038         adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
3039         adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
3040         gfx_v9_0_set_ring_funcs(adev);
3041         gfx_v9_0_set_irq_funcs(adev);
3042         gfx_v9_0_set_gds_init(adev);
3043         gfx_v9_0_set_rlc_funcs(adev);
3044
3045         return 0;
3046 }
3047
3048 static int gfx_v9_0_late_init(void *handle)
3049 {
3050         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3051         int r;
3052
3053         r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
3054         if (r)
3055                 return r;
3056
3057         r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
3058         if (r)
3059                 return r;
3060
3061         return 0;
3062 }
3063
3064 static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
3065 {
3066         uint32_t rlc_setting, data;
3067         unsigned i;
3068
3069         if (adev->gfx.rlc.in_safe_mode)
3070                 return;
3071
3072         /* if RLC is not enabled, do nothing */
3073         rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
3074         if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
3075                 return;
3076
3077         if (adev->cg_flags &
3078             (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
3079              AMD_CG_SUPPORT_GFX_3D_CGCG)) {
3080                 data = RLC_SAFE_MODE__CMD_MASK;
3081                 data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
3082                 WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
3083
3084                 /* wait for RLC_SAFE_MODE */
3085                 for (i = 0; i < adev->usec_timeout; i++) {
3086                         if (!REG_GET_FIELD(RREG32_SOC15(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
3087                                 break;
3088                         udelay(1);
3089                 }
3090                 adev->gfx.rlc.in_safe_mode = true;
3091         }
3092 }
3093
3094 static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
3095 {
3096         uint32_t rlc_setting, data;
3097
3098         if (!adev->gfx.rlc.in_safe_mode)
3099                 return;
3100
3101         /* if RLC is not enabled, do nothing */
3102         rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
3103         if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
3104                 return;
3105
3106         if (adev->cg_flags &
3107             (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
3108                 /*
3109                  * Try to exit safe mode only if it is already in safe
3110                  * mode.
3111                  */
3112                 data = RLC_SAFE_MODE__CMD_MASK;
3113                 WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
3114                 adev->gfx.rlc.in_safe_mode = false;
3115         }
3116 }
3117
3118 static void gfx_v9_0_update_gfx_cg_power_gating(struct amdgpu_device *adev,
3119                                                 bool enable)
3120 {
3121         /* TODO: double check if we need to perform under safe mdoe */
3122         /* gfx_v9_0_enter_rlc_safe_mode(adev); */
3123
3124         if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
3125                 gfx_v9_0_enable_gfx_cg_power_gating(adev, true);
3126                 if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
3127                         gfx_v9_0_enable_gfx_pipeline_powergating(adev, true);
3128         } else {
3129                 gfx_v9_0_enable_gfx_cg_power_gating(adev, false);
3130                 gfx_v9_0_enable_gfx_pipeline_powergating(adev, false);
3131         }
3132
3133         /* gfx_v9_0_exit_rlc_safe_mode(adev); */
3134 }
3135
3136 static void gfx_v9_0_update_gfx_mg_power_gating(struct amdgpu_device *adev,
3137                                                 bool enable)
3138 {
3139         /* TODO: double check if we need to perform under safe mode */
3140         /* gfx_v9_0_enter_rlc_safe_mode(adev); */
3141
3142         if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
3143                 gfx_v9_0_enable_gfx_static_mg_power_gating(adev, true);
3144         else
3145                 gfx_v9_0_enable_gfx_static_mg_power_gating(adev, false);
3146
3147         if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
3148                 gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, true);
3149         else
3150                 gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, false);
3151
3152         /* gfx_v9_0_exit_rlc_safe_mode(adev); */
3153 }
3154
3155 static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
3156                                                       bool enable)
3157 {
3158         uint32_t data, def;
3159
3160         /* It is disabled by HW by default */
3161         if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
3162                 /* 1 - RLC_CGTT_MGCG_OVERRIDE */
3163                 def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
3164                 data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
3165                           RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
3166                           RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
3167                           RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
3168
3169                 /* only for Vega10 & Raven1 */
3170                 data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
3171
3172                 if (def != data)
3173                         WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
3174
3175                 /* MGLS is a global flag to control all MGLS in GFX */
3176                 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
3177                         /* 2 - RLC memory Light sleep */
3178                         if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
3179                                 def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
3180                                 data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
3181                                 if (def != data)
3182                                         WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
3183                         }
3184                         /* 3 - CP memory Light sleep */
3185                         if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
3186                                 def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
3187                                 data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
3188                                 if (def != data)
3189                                         WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
3190                         }
3191                 }
3192         } else {
3193                 /* 1 - MGCG_OVERRIDE */
3194                 def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
3195                 data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
3196                          RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
3197                          RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
3198                          RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
3199                          RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
3200                 if (def != data)
3201                         WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
3202
3203                 /* 2 - disable MGLS in RLC */
3204                 data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
3205                 if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
3206                         data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
3207                         WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
3208                 }
3209
3210                 /* 3 - disable MGLS in CP */
3211                 data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
3212                 if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
3213                         data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
3214                         WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
3215                 }
3216         }
3217 }
3218
3219 static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
3220                                            bool enable)
3221 {
3222         uint32_t data, def;
3223
3224         adev->gfx.rlc.funcs->enter_safe_mode(adev);
3225
3226         /* Enable 3D CGCG/CGLS */
3227         if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
3228                 /* write cmd to clear cgcg/cgls ov */
3229                 def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
3230                 /* unset CGCG override */
3231                 data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
3232                 /* update CGCG and CGLS override bits */
3233                 if (def != data)
3234                         WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
3235                 /* enable 3Dcgcg FSM(0x0020003f) */
3236                 def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
3237                 data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
3238                         RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
3239                 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
3240                         data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
3241                                 RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
3242                 if (def != data)
3243                         WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
3244
3245                 /* set IDLE_POLL_COUNT(0x00900100) */
3246                 def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
3247                 data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
3248                         (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
3249                 if (def != data)
3250                         WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
3251         } else {
3252                 /* Disable CGCG/CGLS */
3253                 def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
3254                 /* disable cgcg, cgls should be disabled */
3255                 data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
3256                           RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
3257                 /* disable cgcg and cgls in FSM */
3258                 if (def != data)
3259                         WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
3260         }
3261
3262         adev->gfx.rlc.funcs->exit_safe_mode(adev);
3263 }
3264
3265 static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
3266                                                       bool enable)
3267 {
3268         uint32_t def, data;
3269
3270         adev->gfx.rlc.funcs->enter_safe_mode(adev);
3271
3272         if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
3273                 def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
3274                 /* unset CGCG override */
3275                 data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
3276                 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
3277                         data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
3278                 else
3279                         data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
3280                 /* update CGCG and CGLS override bits */
3281                 if (def != data)
3282                         WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
3283
3284                 /* enable cgcg FSM(0x0020003F) */
3285                 def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
3286                 data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
3287                         RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
3288                 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
3289                         data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
3290                                 RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
3291                 if (def != data)
3292                         WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
3293
3294                 /* set IDLE_POLL_COUNT(0x00900100) */
3295                 def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
3296                 data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
3297                         (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
3298                 if (def != data)
3299                         WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
3300         } else {
3301                 def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
3302                 /* reset CGCG/CGLS bits */
3303                 data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
3304                 /* disable cgcg and cgls in FSM */
3305                 if (def != data)
3306                         WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
3307         }
3308
3309         adev->gfx.rlc.funcs->exit_safe_mode(adev);
3310 }
3311
3312 static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
3313                                             bool enable)
3314 {
3315         if (enable) {
3316                 /* CGCG/CGLS should be enabled after MGCG/MGLS
3317                  * ===  MGCG + MGLS ===
3318                  */
3319                 gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
3320                 /* ===  CGCG /CGLS for GFX 3D Only === */
3321                 gfx_v9_0_update_3d_clock_gating(adev, enable);
3322                 /* ===  CGCG + CGLS === */
3323                 gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
3324         } else {
3325                 /* CGCG/CGLS should be disabled before MGCG/MGLS
3326                  * ===  CGCG + CGLS ===
3327                  */
3328                 gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
3329                 /* ===  CGCG /CGLS for GFX 3D Only === */
3330                 gfx_v9_0_update_3d_clock_gating(adev, enable);
3331                 /* ===  MGCG + MGLS === */
3332                 gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
3333         }
3334         return 0;
3335 }
3336
3337 static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
3338         .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
3339         .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
3340 };
3341
3342 static int gfx_v9_0_set_powergating_state(void *handle,
3343                                           enum amd_powergating_state state)
3344 {
3345         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3346         bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
3347
3348         switch (adev->asic_type) {
3349         case CHIP_RAVEN:
3350                 if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
3351                         gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
3352                         gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
3353                 } else {
3354                         gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
3355                         gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
3356                 }
3357
3358                 if (adev->pg_flags & AMD_PG_SUPPORT_CP)
3359                         gfx_v9_0_enable_cp_power_gating(adev, true);
3360                 else
3361                         gfx_v9_0_enable_cp_power_gating(adev, false);
3362
3363                 /* update gfx cgpg state */
3364                 gfx_v9_0_update_gfx_cg_power_gating(adev, enable);
3365
3366                 /* update mgcg state */
3367                 gfx_v9_0_update_gfx_mg_power_gating(adev, enable);
3368                 break;
3369         default:
3370                 break;
3371         }
3372
3373         return 0;
3374 }
3375
3376 static int gfx_v9_0_set_clockgating_state(void *handle,
3377                                           enum amd_clockgating_state state)
3378 {
3379         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3380
3381         if (amdgpu_sriov_vf(adev))
3382                 return 0;
3383
3384         switch (adev->asic_type) {
3385         case CHIP_VEGA10:
3386         case CHIP_RAVEN:
3387                 gfx_v9_0_update_gfx_clock_gating(adev,
3388                                                  state == AMD_CG_STATE_GATE ? true : false);
3389                 break;
3390         default:
3391                 break;
3392         }
3393         return 0;
3394 }
3395
3396 static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
3397 {
3398         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3399         int data;
3400
3401         if (amdgpu_sriov_vf(adev))
3402                 *flags = 0;
3403
3404         /* AMD_CG_SUPPORT_GFX_MGCG */
3405         data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
3406         if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
3407                 *flags |= AMD_CG_SUPPORT_GFX_MGCG;
3408
3409         /* AMD_CG_SUPPORT_GFX_CGCG */
3410         data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
3411         if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
3412                 *flags |= AMD_CG_SUPPORT_GFX_CGCG;
3413
3414         /* AMD_CG_SUPPORT_GFX_CGLS */
3415         if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
3416                 *flags |= AMD_CG_SUPPORT_GFX_CGLS;
3417
3418         /* AMD_CG_SUPPORT_GFX_RLC_LS */
3419         data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
3420         if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
3421                 *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
3422
3423         /* AMD_CG_SUPPORT_GFX_CP_LS */
3424         data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
3425         if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
3426                 *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
3427
3428         /* AMD_CG_SUPPORT_GFX_3D_CGCG */
3429         data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
3430         if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
3431                 *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
3432
3433         /* AMD_CG_SUPPORT_GFX_3D_CGLS */
3434         if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
3435                 *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
3436 }
3437
3438 static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
3439 {
3440         return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
3441 }
3442
3443 static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
3444 {
3445         struct amdgpu_device *adev = ring->adev;
3446         u64 wptr;
3447
3448         /* XXX check if swapping is necessary on BE */
3449         if (ring->use_doorbell) {
3450                 wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
3451         } else {
3452                 wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
3453                 wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
3454         }
3455
3456         return wptr;
3457 }
3458
3459 static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
3460 {
3461         struct amdgpu_device *adev = ring->adev;
3462
3463         if (ring->use_doorbell) {
3464                 /* XXX check if swapping is necessary on BE */
3465                 atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
3466                 WDOORBELL64(ring->doorbell_index, ring->wptr);
3467         } else {
3468                 WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
3469                 WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
3470         }
3471 }
3472
3473 static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
3474 {
3475         u32 ref_and_mask, reg_mem_engine;
3476         struct nbio_hdp_flush_reg *nbio_hf_reg;
3477
3478         if (ring->adev->asic_type == CHIP_VEGA10)
3479                 nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
3480
3481         if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
3482                 switch (ring->me) {
3483                 case 1:
3484                         ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
3485                         break;
3486                 case 2:
3487                         ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
3488                         break;
3489                 default:
3490                         return;
3491                 }
3492                 reg_mem_engine = 0;
3493         } else {
3494                 ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
3495                 reg_mem_engine = 1; /* pfp */
3496         }
3497
3498         gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
3499                               nbio_hf_reg->hdp_flush_req_offset,
3500                               nbio_hf_reg->hdp_flush_done_offset,
3501                               ref_and_mask, ref_and_mask, 0x20);
3502 }
3503
3504 static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
3505 {
3506         gfx_v9_0_write_data_to_reg(ring, 0, true,
3507                                    SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0), 1);
3508 }
3509
3510 static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
3511                                       struct amdgpu_ib *ib,
3512                                       unsigned vm_id, bool ctx_switch)
3513 {
3514         u32 header, control = 0;
3515
3516         if (ib->flags & AMDGPU_IB_FLAG_CE)
3517                 header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
3518         else
3519                 header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
3520
3521         control |= ib->length_dw | (vm_id << 24);
3522
3523         if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
3524                 control |= INDIRECT_BUFFER_PRE_ENB(1);
3525
3526                 if (!(ib->flags & AMDGPU_IB_FLAG_CE))
3527                         gfx_v9_0_ring_emit_de_meta(ring);
3528         }
3529
3530         amdgpu_ring_write(ring, header);
3531 BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
3532         amdgpu_ring_write(ring,
3533 #ifdef __BIG_ENDIAN
3534                 (2 << 0) |
3535 #endif
3536                 lower_32_bits(ib->gpu_addr));
3537         amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
3538         amdgpu_ring_write(ring, control);
3539 }
3540
3541 static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
3542                                           struct amdgpu_ib *ib,
3543                                           unsigned vm_id, bool ctx_switch)
3544 {
3545         u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
3546
3547         amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
3548         BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
3549         amdgpu_ring_write(ring,
3550 #ifdef __BIG_ENDIAN
3551                                 (2 << 0) |
3552 #endif
3553                                 lower_32_bits(ib->gpu_addr));
3554         amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
3555         amdgpu_ring_write(ring, control);
3556 }
3557
3558 static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
3559                                      u64 seq, unsigned flags)
3560 {
3561         bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
3562         bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
3563
3564         /* RELEASE_MEM - flush caches, send int */
3565         amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
3566         amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
3567                                  EOP_TC_ACTION_EN |
3568                                  EOP_TC_WB_ACTION_EN |
3569                                  EOP_TC_MD_ACTION_EN |
3570                                  EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
3571                                  EVENT_INDEX(5)));
3572         amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
3573
3574         /*
3575          * the address should be Qword aligned if 64bit write, Dword
3576          * aligned if only send 32bit data low (discard data high)
3577          */
3578         if (write64bit)
3579                 BUG_ON(addr & 0x7);
3580         else
3581                 BUG_ON(addr & 0x3);
3582         amdgpu_ring_write(ring, lower_32_bits(addr));
3583         amdgpu_ring_write(ring, upper_32_bits(addr));
3584         amdgpu_ring_write(ring, lower_32_bits(seq));
3585         amdgpu_ring_write(ring, upper_32_bits(seq));
3586         amdgpu_ring_write(ring, 0);
3587 }
3588
3589 static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
3590 {
3591         int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
3592         uint32_t seq = ring->fence_drv.sync_seq;
3593         uint64_t addr = ring->fence_drv.gpu_addr;
3594
3595         gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
3596                               lower_32_bits(addr), upper_32_bits(addr),
3597                               seq, 0xffffffff, 4);
3598 }
3599
3600 static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
3601                                         unsigned vm_id, uint64_t pd_addr)
3602 {
3603         struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
3604         int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
3605         uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
3606         unsigned eng = ring->vm_inv_eng;
3607
3608         pd_addr = amdgpu_gart_get_vm_pde(ring->adev, pd_addr);
3609         pd_addr |= AMDGPU_PTE_VALID;
3610
3611         gfx_v9_0_write_data_to_reg(ring, usepfp, true,
3612                                    hub->ctx0_ptb_addr_lo32 + (2 * vm_id),
3613                                    lower_32_bits(pd_addr));
3614
3615         gfx_v9_0_write_data_to_reg(ring, usepfp, true,
3616                                    hub->ctx0_ptb_addr_hi32 + (2 * vm_id),
3617                                    upper_32_bits(pd_addr));
3618
3619         gfx_v9_0_write_data_to_reg(ring, usepfp, true,
3620                                    hub->vm_inv_eng0_req + eng, req);
3621
3622         /* wait for the invalidate to complete */
3623         gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
3624                               eng, 0, 1 << vm_id, 1 << vm_id, 0x20);
3625
3626         /* compute doesn't have PFP */
3627         if (usepfp) {
3628                 /* sync PFP to ME, otherwise we might get invalid PFP reads */
3629                 amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
3630                 amdgpu_ring_write(ring, 0x0);
3631         }
3632 }
3633
3634 static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
3635 {
3636         return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
3637 }
3638
3639 static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
3640 {
3641         u64 wptr;
3642
3643         /* XXX check if swapping is necessary on BE */
3644         if (ring->use_doorbell)
3645                 wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
3646         else
3647                 BUG();
3648         return wptr;
3649 }
3650
3651 static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
3652 {
3653         struct amdgpu_device *adev = ring->adev;
3654
3655         /* XXX check if swapping is necessary on BE */
3656         if (ring->use_doorbell) {
3657                 atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
3658                 WDOORBELL64(ring->doorbell_index, ring->wptr);
3659         } else{
3660                 BUG(); /* only DOORBELL method supported on gfx9 now */
3661         }
3662 }
3663
3664 static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
3665                                          u64 seq, unsigned int flags)
3666 {
3667         /* we only allocate 32bit for each seq wb address */
3668         BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
3669
3670         /* write fence seq to the "addr" */
3671         amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
3672         amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
3673                                  WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
3674         amdgpu_ring_write(ring, lower_32_bits(addr));
3675         amdgpu_ring_write(ring, upper_32_bits(addr));
3676         amdgpu_ring_write(ring, lower_32_bits(seq));
3677
3678         if (flags & AMDGPU_FENCE_FLAG_INT) {
3679                 /* set register to trigger INT */
3680                 amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
3681                 amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
3682                                          WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
3683                 amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
3684                 amdgpu_ring_write(ring, 0);
3685                 amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
3686         }
3687 }
3688
3689 static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
3690 {
3691         amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
3692         amdgpu_ring_write(ring, 0);
3693 }
3694
3695 static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
3696 {
3697         static struct v9_ce_ib_state ce_payload = {0};
3698         uint64_t csa_addr;
3699         int cnt;
3700
3701         cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
3702         csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
3703
3704         amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
3705         amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
3706                                  WRITE_DATA_DST_SEL(8) |
3707                                  WR_CONFIRM) |
3708                                  WRITE_DATA_CACHE_POLICY(0));
3709         amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
3710         amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
3711         amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
3712 }
3713
3714 static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
3715 {
3716         static struct v9_de_ib_state de_payload = {0};
3717         uint64_t csa_addr, gds_addr;
3718         int cnt;
3719
3720         csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
3721         gds_addr = csa_addr + 4096;
3722         de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
3723         de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
3724
3725         cnt = (sizeof(de_payload) >> 2) + 4 - 2;
3726         amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
3727         amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
3728                                  WRITE_DATA_DST_SEL(8) |
3729                                  WR_CONFIRM) |
3730                                  WRITE_DATA_CACHE_POLICY(0));
3731         amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
3732         amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
3733         amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
3734 }
3735
3736 static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
3737 {
3738         uint32_t dw2 = 0;
3739
3740         if (amdgpu_sriov_vf(ring->adev))
3741                 gfx_v9_0_ring_emit_ce_meta(ring);
3742
3743         dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
3744         if (flags & AMDGPU_HAVE_CTX_SWITCH) {
3745                 /* set load_global_config & load_global_uconfig */
3746                 dw2 |= 0x8001;
3747                 /* set load_cs_sh_regs */
3748                 dw2 |= 0x01000000;
3749                 /* set load_per_context_state & load_gfx_sh_regs for GFX */
3750                 dw2 |= 0x10002;
3751
3752                 /* set load_ce_ram if preamble presented */
3753                 if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
3754                         dw2 |= 0x10000000;
3755         } else {
3756                 /* still load_ce_ram if this is the first time preamble presented
3757                  * although there is no context switch happens.
3758                  */
3759                 if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
3760                         dw2 |= 0x10000000;
3761         }
3762
3763         amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
3764         amdgpu_ring_write(ring, dw2);
3765         amdgpu_ring_write(ring, 0);
3766 }
3767
3768 static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
3769 {
3770         unsigned ret;
3771         amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
3772         amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
3773         amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
3774         amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
3775         ret = ring->wptr & ring->buf_mask;
3776         amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
3777         return ret;
3778 }
3779
3780 static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
3781 {
3782         unsigned cur;
3783         BUG_ON(offset > ring->buf_mask);
3784         BUG_ON(ring->ring[offset] != 0x55aa55aa);
3785
3786         cur = (ring->wptr & ring->buf_mask) - 1;
3787         if (likely(cur > offset))
3788                 ring->ring[offset] = cur - offset;
3789         else
3790                 ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
3791 }
3792
3793 static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
3794 {
3795         amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
3796         amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
3797 }
3798
3799 static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
3800 {
3801         struct amdgpu_device *adev = ring->adev;
3802
3803         amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
3804         amdgpu_ring_write(ring, 0 |     /* src: register*/
3805                                 (5 << 8) |      /* dst: memory */
3806                                 (1 << 20));     /* write confirm */
3807         amdgpu_ring_write(ring, reg);
3808         amdgpu_ring_write(ring, 0);
3809         amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
3810                                 adev->virt.reg_val_offs * 4));
3811         amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
3812                                 adev->virt.reg_val_offs * 4));
3813 }
3814
3815 static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
3816                                   uint32_t val)
3817 {
3818         amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
3819         amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
3820         amdgpu_ring_write(ring, reg);
3821         amdgpu_ring_write(ring, 0);
3822         amdgpu_ring_write(ring, val);
3823 }
3824
3825 static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
3826                                                  enum amdgpu_interrupt_state state)
3827 {
3828         switch (state) {
3829         case AMDGPU_IRQ_STATE_DISABLE:
3830         case AMDGPU_IRQ_STATE_ENABLE:
3831                 WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
3832                                TIME_STAMP_INT_ENABLE,
3833                                state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
3834                 break;
3835         default:
3836                 break;
3837         }
3838 }
3839
3840 static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
3841                                                      int me, int pipe,
3842                                                      enum amdgpu_interrupt_state state)
3843 {
3844         u32 mec_int_cntl, mec_int_cntl_reg;
3845
3846         /*
3847          * amdgpu controls only the first MEC. That's why this function only
3848          * handles the setting of interrupts for this specific MEC. All other
3849          * pipes' interrupts are set by amdkfd.
3850          */
3851
3852         if (me == 1) {
3853                 switch (pipe) {
3854                 case 0:
3855                         mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
3856                         break;
3857                 case 1:
3858                         mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL);
3859                         break;
3860                 case 2:
3861                         mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
3862                         break;
3863                 case 3:
3864                         mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL);
3865                         break;
3866                 default:
3867                         DRM_DEBUG("invalid pipe %d\n", pipe);
3868                         return;
3869                 }
3870         } else {
3871                 DRM_DEBUG("invalid me %d\n", me);
3872                 return;
3873         }
3874
3875         switch (state) {
3876         case AMDGPU_IRQ_STATE_DISABLE:
3877                 mec_int_cntl = RREG32(mec_int_cntl_reg);
3878                 mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
3879                                              TIME_STAMP_INT_ENABLE, 0);
3880                 WREG32(mec_int_cntl_reg, mec_int_cntl);
3881                 break;
3882         case AMDGPU_IRQ_STATE_ENABLE:
3883                 mec_int_cntl = RREG32(mec_int_cntl_reg);
3884                 mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
3885                                              TIME_STAMP_INT_ENABLE, 1);
3886                 WREG32(mec_int_cntl_reg, mec_int_cntl);
3887                 break;
3888         default:
3889                 break;
3890         }
3891 }
3892
3893 static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
3894                                              struct amdgpu_irq_src *source,
3895                                              unsigned type,
3896                                              enum amdgpu_interrupt_state state)
3897 {
3898         switch (state) {
3899         case AMDGPU_IRQ_STATE_DISABLE:
3900         case AMDGPU_IRQ_STATE_ENABLE:
3901                 WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
3902                                PRIV_REG_INT_ENABLE,
3903                                state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
3904                 break;
3905         default:
3906                 break;
3907         }
3908
3909         return 0;
3910 }
3911
3912 static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
3913                                               struct amdgpu_irq_src *source,
3914                                               unsigned type,
3915                                               enum amdgpu_interrupt_state state)
3916 {
3917         switch (state) {
3918         case AMDGPU_IRQ_STATE_DISABLE:
3919         case AMDGPU_IRQ_STATE_ENABLE:
3920                 WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
3921                                PRIV_INSTR_INT_ENABLE,
3922                                state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
3923         default:
3924                 break;
3925         }
3926
3927         return 0;
3928 }
3929
3930 static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
3931                                             struct amdgpu_irq_src *src,
3932                                             unsigned type,
3933                                             enum amdgpu_interrupt_state state)
3934 {
3935         switch (type) {
3936         case AMDGPU_CP_IRQ_GFX_EOP:
3937                 gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
3938                 break;
3939         case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
3940                 gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
3941                 break;
3942         case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
3943                 gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
3944                 break;
3945         case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
3946                 gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
3947                 break;
3948         case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
3949                 gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
3950                 break;
3951         case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
3952                 gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
3953                 break;
3954         case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
3955                 gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
3956                 break;
3957         case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
3958                 gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
3959                 break;
3960         case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
3961                 gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
3962                 break;
3963         default:
3964                 break;
3965         }
3966         return 0;
3967 }
3968
3969 static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
3970                             struct amdgpu_irq_src *source,
3971                             struct amdgpu_iv_entry *entry)
3972 {
3973         int i;
3974         u8 me_id, pipe_id, queue_id;
3975         struct amdgpu_ring *ring;
3976
3977         DRM_DEBUG("IH: CP EOP\n");
3978         me_id = (entry->ring_id & 0x0c) >> 2;
3979         pipe_id = (entry->ring_id & 0x03) >> 0;
3980         queue_id = (entry->ring_id & 0x70) >> 4;
3981
3982         switch (me_id) {
3983         case 0:
3984                 amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
3985                 break;
3986         case 1:
3987         case 2:
3988                 for (i = 0; i < adev->gfx.num_compute_rings; i++) {
3989                         ring = &adev->gfx.compute_ring[i];
3990                         /* Per-queue interrupt is supported for MEC starting from VI.
3991                           * The interrupt can only be enabled/disabled per pipe instead of per queue.
3992                           */
3993                         if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
3994                                 amdgpu_fence_process(ring);
3995                 }
3996                 break;
3997         }
3998         return 0;
3999 }
4000
4001 static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
4002                                  struct amdgpu_irq_src *source,
4003                                  struct amdgpu_iv_entry *entry)
4004 {
4005         DRM_ERROR("Illegal register access in command stream\n");
4006         schedule_work(&adev->reset_work);
4007         return 0;
4008 }
4009
4010 static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
4011                                   struct amdgpu_irq_src *source,
4012                                   struct amdgpu_iv_entry *entry)
4013 {
4014         DRM_ERROR("Illegal instruction in command stream\n");
4015         schedule_work(&adev->reset_work);
4016         return 0;
4017 }
4018
4019 static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
4020                                             struct amdgpu_irq_src *src,
4021                                             unsigned int type,
4022                                             enum amdgpu_interrupt_state state)
4023 {
4024         uint32_t tmp, target;
4025         struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
4026
4027         if (ring->me == 1)
4028                 target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
4029         else
4030                 target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
4031         target += ring->pipe;
4032
4033         switch (type) {
4034         case AMDGPU_CP_KIQ_IRQ_DRIVER0:
4035                 if (state == AMDGPU_IRQ_STATE_DISABLE) {
4036                         tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
4037                         tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
4038                                                  GENERIC2_INT_ENABLE, 0);
4039                         WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
4040
4041                         tmp = RREG32(target);
4042                         tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
4043                                                  GENERIC2_INT_ENABLE, 0);
4044                         WREG32(target, tmp);
4045                 } else {
4046                         tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
4047                         tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
4048                                                  GENERIC2_INT_ENABLE, 1);
4049                         WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
4050
4051                         tmp = RREG32(target);
4052                         tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
4053                                                  GENERIC2_INT_ENABLE, 1);
4054                         WREG32(target, tmp);
4055                 }
4056                 break;
4057         default:
4058                 BUG(); /* kiq only support GENERIC2_INT now */
4059                 break;
4060         }
4061         return 0;
4062 }
4063
4064 static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
4065                             struct amdgpu_irq_src *source,
4066                             struct amdgpu_iv_entry *entry)
4067 {
4068         u8 me_id, pipe_id, queue_id;
4069         struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
4070
4071         me_id = (entry->ring_id & 0x0c) >> 2;
4072         pipe_id = (entry->ring_id & 0x03) >> 0;
4073         queue_id = (entry->ring_id & 0x70) >> 4;
4074         DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
4075                    me_id, pipe_id, queue_id);
4076
4077         amdgpu_fence_process(ring);
4078         return 0;
4079 }
4080
4081 static const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
4082         .name = "gfx_v9_0",
4083         .early_init = gfx_v9_0_early_init,
4084         .late_init = gfx_v9_0_late_init,
4085         .sw_init = gfx_v9_0_sw_init,
4086         .sw_fini = gfx_v9_0_sw_fini,
4087         .hw_init = gfx_v9_0_hw_init,
4088         .hw_fini = gfx_v9_0_hw_fini,
4089         .suspend = gfx_v9_0_suspend,
4090         .resume = gfx_v9_0_resume,
4091         .is_idle = gfx_v9_0_is_idle,
4092         .wait_for_idle = gfx_v9_0_wait_for_idle,
4093         .soft_reset = gfx_v9_0_soft_reset,
4094         .set_clockgating_state = gfx_v9_0_set_clockgating_state,
4095         .set_powergating_state = gfx_v9_0_set_powergating_state,
4096         .get_clockgating_state = gfx_v9_0_get_clockgating_state,
4097 };
4098
4099 static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
4100         .type = AMDGPU_RING_TYPE_GFX,
4101         .align_mask = 0xff,
4102         .nop = PACKET3(PACKET3_NOP, 0x3FFF),
4103         .support_64bit_ptrs = true,
4104         .vmhub = AMDGPU_GFXHUB,
4105         .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
4106         .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
4107         .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
4108         .emit_frame_size = /* totally 242 maximum if 16 IBs */
4109                 5 +  /* COND_EXEC */
4110                 7 +  /* PIPELINE_SYNC */
4111                 24 + /* VM_FLUSH */
4112                 8 +  /* FENCE for VM_FLUSH */
4113                 20 + /* GDS switch */
4114                 4 + /* double SWITCH_BUFFER,
4115                        the first COND_EXEC jump to the place just
4116                            prior to this double SWITCH_BUFFER  */
4117                 5 + /* COND_EXEC */
4118                 7 +      /*     HDP_flush */
4119                 4 +      /*     VGT_flush */
4120                 14 + /* CE_META */
4121                 31 + /* DE_META */
4122                 3 + /* CNTX_CTRL */
4123                 5 + /* HDP_INVL */
4124                 8 + 8 + /* FENCE x2 */
4125                 2, /* SWITCH_BUFFER */
4126         .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
4127         .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
4128         .emit_fence = gfx_v9_0_ring_emit_fence,
4129         .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
4130         .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
4131         .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
4132         .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
4133         .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
4134         .test_ring = gfx_v9_0_ring_test_ring,
4135         .test_ib = gfx_v9_0_ring_test_ib,
4136         .insert_nop = amdgpu_ring_insert_nop,
4137         .pad_ib = amdgpu_ring_generic_pad_ib,
4138         .emit_switch_buffer = gfx_v9_ring_emit_sb,
4139         .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
4140         .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
4141         .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
4142         .emit_tmz = gfx_v9_0_ring_emit_tmz,
4143 };
4144
4145 static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
4146         .type = AMDGPU_RING_TYPE_COMPUTE,
4147         .align_mask = 0xff,
4148         .nop = PACKET3(PACKET3_NOP, 0x3FFF),
4149         .support_64bit_ptrs = true,
4150         .vmhub = AMDGPU_GFXHUB,
4151         .get_rptr = gfx_v9_0_ring_get_rptr_compute,
4152         .get_wptr = gfx_v9_0_ring_get_wptr_compute,
4153         .set_wptr = gfx_v9_0_ring_set_wptr_compute,
4154         .emit_frame_size =
4155                 20 + /* gfx_v9_0_ring_emit_gds_switch */
4156                 7 + /* gfx_v9_0_ring_emit_hdp_flush */
4157                 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
4158                 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
4159                 24 + /* gfx_v9_0_ring_emit_vm_flush */
4160                 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
4161         .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
4162         .emit_ib = gfx_v9_0_ring_emit_ib_compute,
4163         .emit_fence = gfx_v9_0_ring_emit_fence,
4164         .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
4165         .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
4166         .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
4167         .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
4168         .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
4169         .test_ring = gfx_v9_0_ring_test_ring,
4170         .test_ib = gfx_v9_0_ring_test_ib,
4171         .insert_nop = amdgpu_ring_insert_nop,
4172         .pad_ib = amdgpu_ring_generic_pad_ib,
4173 };
4174
4175 static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
4176         .type = AMDGPU_RING_TYPE_KIQ,
4177         .align_mask = 0xff,
4178         .nop = PACKET3(PACKET3_NOP, 0x3FFF),
4179         .support_64bit_ptrs = true,
4180         .vmhub = AMDGPU_GFXHUB,
4181         .get_rptr = gfx_v9_0_ring_get_rptr_compute,
4182         .get_wptr = gfx_v9_0_ring_get_wptr_compute,
4183         .set_wptr = gfx_v9_0_ring_set_wptr_compute,
4184         .emit_frame_size =
4185                 20 + /* gfx_v9_0_ring_emit_gds_switch */
4186                 7 + /* gfx_v9_0_ring_emit_hdp_flush */
4187                 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
4188                 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
4189                 24 + /* gfx_v9_0_ring_emit_vm_flush */
4190                 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
4191         .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
4192         .emit_ib = gfx_v9_0_ring_emit_ib_compute,
4193         .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
4194         .test_ring = gfx_v9_0_ring_test_ring,
4195         .test_ib = gfx_v9_0_ring_test_ib,
4196         .insert_nop = amdgpu_ring_insert_nop,
4197         .pad_ib = amdgpu_ring_generic_pad_ib,
4198         .emit_rreg = gfx_v9_0_ring_emit_rreg,
4199         .emit_wreg = gfx_v9_0_ring_emit_wreg,
4200 };
4201
4202 static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
4203 {
4204         int i;
4205
4206         adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
4207
4208         for (i = 0; i < adev->gfx.num_gfx_rings; i++)
4209                 adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
4210
4211         for (i = 0; i < adev->gfx.num_compute_rings; i++)
4212                 adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
4213 }
4214
4215 static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
4216         .set = gfx_v9_0_kiq_set_interrupt_state,
4217         .process = gfx_v9_0_kiq_irq,
4218 };
4219
4220 static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
4221         .set = gfx_v9_0_set_eop_interrupt_state,
4222         .process = gfx_v9_0_eop_irq,
4223 };
4224
4225 static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
4226         .set = gfx_v9_0_set_priv_reg_fault_state,
4227         .process = gfx_v9_0_priv_reg_irq,
4228 };
4229
4230 static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
4231         .set = gfx_v9_0_set_priv_inst_fault_state,
4232         .process = gfx_v9_0_priv_inst_irq,
4233 };
4234
4235 static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
4236 {
4237         adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
4238         adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
4239
4240         adev->gfx.priv_reg_irq.num_types = 1;
4241         adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
4242
4243         adev->gfx.priv_inst_irq.num_types = 1;
4244         adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
4245
4246         adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
4247         adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
4248 }
4249
4250 static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
4251 {
4252         switch (adev->asic_type) {
4253         case CHIP_VEGA10:
4254         case CHIP_RAVEN:
4255                 adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
4256                 break;
4257         default:
4258                 break;
4259         }
4260 }
4261
4262 static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
4263 {
4264         /* init asci gds info */
4265         adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
4266         adev->gds.gws.total_size = 64;
4267         adev->gds.oa.total_size = 16;
4268
4269         if (adev->gds.mem.total_size == 64 * 1024) {
4270                 adev->gds.mem.gfx_partition_size = 4096;
4271                 adev->gds.mem.cs_partition_size = 4096;
4272
4273                 adev->gds.gws.gfx_partition_size = 4;
4274                 adev->gds.gws.cs_partition_size = 4;
4275
4276                 adev->gds.oa.gfx_partition_size = 4;
4277                 adev->gds.oa.cs_partition_size = 1;
4278         } else {
4279                 adev->gds.mem.gfx_partition_size = 1024;
4280                 adev->gds.mem.cs_partition_size = 1024;
4281
4282                 adev->gds.gws.gfx_partition_size = 16;
4283                 adev->gds.gws.cs_partition_size = 16;
4284
4285                 adev->gds.oa.gfx_partition_size = 4;
4286                 adev->gds.oa.cs_partition_size = 4;
4287         }
4288 }
4289
4290 static void gfx_v9_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
4291                                                  u32 bitmap)
4292 {
4293         u32 data;
4294
4295         if (!bitmap)
4296                 return;
4297
4298         data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
4299         data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
4300
4301         WREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG, data);
4302 }
4303
4304 static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
4305 {
4306         u32 data, mask;
4307
4308         data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
4309         data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
4310
4311         data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
4312         data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
4313
4314         mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
4315
4316         return (~data) & mask;
4317 }
4318
4319 static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
4320                                  struct amdgpu_cu_info *cu_info)
4321 {
4322         int i, j, k, counter, active_cu_number = 0;
4323         u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
4324         unsigned disable_masks[4 * 2];
4325
4326         if (!adev || !cu_info)
4327                 return -EINVAL;
4328
4329         amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
4330
4331         mutex_lock(&adev->grbm_idx_mutex);
4332         for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
4333                 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
4334                         mask = 1;
4335                         ao_bitmap = 0;
4336                         counter = 0;
4337                         gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
4338                         if (i < 4 && j < 2)
4339                                 gfx_v9_0_set_user_cu_inactive_bitmap(
4340                                         adev, disable_masks[i * 2 + j]);
4341                         bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
4342                         cu_info->bitmap[i][j] = bitmap;
4343
4344                         for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
4345                                 if (bitmap & mask) {
4346                                         if (counter < adev->gfx.config.max_cu_per_sh)
4347                                                 ao_bitmap |= mask;
4348                                         counter ++;
4349                                 }
4350                                 mask <<= 1;
4351                         }
4352                         active_cu_number += counter;
4353                         if (i < 2 && j < 2)
4354                                 ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
4355                         cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
4356                 }
4357         }
4358         gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
4359         mutex_unlock(&adev->grbm_idx_mutex);
4360
4361         cu_info->number = active_cu_number;
4362         cu_info->ao_cu_mask = ao_cu_mask;
4363
4364         return 0;
4365 }
4366
4367 const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
4368 {
4369         .type = AMD_IP_BLOCK_TYPE_GFX,
4370         .major = 9,
4371         .minor = 0,
4372         .rev = 0,
4373         .funcs = &gfx_v9_0_ip_funcs,
4374 };