GNU Linux-libre 4.9.296-gnu1
[releases.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_vce.c
1 /*
2  * Copyright 2013 Advanced Micro Devices, Inc.
3  * All Rights Reserved.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the
7  * "Software"), to deal in the Software without restriction, including
8  * without limitation the rights to use, copy, modify, merge, publish,
9  * distribute, sub license, and/or sell copies of the Software, and to
10  * permit persons to whom the Software is furnished to do so, subject to
11  * the following conditions:
12  *
13  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16  * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17  * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18  * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19  * USE OR OTHER DEALINGS IN THE SOFTWARE.
20  *
21  * The above copyright notice and this permission notice (including the
22  * next paragraph) shall be included in all copies or substantial portions
23  * of the Software.
24  *
25  * Authors: Christian König <christian.koenig@amd.com>
26  */
27
28 #include <linux/firmware.h>
29 #include <linux/module.h>
30 #include <drm/drmP.h>
31 #include <drm/drm.h>
32
33 #include "amdgpu.h"
34 #include "amdgpu_pm.h"
35 #include "amdgpu_vce.h"
36 #include "cikd.h"
37
38 /* 1 second timeout */
39 #define VCE_IDLE_TIMEOUT        msecs_to_jiffies(1000)
40
41 /* Firmware Names */
42 #ifdef CONFIG_DRM_AMDGPU_CIK
43 #define FIRMWARE_BONAIRE        "/*(DEBLOBBED)*/"
44 #define FIRMWARE_KABINI "/*(DEBLOBBED)*/"
45 #define FIRMWARE_KAVERI "/*(DEBLOBBED)*/"
46 #define FIRMWARE_HAWAII "/*(DEBLOBBED)*/"
47 #define FIRMWARE_MULLINS        "/*(DEBLOBBED)*/"
48 #endif
49 #define FIRMWARE_TONGA          "/*(DEBLOBBED)*/"
50 #define FIRMWARE_CARRIZO        "/*(DEBLOBBED)*/"
51 #define FIRMWARE_FIJI           "/*(DEBLOBBED)*/"
52 #define FIRMWARE_STONEY         "/*(DEBLOBBED)*/"
53 #define FIRMWARE_POLARIS10      "/*(DEBLOBBED)*/"
54 #define FIRMWARE_POLARIS11         "/*(DEBLOBBED)*/"
55
56 #ifdef CONFIG_DRM_AMDGPU_CIK
57 /*(DEBLOBBED)*/
58 #endif
59 /*(DEBLOBBED)*/
60
61 static void amdgpu_vce_idle_work_handler(struct work_struct *work);
62
63 /**
64  * amdgpu_vce_init - allocate memory, load vce firmware
65  *
66  * @adev: amdgpu_device pointer
67  *
68  * First step to get VCE online, allocate memory and load the firmware
69  */
70 int amdgpu_vce_sw_init(struct amdgpu_device *adev, unsigned long size)
71 {
72         struct amdgpu_ring *ring;
73         struct amd_sched_rq *rq;
74         const char *fw_name;
75         const struct common_firmware_header *hdr;
76         unsigned ucode_version, version_major, version_minor, binary_id;
77         int i, r;
78
79         switch (adev->asic_type) {
80 #ifdef CONFIG_DRM_AMDGPU_CIK
81         case CHIP_BONAIRE:
82                 fw_name = FIRMWARE_BONAIRE;
83                 break;
84         case CHIP_KAVERI:
85                 fw_name = FIRMWARE_KAVERI;
86                 break;
87         case CHIP_KABINI:
88                 fw_name = FIRMWARE_KABINI;
89                 break;
90         case CHIP_HAWAII:
91                 fw_name = FIRMWARE_HAWAII;
92                 break;
93         case CHIP_MULLINS:
94                 fw_name = FIRMWARE_MULLINS;
95                 break;
96 #endif
97         case CHIP_TONGA:
98                 fw_name = FIRMWARE_TONGA;
99                 break;
100         case CHIP_CARRIZO:
101                 fw_name = FIRMWARE_CARRIZO;
102                 break;
103         case CHIP_FIJI:
104                 fw_name = FIRMWARE_FIJI;
105                 break;
106         case CHIP_STONEY:
107                 fw_name = FIRMWARE_STONEY;
108                 break;
109         case CHIP_POLARIS10:
110                 fw_name = FIRMWARE_POLARIS10;
111                 break;
112         case CHIP_POLARIS11:
113                 fw_name = FIRMWARE_POLARIS11;
114                 break;
115
116         default:
117                 return -EINVAL;
118         }
119
120         r = reject_firmware(&adev->vce.fw, fw_name, adev->dev);
121         if (r) {
122                 dev_err(adev->dev, "amdgpu_vce: Can't load firmware \"%s\"\n",
123                         fw_name);
124                 return r;
125         }
126
127         r = amdgpu_ucode_validate(adev->vce.fw);
128         if (r) {
129                 dev_err(adev->dev, "amdgpu_vce: Can't validate firmware \"%s\"\n",
130                         fw_name);
131                 release_firmware(adev->vce.fw);
132                 adev->vce.fw = NULL;
133                 return r;
134         }
135
136         hdr = (const struct common_firmware_header *)adev->vce.fw->data;
137
138         ucode_version = le32_to_cpu(hdr->ucode_version);
139         version_major = (ucode_version >> 20) & 0xfff;
140         version_minor = (ucode_version >> 8) & 0xfff;
141         binary_id = ucode_version & 0xff;
142         DRM_INFO("Found VCE firmware Version: %hhd.%hhd Binary ID: %hhd\n",
143                 version_major, version_minor, binary_id);
144         adev->vce.fw_version = ((version_major << 24) | (version_minor << 16) |
145                                 (binary_id << 8));
146
147         /* allocate firmware, stack and heap BO */
148
149         r = amdgpu_bo_create(adev, size, PAGE_SIZE, true,
150                              AMDGPU_GEM_DOMAIN_VRAM,
151                              AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
152                              NULL, NULL, &adev->vce.vcpu_bo);
153         if (r) {
154                 dev_err(adev->dev, "(%d) failed to allocate VCE bo\n", r);
155                 return r;
156         }
157
158         r = amdgpu_bo_reserve(adev->vce.vcpu_bo, false);
159         if (r) {
160                 amdgpu_bo_unref(&adev->vce.vcpu_bo);
161                 dev_err(adev->dev, "(%d) failed to reserve VCE bo\n", r);
162                 return r;
163         }
164
165         r = amdgpu_bo_pin(adev->vce.vcpu_bo, AMDGPU_GEM_DOMAIN_VRAM,
166                           &adev->vce.gpu_addr);
167         amdgpu_bo_unreserve(adev->vce.vcpu_bo);
168         if (r) {
169                 amdgpu_bo_unref(&adev->vce.vcpu_bo);
170                 dev_err(adev->dev, "(%d) VCE bo pin failed\n", r);
171                 return r;
172         }
173
174
175         ring = &adev->vce.ring[0];
176         rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_NORMAL];
177         r = amd_sched_entity_init(&ring->sched, &adev->vce.entity,
178                                   rq, amdgpu_sched_jobs);
179         if (r != 0) {
180                 DRM_ERROR("Failed setting up VCE run queue.\n");
181                 return r;
182         }
183
184         for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
185                 atomic_set(&adev->vce.handles[i], 0);
186                 adev->vce.filp[i] = NULL;
187         }
188
189         INIT_DELAYED_WORK(&adev->vce.idle_work, amdgpu_vce_idle_work_handler);
190         mutex_init(&adev->vce.idle_mutex);
191
192         return 0;
193 }
194
195 /**
196  * amdgpu_vce_fini - free memory
197  *
198  * @adev: amdgpu_device pointer
199  *
200  * Last step on VCE teardown, free firmware memory
201  */
202 int amdgpu_vce_sw_fini(struct amdgpu_device *adev)
203 {
204         unsigned i;
205
206         if (adev->vce.vcpu_bo == NULL)
207                 return 0;
208
209         amd_sched_entity_fini(&adev->vce.ring[0].sched, &adev->vce.entity);
210
211         amdgpu_bo_unref(&adev->vce.vcpu_bo);
212
213         for (i = 0; i < adev->vce.num_rings; i++)
214                 amdgpu_ring_fini(&adev->vce.ring[i]);
215
216         release_firmware(adev->vce.fw);
217         mutex_destroy(&adev->vce.idle_mutex);
218
219         return 0;
220 }
221
222 /**
223  * amdgpu_vce_suspend - unpin VCE fw memory
224  *
225  * @adev: amdgpu_device pointer
226  *
227  */
228 int amdgpu_vce_suspend(struct amdgpu_device *adev)
229 {
230         int i;
231
232         if (adev->vce.vcpu_bo == NULL)
233                 return 0;
234
235         for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
236                 if (atomic_read(&adev->vce.handles[i]))
237                         break;
238
239         if (i == AMDGPU_MAX_VCE_HANDLES)
240                 return 0;
241
242         cancel_delayed_work_sync(&adev->vce.idle_work);
243         /* TODO: suspending running encoding sessions isn't supported */
244         return -EINVAL;
245 }
246
247 /**
248  * amdgpu_vce_resume - pin VCE fw memory
249  *
250  * @adev: amdgpu_device pointer
251  *
252  */
253 int amdgpu_vce_resume(struct amdgpu_device *adev)
254 {
255         void *cpu_addr;
256         const struct common_firmware_header *hdr;
257         unsigned offset;
258         int r;
259
260         if (adev->vce.vcpu_bo == NULL)
261                 return -EINVAL;
262
263         r = amdgpu_bo_reserve(adev->vce.vcpu_bo, false);
264         if (r) {
265                 dev_err(adev->dev, "(%d) failed to reserve VCE bo\n", r);
266                 return r;
267         }
268
269         r = amdgpu_bo_kmap(adev->vce.vcpu_bo, &cpu_addr);
270         if (r) {
271                 amdgpu_bo_unreserve(adev->vce.vcpu_bo);
272                 dev_err(adev->dev, "(%d) VCE map failed\n", r);
273                 return r;
274         }
275
276         hdr = (const struct common_firmware_header *)adev->vce.fw->data;
277         offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
278         memcpy_toio(cpu_addr, adev->vce.fw->data + offset,
279                     adev->vce.fw->size - offset);
280
281         amdgpu_bo_kunmap(adev->vce.vcpu_bo);
282
283         amdgpu_bo_unreserve(adev->vce.vcpu_bo);
284
285         return 0;
286 }
287
288 /**
289  * amdgpu_vce_idle_work_handler - power off VCE
290  *
291  * @work: pointer to work structure
292  *
293  * power of VCE when it's not used any more
294  */
295 static void amdgpu_vce_idle_work_handler(struct work_struct *work)
296 {
297         struct amdgpu_device *adev =
298                 container_of(work, struct amdgpu_device, vce.idle_work.work);
299         unsigned i, count = 0;
300
301         for (i = 0; i < adev->vce.num_rings; i++)
302                 count += amdgpu_fence_count_emitted(&adev->vce.ring[i]);
303
304         if (count == 0) {
305                 if (adev->pm.dpm_enabled) {
306                         amdgpu_dpm_enable_vce(adev, false);
307                 } else {
308                         amdgpu_asic_set_vce_clocks(adev, 0, 0);
309                         amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
310                                                             AMD_PG_STATE_GATE);
311                         amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
312                                                             AMD_CG_STATE_GATE);
313                 }
314         } else {
315                 schedule_delayed_work(&adev->vce.idle_work, VCE_IDLE_TIMEOUT);
316         }
317 }
318
319 /**
320  * amdgpu_vce_ring_begin_use - power up VCE
321  *
322  * @ring: amdgpu ring
323  *
324  * Make sure VCE is powerd up when we want to use it
325  */
326 void amdgpu_vce_ring_begin_use(struct amdgpu_ring *ring)
327 {
328         struct amdgpu_device *adev = ring->adev;
329         bool set_clocks;
330
331         mutex_lock(&adev->vce.idle_mutex);
332         set_clocks = !cancel_delayed_work_sync(&adev->vce.idle_work);
333         if (set_clocks) {
334                 if (adev->pm.dpm_enabled) {
335                         amdgpu_dpm_enable_vce(adev, true);
336                 } else {
337                         amdgpu_asic_set_vce_clocks(adev, 53300, 40000);
338                         amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
339                                                             AMD_CG_STATE_UNGATE);
340                         amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
341                                                             AMD_PG_STATE_UNGATE);
342
343                 }
344         }
345         mutex_unlock(&adev->vce.idle_mutex);
346 }
347
348 /**
349  * amdgpu_vce_ring_end_use - power VCE down
350  *
351  * @ring: amdgpu ring
352  *
353  * Schedule work to power VCE down again
354  */
355 void amdgpu_vce_ring_end_use(struct amdgpu_ring *ring)
356 {
357         schedule_delayed_work(&ring->adev->vce.idle_work, VCE_IDLE_TIMEOUT);
358 }
359
360 /**
361  * amdgpu_vce_free_handles - free still open VCE handles
362  *
363  * @adev: amdgpu_device pointer
364  * @filp: drm file pointer
365  *
366  * Close all VCE handles still open by this file pointer
367  */
368 void amdgpu_vce_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
369 {
370         struct amdgpu_ring *ring = &adev->vce.ring[0];
371         int i, r;
372         for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
373                 uint32_t handle = atomic_read(&adev->vce.handles[i]);
374
375                 if (!handle || adev->vce.filp[i] != filp)
376                         continue;
377
378                 r = amdgpu_vce_get_destroy_msg(ring, handle, false, NULL);
379                 if (r)
380                         DRM_ERROR("Error destroying VCE handle (%d)!\n", r);
381
382                 adev->vce.filp[i] = NULL;
383                 atomic_set(&adev->vce.handles[i], 0);
384         }
385 }
386
387 /**
388  * amdgpu_vce_get_create_msg - generate a VCE create msg
389  *
390  * @adev: amdgpu_device pointer
391  * @ring: ring we should submit the msg to
392  * @handle: VCE session handle to use
393  * @fence: optional fence to return
394  *
395  * Open up a stream for HW test
396  */
397 int amdgpu_vce_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
398                               struct fence **fence)
399 {
400         const unsigned ib_size_dw = 1024;
401         struct amdgpu_job *job;
402         struct amdgpu_ib *ib;
403         struct fence *f = NULL;
404         uint64_t dummy;
405         int i, r;
406
407         r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
408         if (r)
409                 return r;
410
411         ib = &job->ibs[0];
412
413         dummy = ib->gpu_addr + 1024;
414
415         /* stitch together an VCE create msg */
416         ib->length_dw = 0;
417         ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
418         ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
419         ib->ptr[ib->length_dw++] = handle;
420
421         if ((ring->adev->vce.fw_version >> 24) >= 52)
422                 ib->ptr[ib->length_dw++] = 0x00000040; /* len */
423         else
424                 ib->ptr[ib->length_dw++] = 0x00000030; /* len */
425         ib->ptr[ib->length_dw++] = 0x01000001; /* create cmd */
426         ib->ptr[ib->length_dw++] = 0x00000000;
427         ib->ptr[ib->length_dw++] = 0x00000042;
428         ib->ptr[ib->length_dw++] = 0x0000000a;
429         ib->ptr[ib->length_dw++] = 0x00000001;
430         ib->ptr[ib->length_dw++] = 0x00000080;
431         ib->ptr[ib->length_dw++] = 0x00000060;
432         ib->ptr[ib->length_dw++] = 0x00000100;
433         ib->ptr[ib->length_dw++] = 0x00000100;
434         ib->ptr[ib->length_dw++] = 0x0000000c;
435         ib->ptr[ib->length_dw++] = 0x00000000;
436         if ((ring->adev->vce.fw_version >> 24) >= 52) {
437                 ib->ptr[ib->length_dw++] = 0x00000000;
438                 ib->ptr[ib->length_dw++] = 0x00000000;
439                 ib->ptr[ib->length_dw++] = 0x00000000;
440                 ib->ptr[ib->length_dw++] = 0x00000000;
441         }
442
443         ib->ptr[ib->length_dw++] = 0x00000014; /* len */
444         ib->ptr[ib->length_dw++] = 0x05000005; /* feedback buffer */
445         ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
446         ib->ptr[ib->length_dw++] = dummy;
447         ib->ptr[ib->length_dw++] = 0x00000001;
448
449         for (i = ib->length_dw; i < ib_size_dw; ++i)
450                 ib->ptr[i] = 0x0;
451
452         r = amdgpu_ib_schedule(ring, 1, ib, NULL, NULL, &f);
453         job->fence = fence_get(f);
454         if (r)
455                 goto err;
456
457         amdgpu_job_free(job);
458         if (fence)
459                 *fence = fence_get(f);
460         fence_put(f);
461         return 0;
462
463 err:
464         amdgpu_job_free(job);
465         return r;
466 }
467
468 /**
469  * amdgpu_vce_get_destroy_msg - generate a VCE destroy msg
470  *
471  * @adev: amdgpu_device pointer
472  * @ring: ring we should submit the msg to
473  * @handle: VCE session handle to use
474  * @fence: optional fence to return
475  *
476  * Close up a stream for HW test or if userspace failed to do so
477  */
478 int amdgpu_vce_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
479                                bool direct, struct fence **fence)
480 {
481         const unsigned ib_size_dw = 1024;
482         struct amdgpu_job *job;
483         struct amdgpu_ib *ib;
484         struct fence *f = NULL;
485         int i, r;
486
487         r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
488         if (r)
489                 return r;
490
491         ib = &job->ibs[0];
492
493         /* stitch together an VCE destroy msg */
494         ib->length_dw = 0;
495         ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
496         ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
497         ib->ptr[ib->length_dw++] = handle;
498
499         ib->ptr[ib->length_dw++] = 0x00000020; /* len */
500         ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
501         ib->ptr[ib->length_dw++] = 0xffffffff; /* next task info, set to 0xffffffff if no */
502         ib->ptr[ib->length_dw++] = 0x00000001; /* destroy session */
503         ib->ptr[ib->length_dw++] = 0x00000000;
504         ib->ptr[ib->length_dw++] = 0x00000000;
505         ib->ptr[ib->length_dw++] = 0xffffffff; /* feedback is not needed, set to 0xffffffff and firmware will not output feedback */
506         ib->ptr[ib->length_dw++] = 0x00000000;
507
508         ib->ptr[ib->length_dw++] = 0x00000008; /* len */
509         ib->ptr[ib->length_dw++] = 0x02000001; /* destroy cmd */
510
511         for (i = ib->length_dw; i < ib_size_dw; ++i)
512                 ib->ptr[i] = 0x0;
513
514         if (direct) {
515                 r = amdgpu_ib_schedule(ring, 1, ib, NULL, NULL, &f);
516                 job->fence = fence_get(f);
517                 if (r)
518                         goto err;
519
520                 amdgpu_job_free(job);
521         } else {
522                 r = amdgpu_job_submit(job, ring, &ring->adev->vce.entity,
523                                       AMDGPU_FENCE_OWNER_UNDEFINED, &f);
524                 if (r)
525                         goto err;
526         }
527
528         if (fence)
529                 *fence = fence_get(f);
530         fence_put(f);
531         return 0;
532
533 err:
534         amdgpu_job_free(job);
535         return r;
536 }
537
538 /**
539  * amdgpu_vce_cs_reloc - command submission relocation
540  *
541  * @p: parser context
542  * @lo: address of lower dword
543  * @hi: address of higher dword
544  * @size: minimum size
545  *
546  * Patch relocation inside command stream with real buffer address
547  */
548 static int amdgpu_vce_cs_reloc(struct amdgpu_cs_parser *p, uint32_t ib_idx,
549                                int lo, int hi, unsigned size, uint32_t index)
550 {
551         struct amdgpu_bo_va_mapping *mapping;
552         struct amdgpu_bo *bo;
553         uint64_t addr;
554
555         if (index == 0xffffffff)
556                 index = 0;
557
558         addr = ((uint64_t)amdgpu_get_ib_value(p, ib_idx, lo)) |
559                ((uint64_t)amdgpu_get_ib_value(p, ib_idx, hi)) << 32;
560         addr += ((uint64_t)size) * ((uint64_t)index);
561
562         mapping = amdgpu_cs_find_mapping(p, addr, &bo);
563         if (mapping == NULL) {
564                 DRM_ERROR("Can't find BO for addr 0x%010Lx %d %d %d %d\n",
565                           addr, lo, hi, size, index);
566                 return -EINVAL;
567         }
568
569         if ((addr + (uint64_t)size) >
570             ((uint64_t)mapping->it.last + 1) * AMDGPU_GPU_PAGE_SIZE) {
571                 DRM_ERROR("BO to small for addr 0x%010Lx %d %d\n",
572                           addr, lo, hi);
573                 return -EINVAL;
574         }
575
576         addr -= ((uint64_t)mapping->it.start) * AMDGPU_GPU_PAGE_SIZE;
577         addr += amdgpu_bo_gpu_offset(bo);
578         addr -= ((uint64_t)size) * ((uint64_t)index);
579
580         amdgpu_set_ib_value(p, ib_idx, lo, lower_32_bits(addr));
581         amdgpu_set_ib_value(p, ib_idx, hi, upper_32_bits(addr));
582
583         return 0;
584 }
585
586 /**
587  * amdgpu_vce_validate_handle - validate stream handle
588  *
589  * @p: parser context
590  * @handle: handle to validate
591  * @allocated: allocated a new handle?
592  *
593  * Validates the handle and return the found session index or -EINVAL
594  * we we don't have another free session index.
595  */
596 static int amdgpu_vce_validate_handle(struct amdgpu_cs_parser *p,
597                                       uint32_t handle, uint32_t *allocated)
598 {
599         unsigned i;
600
601         /* validate the handle */
602         for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
603                 if (atomic_read(&p->adev->vce.handles[i]) == handle) {
604                         if (p->adev->vce.filp[i] != p->filp) {
605                                 DRM_ERROR("VCE handle collision detected!\n");
606                                 return -EINVAL;
607                         }
608                         return i;
609                 }
610         }
611
612         /* handle not found try to alloc a new one */
613         for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
614                 if (!atomic_cmpxchg(&p->adev->vce.handles[i], 0, handle)) {
615                         p->adev->vce.filp[i] = p->filp;
616                         p->adev->vce.img_size[i] = 0;
617                         *allocated |= 1 << i;
618                         return i;
619                 }
620         }
621
622         DRM_ERROR("No more free VCE handles!\n");
623         return -EINVAL;
624 }
625
626 /**
627  * amdgpu_vce_cs_parse - parse and validate the command stream
628  *
629  * @p: parser context
630  *
631  */
632 int amdgpu_vce_ring_parse_cs(struct amdgpu_cs_parser *p, uint32_t ib_idx)
633 {
634         struct amdgpu_ib *ib = &p->job->ibs[ib_idx];
635         unsigned fb_idx = 0, bs_idx = 0;
636         int session_idx = -1;
637         uint32_t destroyed = 0;
638         uint32_t created = 0;
639         uint32_t allocated = 0;
640         uint32_t tmp, handle = 0;
641         uint32_t *size = &tmp;
642         int i, r = 0, idx = 0;
643
644         r = amdgpu_cs_sysvm_access_required(p);
645         if (r)
646                 return r;
647
648         while (idx < ib->length_dw) {
649                 uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
650                 uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);
651
652                 if ((len < 8) || (len & 3)) {
653                         DRM_ERROR("invalid VCE command length (%d)!\n", len);
654                         r = -EINVAL;
655                         goto out;
656                 }
657
658                 switch (cmd) {
659                 case 0x00000001: /* session */
660                         handle = amdgpu_get_ib_value(p, ib_idx, idx + 2);
661                         session_idx = amdgpu_vce_validate_handle(p, handle,
662                                                                  &allocated);
663                         if (session_idx < 0) {
664                                 r = session_idx;
665                                 goto out;
666                         }
667                         size = &p->adev->vce.img_size[session_idx];
668                         break;
669
670                 case 0x00000002: /* task info */
671                         fb_idx = amdgpu_get_ib_value(p, ib_idx, idx + 6);
672                         bs_idx = amdgpu_get_ib_value(p, ib_idx, idx + 7);
673                         break;
674
675                 case 0x01000001: /* create */
676                         created |= 1 << session_idx;
677                         if (destroyed & (1 << session_idx)) {
678                                 destroyed &= ~(1 << session_idx);
679                                 allocated |= 1 << session_idx;
680
681                         } else if (!(allocated & (1 << session_idx))) {
682                                 DRM_ERROR("Handle already in use!\n");
683                                 r = -EINVAL;
684                                 goto out;
685                         }
686
687                         *size = amdgpu_get_ib_value(p, ib_idx, idx + 8) *
688                                 amdgpu_get_ib_value(p, ib_idx, idx + 10) *
689                                 8 * 3 / 2;
690                         break;
691
692                 case 0x04000001: /* config extension */
693                 case 0x04000002: /* pic control */
694                 case 0x04000005: /* rate control */
695                 case 0x04000007: /* motion estimation */
696                 case 0x04000008: /* rdo */
697                 case 0x04000009: /* vui */
698                 case 0x05000002: /* auxiliary buffer */
699                 case 0x05000009: /* clock table */
700                         break;
701
702                 case 0x0500000c: /* hw config */
703                         switch (p->adev->asic_type) {
704 #ifdef CONFIG_DRM_AMDGPU_CIK
705                         case CHIP_KAVERI:
706                         case CHIP_MULLINS:
707 #endif
708                         case CHIP_CARRIZO:
709                                 break;
710                         default:
711                                 r = -EINVAL;
712                                 goto out;
713                         }
714                         break;
715
716                 case 0x03000001: /* encode */
717                         r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 10, idx + 9,
718                                                 *size, 0);
719                         if (r)
720                                 goto out;
721
722                         r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 12, idx + 11,
723                                                 *size / 3, 0);
724                         if (r)
725                                 goto out;
726                         break;
727
728                 case 0x02000001: /* destroy */
729                         destroyed |= 1 << session_idx;
730                         break;
731
732                 case 0x05000001: /* context buffer */
733                         r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
734                                                 *size * 2, 0);
735                         if (r)
736                                 goto out;
737                         break;
738
739                 case 0x05000004: /* video bitstream buffer */
740                         tmp = amdgpu_get_ib_value(p, ib_idx, idx + 4);
741                         r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
742                                                 tmp, bs_idx);
743                         if (r)
744                                 goto out;
745                         break;
746
747                 case 0x05000005: /* feedback buffer */
748                         r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
749                                                 4096, fb_idx);
750                         if (r)
751                                 goto out;
752                         break;
753
754                 default:
755                         DRM_ERROR("invalid VCE command (0x%x)!\n", cmd);
756                         r = -EINVAL;
757                         goto out;
758                 }
759
760                 if (session_idx == -1) {
761                         DRM_ERROR("no session command at start of IB\n");
762                         r = -EINVAL;
763                         goto out;
764                 }
765
766                 idx += len / 4;
767         }
768
769         if (allocated & ~created) {
770                 DRM_ERROR("New session without create command!\n");
771                 r = -ENOENT;
772         }
773
774 out:
775         if (!r) {
776                 /* No error, free all destroyed handle slots */
777                 tmp = destroyed;
778         } else {
779                 /* Error during parsing, free all allocated handle slots */
780                 tmp = allocated;
781         }
782
783         for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
784                 if (tmp & (1 << i))
785                         atomic_set(&p->adev->vce.handles[i], 0);
786
787         return r;
788 }
789
790 /**
791  * amdgpu_vce_ring_emit_ib - execute indirect buffer
792  *
793  * @ring: engine to use
794  * @ib: the IB to execute
795  *
796  */
797 void amdgpu_vce_ring_emit_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib,
798                              unsigned vm_id, bool ctx_switch)
799 {
800         amdgpu_ring_write(ring, VCE_CMD_IB);
801         amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
802         amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
803         amdgpu_ring_write(ring, ib->length_dw);
804 }
805
806 /**
807  * amdgpu_vce_ring_emit_fence - add a fence command to the ring
808  *
809  * @ring: engine to use
810  * @fence: the fence
811  *
812  */
813 void amdgpu_vce_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
814                                 unsigned flags)
815 {
816         WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
817
818         amdgpu_ring_write(ring, VCE_CMD_FENCE);
819         amdgpu_ring_write(ring, addr);
820         amdgpu_ring_write(ring, upper_32_bits(addr));
821         amdgpu_ring_write(ring, seq);
822         amdgpu_ring_write(ring, VCE_CMD_TRAP);
823         amdgpu_ring_write(ring, VCE_CMD_END);
824 }
825
826 unsigned amdgpu_vce_ring_get_emit_ib_size(struct amdgpu_ring *ring)
827 {
828         return
829                 4; /* amdgpu_vce_ring_emit_ib */
830 }
831
832 unsigned amdgpu_vce_ring_get_dma_frame_size(struct amdgpu_ring *ring)
833 {
834         return
835                 6; /* amdgpu_vce_ring_emit_fence  x1 no user fence */
836 }
837
838 /**
839  * amdgpu_vce_ring_test_ring - test if VCE ring is working
840  *
841  * @ring: the engine to test on
842  *
843  */
844 int amdgpu_vce_ring_test_ring(struct amdgpu_ring *ring)
845 {
846         struct amdgpu_device *adev = ring->adev;
847         uint32_t rptr = amdgpu_ring_get_rptr(ring);
848         unsigned i;
849         int r;
850
851         r = amdgpu_ring_alloc(ring, 16);
852         if (r) {
853                 DRM_ERROR("amdgpu: vce failed to lock ring %d (%d).\n",
854                           ring->idx, r);
855                 return r;
856         }
857         amdgpu_ring_write(ring, VCE_CMD_END);
858         amdgpu_ring_commit(ring);
859
860         for (i = 0; i < adev->usec_timeout; i++) {
861                 if (amdgpu_ring_get_rptr(ring) != rptr)
862                         break;
863                 DRM_UDELAY(1);
864         }
865
866         if (i < adev->usec_timeout) {
867                 DRM_INFO("ring test on %d succeeded in %d usecs\n",
868                          ring->idx, i);
869         } else {
870                 DRM_ERROR("amdgpu: ring %d test failed\n",
871                           ring->idx);
872                 r = -ETIMEDOUT;
873         }
874
875         return r;
876 }
877
878 /**
879  * amdgpu_vce_ring_test_ib - test if VCE IBs are working
880  *
881  * @ring: the engine to test on
882  *
883  */
884 int amdgpu_vce_ring_test_ib(struct amdgpu_ring *ring, long timeout)
885 {
886         struct fence *fence = NULL;
887         long r;
888
889         /* skip vce ring1/2 ib test for now, since it's not reliable */
890         if (ring != &ring->adev->vce.ring[0])
891                 return 0;
892
893         r = amdgpu_vce_get_create_msg(ring, 1, NULL);
894         if (r) {
895                 DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
896                 goto error;
897         }
898
899         r = amdgpu_vce_get_destroy_msg(ring, 1, true, &fence);
900         if (r) {
901                 DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
902                 goto error;
903         }
904
905         r = fence_wait_timeout(fence, false, timeout);
906         if (r == 0) {
907                 DRM_ERROR("amdgpu: IB test timed out.\n");
908                 r = -ETIMEDOUT;
909         } else if (r < 0) {
910                 DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
911         } else {
912                 DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
913                 r = 0;
914         }
915 error:
916         fence_put(fence);
917         return r;
918 }