1 // SPDX-License-Identifier: GPL-2.0
3 * GPIO driver for AMD 8111 south bridges
5 * Copyright (c) 2012 Dmitry Eremin-Solenikov
7 * Based on the AMD RNG driver:
8 * Copyright 2005 (c) MontaVista Software, Inc.
9 * with the majority of the code coming from:
11 * Hardware driver for the Intel/AMD/VIA Random Number Generators (RNG)
12 * (c) Copyright 2003 Red Hat Inc <jgarzik@redhat.com>
16 * Hardware driver for the AMD 768 Random Number Generator (RNG)
17 * (c) Copyright 2001 Red Hat Inc
21 * Hardware driver for Intel i810 Random Number Generator (RNG)
22 * Copyright 2000,2001 Jeff Garzik <jgarzik@pobox.com>
23 * Copyright 2000,2001 Philipp Rumpf <prumpf@mandrakesoft.com>
25 #include <linux/ioport.h>
26 #include <linux/module.h>
27 #include <linux/kernel.h>
28 #include <linux/gpio/driver.h>
29 #include <linux/pci.h>
30 #include <linux/spinlock.h>
32 #define PMBASE_OFFSET 0xb0
33 #define PMBASE_SIZE 0x30
35 #define AMD_REG_GPIO(i) (0x10 + (i))
37 #define AMD_GPIO_LTCH_STS 0x40 /* Latch status, w1 */
38 #define AMD_GPIO_RTIN 0x20 /* Real Time in, ro */
39 #define AMD_GPIO_DEBOUNCE 0x10 /* Debounce, rw */
40 #define AMD_GPIO_MODE_MASK 0x0c /* Pin Mode Select, rw */
41 #define AMD_GPIO_MODE_IN 0x00
42 #define AMD_GPIO_MODE_OUT 0x04
43 /* Enable alternative (e.g. clkout, IRQ, etc) function of the pin */
44 #define AMD_GPIO_MODE_ALTFN 0x08 /* Or 0x09 */
45 #define AMD_GPIO_X_MASK 0x03 /* In/Out specific, rw */
46 #define AMD_GPIO_X_IN_ACTIVEHI 0x01 /* Active High */
47 #define AMD_GPIO_X_IN_LATCH 0x02 /* Latched version is selected */
48 #define AMD_GPIO_X_OUT_LOW 0x00
49 #define AMD_GPIO_X_OUT_HI 0x01
50 #define AMD_GPIO_X_OUT_CLK0 0x02
51 #define AMD_GPIO_X_OUT_CLK1 0x03
54 * Data for PCI driver interface
56 * This data only exists for exporting the supported
57 * PCI ids via MODULE_DEVICE_TABLE. We do not actually
58 * register a pci_driver, because someone else might one day
59 * want to register another driver on the same PCI id.
61 static const struct pci_device_id pci_tbl[] = {
62 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS), 0 },
63 { 0, }, /* terminate list */
65 MODULE_DEVICE_TABLE(pci, pci_tbl);
68 struct gpio_chip chip;
72 spinlock_t lock; /* guards hw registers and orig table */
76 static int amd_gpio_request(struct gpio_chip *chip, unsigned offset)
78 struct amd_gpio *agp = gpiochip_get_data(chip);
80 agp->orig[offset] = ioread8(agp->pm + AMD_REG_GPIO(offset)) &
81 (AMD_GPIO_DEBOUNCE | AMD_GPIO_MODE_MASK | AMD_GPIO_X_MASK);
83 dev_dbg(&agp->pdev->dev, "Requested gpio %d, data %x\n", offset, agp->orig[offset]);
88 static void amd_gpio_free(struct gpio_chip *chip, unsigned offset)
90 struct amd_gpio *agp = gpiochip_get_data(chip);
92 dev_dbg(&agp->pdev->dev, "Freed gpio %d, data %x\n", offset, agp->orig[offset]);
94 iowrite8(agp->orig[offset], agp->pm + AMD_REG_GPIO(offset));
97 static void amd_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
99 struct amd_gpio *agp = gpiochip_get_data(chip);
103 spin_lock_irqsave(&agp->lock, flags);
104 temp = ioread8(agp->pm + AMD_REG_GPIO(offset));
105 temp = (temp & AMD_GPIO_DEBOUNCE) | AMD_GPIO_MODE_OUT | (value ? AMD_GPIO_X_OUT_HI : AMD_GPIO_X_OUT_LOW);
106 iowrite8(temp, agp->pm + AMD_REG_GPIO(offset));
107 spin_unlock_irqrestore(&agp->lock, flags);
109 dev_dbg(&agp->pdev->dev, "Setting gpio %d, value %d, reg=%02x\n", offset, !!value, temp);
112 static int amd_gpio_get(struct gpio_chip *chip, unsigned offset)
114 struct amd_gpio *agp = gpiochip_get_data(chip);
117 temp = ioread8(agp->pm + AMD_REG_GPIO(offset));
119 dev_dbg(&agp->pdev->dev, "Getting gpio %d, reg=%02x\n", offset, temp);
121 return (temp & AMD_GPIO_RTIN) ? 1 : 0;
124 static int amd_gpio_dirout(struct gpio_chip *chip, unsigned offset, int value)
126 struct amd_gpio *agp = gpiochip_get_data(chip);
130 spin_lock_irqsave(&agp->lock, flags);
131 temp = ioread8(agp->pm + AMD_REG_GPIO(offset));
132 temp = (temp & AMD_GPIO_DEBOUNCE) | AMD_GPIO_MODE_OUT | (value ? AMD_GPIO_X_OUT_HI : AMD_GPIO_X_OUT_LOW);
133 iowrite8(temp, agp->pm + AMD_REG_GPIO(offset));
134 spin_unlock_irqrestore(&agp->lock, flags);
136 dev_dbg(&agp->pdev->dev, "Dirout gpio %d, value %d, reg=%02x\n", offset, !!value, temp);
141 static int amd_gpio_dirin(struct gpio_chip *chip, unsigned offset)
143 struct amd_gpio *agp = gpiochip_get_data(chip);
147 spin_lock_irqsave(&agp->lock, flags);
148 temp = ioread8(agp->pm + AMD_REG_GPIO(offset));
149 temp = (temp & AMD_GPIO_DEBOUNCE) | AMD_GPIO_MODE_IN;
150 iowrite8(temp, agp->pm + AMD_REG_GPIO(offset));
151 spin_unlock_irqrestore(&agp->lock, flags);
153 dev_dbg(&agp->pdev->dev, "Dirin gpio %d, reg=%02x\n", offset, temp);
158 static struct amd_gpio gp = {
161 .owner = THIS_MODULE,
164 .request = amd_gpio_request,
165 .free = amd_gpio_free,
168 .direction_output = amd_gpio_dirout,
169 .direction_input = amd_gpio_dirin,
173 static int __init amd_gpio_init(void)
176 struct pci_dev *pdev = NULL;
177 const struct pci_device_id *ent;
179 /* We look for our device - AMD South Bridge
180 * I don't know about a system with two such bridges,
181 * so we can assume that there is max. one device.
183 * We can't use plain pci_driver mechanism,
184 * as the device is really a multiple function device,
185 * main driver that binds to the pci_device is an smbus
186 * driver and have to find & bind to the device this way.
188 for_each_pci_dev(pdev) {
189 ent = pci_match_id(pci_tbl, pdev);
193 /* Device not found. */
197 err = pci_read_config_dword(pdev, 0x58, &gp.pmbase);
201 gp.pmbase &= 0x0000FF00;
204 if (!devm_request_region(&pdev->dev, gp.pmbase + PMBASE_OFFSET,
205 PMBASE_SIZE, "AMD GPIO")) {
206 dev_err(&pdev->dev, "AMD GPIO region 0x%x already in use!\n",
207 gp.pmbase + PMBASE_OFFSET);
211 gp.pm = ioport_map(gp.pmbase + PMBASE_OFFSET, PMBASE_SIZE);
213 dev_err(&pdev->dev, "Couldn't map io port into io memory\n");
218 gp.chip.parent = &pdev->dev;
220 spin_lock_init(&gp.lock);
222 dev_info(&pdev->dev, "AMD-8111 GPIO detected\n");
223 err = gpiochip_add_data(&gp.chip, &gp);
225 dev_err(&pdev->dev, "GPIO registering failed (%d)\n", err);
233 static void __exit amd_gpio_exit(void)
235 gpiochip_remove(&gp.chip);
239 module_init(amd_gpio_init);
240 module_exit(amd_gpio_exit);
242 MODULE_AUTHOR("The Linux Kernel team");
243 MODULE_DESCRIPTION("GPIO driver for AMD chipsets");
244 MODULE_LICENSE("GPL");