2 * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
4 * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
5 * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
7 * DT support (c) 2016 Petr Kulhavy, Barix AG <petr@barix.com>
8 * based on davinci-mcasp.c DT support
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
15 * on DA850 implement HW FIFOs instead of DMA into DXR and DRR registers
18 #include <linux/init.h>
19 #include <linux/module.h>
20 #include <linux/device.h>
21 #include <linux/slab.h>
22 #include <linux/delay.h>
24 #include <linux/clk.h>
25 #include <linux/platform_data/davinci_asp.h>
27 #include <sound/core.h>
28 #include <sound/pcm.h>
29 #include <sound/pcm_params.h>
30 #include <sound/initval.h>
31 #include <sound/soc.h>
32 #include <sound/dmaengine_pcm.h>
35 #include "davinci-i2s.h"
37 #define DRV_NAME "davinci-i2s"
40 * NOTE: terminology here is confusing.
42 * - This driver supports the "Audio Serial Port" (ASP),
43 * found on dm6446, dm355, and other DaVinci chips.
45 * - But it labels it a "Multi-channel Buffered Serial Port"
46 * (McBSP) as on older chips like the dm642 ... which was
47 * backward-compatible, possibly explaining that confusion.
49 * - OMAP chips have a controller called McBSP, which is
50 * incompatible with the DaVinci flavor of McBSP.
52 * - Newer DaVinci chips have a controller called McASP,
53 * incompatible with ASP and with either McBSP.
55 * In short: this uses ASP to implement I2S, not McBSP.
56 * And it won't be the only DaVinci implemention of I2S.
58 #define DAVINCI_MCBSP_DRR_REG 0x00
59 #define DAVINCI_MCBSP_DXR_REG 0x04
60 #define DAVINCI_MCBSP_SPCR_REG 0x08
61 #define DAVINCI_MCBSP_RCR_REG 0x0c
62 #define DAVINCI_MCBSP_XCR_REG 0x10
63 #define DAVINCI_MCBSP_SRGR_REG 0x14
64 #define DAVINCI_MCBSP_PCR_REG 0x24
66 #define DAVINCI_MCBSP_SPCR_RRST (1 << 0)
67 #define DAVINCI_MCBSP_SPCR_RINTM(v) ((v) << 4)
68 #define DAVINCI_MCBSP_SPCR_XRST (1 << 16)
69 #define DAVINCI_MCBSP_SPCR_XINTM(v) ((v) << 20)
70 #define DAVINCI_MCBSP_SPCR_GRST (1 << 22)
71 #define DAVINCI_MCBSP_SPCR_FRST (1 << 23)
72 #define DAVINCI_MCBSP_SPCR_FREE (1 << 25)
74 #define DAVINCI_MCBSP_RCR_RWDLEN1(v) ((v) << 5)
75 #define DAVINCI_MCBSP_RCR_RFRLEN1(v) ((v) << 8)
76 #define DAVINCI_MCBSP_RCR_RDATDLY(v) ((v) << 16)
77 #define DAVINCI_MCBSP_RCR_RFIG (1 << 18)
78 #define DAVINCI_MCBSP_RCR_RWDLEN2(v) ((v) << 21)
79 #define DAVINCI_MCBSP_RCR_RFRLEN2(v) ((v) << 24)
80 #define DAVINCI_MCBSP_RCR_RPHASE BIT(31)
82 #define DAVINCI_MCBSP_XCR_XWDLEN1(v) ((v) << 5)
83 #define DAVINCI_MCBSP_XCR_XFRLEN1(v) ((v) << 8)
84 #define DAVINCI_MCBSP_XCR_XDATDLY(v) ((v) << 16)
85 #define DAVINCI_MCBSP_XCR_XFIG (1 << 18)
86 #define DAVINCI_MCBSP_XCR_XWDLEN2(v) ((v) << 21)
87 #define DAVINCI_MCBSP_XCR_XFRLEN2(v) ((v) << 24)
88 #define DAVINCI_MCBSP_XCR_XPHASE BIT(31)
90 #define DAVINCI_MCBSP_SRGR_FWID(v) ((v) << 8)
91 #define DAVINCI_MCBSP_SRGR_FPER(v) ((v) << 16)
92 #define DAVINCI_MCBSP_SRGR_FSGM (1 << 28)
93 #define DAVINCI_MCBSP_SRGR_CLKSM BIT(29)
95 #define DAVINCI_MCBSP_PCR_CLKRP (1 << 0)
96 #define DAVINCI_MCBSP_PCR_CLKXP (1 << 1)
97 #define DAVINCI_MCBSP_PCR_FSRP (1 << 2)
98 #define DAVINCI_MCBSP_PCR_FSXP (1 << 3)
99 #define DAVINCI_MCBSP_PCR_SCLKME (1 << 7)
100 #define DAVINCI_MCBSP_PCR_CLKRM (1 << 8)
101 #define DAVINCI_MCBSP_PCR_CLKXM (1 << 9)
102 #define DAVINCI_MCBSP_PCR_FSRM (1 << 10)
103 #define DAVINCI_MCBSP_PCR_FSXM (1 << 11)
106 DAVINCI_MCBSP_WORD_8 = 0,
107 DAVINCI_MCBSP_WORD_12,
108 DAVINCI_MCBSP_WORD_16,
109 DAVINCI_MCBSP_WORD_20,
110 DAVINCI_MCBSP_WORD_24,
111 DAVINCI_MCBSP_WORD_32,
114 static const unsigned char data_type[SNDRV_PCM_FORMAT_S32_LE + 1] = {
115 [SNDRV_PCM_FORMAT_S8] = 1,
116 [SNDRV_PCM_FORMAT_S16_LE] = 2,
117 [SNDRV_PCM_FORMAT_S32_LE] = 4,
120 static const unsigned char asp_word_length[SNDRV_PCM_FORMAT_S32_LE + 1] = {
121 [SNDRV_PCM_FORMAT_S8] = DAVINCI_MCBSP_WORD_8,
122 [SNDRV_PCM_FORMAT_S16_LE] = DAVINCI_MCBSP_WORD_16,
123 [SNDRV_PCM_FORMAT_S32_LE] = DAVINCI_MCBSP_WORD_32,
126 static const unsigned char double_fmt[SNDRV_PCM_FORMAT_S32_LE + 1] = {
127 [SNDRV_PCM_FORMAT_S8] = SNDRV_PCM_FORMAT_S16_LE,
128 [SNDRV_PCM_FORMAT_S16_LE] = SNDRV_PCM_FORMAT_S32_LE,
131 struct davinci_mcbsp_dev {
133 struct snd_dmaengine_dai_dma_data dma_data[2];
142 * Combining both channels into 1 element will at least double the
143 * amount of time between servicing the dma channel, increase
144 * effiency, and reduce the chance of overrun/underrun. But,
145 * it will result in the left & right channels being swapped.
147 * If relabeling the left and right channels is not possible,
148 * you may want to let the codec know to swap them back.
150 * It may allow x10 the amount of time to service dma requests,
151 * if the codec is master and is using an unnecessarily fast bit clock
152 * (ie. tlvaic23b), independent of the sample rate. So, having an
153 * entire frame at once means it can be serviced at the sample rate
154 * instead of the bit clock rate.
156 * In the now unlikely case that an underrun still
157 * occurs, both the left and right samples will be repeated
158 * so that no pops are heard, and the left and right channels
159 * won't end up being swapped because of the underrun.
161 unsigned enable_channel_combine:1;
166 bool i2s_accurate_sck;
169 static inline void davinci_mcbsp_write_reg(struct davinci_mcbsp_dev *dev,
172 __raw_writel(val, dev->base + reg);
175 static inline u32 davinci_mcbsp_read_reg(struct davinci_mcbsp_dev *dev, int reg)
177 return __raw_readl(dev->base + reg);
180 static void toggle_clock(struct davinci_mcbsp_dev *dev, int playback)
182 u32 m = playback ? DAVINCI_MCBSP_PCR_CLKXP : DAVINCI_MCBSP_PCR_CLKRP;
183 /* The clock needs to toggle to complete reset.
184 * So, fake it by toggling the clk polarity.
186 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr ^ m);
187 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr);
190 static void davinci_mcbsp_start(struct davinci_mcbsp_dev *dev,
191 struct snd_pcm_substream *substream)
193 struct snd_soc_pcm_runtime *rtd = substream->private_data;
194 struct snd_soc_component *component = snd_soc_rtdcom_lookup(rtd, DRV_NAME);
195 int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
197 u32 mask = playback ? DAVINCI_MCBSP_SPCR_XRST : DAVINCI_MCBSP_SPCR_RRST;
198 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
200 /* start off disabled */
201 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG,
203 toggle_clock(dev, playback);
205 if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM |
206 DAVINCI_MCBSP_PCR_CLKXM | DAVINCI_MCBSP_PCR_CLKRM)) {
207 /* Start the sample generator */
208 spcr |= DAVINCI_MCBSP_SPCR_GRST;
209 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
213 /* Stop the DMA to avoid data loss */
214 /* while the transmitter is out of reset to handle XSYNCERR */
215 if (component->driver->ops->trigger) {
216 int ret = component->driver->ops->trigger(substream,
217 SNDRV_PCM_TRIGGER_STOP);
219 printk(KERN_DEBUG "Playback DMA stop failed\n");
222 /* Enable the transmitter */
223 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
224 spcr |= DAVINCI_MCBSP_SPCR_XRST;
225 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
227 /* wait for any unexpected frame sync error to occur */
230 /* Disable the transmitter to clear any outstanding XSYNCERR */
231 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
232 spcr &= ~DAVINCI_MCBSP_SPCR_XRST;
233 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
234 toggle_clock(dev, playback);
236 /* Restart the DMA */
237 if (component->driver->ops->trigger) {
238 int ret = component->driver->ops->trigger(substream,
239 SNDRV_PCM_TRIGGER_START);
241 printk(KERN_DEBUG "Playback DMA start failed\n");
245 /* Enable transmitter or receiver */
246 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
249 if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM)) {
250 /* Start frame sync */
251 spcr |= DAVINCI_MCBSP_SPCR_FRST;
253 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
256 static void davinci_mcbsp_stop(struct davinci_mcbsp_dev *dev, int playback)
260 /* Reset transmitter/receiver and sample rate/frame sync generators */
261 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
262 spcr &= ~(DAVINCI_MCBSP_SPCR_GRST | DAVINCI_MCBSP_SPCR_FRST);
263 spcr &= playback ? ~DAVINCI_MCBSP_SPCR_XRST : ~DAVINCI_MCBSP_SPCR_RRST;
264 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
265 toggle_clock(dev, playback);
268 #define DEFAULT_BITPERSAMPLE 16
270 static int davinci_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
273 struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
277 /* Attention srgr is updated by hw_params! */
278 srgr = DAVINCI_MCBSP_SRGR_FSGM |
279 DAVINCI_MCBSP_SRGR_FPER(DEFAULT_BITPERSAMPLE * 2 - 1) |
280 DAVINCI_MCBSP_SRGR_FWID(DEFAULT_BITPERSAMPLE - 1);
283 /* set master/slave audio interface */
284 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
285 case SND_SOC_DAIFMT_CBS_CFS:
287 pcr = DAVINCI_MCBSP_PCR_FSXM |
288 DAVINCI_MCBSP_PCR_FSRM |
289 DAVINCI_MCBSP_PCR_CLKXM |
290 DAVINCI_MCBSP_PCR_CLKRM;
292 case SND_SOC_DAIFMT_CBM_CFS:
293 pcr = DAVINCI_MCBSP_PCR_FSRM | DAVINCI_MCBSP_PCR_FSXM;
295 * Selection of the clock input pin that is the
296 * input for the Sample Rate Generator.
297 * McBSP FSR and FSX are driven by the Sample Rate
300 switch (dev->clk_input_pin) {
302 pcr |= DAVINCI_MCBSP_PCR_CLKXM |
303 DAVINCI_MCBSP_PCR_CLKRM;
306 pcr |= DAVINCI_MCBSP_PCR_SCLKME;
309 dev_err(dev->dev, "bad clk_input_pin\n");
314 case SND_SOC_DAIFMT_CBM_CFM:
315 /* codec is master */
319 printk(KERN_ERR "%s:bad master\n", __func__);
323 /* interface format */
324 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
325 case SND_SOC_DAIFMT_I2S:
326 /* Davinci doesn't support TRUE I2S, but some codecs will have
327 * the left and right channels contiguous. This allows
328 * dsp_a mode to be used with an inverted normal frame clk.
329 * If your codec is master and does not have contiguous
330 * channels, then you will have sound on only one channel.
331 * Try using a different mode, or codec as slave.
333 * The TLV320AIC33 is an example of a codec where this works.
334 * It has a variable bit clock frequency allowing it to have
335 * valid data on every bit clock.
337 * The TLV320AIC23 is an example of a codec where this does not
338 * work. It has a fixed bit clock frequency with progressively
339 * more empty bit clock slots between channels as the sample
344 case SND_SOC_DAIFMT_DSP_A:
345 dev->mode = MOD_DSP_A;
347 case SND_SOC_DAIFMT_DSP_B:
348 dev->mode = MOD_DSP_B;
351 printk(KERN_ERR "%s:bad format\n", __func__);
355 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
356 case SND_SOC_DAIFMT_NB_NF:
357 /* CLKRP Receive clock polarity,
358 * 1 - sampled on rising edge of CLKR
359 * valid on rising edge
360 * CLKXP Transmit clock polarity,
361 * 1 - clocked on falling edge of CLKX
362 * valid on rising edge
363 * FSRP Receive frame sync pol, 0 - active high
364 * FSXP Transmit frame sync pol, 0 - active high
366 pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP);
368 case SND_SOC_DAIFMT_IB_IF:
369 /* CLKRP Receive clock polarity,
370 * 0 - sampled on falling edge of CLKR
371 * valid on falling edge
372 * CLKXP Transmit clock polarity,
373 * 0 - clocked on rising edge of CLKX
374 * valid on falling edge
375 * FSRP Receive frame sync pol, 1 - active low
376 * FSXP Transmit frame sync pol, 1 - active low
378 pcr |= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
380 case SND_SOC_DAIFMT_NB_IF:
381 /* CLKRP Receive clock polarity,
382 * 1 - sampled on rising edge of CLKR
383 * valid on rising edge
384 * CLKXP Transmit clock polarity,
385 * 1 - clocked on falling edge of CLKX
386 * valid on rising edge
387 * FSRP Receive frame sync pol, 1 - active low
388 * FSXP Transmit frame sync pol, 1 - active low
390 pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP |
391 DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
393 case SND_SOC_DAIFMT_IB_NF:
394 /* CLKRP Receive clock polarity,
395 * 0 - sampled on falling edge of CLKR
396 * valid on falling edge
397 * CLKXP Transmit clock polarity,
398 * 0 - clocked on rising edge of CLKX
399 * valid on falling edge
400 * FSRP Receive frame sync pol, 0 - active high
401 * FSXP Transmit frame sync pol, 0 - active high
408 pcr ^= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
409 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
411 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, pcr);
415 static int davinci_i2s_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
418 struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
420 if (div_id != DAVINCI_MCBSP_CLKGDV)
427 static int davinci_i2s_hw_params(struct snd_pcm_substream *substream,
428 struct snd_pcm_hw_params *params,
429 struct snd_soc_dai *dai)
431 struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
432 struct snd_interval *i = NULL;
433 int mcbsp_word_length, master;
434 unsigned int rcr, xcr, srgr, clk_div, freq, framesize;
436 snd_pcm_format_t fmt;
437 unsigned element_cnt = 1;
439 /* general line settings */
440 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
441 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
442 spcr |= DAVINCI_MCBSP_SPCR_RINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
443 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
445 spcr |= DAVINCI_MCBSP_SPCR_XINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
446 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
449 master = dev->fmt & SND_SOC_DAIFMT_MASTER_MASK;
450 fmt = params_format(params);
451 mcbsp_word_length = asp_word_length[fmt];
454 case SND_SOC_DAIFMT_CBS_CFS:
455 freq = clk_get_rate(dev->clk);
456 srgr = DAVINCI_MCBSP_SRGR_FSGM |
457 DAVINCI_MCBSP_SRGR_CLKSM;
458 srgr |= DAVINCI_MCBSP_SRGR_FWID(mcbsp_word_length *
460 if (dev->i2s_accurate_sck) {
463 framesize = (freq / (--clk_div)) /
466 } while (((framesize < 33) || (framesize > 4095)) &&
469 srgr |= DAVINCI_MCBSP_SRGR_FPER(framesize - 1);
471 /* symmetric waveforms */
472 clk_div = freq / (mcbsp_word_length * 16) /
473 params->rate_num * params->rate_den;
474 srgr |= DAVINCI_MCBSP_SRGR_FPER(mcbsp_word_length *
480 case SND_SOC_DAIFMT_CBM_CFS:
481 srgr = DAVINCI_MCBSP_SRGR_FSGM;
482 clk_div = dev->clk_div - 1;
483 srgr |= DAVINCI_MCBSP_SRGR_FWID(mcbsp_word_length * 8 - 1);
484 srgr |= DAVINCI_MCBSP_SRGR_FPER(mcbsp_word_length * 16 - 1);
488 case SND_SOC_DAIFMT_CBM_CFM:
489 /* Clock and frame sync given from external sources */
490 i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_SAMPLE_BITS);
491 srgr = DAVINCI_MCBSP_SRGR_FSGM;
492 srgr |= DAVINCI_MCBSP_SRGR_FWID(snd_interval_value(i) - 1);
493 pr_debug("%s - %d FWID set: re-read srgr = %X\n",
494 __func__, __LINE__, snd_interval_value(i) - 1);
496 i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_FRAME_BITS);
497 srgr |= DAVINCI_MCBSP_SRGR_FPER(snd_interval_value(i) - 1);
502 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
504 rcr = DAVINCI_MCBSP_RCR_RFIG;
505 xcr = DAVINCI_MCBSP_XCR_XFIG;
506 if (dev->mode == MOD_DSP_B) {
507 rcr |= DAVINCI_MCBSP_RCR_RDATDLY(0);
508 xcr |= DAVINCI_MCBSP_XCR_XDATDLY(0);
510 rcr |= DAVINCI_MCBSP_RCR_RDATDLY(1);
511 xcr |= DAVINCI_MCBSP_XCR_XDATDLY(1);
513 /* Determine xfer data type */
514 fmt = params_format(params);
515 if ((fmt > SNDRV_PCM_FORMAT_S32_LE) || !data_type[fmt]) {
516 printk(KERN_WARNING "davinci-i2s: unsupported PCM format\n");
520 if (params_channels(params) == 2) {
522 if (double_fmt[fmt] && dev->enable_channel_combine) {
524 fmt = double_fmt[fmt];
527 case SND_SOC_DAIFMT_CBS_CFS:
528 case SND_SOC_DAIFMT_CBS_CFM:
529 rcr |= DAVINCI_MCBSP_RCR_RFRLEN2(0);
530 xcr |= DAVINCI_MCBSP_XCR_XFRLEN2(0);
531 rcr |= DAVINCI_MCBSP_RCR_RPHASE;
532 xcr |= DAVINCI_MCBSP_XCR_XPHASE;
534 case SND_SOC_DAIFMT_CBM_CFM:
535 case SND_SOC_DAIFMT_CBM_CFS:
536 rcr |= DAVINCI_MCBSP_RCR_RFRLEN2(element_cnt - 1);
537 xcr |= DAVINCI_MCBSP_XCR_XFRLEN2(element_cnt - 1);
543 mcbsp_word_length = asp_word_length[fmt];
546 case SND_SOC_DAIFMT_CBS_CFS:
547 case SND_SOC_DAIFMT_CBS_CFM:
548 rcr |= DAVINCI_MCBSP_RCR_RFRLEN1(0);
549 xcr |= DAVINCI_MCBSP_XCR_XFRLEN1(0);
551 case SND_SOC_DAIFMT_CBM_CFM:
552 case SND_SOC_DAIFMT_CBM_CFS:
553 rcr |= DAVINCI_MCBSP_RCR_RFRLEN1(element_cnt - 1);
554 xcr |= DAVINCI_MCBSP_XCR_XFRLEN1(element_cnt - 1);
560 rcr |= DAVINCI_MCBSP_RCR_RWDLEN1(mcbsp_word_length) |
561 DAVINCI_MCBSP_RCR_RWDLEN2(mcbsp_word_length);
562 xcr |= DAVINCI_MCBSP_XCR_XWDLEN1(mcbsp_word_length) |
563 DAVINCI_MCBSP_XCR_XWDLEN2(mcbsp_word_length);
565 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
566 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
568 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
570 pr_debug("%s - %d srgr=%X\n", __func__, __LINE__, srgr);
571 pr_debug("%s - %d xcr=%X\n", __func__, __LINE__, xcr);
572 pr_debug("%s - %d rcr=%X\n", __func__, __LINE__, rcr);
576 static int davinci_i2s_prepare(struct snd_pcm_substream *substream,
577 struct snd_soc_dai *dai)
579 struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
580 int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
581 davinci_mcbsp_stop(dev, playback);
585 static int davinci_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
586 struct snd_soc_dai *dai)
588 struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
590 int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
593 case SNDRV_PCM_TRIGGER_START:
594 case SNDRV_PCM_TRIGGER_RESUME:
595 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
596 davinci_mcbsp_start(dev, substream);
598 case SNDRV_PCM_TRIGGER_STOP:
599 case SNDRV_PCM_TRIGGER_SUSPEND:
600 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
601 davinci_mcbsp_stop(dev, playback);
609 static void davinci_i2s_shutdown(struct snd_pcm_substream *substream,
610 struct snd_soc_dai *dai)
612 struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
613 int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
614 davinci_mcbsp_stop(dev, playback);
617 #define DAVINCI_I2S_RATES SNDRV_PCM_RATE_8000_96000
619 static const struct snd_soc_dai_ops davinci_i2s_dai_ops = {
620 .shutdown = davinci_i2s_shutdown,
621 .prepare = davinci_i2s_prepare,
622 .trigger = davinci_i2s_trigger,
623 .hw_params = davinci_i2s_hw_params,
624 .set_fmt = davinci_i2s_set_dai_fmt,
625 .set_clkdiv = davinci_i2s_dai_set_clkdiv,
629 static int davinci_i2s_dai_probe(struct snd_soc_dai *dai)
631 struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
633 dai->playback_dma_data = &dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
634 dai->capture_dma_data = &dev->dma_data[SNDRV_PCM_STREAM_CAPTURE];
639 static struct snd_soc_dai_driver davinci_i2s_dai = {
640 .probe = davinci_i2s_dai_probe,
644 .rates = DAVINCI_I2S_RATES,
645 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
649 .rates = DAVINCI_I2S_RATES,
650 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
651 .ops = &davinci_i2s_dai_ops,
655 static const struct snd_soc_component_driver davinci_i2s_component = {
659 static int davinci_i2s_probe(struct platform_device *pdev)
661 struct snd_dmaengine_dai_dma_data *dma_data;
662 struct davinci_mcbsp_dev *dev;
663 struct resource *mem, *res;
664 void __iomem *io_base;
668 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
671 "\"mpu\" mem resource not found, using index 0\n");
672 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
674 dev_err(&pdev->dev, "no mem resource?\n");
679 io_base = devm_ioremap_resource(&pdev->dev, mem);
681 return PTR_ERR(io_base);
683 dev = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcbsp_dev),
690 /* setup DMA, first TX, then RX */
691 dma_data = &dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
692 dma_data->addr = (dma_addr_t)(mem->start + DAVINCI_MCBSP_DXR_REG);
694 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
696 dma = &dev->dma_request[SNDRV_PCM_STREAM_PLAYBACK];
698 dma_data->filter_data = dma;
699 } else if (IS_ENABLED(CONFIG_OF) && pdev->dev.of_node) {
700 dma_data->filter_data = "tx";
702 dev_err(&pdev->dev, "Missing DMA tx resource\n");
706 dma_data = &dev->dma_data[SNDRV_PCM_STREAM_CAPTURE];
707 dma_data->addr = (dma_addr_t)(mem->start + DAVINCI_MCBSP_DRR_REG);
709 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
711 dma = &dev->dma_request[SNDRV_PCM_STREAM_CAPTURE];
713 dma_data->filter_data = dma;
714 } else if (IS_ENABLED(CONFIG_OF) && pdev->dev.of_node) {
715 dma_data->filter_data = "rx";
717 dev_err(&pdev->dev, "Missing DMA rx resource\n");
721 dev->clk = clk_get(&pdev->dev, NULL);
722 if (IS_ERR(dev->clk))
724 clk_enable(dev->clk);
726 dev->dev = &pdev->dev;
727 dev_set_drvdata(&pdev->dev, dev);
729 ret = snd_soc_register_component(&pdev->dev, &davinci_i2s_component,
730 &davinci_i2s_dai, 1);
732 goto err_release_clk;
734 ret = edma_pcm_platform_register(&pdev->dev);
736 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
737 goto err_unregister_component;
742 err_unregister_component:
743 snd_soc_unregister_component(&pdev->dev);
745 clk_disable(dev->clk);
750 static int davinci_i2s_remove(struct platform_device *pdev)
752 struct davinci_mcbsp_dev *dev = dev_get_drvdata(&pdev->dev);
754 snd_soc_unregister_component(&pdev->dev);
756 clk_disable(dev->clk);
763 static const struct of_device_id davinci_i2s_match[] = {
764 { .compatible = "ti,da850-mcbsp" },
767 MODULE_DEVICE_TABLE(of, davinci_i2s_match);
769 static struct platform_driver davinci_mcbsp_driver = {
770 .probe = davinci_i2s_probe,
771 .remove = davinci_i2s_remove,
773 .name = "davinci-mcbsp",
774 .of_match_table = of_match_ptr(davinci_i2s_match),
778 module_platform_driver(davinci_mcbsp_driver);
780 MODULE_AUTHOR("Vladimir Barinov");
781 MODULE_DESCRIPTION("TI DAVINCI I2S (McBSP) SoC Interface");
782 MODULE_LICENSE("GPL");