Mention branches and keyring.
[releases.git] / core / rtw_odm.c
1 // SPDX-License-Identifier: GPL-2.0
2 /******************************************************************************
3  *
4  * Copyright(c) 2013 Realtek Corporation. All rights reserved.
5  *
6  ******************************************************************************/
7
8 #include <drv_types.h>
9 #include <rtw_debug.h>
10 #include <rtw_odm.h>
11 #include <hal_data.h>
12
13 static const char * const odm_comp_str[] = {
14         /* BIT0 */"ODM_COMP_DIG",
15         /* BIT1 */"ODM_COMP_RA_MASK",
16         /* BIT2 */"ODM_COMP_DYNAMIC_TXPWR",
17         /* BIT3 */"ODM_COMP_FA_CNT",
18         /* BIT4 */"ODM_COMP_RSSI_MONITOR",
19         /* BIT5 */"ODM_COMP_CCK_PD",
20         /* BIT6 */"ODM_COMP_ANT_DIV",
21         /* BIT7 */"ODM_COMP_PWR_SAVE",
22         /* BIT8 */"ODM_COMP_PWR_TRAIN",
23         /* BIT9 */"ODM_COMP_RATE_ADAPTIVE",
24         /* BIT10 */"ODM_COMP_PATH_DIV",
25         /* BIT11 */"ODM_COMP_PSD",
26         /* BIT12 */"ODM_COMP_DYNAMIC_PRICCA",
27         /* BIT13 */"ODM_COMP_RXHP",
28         /* BIT14 */"ODM_COMP_MP",
29         /* BIT15 */"ODM_COMP_DYNAMIC_ATC",
30         /* BIT16 */"ODM_COMP_EDCA_TURBO",
31         /* BIT17 */"ODM_COMP_EARLY_MODE",
32         /* BIT18 */NULL,
33         /* BIT19 */NULL,
34         /* BIT20 */NULL,
35         /* BIT21 */NULL,
36         /* BIT22 */NULL,
37         /* BIT23 */NULL,
38         /* BIT24 */"ODM_COMP_TX_PWR_TRACK",
39         /* BIT25 */"ODM_COMP_RX_GAIN_TRACK",
40         /* BIT26 */"ODM_COMP_CALIBRATION",
41         /* BIT27 */NULL,
42         /* BIT28 */NULL,
43         /* BIT29 */NULL,
44         /* BIT30 */"ODM_COMP_COMMON",
45         /* BIT31 */"ODM_COMP_INIT",
46 };
47
48 #define RTW_ODM_COMP_MAX 32
49
50 static const char * const odm_ability_str[] = {
51         /* BIT0 */"ODM_BB_DIG",
52         /* BIT1 */"ODM_BB_RA_MASK",
53         /* BIT2 */"ODM_BB_DYNAMIC_TXPWR",
54         /* BIT3 */"ODM_BB_FA_CNT",
55         /* BIT4 */"ODM_BB_RSSI_MONITOR",
56         /* BIT5 */"ODM_BB_CCK_PD",
57         /* BIT6 */"ODM_BB_ANT_DIV",
58         /* BIT7 */"ODM_BB_PWR_SAVE",
59         /* BIT8 */"ODM_BB_PWR_TRAIN",
60         /* BIT9 */"ODM_BB_RATE_ADAPTIVE",
61         /* BIT10 */"ODM_BB_PATH_DIV",
62         /* BIT11 */"ODM_BB_PSD",
63         /* BIT12 */"ODM_BB_RXHP",
64         /* BIT13 */"ODM_BB_ADAPTIVITY",
65         /* BIT14 */"ODM_BB_DYNAMIC_ATC",
66         /* BIT15 */NULL,
67         /* BIT16 */"ODM_MAC_EDCA_TURBO",
68         /* BIT17 */"ODM_MAC_EARLY_MODE",
69         /* BIT18 */NULL,
70         /* BIT19 */NULL,
71         /* BIT20 */NULL,
72         /* BIT21 */NULL,
73         /* BIT22 */NULL,
74         /* BIT23 */NULL,
75         /* BIT24 */"ODM_RF_TX_PWR_TRACK",
76         /* BIT25 */"ODM_RF_RX_GAIN_TRACK",
77         /* BIT26 */"ODM_RF_CALIBRATION",
78 };
79
80 #define RTW_ODM_ABILITY_MAX 27
81
82 static const char * const odm_dbg_level_str[] = {
83         NULL,
84         "ODM_DBG_OFF",
85         "ODM_DBG_SERIOUS",
86         "ODM_DBG_WARNING",
87         "ODM_DBG_LOUD",
88         "ODM_DBG_TRACE",
89 };
90
91 #define RTW_ODM_DBG_LEVEL_NUM 6
92
93 void rtw_odm_dbg_comp_msg(struct adapter *adapter)
94 {
95         u64 dbg_comp;
96         int i;
97
98         rtw_hal_get_def_var(adapter, HW_DEF_ODM_DBG_FLAG, &dbg_comp);
99         netdev_dbg(adapter->pnetdev, "odm.DebugComponents = 0x%016llx\n",
100                    dbg_comp);
101         for (i = 0; i < RTW_ODM_COMP_MAX; i++) {
102                 if (odm_comp_str[i])
103                         netdev_dbg(adapter->pnetdev, "%cBIT%-2d %s\n",
104                                    (BIT0 << i) & dbg_comp ? '+' : ' ', i,
105                                    odm_comp_str[i]);
106         }
107 }
108
109 inline void rtw_odm_dbg_comp_set(struct adapter *adapter, u64 comps)
110 {
111         rtw_hal_set_def_var(adapter, HW_DEF_ODM_DBG_FLAG, &comps);
112 }
113
114 void rtw_odm_dbg_level_msg(void *sel, struct adapter *adapter)
115 {
116         u32 dbg_level;
117         int i;
118
119         rtw_hal_get_def_var(adapter, HW_DEF_ODM_DBG_LEVEL, &dbg_level);
120         netdev_dbg(adapter->pnetdev, "odm.DebugLevel = %u\n", dbg_level);
121         for (i = 0; i < RTW_ODM_DBG_LEVEL_NUM; i++) {
122                 if (odm_dbg_level_str[i])
123                         netdev_dbg(adapter->pnetdev, "%u %s\n", i,
124                                    odm_dbg_level_str[i]);
125         }
126 }
127
128 inline void rtw_odm_dbg_level_set(struct adapter *adapter, u32 level)
129 {
130         rtw_hal_set_def_var(adapter, HW_DEF_ODM_DBG_LEVEL, &level);
131 }
132
133 void rtw_odm_ability_msg(void *sel, struct adapter *adapter)
134 {
135         u32 ability = 0;
136         int i;
137
138         rtw_hal_get_hwreg(adapter, HW_VAR_DM_FLAG, (u8 *)&ability);
139         netdev_dbg(adapter->pnetdev, "odm.SupportAbility = 0x%08x\n", ability);
140         for (i = 0; i < RTW_ODM_ABILITY_MAX; i++) {
141                 if (odm_ability_str[i])
142                         netdev_dbg(adapter->pnetdev, "%cBIT%-2d %s\n",
143                                    (BIT0 << i) & ability ? '+' : ' ', i,
144                                    odm_ability_str[i]);
145         }
146 }
147
148 inline void rtw_odm_ability_set(struct adapter *adapter, u32 ability)
149 {
150         rtw_hal_set_hwreg(adapter, HW_VAR_DM_FLAG, (u8 *)&ability);
151 }
152
153 void rtw_odm_adaptivity_parm_msg(void *sel, struct adapter *adapter)
154 {
155         struct hal_com_data *pHalData = GET_HAL_DATA(adapter);
156         struct dm_odm_t *odm = &pHalData->odmpriv;
157
158         netdev_dbg(adapter->pnetdev, "%10s %16s %8s %10s %11s %14s\n",
159                    "TH_L2H_ini", "TH_EDCCA_HL_diff", "IGI_Base", "ForceEDCCA",
160                    "AdapEn_RSSI", "IGI_LowerBound");
161         netdev_dbg(adapter->pnetdev,
162                    "0x%-8x %-16d 0x%-6x %-10d %-11u %-14u\n",
163                    (u8)odm->TH_L2H_ini,
164                    odm->TH_EDCCA_HL_diff,
165                    odm->IGI_Base,
166                    odm->ForceEDCCA,
167                    odm->AdapEn_RSSI,
168                    odm->IGI_LowerBound);
169 }
170
171 void rtw_odm_adaptivity_parm_set(struct adapter *adapter, s8 TH_L2H_ini,
172                                  s8 TH_EDCCA_HL_diff, s8 IGI_Base,
173                                  bool ForceEDCCA, u8 AdapEn_RSSI,
174                                  u8 IGI_LowerBound)
175 {
176         struct hal_com_data *pHalData = GET_HAL_DATA(adapter);
177         struct dm_odm_t *odm = &pHalData->odmpriv;
178
179         odm->TH_L2H_ini = TH_L2H_ini;
180         odm->TH_EDCCA_HL_diff = TH_EDCCA_HL_diff;
181         odm->IGI_Base = IGI_Base;
182         odm->ForceEDCCA = ForceEDCCA;
183         odm->AdapEn_RSSI = AdapEn_RSSI;
184         odm->IGI_LowerBound = IGI_LowerBound;
185 }
186
187 void rtw_odm_get_perpkt_rssi(void *sel, struct adapter *adapter)
188 {
189         struct hal_com_data *hal_data = GET_HAL_DATA(adapter);
190         struct dm_odm_t *odm = &hal_data->odmpriv;
191
192         netdev_dbg(adapter->pnetdev,
193                    "RxRate = %s, RSSI_A = %d(%%), RSSI_B = %d(%%)\n",
194                    HDATA_RATE(odm->RxRate), odm->RSSI_A, odm->RSSI_B);
195 }