1 // SPDX-License-Identifier: GPL-2.0-only
3 * AMD Memory Encryption Support
5 * Copyright (C) 2019 SUSE
7 * Author: Joerg Roedel <jroedel@suse.de>
10 #define pr_fmt(fmt) "SEV: " fmt
12 #include <linux/sched/debug.h> /* For show_regs() */
13 #include <linux/percpu-defs.h>
14 #include <linux/mem_encrypt.h>
15 #include <linux/printk.h>
16 #include <linux/mm_types.h>
17 #include <linux/set_memory.h>
18 #include <linux/memblock.h>
19 #include <linux/kernel.h>
22 #include <asm/cpu_entry_area.h>
23 #include <asm/stacktrace.h>
25 #include <asm/insn-eval.h>
26 #include <asm/fpu/internal.h>
27 #include <asm/processor.h>
28 #include <asm/realmode.h>
29 #include <asm/traps.h>
34 #define DR7_RESET_VALUE 0x400
36 /* For early boot hypervisor communication in SEV-ES enabled guests */
37 static struct ghcb boot_ghcb_page __bss_decrypted __aligned(PAGE_SIZE);
40 * Needs to be in the .data section because we need it NULL before bss is
43 static struct ghcb __initdata *boot_ghcb;
45 /* #VC handler runtime per-CPU data */
46 struct sev_es_runtime_data {
47 struct ghcb ghcb_page;
50 * Reserve one page per CPU as backup storage for the unencrypted GHCB.
51 * It is needed when an NMI happens while the #VC handler uses the real
52 * GHCB, and the NMI handler itself is causing another #VC exception. In
53 * that case the GHCB content of the first handler needs to be backed up
56 struct ghcb backup_ghcb;
59 * Mark the per-cpu GHCBs as in-use to detect nested #VC exceptions.
60 * There is no need for it to be atomic, because nothing is written to
61 * the GHCB between the read and the write of ghcb_active. So it is safe
62 * to use it when a nested #VC exception happens before the write.
64 * This is necessary for example in the #VC->NMI->#VC case when the NMI
65 * happens while the first #VC handler uses the GHCB. When the NMI code
66 * raises a second #VC handler it might overwrite the contents of the
67 * GHCB written by the first handler. To avoid this the content of the
68 * GHCB is saved and restored when the GHCB is detected to be in use
72 bool backup_ghcb_active;
75 * Cached DR7 value - write it on DR7 writes and return it on reads.
76 * That value will never make it to the real hardware DR7 as debugging
77 * is currently unsupported in SEV-ES guests.
86 static DEFINE_PER_CPU(struct sev_es_runtime_data*, runtime_data);
87 DEFINE_STATIC_KEY_FALSE(sev_es_enable_key);
89 /* Needed in vc_early_forward_exception */
90 void do_early_exception(struct pt_regs *regs, int trapnr);
92 static __always_inline bool on_vc_stack(struct pt_regs *regs)
94 unsigned long sp = regs->sp;
96 /* User-mode RSP is not trusted */
100 /* SYSCALL gap still has user-mode RSP */
101 if (ip_within_syscall_gap(regs))
104 return ((sp >= __this_cpu_ist_bottom_va(VC)) && (sp < __this_cpu_ist_top_va(VC)));
108 * This function handles the case when an NMI is raised in the #VC
109 * exception handler entry code, before the #VC handler has switched off
110 * its IST stack. In this case, the IST entry for #VC must be adjusted,
111 * so that any nested #VC exception will not overwrite the stack
112 * contents of the interrupted #VC handler.
114 * The IST entry is adjusted unconditionally so that it can be also be
115 * unconditionally adjusted back in __sev_es_ist_exit(). Otherwise a
116 * nested sev_es_ist_exit() call may adjust back the IST entry too
119 * The __sev_es_ist_enter() and __sev_es_ist_exit() functions always run
120 * on the NMI IST stack, as they are only called from NMI handling code
123 void noinstr __sev_es_ist_enter(struct pt_regs *regs)
125 unsigned long old_ist, new_ist;
127 /* Read old IST entry */
128 new_ist = old_ist = __this_cpu_read(cpu_tss_rw.x86_tss.ist[IST_INDEX_VC]);
131 * If NMI happened while on the #VC IST stack, set the new IST
132 * value below regs->sp, so that the interrupted stack frame is
133 * not overwritten by subsequent #VC exceptions.
135 if (on_vc_stack(regs))
139 * Reserve additional 8 bytes and store old IST value so this
140 * adjustment can be unrolled in __sev_es_ist_exit().
142 new_ist -= sizeof(old_ist);
143 *(unsigned long *)new_ist = old_ist;
145 /* Set new IST entry */
146 this_cpu_write(cpu_tss_rw.x86_tss.ist[IST_INDEX_VC], new_ist);
149 void noinstr __sev_es_ist_exit(void)
154 ist = __this_cpu_read(cpu_tss_rw.x86_tss.ist[IST_INDEX_VC]);
156 if (WARN_ON(ist == __this_cpu_ist_top_va(VC)))
159 /* Read back old IST entry and write it to the TSS */
160 this_cpu_write(cpu_tss_rw.x86_tss.ist[IST_INDEX_VC], *(unsigned long *)ist);
164 * Nothing shall interrupt this code path while holding the per-CPU
165 * GHCB. The backup GHCB is only for NMIs interrupting this path.
167 * Callers must disable local interrupts around it.
169 static noinstr struct ghcb *__sev_get_ghcb(struct ghcb_state *state)
171 struct sev_es_runtime_data *data;
174 WARN_ON(!irqs_disabled());
176 data = this_cpu_read(runtime_data);
177 ghcb = &data->ghcb_page;
179 if (unlikely(data->ghcb_active)) {
180 /* GHCB is already in use - save its contents */
182 if (unlikely(data->backup_ghcb_active)) {
184 * Backup-GHCB is also already in use. There is no way
185 * to continue here so just kill the machine. To make
186 * panic() work, mark GHCBs inactive so that messages
187 * can be printed out.
189 data->ghcb_active = false;
190 data->backup_ghcb_active = false;
192 instrumentation_begin();
193 panic("Unable to handle #VC exception! GHCB and Backup GHCB are already in use");
194 instrumentation_end();
197 /* Mark backup_ghcb active before writing to it */
198 data->backup_ghcb_active = true;
200 state->ghcb = &data->backup_ghcb;
202 /* Backup GHCB content */
203 *state->ghcb = *ghcb;
206 data->ghcb_active = true;
212 /* Needed in vc_early_forward_exception */
213 void do_early_exception(struct pt_regs *regs, int trapnr);
215 static inline u64 sev_es_rd_ghcb_msr(void)
217 return __rdmsr(MSR_AMD64_SEV_ES_GHCB);
220 static __always_inline void sev_es_wr_ghcb_msr(u64 val)
225 high = (u32)(val >> 32);
227 native_wrmsr(MSR_AMD64_SEV_ES_GHCB, low, high);
230 static int vc_fetch_insn_kernel(struct es_em_ctxt *ctxt,
231 unsigned char *buffer)
233 return copy_from_kernel_nofault(buffer, (unsigned char *)ctxt->regs->ip, MAX_INSN_SIZE);
236 static enum es_result __vc_decode_user_insn(struct es_em_ctxt *ctxt)
238 char buffer[MAX_INSN_SIZE];
241 insn_bytes = insn_fetch_from_user_inatomic(ctxt->regs, buffer);
242 if (insn_bytes == 0) {
243 /* Nothing could be copied */
244 ctxt->fi.vector = X86_TRAP_PF;
245 ctxt->fi.error_code = X86_PF_INSTR | X86_PF_USER;
246 ctxt->fi.cr2 = ctxt->regs->ip;
248 } else if (insn_bytes == -EINVAL) {
249 /* Effective RIP could not be calculated */
250 ctxt->fi.vector = X86_TRAP_GP;
251 ctxt->fi.error_code = 0;
256 if (!insn_decode_from_regs(&ctxt->insn, ctxt->regs, buffer, insn_bytes))
257 return ES_DECODE_FAILED;
259 if (ctxt->insn.immediate.got)
262 return ES_DECODE_FAILED;
265 static enum es_result __vc_decode_kern_insn(struct es_em_ctxt *ctxt)
267 char buffer[MAX_INSN_SIZE];
270 res = vc_fetch_insn_kernel(ctxt, buffer);
272 ctxt->fi.vector = X86_TRAP_PF;
273 ctxt->fi.error_code = X86_PF_INSTR;
274 ctxt->fi.cr2 = ctxt->regs->ip;
278 ret = insn_decode(&ctxt->insn, buffer, MAX_INSN_SIZE, INSN_MODE_64);
280 return ES_DECODE_FAILED;
285 static enum es_result vc_decode_insn(struct es_em_ctxt *ctxt)
287 if (user_mode(ctxt->regs))
288 return __vc_decode_user_insn(ctxt);
290 return __vc_decode_kern_insn(ctxt);
293 static enum es_result vc_write_mem(struct es_em_ctxt *ctxt,
294 char *dst, char *buf, size_t size)
296 unsigned long error_code = X86_PF_PROT | X86_PF_WRITE;
299 * This function uses __put_user() independent of whether kernel or user
300 * memory is accessed. This works fine because __put_user() does no
301 * sanity checks of the pointer being accessed. All that it does is
302 * to report when the access failed.
304 * Also, this function runs in atomic context, so __put_user() is not
305 * allowed to sleep. The page-fault handler detects that it is running
306 * in atomic context and will not try to take mmap_sem and handle the
307 * fault, so additional pagefault_enable()/disable() calls are not
310 * The access can't be done via copy_to_user() here because
311 * vc_write_mem() must not use string instructions to access unsafe
312 * memory. The reason is that MOVS is emulated by the #VC handler by
313 * splitting the move up into a read and a write and taking a nested #VC
314 * exception on whatever of them is the MMIO access. Using string
315 * instructions here would cause infinite nesting.
320 u8 __user *target = (u8 __user *)dst;
323 if (__put_user(d1, target))
329 u16 __user *target = (u16 __user *)dst;
332 if (__put_user(d2, target))
338 u32 __user *target = (u32 __user *)dst;
341 if (__put_user(d4, target))
347 u64 __user *target = (u64 __user *)dst;
350 if (__put_user(d8, target))
355 WARN_ONCE(1, "%s: Invalid size: %zu\n", __func__, size);
356 return ES_UNSUPPORTED;
362 if (user_mode(ctxt->regs))
363 error_code |= X86_PF_USER;
365 ctxt->fi.vector = X86_TRAP_PF;
366 ctxt->fi.error_code = error_code;
367 ctxt->fi.cr2 = (unsigned long)dst;
372 static enum es_result vc_read_mem(struct es_em_ctxt *ctxt,
373 char *src, char *buf, size_t size)
375 unsigned long error_code = X86_PF_PROT;
378 * This function uses __get_user() independent of whether kernel or user
379 * memory is accessed. This works fine because __get_user() does no
380 * sanity checks of the pointer being accessed. All that it does is
381 * to report when the access failed.
383 * Also, this function runs in atomic context, so __get_user() is not
384 * allowed to sleep. The page-fault handler detects that it is running
385 * in atomic context and will not try to take mmap_sem and handle the
386 * fault, so additional pagefault_enable()/disable() calls are not
389 * The access can't be done via copy_from_user() here because
390 * vc_read_mem() must not use string instructions to access unsafe
391 * memory. The reason is that MOVS is emulated by the #VC handler by
392 * splitting the move up into a read and a write and taking a nested #VC
393 * exception on whatever of them is the MMIO access. Using string
394 * instructions here would cause infinite nesting.
399 u8 __user *s = (u8 __user *)src;
401 if (__get_user(d1, s))
408 u16 __user *s = (u16 __user *)src;
410 if (__get_user(d2, s))
417 u32 __user *s = (u32 __user *)src;
419 if (__get_user(d4, s))
426 u64 __user *s = (u64 __user *)src;
427 if (__get_user(d8, s))
433 WARN_ONCE(1, "%s: Invalid size: %zu\n", __func__, size);
434 return ES_UNSUPPORTED;
440 if (user_mode(ctxt->regs))
441 error_code |= X86_PF_USER;
443 ctxt->fi.vector = X86_TRAP_PF;
444 ctxt->fi.error_code = error_code;
445 ctxt->fi.cr2 = (unsigned long)src;
450 static enum es_result vc_slow_virt_to_phys(struct ghcb *ghcb, struct es_em_ctxt *ctxt,
451 unsigned long vaddr, phys_addr_t *paddr)
453 unsigned long va = (unsigned long)vaddr;
459 pgd = __va(read_cr3_pa());
460 pgd = &pgd[pgd_index(va)];
461 pte = lookup_address_in_pgd(pgd, va, &level);
463 ctxt->fi.vector = X86_TRAP_PF;
464 ctxt->fi.cr2 = vaddr;
465 ctxt->fi.error_code = 0;
467 if (user_mode(ctxt->regs))
468 ctxt->fi.error_code |= X86_PF_USER;
473 if (WARN_ON_ONCE(pte_val(*pte) & _PAGE_ENC))
474 /* Emulated MMIO to/from encrypted memory not supported */
475 return ES_UNSUPPORTED;
477 pa = (phys_addr_t)pte_pfn(*pte) << PAGE_SHIFT;
478 pa |= va & ~page_level_mask(level);
485 static enum es_result vc_ioio_check(struct es_em_ctxt *ctxt, u16 port, size_t size)
489 if (user_mode(ctxt->regs)) {
490 struct thread_struct *t = ¤t->thread;
491 struct io_bitmap *iobm = t->io_bitmap;
497 for (idx = port; idx < port + size; ++idx) {
498 if (test_bit(idx, iobm->bitmap))
506 ctxt->fi.vector = X86_TRAP_GP;
507 ctxt->fi.error_code = 0;
512 /* Include code shared with pre-decompression boot stage */
513 #include "sev-shared.c"
515 static noinstr void __sev_put_ghcb(struct ghcb_state *state)
517 struct sev_es_runtime_data *data;
520 WARN_ON(!irqs_disabled());
522 data = this_cpu_read(runtime_data);
523 ghcb = &data->ghcb_page;
526 /* Restore GHCB from Backup */
527 *ghcb = *state->ghcb;
528 data->backup_ghcb_active = false;
532 * Invalidate the GHCB so a VMGEXIT instruction issued
533 * from userspace won't appear to be valid.
535 vc_ghcb_invalidate(ghcb);
536 data->ghcb_active = false;
540 void noinstr __sev_es_nmi_complete(void)
542 struct ghcb_state state;
545 ghcb = __sev_get_ghcb(&state);
547 vc_ghcb_invalidate(ghcb);
548 ghcb_set_sw_exit_code(ghcb, SVM_VMGEXIT_NMI_COMPLETE);
549 ghcb_set_sw_exit_info_1(ghcb, 0);
550 ghcb_set_sw_exit_info_2(ghcb, 0);
552 sev_es_wr_ghcb_msr(__pa_nodebug(ghcb));
555 __sev_put_ghcb(&state);
558 static u64 get_jump_table_addr(void)
560 struct ghcb_state state;
565 local_irq_save(flags);
567 ghcb = __sev_get_ghcb(&state);
569 vc_ghcb_invalidate(ghcb);
570 ghcb_set_sw_exit_code(ghcb, SVM_VMGEXIT_AP_JUMP_TABLE);
571 ghcb_set_sw_exit_info_1(ghcb, SVM_VMGEXIT_GET_AP_JUMP_TABLE);
572 ghcb_set_sw_exit_info_2(ghcb, 0);
574 sev_es_wr_ghcb_msr(__pa(ghcb));
577 if (ghcb_sw_exit_info_1_is_valid(ghcb) &&
578 ghcb_sw_exit_info_2_is_valid(ghcb))
579 ret = ghcb->save.sw_exit_info_2;
581 __sev_put_ghcb(&state);
583 local_irq_restore(flags);
588 int sev_es_setup_ap_jump_table(struct real_mode_header *rmh)
590 u16 startup_cs, startup_ip;
591 phys_addr_t jump_table_pa;
593 u16 __iomem *jump_table;
595 jump_table_addr = get_jump_table_addr();
597 /* On UP guests there is no jump table so this is not a failure */
598 if (!jump_table_addr)
601 /* Check if AP Jump Table is page-aligned */
602 if (jump_table_addr & ~PAGE_MASK)
605 jump_table_pa = jump_table_addr & PAGE_MASK;
607 startup_cs = (u16)(rmh->trampoline_start >> 4);
608 startup_ip = (u16)(rmh->sev_es_trampoline_start -
609 rmh->trampoline_start);
611 jump_table = ioremap_encrypted(jump_table_pa, PAGE_SIZE);
615 writew(startup_ip, &jump_table[0]);
616 writew(startup_cs, &jump_table[1]);
624 * This is needed by the OVMF UEFI firmware which will use whatever it finds in
625 * the GHCB MSR as its GHCB to talk to the hypervisor. So make sure the per-cpu
626 * runtime GHCBs used by the kernel are also mapped in the EFI page-table.
628 int __init sev_es_efi_map_ghcbs(pgd_t *pgd)
630 struct sev_es_runtime_data *data;
631 unsigned long address, pflags;
635 if (!sev_es_active())
638 pflags = _PAGE_NX | _PAGE_RW;
640 for_each_possible_cpu(cpu) {
641 data = per_cpu(runtime_data, cpu);
643 address = __pa(&data->ghcb_page);
644 pfn = address >> PAGE_SHIFT;
646 if (kernel_map_pages_in_pgd(pgd, pfn, address, 1, pflags))
653 static enum es_result vc_handle_msr(struct ghcb *ghcb, struct es_em_ctxt *ctxt)
655 struct pt_regs *regs = ctxt->regs;
660 exit_info_1 = (ctxt->insn.opcode.bytes[1] == 0x30) ? 1 : 0;
662 ghcb_set_rcx(ghcb, regs->cx);
664 ghcb_set_rax(ghcb, regs->ax);
665 ghcb_set_rdx(ghcb, regs->dx);
668 ret = sev_es_ghcb_hv_call(ghcb, ctxt, SVM_EXIT_MSR, exit_info_1, 0);
670 if ((ret == ES_OK) && (!exit_info_1)) {
671 regs->ax = ghcb->save.rax;
672 regs->dx = ghcb->save.rdx;
679 * This function runs on the first #VC exception after the kernel
680 * switched to virtual addresses.
682 static bool __init sev_es_setup_ghcb(void)
684 /* First make sure the hypervisor talks a supported protocol. */
685 if (!sev_es_negotiate_protocol())
689 * Clear the boot_ghcb. The first exception comes in before the bss
690 * section is cleared.
692 memset(&boot_ghcb_page, 0, PAGE_SIZE);
694 /* Alright - Make the boot-ghcb public */
695 boot_ghcb = &boot_ghcb_page;
700 #ifdef CONFIG_HOTPLUG_CPU
701 static void sev_es_ap_hlt_loop(void)
703 struct ghcb_state state;
706 ghcb = __sev_get_ghcb(&state);
709 vc_ghcb_invalidate(ghcb);
710 ghcb_set_sw_exit_code(ghcb, SVM_VMGEXIT_AP_HLT_LOOP);
711 ghcb_set_sw_exit_info_1(ghcb, 0);
712 ghcb_set_sw_exit_info_2(ghcb, 0);
714 sev_es_wr_ghcb_msr(__pa(ghcb));
718 if (ghcb_sw_exit_info_2_is_valid(ghcb) &&
719 ghcb->save.sw_exit_info_2)
723 __sev_put_ghcb(&state);
727 * Play_dead handler when running under SEV-ES. This is needed because
728 * the hypervisor can't deliver an SIPI request to restart the AP.
729 * Instead the kernel has to issue a VMGEXIT to halt the VCPU until the
730 * hypervisor wakes it up again.
732 static void sev_es_play_dead(void)
736 /* IRQs now disabled */
738 sev_es_ap_hlt_loop();
741 * If we get here, the VCPU was woken up again. Jump to CPU
742 * startup code to get it back online.
746 #else /* CONFIG_HOTPLUG_CPU */
747 #define sev_es_play_dead native_play_dead
748 #endif /* CONFIG_HOTPLUG_CPU */
751 static void __init sev_es_setup_play_dead(void)
753 smp_ops.play_dead = sev_es_play_dead;
756 static inline void sev_es_setup_play_dead(void) { }
759 static void __init alloc_runtime_data(int cpu)
761 struct sev_es_runtime_data *data;
763 data = memblock_alloc(sizeof(*data), PAGE_SIZE);
765 panic("Can't allocate SEV-ES runtime data");
767 per_cpu(runtime_data, cpu) = data;
770 static void __init init_ghcb(int cpu)
772 struct sev_es_runtime_data *data;
775 data = per_cpu(runtime_data, cpu);
777 err = early_set_memory_decrypted((unsigned long)&data->ghcb_page,
778 sizeof(data->ghcb_page));
780 panic("Can't map GHCBs unencrypted");
782 memset(&data->ghcb_page, 0, sizeof(data->ghcb_page));
784 data->ghcb_active = false;
785 data->backup_ghcb_active = false;
788 void __init sev_es_init_vc_handling(void)
792 BUILD_BUG_ON(offsetof(struct sev_es_runtime_data, ghcb_page) % PAGE_SIZE);
794 if (!sev_es_active())
797 if (!sev_es_check_cpu_features())
798 panic("SEV-ES CPU Features missing");
800 /* Enable SEV-ES special handling */
801 static_branch_enable(&sev_es_enable_key);
803 /* Initialize per-cpu GHCB pages */
804 for_each_possible_cpu(cpu) {
805 alloc_runtime_data(cpu);
809 sev_es_setup_play_dead();
811 /* Secondary CPUs use the runtime #VC handler */
812 initial_vc_handler = (unsigned long)kernel_exc_vmm_communication;
815 static void __init vc_early_forward_exception(struct es_em_ctxt *ctxt)
817 int trapnr = ctxt->fi.vector;
819 if (trapnr == X86_TRAP_PF)
820 native_write_cr2(ctxt->fi.cr2);
822 ctxt->regs->orig_ax = ctxt->fi.error_code;
823 do_early_exception(ctxt->regs, trapnr);
826 static long *vc_insn_get_reg(struct es_em_ctxt *ctxt)
831 reg_array = (long *)ctxt->regs;
832 offset = insn_get_modrm_reg_off(&ctxt->insn, ctxt->regs);
837 offset /= sizeof(long);
839 return reg_array + offset;
842 static long *vc_insn_get_rm(struct es_em_ctxt *ctxt)
847 reg_array = (long *)ctxt->regs;
848 offset = insn_get_modrm_rm_off(&ctxt->insn, ctxt->regs);
853 offset /= sizeof(long);
855 return reg_array + offset;
857 static enum es_result vc_do_mmio(struct ghcb *ghcb, struct es_em_ctxt *ctxt,
858 unsigned int bytes, bool read)
860 u64 exit_code, exit_info_1, exit_info_2;
861 unsigned long ghcb_pa = __pa(ghcb);
866 ref = insn_get_addr_ref(&ctxt->insn, ctxt->regs);
867 if (ref == (void __user *)-1L)
868 return ES_UNSUPPORTED;
870 exit_code = read ? SVM_VMGEXIT_MMIO_READ : SVM_VMGEXIT_MMIO_WRITE;
872 res = vc_slow_virt_to_phys(ghcb, ctxt, (unsigned long)ref, &paddr);
874 if (res == ES_EXCEPTION && !read)
875 ctxt->fi.error_code |= X86_PF_WRITE;
881 /* Can never be greater than 8 */
884 ghcb_set_sw_scratch(ghcb, ghcb_pa + offsetof(struct ghcb, shared_buffer));
886 return sev_es_ghcb_hv_call(ghcb, ctxt, exit_code, exit_info_1, exit_info_2);
889 static enum es_result vc_handle_mmio_twobyte_ops(struct ghcb *ghcb,
890 struct es_em_ctxt *ctxt)
892 struct insn *insn = &ctxt->insn;
893 unsigned int bytes = 0;
898 switch (insn->opcode.bytes[1]) {
899 /* MMIO Read w/ zero-extension */
907 ret = vc_do_mmio(ghcb, ctxt, bytes, true);
911 /* Zero extend based on operand size */
912 reg_data = vc_insn_get_reg(ctxt);
914 return ES_DECODE_FAILED;
916 memset(reg_data, 0, insn->opnd_bytes);
918 memcpy(reg_data, ghcb->shared_buffer, bytes);
921 /* MMIO Read w/ sign-extension */
929 ret = vc_do_mmio(ghcb, ctxt, bytes, true);
933 /* Sign extend based on operand size */
934 reg_data = vc_insn_get_reg(ctxt);
936 return ES_DECODE_FAILED;
939 u8 *val = (u8 *)ghcb->shared_buffer;
941 sign_byte = (*val & 0x80) ? 0xff : 0x00;
943 u16 *val = (u16 *)ghcb->shared_buffer;
945 sign_byte = (*val & 0x8000) ? 0xff : 0x00;
947 memset(reg_data, sign_byte, insn->opnd_bytes);
949 memcpy(reg_data, ghcb->shared_buffer, bytes);
953 ret = ES_UNSUPPORTED;
960 * The MOVS instruction has two memory operands, which raises the
961 * problem that it is not known whether the access to the source or the
962 * destination caused the #VC exception (and hence whether an MMIO read
963 * or write operation needs to be emulated).
965 * Instead of playing games with walking page-tables and trying to guess
966 * whether the source or destination is an MMIO range, split the move
967 * into two operations, a read and a write with only one memory operand.
968 * This will cause a nested #VC exception on the MMIO address which can
971 * This implementation has the benefit that it also supports MOVS where
972 * source _and_ destination are MMIO regions.
974 * It will slow MOVS on MMIO down a lot, but in SEV-ES guests it is a
975 * rare operation. If it turns out to be a performance problem the split
976 * operations can be moved to memcpy_fromio() and memcpy_toio().
978 static enum es_result vc_handle_mmio_movs(struct es_em_ctxt *ctxt,
981 unsigned long ds_base, es_base;
982 unsigned char *src, *dst;
983 unsigned char buffer[8];
988 ds_base = insn_get_seg_base(ctxt->regs, INAT_SEG_REG_DS);
989 es_base = insn_get_seg_base(ctxt->regs, INAT_SEG_REG_ES);
991 if (ds_base == -1L || es_base == -1L) {
992 ctxt->fi.vector = X86_TRAP_GP;
993 ctxt->fi.error_code = 0;
997 src = ds_base + (unsigned char *)ctxt->regs->si;
998 dst = es_base + (unsigned char *)ctxt->regs->di;
1000 ret = vc_read_mem(ctxt, src, buffer, bytes);
1004 ret = vc_write_mem(ctxt, dst, buffer, bytes);
1008 if (ctxt->regs->flags & X86_EFLAGS_DF)
1013 ctxt->regs->si += off;
1014 ctxt->regs->di += off;
1016 rep = insn_has_rep_prefix(&ctxt->insn);
1018 ctxt->regs->cx -= 1;
1020 if (!rep || ctxt->regs->cx == 0)
1026 static enum es_result vc_handle_mmio(struct ghcb *ghcb,
1027 struct es_em_ctxt *ctxt)
1029 struct insn *insn = &ctxt->insn;
1030 unsigned int bytes = 0;
1034 if (user_mode(ctxt->regs))
1035 return ES_UNSUPPORTED;
1037 switch (insn->opcode.bytes[0]) {
1044 bytes = insn->opnd_bytes;
1046 reg_data = vc_insn_get_reg(ctxt);
1048 return ES_DECODE_FAILED;
1050 memcpy(ghcb->shared_buffer, reg_data, bytes);
1052 ret = vc_do_mmio(ghcb, ctxt, bytes, false);
1060 bytes = insn->opnd_bytes;
1062 memcpy(ghcb->shared_buffer, insn->immediate1.bytes, bytes);
1064 ret = vc_do_mmio(ghcb, ctxt, bytes, false);
1073 bytes = insn->opnd_bytes;
1075 ret = vc_do_mmio(ghcb, ctxt, bytes, true);
1079 reg_data = vc_insn_get_reg(ctxt);
1081 return ES_DECODE_FAILED;
1083 /* Zero-extend for 32-bit operation */
1087 memcpy(reg_data, ghcb->shared_buffer, bytes);
1090 /* MOVS instruction */
1096 bytes = insn->opnd_bytes;
1098 ret = vc_handle_mmio_movs(ctxt, bytes);
1100 /* Two-Byte Opcodes */
1102 ret = vc_handle_mmio_twobyte_ops(ghcb, ctxt);
1105 ret = ES_UNSUPPORTED;
1111 static enum es_result vc_handle_dr7_write(struct ghcb *ghcb,
1112 struct es_em_ctxt *ctxt)
1114 struct sev_es_runtime_data *data = this_cpu_read(runtime_data);
1115 long val, *reg = vc_insn_get_rm(ctxt);
1119 return ES_DECODE_FAILED;
1123 /* Upper 32 bits must be written as zeroes */
1125 ctxt->fi.vector = X86_TRAP_GP;
1126 ctxt->fi.error_code = 0;
1127 return ES_EXCEPTION;
1130 /* Clear out other reserved bits and set bit 10 */
1131 val = (val & 0xffff23ffL) | BIT(10);
1133 /* Early non-zero writes to DR7 are not supported */
1134 if (!data && (val & ~DR7_RESET_VALUE))
1135 return ES_UNSUPPORTED;
1137 /* Using a value of 0 for ExitInfo1 means RAX holds the value */
1138 ghcb_set_rax(ghcb, val);
1139 ret = sev_es_ghcb_hv_call(ghcb, ctxt, SVM_EXIT_WRITE_DR7, 0, 0);
1149 static enum es_result vc_handle_dr7_read(struct ghcb *ghcb,
1150 struct es_em_ctxt *ctxt)
1152 struct sev_es_runtime_data *data = this_cpu_read(runtime_data);
1153 long *reg = vc_insn_get_rm(ctxt);
1156 return ES_DECODE_FAILED;
1161 *reg = DR7_RESET_VALUE;
1166 static enum es_result vc_handle_wbinvd(struct ghcb *ghcb,
1167 struct es_em_ctxt *ctxt)
1169 return sev_es_ghcb_hv_call(ghcb, ctxt, SVM_EXIT_WBINVD, 0, 0);
1172 static enum es_result vc_handle_rdpmc(struct ghcb *ghcb, struct es_em_ctxt *ctxt)
1176 ghcb_set_rcx(ghcb, ctxt->regs->cx);
1178 ret = sev_es_ghcb_hv_call(ghcb, ctxt, SVM_EXIT_RDPMC, 0, 0);
1182 if (!(ghcb_rax_is_valid(ghcb) && ghcb_rdx_is_valid(ghcb)))
1183 return ES_VMM_ERROR;
1185 ctxt->regs->ax = ghcb->save.rax;
1186 ctxt->regs->dx = ghcb->save.rdx;
1191 static enum es_result vc_handle_monitor(struct ghcb *ghcb,
1192 struct es_em_ctxt *ctxt)
1195 * Treat it as a NOP and do not leak a physical address to the
1201 static enum es_result vc_handle_mwait(struct ghcb *ghcb,
1202 struct es_em_ctxt *ctxt)
1204 /* Treat the same as MONITOR/MONITORX */
1208 static enum es_result vc_handle_vmmcall(struct ghcb *ghcb,
1209 struct es_em_ctxt *ctxt)
1213 ghcb_set_rax(ghcb, ctxt->regs->ax);
1214 ghcb_set_cpl(ghcb, user_mode(ctxt->regs) ? 3 : 0);
1216 if (x86_platform.hyper.sev_es_hcall_prepare)
1217 x86_platform.hyper.sev_es_hcall_prepare(ghcb, ctxt->regs);
1219 ret = sev_es_ghcb_hv_call(ghcb, ctxt, SVM_EXIT_VMMCALL, 0, 0);
1223 if (!ghcb_rax_is_valid(ghcb))
1224 return ES_VMM_ERROR;
1226 ctxt->regs->ax = ghcb->save.rax;
1229 * Call sev_es_hcall_finish() after regs->ax is already set.
1230 * This allows the hypervisor handler to overwrite it again if
1233 if (x86_platform.hyper.sev_es_hcall_finish &&
1234 !x86_platform.hyper.sev_es_hcall_finish(ghcb, ctxt->regs))
1235 return ES_VMM_ERROR;
1240 static enum es_result vc_handle_trap_ac(struct ghcb *ghcb,
1241 struct es_em_ctxt *ctxt)
1244 * Calling ecx_alignment_check() directly does not work, because it
1245 * enables IRQs and the GHCB is active. Forward the exception and call
1246 * it later from vc_forward_exception().
1248 ctxt->fi.vector = X86_TRAP_AC;
1249 ctxt->fi.error_code = 0;
1250 return ES_EXCEPTION;
1253 static enum es_result vc_handle_exitcode(struct es_em_ctxt *ctxt,
1255 unsigned long exit_code)
1257 enum es_result result;
1259 switch (exit_code) {
1260 case SVM_EXIT_READ_DR7:
1261 result = vc_handle_dr7_read(ghcb, ctxt);
1263 case SVM_EXIT_WRITE_DR7:
1264 result = vc_handle_dr7_write(ghcb, ctxt);
1266 case SVM_EXIT_EXCP_BASE + X86_TRAP_AC:
1267 result = vc_handle_trap_ac(ghcb, ctxt);
1269 case SVM_EXIT_RDTSC:
1270 case SVM_EXIT_RDTSCP:
1271 result = vc_handle_rdtsc(ghcb, ctxt, exit_code);
1273 case SVM_EXIT_RDPMC:
1274 result = vc_handle_rdpmc(ghcb, ctxt);
1277 pr_err_ratelimited("#VC exception for INVD??? Seriously???\n");
1278 result = ES_UNSUPPORTED;
1280 case SVM_EXIT_CPUID:
1281 result = vc_handle_cpuid(ghcb, ctxt);
1284 result = vc_handle_ioio(ghcb, ctxt);
1287 result = vc_handle_msr(ghcb, ctxt);
1289 case SVM_EXIT_VMMCALL:
1290 result = vc_handle_vmmcall(ghcb, ctxt);
1292 case SVM_EXIT_WBINVD:
1293 result = vc_handle_wbinvd(ghcb, ctxt);
1295 case SVM_EXIT_MONITOR:
1296 result = vc_handle_monitor(ghcb, ctxt);
1298 case SVM_EXIT_MWAIT:
1299 result = vc_handle_mwait(ghcb, ctxt);
1302 result = vc_handle_mmio(ghcb, ctxt);
1306 * Unexpected #VC exception
1308 result = ES_UNSUPPORTED;
1314 static __always_inline void vc_forward_exception(struct es_em_ctxt *ctxt)
1316 long error_code = ctxt->fi.error_code;
1317 int trapnr = ctxt->fi.vector;
1319 ctxt->regs->orig_ax = ctxt->fi.error_code;
1323 exc_general_protection(ctxt->regs, error_code);
1326 exc_invalid_op(ctxt->regs);
1329 write_cr2(ctxt->fi.cr2);
1330 exc_page_fault(ctxt->regs, error_code);
1333 exc_alignment_check(ctxt->regs, error_code);
1336 pr_emerg("Unsupported exception in #VC instruction emulation - can't continue\n");
1341 static __always_inline bool on_vc_fallback_stack(struct pt_regs *regs)
1343 unsigned long sp = (unsigned long)regs;
1345 return (sp >= __this_cpu_ist_bottom_va(VC2) && sp < __this_cpu_ist_top_va(VC2));
1348 static bool vc_raw_handle_exception(struct pt_regs *regs, unsigned long error_code)
1350 struct ghcb_state state;
1351 struct es_em_ctxt ctxt;
1352 enum es_result result;
1356 ghcb = __sev_get_ghcb(&state);
1358 vc_ghcb_invalidate(ghcb);
1359 result = vc_init_em_ctxt(&ctxt, regs, error_code);
1361 if (result == ES_OK)
1362 result = vc_handle_exitcode(&ctxt, ghcb, error_code);
1364 __sev_put_ghcb(&state);
1366 /* Done - now check the result */
1369 vc_finish_insn(&ctxt);
1371 case ES_UNSUPPORTED:
1372 pr_err_ratelimited("Unsupported exit-code 0x%02lx in #VC exception (IP: 0x%lx)\n",
1373 error_code, regs->ip);
1377 pr_err_ratelimited("Failure in communication with VMM (exit-code 0x%02lx IP: 0x%lx)\n",
1378 error_code, regs->ip);
1381 case ES_DECODE_FAILED:
1382 pr_err_ratelimited("Failed to decode instruction (exit-code 0x%02lx IP: 0x%lx)\n",
1383 error_code, regs->ip);
1387 vc_forward_exception(&ctxt);
1393 pr_emerg("Unknown result in %s():%d\n", __func__, result);
1395 * Emulating the instruction which caused the #VC exception
1396 * failed - can't continue so print debug information
1404 static __always_inline bool vc_is_db(unsigned long error_code)
1406 return error_code == SVM_EXIT_EXCP_BASE + X86_TRAP_DB;
1410 * Runtime #VC exception handler when raised from kernel mode. Runs in NMI mode
1411 * and will panic when an error happens.
1413 DEFINE_IDTENTRY_VC_KERNEL(exc_vmm_communication)
1415 irqentry_state_t irq_state;
1418 * With the current implementation it is always possible to switch to a
1419 * safe stack because #VC exceptions only happen at known places, like
1420 * intercepted instructions or accesses to MMIO areas/IO ports. They can
1421 * also happen with code instrumentation when the hypervisor intercepts
1422 * #DB, but the critical paths are forbidden to be instrumented, so #DB
1423 * exceptions currently also only happen in safe places.
1425 * But keep this here in case the noinstr annotations are violated due
1428 if (unlikely(on_vc_fallback_stack(regs))) {
1429 instrumentation_begin();
1430 panic("Can't handle #VC exception from unsupported context\n");
1431 instrumentation_end();
1435 * Handle #DB before calling into !noinstr code to avoid recursive #DB.
1437 if (vc_is_db(error_code)) {
1442 irq_state = irqentry_nmi_enter(regs);
1444 instrumentation_begin();
1446 if (!vc_raw_handle_exception(regs, error_code)) {
1447 /* Show some debug info */
1450 /* Ask hypervisor to sev_es_terminate */
1451 sev_es_terminate(GHCB_SEV_ES_REASON_GENERAL_REQUEST);
1453 /* If that fails and we get here - just panic */
1454 panic("Returned from Terminate-Request to Hypervisor\n");
1457 instrumentation_end();
1458 irqentry_nmi_exit(regs, irq_state);
1462 * Runtime #VC exception handler when raised from user mode. Runs in IRQ mode
1463 * and will kill the current task with SIGBUS when an error happens.
1465 DEFINE_IDTENTRY_VC_USER(exc_vmm_communication)
1468 * Handle #DB before calling into !noinstr code to avoid recursive #DB.
1470 if (vc_is_db(error_code)) {
1471 noist_exc_debug(regs);
1475 irqentry_enter_from_user_mode(regs);
1476 instrumentation_begin();
1478 if (!vc_raw_handle_exception(regs, error_code)) {
1480 * Do not kill the machine if user-space triggered the
1481 * exception. Send SIGBUS instead and let user-space deal with
1484 force_sig_fault(SIGBUS, BUS_OBJERR, (void __user *)0);
1487 instrumentation_end();
1488 irqentry_exit_to_user_mode(regs);
1491 bool __init handle_vc_boot_ghcb(struct pt_regs *regs)
1493 unsigned long exit_code = regs->orig_ax;
1494 struct es_em_ctxt ctxt;
1495 enum es_result result;
1497 /* Do initial setup or terminate the guest */
1498 if (unlikely(boot_ghcb == NULL && !sev_es_setup_ghcb()))
1499 sev_es_terminate(GHCB_SEV_ES_REASON_GENERAL_REQUEST);
1501 vc_ghcb_invalidate(boot_ghcb);
1503 result = vc_init_em_ctxt(&ctxt, regs, exit_code);
1504 if (result == ES_OK)
1505 result = vc_handle_exitcode(&ctxt, boot_ghcb, exit_code);
1507 /* Done - now check the result */
1510 vc_finish_insn(&ctxt);
1512 case ES_UNSUPPORTED:
1513 early_printk("PANIC: Unsupported exit-code 0x%02lx in early #VC exception (IP: 0x%lx)\n",
1514 exit_code, regs->ip);
1517 early_printk("PANIC: Failure in communication with VMM (exit-code 0x%02lx IP: 0x%lx)\n",
1518 exit_code, regs->ip);
1520 case ES_DECODE_FAILED:
1521 early_printk("PANIC: Failed to decode instruction (exit-code 0x%02lx IP: 0x%lx)\n",
1522 exit_code, regs->ip);
1525 vc_early_forward_exception(&ctxt);