1 #include <linux/export.h>
2 #include <linux/bitops.h>
7 #include <linux/sched.h>
8 #include <linux/sched/clock.h>
9 #include <linux/random.h>
10 #include <asm/processor.h>
13 #include <asm/spec-ctrl.h>
15 #include <asm/pci-direct.h>
16 #include <asm/delay.h>
19 # include <asm/mmconfig.h>
20 # include <asm/set_memory.h>
25 static const int amd_erratum_383[];
26 static const int amd_erratum_400[];
27 static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum);
30 * nodes_per_socket: Stores the number of nodes per socket.
31 * Refer to Fam15h Models 00-0fh BKDG - CPUID Fn8000_001E_ECX
32 * Node Identifiers[10:8]
34 static u32 nodes_per_socket = 1;
36 static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
41 WARN_ONCE((boot_cpu_data.x86 != 0xf),
42 "%s should only be used on K8!\n", __func__);
47 err = rdmsr_safe_regs(gprs);
49 *p = gprs[0] | ((u64)gprs[2] << 32);
54 static inline int wrmsrl_amd_safe(unsigned msr, unsigned long long val)
58 WARN_ONCE((boot_cpu_data.x86 != 0xf),
59 "%s should only be used on K8!\n", __func__);
66 return wrmsr_safe_regs(gprs);
70 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
71 * misexecution of code under Linux. Owners of such processors should
72 * contact AMD for precise details and a CPU swap.
74 * See http://www.multimania.com/poulot/k6bug.html
75 * and section 2.6.2 of "AMD-K6 Processor Revision Guide - Model 6"
76 * (Publication # 21266 Issue Date: August 1998)
78 * The following test is erm.. interesting. AMD neglected to up
79 * the chip setting when fixing the bug but they also tweaked some
80 * performance at the same time..
83 extern __visible void vide(void);
84 __asm__(".globl vide\n"
85 ".type vide, @function\n"
89 static void init_amd_k5(struct cpuinfo_x86 *c)
93 * General Systems BIOSen alias the cpu frequency registers
94 * of the Elan at 0x000df000. Unfortunately, one of the Linux
95 * drivers subsequently pokes it, and changes the CPU speed.
96 * Workaround : Remove the unneeded alias.
98 #define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
99 #define CBAR_ENB (0x80000000)
100 #define CBAR_KEY (0X000000CB)
101 if (c->x86_model == 9 || c->x86_model == 10) {
102 if (inl(CBAR) & CBAR_ENB)
103 outl(0 | CBAR_KEY, CBAR);
108 static void init_amd_k6(struct cpuinfo_x86 *c)
112 int mbytes = get_num_physpages() >> (20-PAGE_SHIFT);
114 if (c->x86_model < 6) {
115 /* Based on AMD doc 20734R - June 2000 */
116 if (c->x86_model == 0) {
117 clear_cpu_cap(c, X86_FEATURE_APIC);
118 set_cpu_cap(c, X86_FEATURE_PGE);
123 if (c->x86_model == 6 && c->x86_stepping == 1) {
124 const int K6_BUG_LOOP = 1000000;
126 void (*f_vide)(void);
129 pr_info("AMD K6 stepping B detected - ");
132 * It looks like AMD fixed the 2.6.2 bug and improved indirect
133 * calls at the same time.
138 OPTIMIZER_HIDE_VAR(f_vide);
145 if (d > 20*K6_BUG_LOOP)
146 pr_cont("system stability may be impaired when more than 32 MB are used.\n");
148 pr_cont("probably OK (after B9730xxxx).\n");
151 /* K6 with old style WHCR */
152 if (c->x86_model < 8 ||
153 (c->x86_model == 8 && c->x86_stepping < 8)) {
154 /* We can only write allocate on the low 508Mb */
158 rdmsr(MSR_K6_WHCR, l, h);
159 if ((l&0x0000FFFF) == 0) {
161 l = (1<<0)|((mbytes/4)<<1);
162 local_irq_save(flags);
164 wrmsr(MSR_K6_WHCR, l, h);
165 local_irq_restore(flags);
166 pr_info("Enabling old style K6 write allocation for %d Mb\n",
172 if ((c->x86_model == 8 && c->x86_stepping > 7) ||
173 c->x86_model == 9 || c->x86_model == 13) {
174 /* The more serious chips .. */
179 rdmsr(MSR_K6_WHCR, l, h);
180 if ((l&0xFFFF0000) == 0) {
182 l = ((mbytes>>2)<<22)|(1<<16);
183 local_irq_save(flags);
185 wrmsr(MSR_K6_WHCR, l, h);
186 local_irq_restore(flags);
187 pr_info("Enabling new style K6 write allocation for %d Mb\n",
194 if (c->x86_model == 10) {
195 /* AMD Geode LX is model 10 */
196 /* placeholder for any needed mods */
202 static void init_amd_k7(struct cpuinfo_x86 *c)
208 * Bit 15 of Athlon specific MSR 15, needs to be 0
209 * to enable SSE on Palomino/Morgan/Barton CPU's.
210 * If the BIOS didn't enable it already, enable it here.
212 if (c->x86_model >= 6 && c->x86_model <= 10) {
213 if (!cpu_has(c, X86_FEATURE_XMM)) {
214 pr_info("Enabling disabled K7/SSE Support.\n");
215 msr_clear_bit(MSR_K7_HWCR, 15);
216 set_cpu_cap(c, X86_FEATURE_XMM);
221 * It's been determined by AMD that Athlons since model 8 stepping 1
222 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
223 * As per AMD technical note 27212 0.2
225 if ((c->x86_model == 8 && c->x86_stepping >= 1) || (c->x86_model > 8)) {
226 rdmsr(MSR_K7_CLK_CTL, l, h);
227 if ((l & 0xfff00000) != 0x20000000) {
228 pr_info("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
229 l, ((l & 0x000fffff)|0x20000000));
230 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
234 set_cpu_cap(c, X86_FEATURE_K7);
236 /* calling is from identify_secondary_cpu() ? */
241 * Certain Athlons might work (for various values of 'work') in SMP
242 * but they are not certified as MP capable.
244 /* Athlon 660/661 is valid. */
245 if ((c->x86_model == 6) && ((c->x86_stepping == 0) ||
246 (c->x86_stepping == 1)))
249 /* Duron 670 is valid */
250 if ((c->x86_model == 7) && (c->x86_stepping == 0))
254 * Athlon 662, Duron 671, and Athlon >model 7 have capability
255 * bit. It's worth noting that the A5 stepping (662) of some
256 * Athlon XP's have the MP bit set.
257 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
260 if (((c->x86_model == 6) && (c->x86_stepping >= 2)) ||
261 ((c->x86_model == 7) && (c->x86_stepping >= 1)) ||
263 if (cpu_has(c, X86_FEATURE_MP))
266 /* If we get here, not a certified SMP capable AMD system. */
269 * Don't taint if we are running SMP kernel on a single non-MP
272 WARN_ONCE(1, "WARNING: This combination of AMD"
273 " processors is not suitable for SMP.\n");
274 add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_NOW_UNRELIABLE);
280 * To workaround broken NUMA config. Read the comment in
281 * srat_detect_node().
283 static int nearby_node(int apicid)
287 for (i = apicid - 1; i >= 0; i--) {
288 node = __apicid_to_node[i];
289 if (node != NUMA_NO_NODE && node_online(node))
292 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
293 node = __apicid_to_node[i];
294 if (node != NUMA_NO_NODE && node_online(node))
297 return first_node(node_online_map); /* Shouldn't happen */
302 * Fix up cpu_core_id for pre-F17h systems to be in the
303 * [0 .. cores_per_node - 1] range. Not really needed but
304 * kept so as not to break existing setups.
306 static void legacy_fixup_core_id(struct cpuinfo_x86 *c)
313 cus_per_node = c->x86_max_cores / nodes_per_socket;
314 c->cpu_core_id %= cus_per_node;
318 static void amd_get_topology_early(struct cpuinfo_x86 *c)
320 if (cpu_has(c, X86_FEATURE_TOPOEXT))
321 smp_num_siblings = ((cpuid_ebx(0x8000001e) >> 8) & 0xff) + 1;
325 * Fixup core topology information for
326 * (1) AMD multi-node processors
327 * Assumption: Number of cores in each internal node is the same.
328 * (2) AMD processors supporting compute units
330 static void amd_get_topology(struct cpuinfo_x86 *c)
333 int cpu = smp_processor_id();
335 /* get information required for multi-node processors */
336 if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
337 u32 eax, ebx, ecx, edx;
339 cpuid(0x8000001e, &eax, &ebx, &ecx, &edx);
341 node_id = ecx & 0xff;
344 c->cu_id = ebx & 0xff;
346 if (c->x86 >= 0x17) {
347 c->cpu_core_id = ebx & 0xff;
349 if (smp_num_siblings > 1)
350 c->x86_max_cores /= smp_num_siblings;
354 * We may have multiple LLCs if L3 caches exist, so check if we
355 * have an L3 cache by looking at the L3 cache CPUID leaf.
357 if (cpuid_edx(0x80000006)) {
358 if (c->x86 == 0x17) {
360 * LLC is at the core complex level.
361 * Core complex id is ApicId[3].
363 per_cpu(cpu_llc_id, cpu) = c->apicid >> 3;
365 /* LLC is at the node level. */
366 per_cpu(cpu_llc_id, cpu) = node_id;
369 } else if (cpu_has(c, X86_FEATURE_NODEID_MSR)) {
372 rdmsrl(MSR_FAM10H_NODE_ID, value);
375 per_cpu(cpu_llc_id, cpu) = node_id;
379 if (nodes_per_socket > 1) {
380 set_cpu_cap(c, X86_FEATURE_AMD_DCM);
381 legacy_fixup_core_id(c);
386 * On a AMD dual core setup the lower bits of the APIC id distinguish the cores.
387 * Assumes number of cores is a power of two.
389 static void amd_detect_cmp(struct cpuinfo_x86 *c)
392 int cpu = smp_processor_id();
394 bits = c->x86_coreid_bits;
395 /* Low order bits define the core id (index of core in socket) */
396 c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
397 /* Convert the initial APIC ID into the socket ID */
398 c->phys_proc_id = c->initial_apicid >> bits;
399 /* use socket ID also for last level cache */
400 per_cpu(cpu_llc_id, cpu) = c->phys_proc_id;
404 u16 amd_get_nb_id(int cpu)
406 return per_cpu(cpu_llc_id, cpu);
408 EXPORT_SYMBOL_GPL(amd_get_nb_id);
410 u32 amd_get_nodes_per_socket(void)
412 return nodes_per_socket;
414 EXPORT_SYMBOL_GPL(amd_get_nodes_per_socket);
416 static void srat_detect_node(struct cpuinfo_x86 *c)
419 int cpu = smp_processor_id();
421 unsigned apicid = c->apicid;
423 node = numa_cpu_node(cpu);
424 if (node == NUMA_NO_NODE)
425 node = per_cpu(cpu_llc_id, cpu);
428 * On multi-fabric platform (e.g. Numascale NumaChip) a
429 * platform-specific handler needs to be called to fixup some
432 if (x86_cpuinit.fixup_cpu_id)
433 x86_cpuinit.fixup_cpu_id(c, node);
435 if (!node_online(node)) {
437 * Two possibilities here:
439 * - The CPU is missing memory and no node was created. In
440 * that case try picking one from a nearby CPU.
442 * - The APIC IDs differ from the HyperTransport node IDs
443 * which the K8 northbridge parsing fills in. Assume
444 * they are all increased by a constant offset, but in
445 * the same order as the HT nodeids. If that doesn't
446 * result in a usable node fall back to the path for the
449 * This workaround operates directly on the mapping between
450 * APIC ID and NUMA node, assuming certain relationship
451 * between APIC ID, HT node ID and NUMA topology. As going
452 * through CPU mapping may alter the outcome, directly
453 * access __apicid_to_node[].
455 int ht_nodeid = c->initial_apicid;
457 if (__apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
458 node = __apicid_to_node[ht_nodeid];
459 /* Pick a nearby node */
460 if (!node_online(node))
461 node = nearby_node(apicid);
463 numa_set_node(cpu, node);
467 static void early_init_amd_mc(struct cpuinfo_x86 *c)
472 /* Multi core CPU? */
473 if (c->extended_cpuid_level < 0x80000008)
476 ecx = cpuid_ecx(0x80000008);
478 c->x86_max_cores = (ecx & 0xff) + 1;
480 /* CPU telling us the core id bits shift? */
481 bits = (ecx >> 12) & 0xF;
483 /* Otherwise recompute */
485 while ((1 << bits) < c->x86_max_cores)
489 c->x86_coreid_bits = bits;
493 static void bsp_init_amd(struct cpuinfo_x86 *c)
498 unsigned long long tseg;
501 * Split up direct mapping around the TSEG SMM area.
502 * Don't do it for gbpages because there seems very little
503 * benefit in doing so.
505 if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
506 unsigned long pfn = tseg >> PAGE_SHIFT;
508 pr_debug("tseg: %010llx\n", tseg);
509 if (pfn_range_is_mapped(pfn, pfn + 1))
510 set_memory_4k((unsigned long)__va(tseg), 1);
515 if (cpu_has(c, X86_FEATURE_CONSTANT_TSC)) {
518 (c->x86 == 0x10 && c->x86_model >= 0x2)) {
521 rdmsrl(MSR_K7_HWCR, val);
522 if (!(val & BIT(24)))
523 pr_warn(FW_BUG "TSC doesn't count with P0 frequency!\n");
527 if (c->x86 == 0x15) {
528 unsigned long upperbit;
531 cpuid = cpuid_edx(0x80000005);
532 assoc = cpuid >> 16 & 0xff;
533 upperbit = ((cpuid >> 24) << 10) / assoc;
535 va_align.mask = (upperbit - 1) & PAGE_MASK;
536 va_align.flags = ALIGN_VA_32 | ALIGN_VA_64;
538 /* A random value per boot for bit slice [12:upper_bit) */
539 va_align.bits = get_random_int() & va_align.mask;
542 if (cpu_has(c, X86_FEATURE_MWAITX))
545 if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
548 ecx = cpuid_ecx(0x8000001e);
549 nodes_per_socket = ((ecx >> 8) & 7) + 1;
550 } else if (boot_cpu_has(X86_FEATURE_NODEID_MSR)) {
553 rdmsrl(MSR_FAM10H_NODE_ID, value);
554 nodes_per_socket = ((value >> 3) & 7) + 1;
557 if (!boot_cpu_has(X86_FEATURE_AMD_SSBD) &&
558 !boot_cpu_has(X86_FEATURE_VIRT_SSBD) &&
559 c->x86 >= 0x15 && c->x86 <= 0x17) {
563 case 0x15: bit = 54; break;
564 case 0x16: bit = 33; break;
565 case 0x17: bit = 10; break;
569 * Try to cache the base value so further operations can
570 * avoid RMW. If that faults, do not enable SSBD.
572 if (!rdmsrl_safe(MSR_AMD64_LS_CFG, &x86_amd_ls_cfg_base)) {
573 setup_force_cpu_cap(X86_FEATURE_LS_CFG_SSBD);
574 setup_force_cpu_cap(X86_FEATURE_SSBD);
575 x86_amd_ls_cfg_ssbd_mask = 1ULL << bit;
580 static void early_init_amd(struct cpuinfo_x86 *c)
585 early_init_amd_mc(c);
587 rdmsr_safe(MSR_AMD64_PATCH_LEVEL, &c->microcode, &dummy);
590 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
591 * with P/T states and does not stop in deep C-states
593 if (c->x86_power & (1 << 8)) {
594 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
595 set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
598 /* Bit 12 of 8000_0007 edx is accumulated power mechanism. */
599 if (c->x86_power & BIT(12))
600 set_cpu_cap(c, X86_FEATURE_ACC_POWER);
603 set_cpu_cap(c, X86_FEATURE_SYSCALL32);
605 /* Set MTRR capability flag if appropriate */
607 if (c->x86_model == 13 || c->x86_model == 9 ||
608 (c->x86_model == 8 && c->x86_stepping >= 8))
609 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
611 #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
613 * ApicID can always be treated as an 8-bit value for AMD APIC versions
614 * >= 0x10, but even old K8s came out of reset with version 0x10. So, we
615 * can safely set X86_FEATURE_EXTD_APICID unconditionally for families
618 if (boot_cpu_has(X86_FEATURE_APIC)) {
620 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
621 else if (c->x86 >= 0xf) {
622 /* check CPU config space for extended APIC ID */
625 val = read_pci_config(0, 24, 0, 0x68);
626 if ((val >> 17 & 0x3) == 0x3)
627 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
633 * This is only needed to tell the kernel whether to use VMCALL
634 * and VMMCALL. VMMCALL is never executed except under virt, so
635 * we can set it unconditionally.
637 set_cpu_cap(c, X86_FEATURE_VMMCALL);
639 /* F16h erratum 793, CVE-2013-6885 */
640 if (c->x86 == 0x16 && c->x86_model <= 0xf)
641 msr_set_bit(MSR_AMD64_LS_CFG, 15);
644 * Check whether the machine is affected by erratum 400. This is
645 * used to select the proper idle routine and to enable the check
646 * whether the machine is affected in arch_post_acpi_init(), which
647 * sets the X86_BUG_AMD_APIC_C1E bug depending on the MSR check.
649 if (cpu_has_amd_erratum(c, amd_erratum_400))
650 set_cpu_bug(c, X86_BUG_AMD_E400);
653 * BIOS support is required for SME. If BIOS has enabled SME then
654 * adjust x86_phys_bits by the SME physical address space reduction
655 * value. If BIOS has not enabled SME then don't advertise the
656 * feature (set in scattered.c). Also, since the SME support requires
657 * long mode, don't advertise the feature under CONFIG_X86_32.
659 if (cpu_has(c, X86_FEATURE_SME)) {
662 /* Check if SME is enabled */
663 rdmsrl(MSR_K8_SYSCFG, msr);
664 if (msr & MSR_K8_SYSCFG_MEM_ENCRYPT) {
665 c->x86_phys_bits -= (cpuid_ebx(0x8000001f) >> 6) & 0x3f;
666 if (IS_ENABLED(CONFIG_X86_32))
667 clear_cpu_cap(c, X86_FEATURE_SME);
669 clear_cpu_cap(c, X86_FEATURE_SME);
673 /* Re-enable TopologyExtensions if switched off by BIOS */
674 if (c->x86 == 0x15 &&
675 (c->x86_model >= 0x10 && c->x86_model <= 0x6f) &&
676 !cpu_has(c, X86_FEATURE_TOPOEXT)) {
678 if (msr_set_bit(0xc0011005, 54) > 0) {
679 rdmsrl(0xc0011005, value);
680 if (value & BIT_64(54)) {
681 set_cpu_cap(c, X86_FEATURE_TOPOEXT);
682 pr_info_once(FW_INFO "CPU: Re-enabling disabled Topology Extensions Support.\n");
687 amd_get_topology_early(c);
690 static void init_amd_k8(struct cpuinfo_x86 *c)
695 /* On C+ stepping K8 rep microcode works well for copy/memset */
696 level = cpuid_eax(1);
697 if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
698 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
701 * Some BIOSes incorrectly force this feature, but only K8 revision D
702 * (model = 0x14) and later actually support it.
703 * (AMD Erratum #110, docId: 25759).
705 if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
706 clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
707 if (!rdmsrl_amd_safe(0xc001100d, &value)) {
708 value &= ~BIT_64(32);
709 wrmsrl_amd_safe(0xc001100d, value);
713 if (!c->x86_model_id[0])
714 strcpy(c->x86_model_id, "Hammer");
718 * Disable TLB flush filter by setting HWCR.FFDIS on K8
719 * bit 6 of msr C001_0015
721 * Errata 63 for SH-B3 steppings
722 * Errata 122 for all steppings (F+ have it disabled by default)
724 msr_set_bit(MSR_K7_HWCR, 6);
726 set_cpu_bug(c, X86_BUG_SWAPGS_FENCE);
729 static void init_amd_gh(struct cpuinfo_x86 *c)
732 /* do this for boot cpu */
733 if (c == &boot_cpu_data)
734 check_enable_amd_mmconf_dmi();
736 fam10h_check_enable_mmcfg();
740 * Disable GART TLB Walk Errors on Fam10h. We do this here because this
741 * is always needed when GART is enabled, even in a kernel which has no
742 * MCE support built in. BIOS should disable GartTlbWlk Errors already.
743 * If it doesn't, we do it here as suggested by the BKDG.
745 * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
747 msr_set_bit(MSR_AMD64_MCx_MASK(4), 10);
750 * On family 10h BIOS may not have properly enabled WC+ support, causing
751 * it to be converted to CD memtype. This may result in performance
752 * degradation for certain nested-paging guests. Prevent this conversion
753 * by clearing bit 24 in MSR_AMD64_BU_CFG2.
755 * NOTE: we want to use the _safe accessors so as not to #GP kvm
756 * guests on older kvm hosts.
758 msr_clear_bit(MSR_AMD64_BU_CFG2, 24);
760 if (cpu_has_amd_erratum(c, amd_erratum_383))
761 set_cpu_bug(c, X86_BUG_AMD_TLB_MMATCH);
764 static void init_amd_ln(struct cpuinfo_x86 *c)
767 * Apply erratum 665 fix unconditionally so machines without a BIOS
770 msr_set_bit(MSR_AMD64_DE_CFG, 31);
773 static bool rdrand_force;
775 static int __init rdrand_cmdline(char *str)
780 if (!strcmp(str, "force"))
787 early_param("rdrand", rdrand_cmdline);
789 static void clear_rdrand_cpuid_bit(struct cpuinfo_x86 *c)
792 * Saving of the MSR used to hide the RDRAND support during
793 * suspend/resume is done by arch/x86/power/cpu.c, which is
794 * dependent on CONFIG_PM_SLEEP.
796 if (!IS_ENABLED(CONFIG_PM_SLEEP))
800 * The nordrand option can clear X86_FEATURE_RDRAND, so check for
801 * RDRAND support using the CPUID function directly.
803 if (!(cpuid_ecx(1) & BIT(30)) || rdrand_force)
806 msr_clear_bit(MSR_AMD64_CPUID_FN_1, 62);
809 * Verify that the CPUID change has occurred in case the kernel is
810 * running virtualized and the hypervisor doesn't support the MSR.
812 if (cpuid_ecx(1) & BIT(30)) {
813 pr_info_once("BIOS may not properly restore RDRAND after suspend, but hypervisor does not support hiding RDRAND via CPUID.\n");
817 clear_cpu_cap(c, X86_FEATURE_RDRAND);
818 pr_info_once("BIOS may not properly restore RDRAND after suspend, hiding RDRAND via CPUID. Use rdrand=force to reenable.\n");
821 static void init_amd_jg(struct cpuinfo_x86 *c)
824 * Some BIOS implementations do not restore proper RDRAND support
825 * across suspend and resume. Check on whether to hide the RDRAND
826 * instruction support via CPUID.
828 clear_rdrand_cpuid_bit(c);
831 static void init_amd_bd(struct cpuinfo_x86 *c)
836 * The way access filter has a performance penalty on some workloads.
837 * Disable it on the affected CPUs.
839 if ((c->x86_model >= 0x02) && (c->x86_model < 0x20)) {
840 if (!rdmsrl_safe(MSR_F15H_IC_CFG, &value) && !(value & 0x1E)) {
842 wrmsrl_safe(MSR_F15H_IC_CFG, value);
847 * Some BIOS implementations do not restore proper RDRAND support
848 * across suspend and resume. Check on whether to hide the RDRAND
849 * instruction support via CPUID.
851 clear_rdrand_cpuid_bit(c);
854 static void init_amd_zn(struct cpuinfo_x86 *c)
856 set_cpu_cap(c, X86_FEATURE_ZEN);
858 /* Fix up CPUID bits, but only if not virtualised. */
859 if (!cpu_has(c, X86_FEATURE_HYPERVISOR)) {
861 /* Erratum 1076: CPB feature bit not being set in CPUID. */
862 if (!cpu_has(c, X86_FEATURE_CPB))
863 set_cpu_cap(c, X86_FEATURE_CPB);
866 * Zen3 (Fam19 model < 0x10) parts are not susceptible to
867 * Branch Type Confusion, but predate the allocation of the
870 if (c->x86 == 0x19 && !cpu_has(c, X86_FEATURE_BTC_NO))
871 set_cpu_cap(c, X86_FEATURE_BTC_NO);
875 static void init_amd(struct cpuinfo_x86 *c)
880 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
881 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
883 clear_cpu_cap(c, 0*32+31);
886 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
888 /* get apicid instead of initial apic id from cpuid */
889 c->apicid = hard_smp_processor_id();
891 /* K6s reports MCEs but don't actually have all the MSRs */
893 clear_cpu_cap(c, X86_FEATURE_MCE);
896 case 4: init_amd_k5(c); break;
897 case 5: init_amd_k6(c); break;
898 case 6: init_amd_k7(c); break;
899 case 0xf: init_amd_k8(c); break;
900 case 0x10: init_amd_gh(c); break;
901 case 0x12: init_amd_ln(c); break;
902 case 0x15: init_amd_bd(c); break;
903 case 0x16: init_amd_jg(c); break;
904 case 0x17: init_amd_zn(c); break;
908 * Enable workaround for FXSAVE leak on CPUs
909 * without a XSaveErPtr feature
911 if ((c->x86 >= 6) && (!cpu_has(c, X86_FEATURE_XSAVEERPTR)))
912 set_cpu_bug(c, X86_BUG_FXSAVE_LEAK);
914 cpu_detect_cache_sizes(c);
919 init_amd_cacheinfo(c);
922 set_cpu_cap(c, X86_FEATURE_K8);
924 if (cpu_has(c, X86_FEATURE_XMM2)) {
925 unsigned long long val;
929 * A serializing LFENCE has less overhead than MFENCE, so
930 * use it for execution serialization. On families which
931 * don't have that MSR, LFENCE is already serializing.
932 * msr_set_bit() uses the safe accessors, too, even if the MSR
935 msr_set_bit(MSR_AMD64_DE_CFG,
936 MSR_AMD64_DE_CFG_LFENCE_SERIALIZE_BIT);
939 * Verify that the MSR write was successful (could be running
940 * under a hypervisor) and only then assume that LFENCE is
943 ret = rdmsrl_safe(MSR_AMD64_DE_CFG, &val);
944 if (!ret && (val & MSR_AMD64_DE_CFG_LFENCE_SERIALIZE_BIT)) {
945 /* A serializing LFENCE stops RDTSC speculation */
946 set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
948 /* MFENCE stops RDTSC speculation */
949 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
954 * Family 0x12 and above processors have APIC timer
955 * running in deep C states.
958 set_cpu_cap(c, X86_FEATURE_ARAT);
960 /* 3DNow or LM implies PREFETCHW */
961 if (!cpu_has(c, X86_FEATURE_3DNOWPREFETCH))
962 if (cpu_has(c, X86_FEATURE_3DNOW) || cpu_has(c, X86_FEATURE_LM))
963 set_cpu_cap(c, X86_FEATURE_3DNOWPREFETCH);
965 /* AMD CPUs don't reset SS attributes on SYSRET, Xen does. */
966 if (!cpu_has(c, X86_FEATURE_XENPV))
967 set_cpu_bug(c, X86_BUG_SYSRET_SS_ATTRS);
971 static unsigned int amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
973 /* AMD errata T13 (order #21922) */
976 if (c->x86_model == 3 && c->x86_stepping == 0)
978 /* Tbird rev A1/A2 */
979 if (c->x86_model == 4 &&
980 (c->x86_stepping == 0 || c->x86_stepping == 1))
987 static void cpu_detect_tlb_amd(struct cpuinfo_x86 *c)
989 u32 ebx, eax, ecx, edx;
995 if (c->extended_cpuid_level < 0x80000006)
998 cpuid(0x80000006, &eax, &ebx, &ecx, &edx);
1000 tlb_lld_4k[ENTRIES] = (ebx >> 16) & mask;
1001 tlb_lli_4k[ENTRIES] = ebx & mask;
1004 * K8 doesn't have 2M/4M entries in the L2 TLB so read out the L1 TLB
1005 * characteristics from the CPUID function 0x80000005 instead.
1007 if (c->x86 == 0xf) {
1008 cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
1012 /* Handle DTLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
1013 if (!((eax >> 16) & mask))
1014 tlb_lld_2m[ENTRIES] = (cpuid_eax(0x80000005) >> 16) & 0xff;
1016 tlb_lld_2m[ENTRIES] = (eax >> 16) & mask;
1018 /* a 4M entry uses two 2M entries */
1019 tlb_lld_4m[ENTRIES] = tlb_lld_2m[ENTRIES] >> 1;
1021 /* Handle ITLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
1022 if (!(eax & mask)) {
1024 if (c->x86 == 0x15 && c->x86_model <= 0x1f) {
1025 tlb_lli_2m[ENTRIES] = 1024;
1027 cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
1028 tlb_lli_2m[ENTRIES] = eax & 0xff;
1031 tlb_lli_2m[ENTRIES] = eax & mask;
1033 tlb_lli_4m[ENTRIES] = tlb_lli_2m[ENTRIES] >> 1;
1036 static const struct cpu_dev amd_cpu_dev = {
1038 .c_ident = { "AuthenticAMD" },
1039 #ifdef CONFIG_X86_32
1041 { .family = 4, .model_names =
1044 [7] = "486 DX/2-WB",
1046 [9] = "486 DX/4-WB",
1052 .legacy_cache_size = amd_size_cache,
1054 .c_early_init = early_init_amd,
1055 .c_detect_tlb = cpu_detect_tlb_amd,
1056 .c_bsp_init = bsp_init_amd,
1058 .c_x86_vendor = X86_VENDOR_AMD,
1061 cpu_dev_register(amd_cpu_dev);
1064 * AMD errata checking
1066 * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
1067 * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
1068 * have an OSVW id assigned, which it takes as first argument. Both take a
1069 * variable number of family-specific model-stepping ranges created by
1070 * AMD_MODEL_RANGE().
1074 * const int amd_erratum_319[] =
1075 * AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
1076 * AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
1077 * AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
1080 #define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
1081 #define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
1082 #define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
1083 ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
1084 #define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
1085 #define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
1086 #define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
1088 static const int amd_erratum_400[] =
1089 AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
1090 AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));
1092 static const int amd_erratum_383[] =
1093 AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
1096 static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum)
1098 int osvw_id = *erratum++;
1102 if (osvw_id >= 0 && osvw_id < 65536 &&
1103 cpu_has(cpu, X86_FEATURE_OSVW)) {
1106 rdmsrl(MSR_AMD64_OSVW_ID_LENGTH, osvw_len);
1107 if (osvw_id < osvw_len) {
1110 rdmsrl(MSR_AMD64_OSVW_STATUS + (osvw_id >> 6),
1112 return osvw_bits & (1ULL << (osvw_id & 0x3f));
1116 /* OSVW unavailable or ID unknown, match family-model-stepping range */
1117 ms = (cpu->x86_model << 4) | cpu->x86_stepping;
1118 while ((range = *erratum++))
1119 if ((cpu->x86 == AMD_MODEL_RANGE_FAMILY(range)) &&
1120 (ms >= AMD_MODEL_RANGE_START(range)) &&
1121 (ms <= AMD_MODEL_RANGE_END(range)))
1127 void set_dr_addr_mask(unsigned long mask, int dr)
1129 if (!boot_cpu_has(X86_FEATURE_BPEXT))
1134 wrmsr(MSR_F16H_DR0_ADDR_MASK, mask, 0);
1139 wrmsr(MSR_F16H_DR1_ADDR_MASK - 1 + dr, mask, 0);