1 #ifndef _ASM_X86_APIC_H
2 #define _ASM_X86_APIC_H
4 #include <linux/cpumask.h>
7 #include <asm/alternative.h>
8 #include <asm/cpufeature.h>
9 #include <asm/apicdef.h>
10 #include <linux/atomic.h>
11 #include <asm/fixmap.h>
12 #include <asm/mpspec.h>
16 #define ARCH_APICTIMER_STOPS_ON_C3 1
22 #define APIC_VERBOSE 1
26 * Define the default level of output to be very little
27 * This can be turned up by using apic=verbose for more
28 * information and apic=debug for _lots_ of information.
29 * apic_verbosity is defined in apic.c
31 #define apic_printk(v, s, a...) do { \
32 if ((v) <= apic_verbosity) \
37 #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
38 extern void generic_apic_probe(void);
40 static inline void generic_apic_probe(void)
45 #ifdef CONFIG_X86_LOCAL_APIC
47 extern int apic_verbosity;
48 extern int local_apic_timer_c2_ok;
50 extern int disable_apic;
51 extern unsigned int lapic_timer_frequency;
54 extern void __inquire_remote_apic(int apicid);
55 #else /* CONFIG_SMP */
56 static inline void __inquire_remote_apic(int apicid)
59 #endif /* CONFIG_SMP */
61 static inline void default_inquire_remote_apic(int apicid)
63 if (apic_verbosity >= APIC_DEBUG)
64 __inquire_remote_apic(apicid);
68 * With 82489DX we can't rely on apic feature bit
69 * retrieved via cpuid but still have to deal with
70 * such an apic chip so we assume that SMP configuration
71 * is found from MP table (64bit case uses ACPI mostly
72 * which set smp presence flag as well so we are safe
73 * to use this helper too).
75 static inline bool apic_from_smp_config(void)
77 return smp_found_config && !disable_apic;
81 * Basic functions accessing APICs.
83 #ifdef CONFIG_PARAVIRT
84 #include <asm/paravirt.h>
87 extern int setup_profiling_timer(unsigned int);
89 static inline void native_apic_mem_write(u32 reg, u32 v)
91 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
93 alternative_io("movl %0, %P1", "xchgl %0, %P1", X86_BUG_11AP,
94 ASM_OUTPUT2("=r" (v), "=m" (*addr)),
95 ASM_OUTPUT2("0" (v), "m" (*addr)));
98 static inline u32 native_apic_mem_read(u32 reg)
100 return *((volatile u32 *)(APIC_BASE + reg));
103 extern void native_apic_wait_icr_idle(void);
104 extern u32 native_safe_apic_wait_icr_idle(void);
105 extern void native_apic_icr_write(u32 low, u32 id);
106 extern u64 native_apic_icr_read(void);
108 static inline bool apic_is_x2apic_enabled(void)
112 if (rdmsrl_safe(MSR_IA32_APICBASE, &msr))
114 return msr & X2APIC_ENABLE;
117 extern void enable_IR_x2apic(void);
119 extern int get_physical_broadcast(void);
121 extern int lapic_get_maxlvt(void);
122 extern void clear_local_APIC(void);
123 extern void disconnect_bsp_APIC(int virt_wire_setup);
124 extern void disable_local_APIC(void);
125 extern void lapic_shutdown(void);
126 extern void sync_Arb_IDs(void);
127 extern void init_bsp_APIC(void);
128 extern void setup_local_APIC(void);
129 extern void init_apic_mappings(void);
130 void register_lapic_address(unsigned long address);
131 extern void setup_boot_APIC_clock(void);
132 extern void setup_secondary_APIC_clock(void);
133 extern int APIC_init_uniprocessor(void);
136 static inline int apic_force_enable(unsigned long addr)
141 extern int apic_force_enable(unsigned long addr);
144 extern int apic_bsp_setup(bool upmode);
145 extern void apic_ap_setup(void);
148 * On 32bit this is mach-xxx local
151 extern int apic_is_clustered_box(void);
153 static inline int apic_is_clustered_box(void)
159 extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
161 #else /* !CONFIG_X86_LOCAL_APIC */
162 static inline void lapic_shutdown(void) { }
163 #define local_apic_timer_c2_ok 1
164 static inline void init_apic_mappings(void) { }
165 static inline void disable_local_APIC(void) { }
166 # define setup_boot_APIC_clock x86_init_noop
167 # define setup_secondary_APIC_clock x86_init_noop
168 #endif /* !CONFIG_X86_LOCAL_APIC */
170 #ifdef CONFIG_X86_X2APIC
171 static inline void native_apic_msr_write(u32 reg, u32 v)
173 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
177 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
180 static inline void native_apic_msr_eoi_write(u32 reg, u32 v)
182 wrmsr(APIC_BASE_MSR + (APIC_EOI >> 4), APIC_EOI_ACK, 0);
185 static inline u32 native_apic_msr_read(u32 reg)
192 rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
196 static inline void native_x2apic_wait_icr_idle(void)
198 /* no need to wait for icr idle in x2apic */
202 static inline u32 native_safe_x2apic_wait_icr_idle(void)
204 /* no need to wait for icr idle in x2apic */
208 static inline void native_x2apic_icr_write(u32 low, u32 id)
210 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
213 static inline u64 native_x2apic_icr_read(void)
217 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
221 extern int x2apic_mode;
222 extern int x2apic_phys;
223 extern void __init check_x2apic(void);
224 extern void x2apic_setup(void);
225 static inline int x2apic_enabled(void)
227 return cpu_has_x2apic && apic_is_x2apic_enabled();
230 #define x2apic_supported() (cpu_has_x2apic)
231 #else /* !CONFIG_X86_X2APIC */
232 static inline void check_x2apic(void) { }
233 static inline void x2apic_setup(void) { }
234 static inline int x2apic_enabled(void) { return 0; }
236 #define x2apic_mode (0)
237 #define x2apic_supported() (0)
238 #endif /* !CONFIG_X86_X2APIC */
241 #define SET_APIC_ID(x) (apic->set_apic_id(x))
247 * Copyright 2004 James Cleverdon, IBM.
248 * Subject to the GNU Public License, v.2
250 * Generic APIC sub-arch data struct.
252 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
253 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
260 int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
261 int (*apic_id_valid)(int apicid);
262 int (*apic_id_registered)(void);
264 u32 irq_delivery_mode;
267 const struct cpumask *(*target_cpus)(void);
272 unsigned long (*check_apicid_used)(physid_mask_t *map, int apicid);
274 void (*vector_allocation_domain)(int cpu, struct cpumask *retmask,
275 const struct cpumask *mask);
276 void (*init_apic_ldr)(void);
278 void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
280 void (*setup_apic_routing)(void);
281 int (*cpu_present_to_apicid)(int mps_cpu);
282 void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap);
283 int (*check_phys_apicid_present)(int phys_apicid);
284 int (*phys_pkg_id)(int cpuid_apic, int index_msb);
286 unsigned int (*get_apic_id)(unsigned long x);
287 unsigned long (*set_apic_id)(unsigned int id);
288 unsigned long apic_id_mask;
290 int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
291 const struct cpumask *andmask,
292 unsigned int *apicid);
295 void (*send_IPI_mask)(const struct cpumask *mask, int vector);
296 void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
298 void (*send_IPI_allbutself)(int vector);
299 void (*send_IPI_all)(int vector);
300 void (*send_IPI_self)(int vector);
302 /* wakeup_secondary_cpu */
303 int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
305 void (*inquire_remote_apic)(int apicid);
308 u32 (*read)(u32 reg);
309 void (*write)(u32 reg, u32 v);
311 * ->eoi_write() has the same signature as ->write().
313 * Drivers can support both ->eoi_write() and ->write() by passing the same
314 * callback value. Kernel can override ->eoi_write() and fall back
317 void (*eoi_write)(u32 reg, u32 v);
318 u64 (*icr_read)(void);
319 void (*icr_write)(u32 low, u32 high);
320 void (*wait_icr_idle)(void);
321 u32 (*safe_wait_icr_idle)(void);
325 * Called very early during boot from get_smp_config(). It should
326 * return the logical apicid. x86_[bios]_cpu_to_apicid is
327 * initialized before this function is called.
329 * If logical apicid can't be determined that early, the function
330 * may return BAD_APICID. Logical apicid will be configured after
331 * init_apic_ldr() while bringing up CPUs. Note that NUMA affinity
332 * won't be applied properly during early boot in this case.
334 int (*x86_32_early_logical_apicid)(int cpu);
339 * Pointer to the local APIC driver in use on this system (there's
340 * always just one such driver in use - the kernel decides via an
341 * early probing process which one it picks - and then sticks to it):
343 extern struct apic *apic;
346 * APIC drivers are probed based on how they are listed in the .apicdrivers
347 * section. So the order is important and enforced by the ordering
348 * of different apic driver files in the Makefile.
350 * For the files having two apic drivers, we use apic_drivers()
351 * to enforce the order with in them.
353 #define apic_driver(sym) \
354 static const struct apic *__apicdrivers_##sym __used \
355 __aligned(sizeof(struct apic *)) \
356 __section(.apicdrivers) = { &sym }
358 #define apic_drivers(sym1, sym2) \
359 static struct apic *__apicdrivers_##sym1##sym2[2] __used \
360 __aligned(sizeof(struct apic *)) \
361 __section(.apicdrivers) = { &sym1, &sym2 }
363 extern struct apic *__apicdrivers[], *__apicdrivers_end[];
366 * APIC functionality to boot other CPUs - only used on SMP:
369 extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
372 #ifdef CONFIG_X86_LOCAL_APIC
374 static inline u32 apic_read(u32 reg)
376 return apic->read(reg);
379 static inline void apic_write(u32 reg, u32 val)
381 apic->write(reg, val);
384 static inline void apic_eoi(void)
386 apic->eoi_write(APIC_EOI, APIC_EOI_ACK);
389 static inline u64 apic_icr_read(void)
391 return apic->icr_read();
394 static inline void apic_icr_write(u32 low, u32 high)
396 apic->icr_write(low, high);
399 static inline void apic_wait_icr_idle(void)
401 apic->wait_icr_idle();
404 static inline u32 safe_apic_wait_icr_idle(void)
406 return apic->safe_wait_icr_idle();
409 extern void __init apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v));
411 #else /* CONFIG_X86_LOCAL_APIC */
413 static inline u32 apic_read(u32 reg) { return 0; }
414 static inline void apic_write(u32 reg, u32 val) { }
415 static inline void apic_eoi(void) { }
416 static inline u64 apic_icr_read(void) { return 0; }
417 static inline void apic_icr_write(u32 low, u32 high) { }
418 static inline void apic_wait_icr_idle(void) { }
419 static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
420 static inline void apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v)) {}
422 #endif /* CONFIG_X86_LOCAL_APIC */
424 static inline void ack_APIC_irq(void)
427 * ack_APIC_irq() actually gets compiled as a single instruction
433 static inline unsigned default_get_apic_id(unsigned long x)
435 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
437 if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
438 return (x >> 24) & 0xFF;
440 return (x >> 24) & 0x0F;
444 * Warm reset vector position:
446 #define TRAMPOLINE_PHYS_LOW 0x467
447 #define TRAMPOLINE_PHYS_HIGH 0x469
450 extern void apic_send_IPI_self(int vector);
452 DECLARE_PER_CPU(int, x2apic_extra_bits);
454 extern int default_cpu_present_to_apicid(int mps_cpu);
455 extern int default_check_phys_apicid_present(int phys_apicid);
458 extern void generic_bigsmp_probe(void);
461 #ifdef CONFIG_X86_LOCAL_APIC
465 #define APIC_DFR_VALUE (APIC_DFR_FLAT)
467 static inline const struct cpumask *default_target_cpus(void)
470 return cpu_online_mask;
472 return cpumask_of(0);
476 static inline const struct cpumask *online_target_cpus(void)
478 return cpu_online_mask;
481 DECLARE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_bios_cpu_apicid);
484 static inline unsigned int read_apic_id(void)
488 reg = apic_read(APIC_ID);
490 return apic->get_apic_id(reg);
493 static inline int default_apic_id_valid(int apicid)
495 return (apicid < 255);
498 extern int default_acpi_madt_oem_check(char *, char *);
500 extern void default_setup_apic_routing(void);
502 extern struct apic apic_noop;
506 static inline int noop_x86_32_early_logical_apicid(int cpu)
512 * Set up the logical destination ID.
514 * Intel recommends to set DFR, LDR and TPR before enabling
515 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
516 * document number 292116). So here it goes...
518 extern void default_init_apic_ldr(void);
520 static inline int default_apic_id_registered(void)
522 return physid_isset(read_apic_id(), phys_cpu_present_map);
525 static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
527 return cpuid_apic >> index_msb;
533 flat_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
534 const struct cpumask *andmask,
535 unsigned int *apicid)
537 unsigned long cpu_mask = cpumask_bits(cpumask)[0] &
538 cpumask_bits(andmask)[0] &
539 cpumask_bits(cpu_online_mask)[0] &
542 if (likely(cpu_mask)) {
543 *apicid = (unsigned int)cpu_mask;
551 default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
552 const struct cpumask *andmask,
553 unsigned int *apicid);
556 flat_vector_allocation_domain(int cpu, struct cpumask *retmask,
557 const struct cpumask *mask)
559 /* Careful. Some cpus do not strictly honor the set of cpus
560 * specified in the interrupt destination when using lowest
561 * priority interrupt delivery mode.
563 * In particular there was a hyperthreading cpu observed to
564 * deliver interrupts to the wrong hyperthread when only one
565 * hyperthread was specified in the interrupt desitination.
567 cpumask_clear(retmask);
568 cpumask_bits(retmask)[0] = APIC_ALL_CPUS;
572 default_vector_allocation_domain(int cpu, struct cpumask *retmask,
573 const struct cpumask *mask)
575 cpumask_copy(retmask, cpumask_of(cpu));
578 static inline unsigned long default_check_apicid_used(physid_mask_t *map, int apicid)
580 return physid_isset(apicid, *map);
583 static inline void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap)
588 static inline int __default_cpu_present_to_apicid(int mps_cpu)
590 if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
591 return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
597 __default_check_phys_apicid_present(int phys_apicid)
599 return physid_isset(phys_apicid, phys_cpu_present_map);
603 static inline int default_cpu_present_to_apicid(int mps_cpu)
605 return __default_cpu_present_to_apicid(mps_cpu);
609 default_check_phys_apicid_present(int phys_apicid)
611 return __default_check_phys_apicid_present(phys_apicid);
614 extern int default_cpu_present_to_apicid(int mps_cpu);
615 extern int default_check_phys_apicid_present(int phys_apicid);
618 #endif /* CONFIG_X86_LOCAL_APIC */
619 extern void irq_enter(void);
620 extern void irq_exit(void);
622 static inline void entering_irq(void)
628 static inline void entering_ack_irq(void)
634 static inline void ipi_entering_ack_irq(void)
640 static inline void exiting_irq(void)
645 static inline void exiting_ack_irq(void)
648 /* Ack only at the end to avoid potential reentry */
652 extern void ioapic_zap_locks(void);
654 #endif /* _ASM_X86_APIC_H */