1 // SPDX-License-Identifier: GPL-2.0
5 * Copyright (C) 2012 Renesas Electronics Europe Ltd
6 * Copyright (C) 2012 Phil Edworthy
8 #include <linux/platform_device.h>
9 #include <linux/init.h>
10 #include <linux/serial.h>
11 #include <linux/serial_sci.h>
12 #include <linux/usb/r8a66597.h>
13 #include <linux/sh_timer.h>
15 #include <asm/platform_early.h>
20 /* interrupt sources */
21 IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
22 PINT0, PINT1, PINT2, PINT3, PINT4, PINT5, PINT6, PINT7,
24 DMAC0, DMAC1, DMAC2, DMAC3, DMAC4, DMAC5, DMAC6, DMAC7,
25 DMAC8, DMAC9, DMAC10, DMAC11, DMAC12, DMAC13, DMAC14, DMAC15,
26 USB, VDC4, CMT0, CMT1, BSC, WDT,
27 MTU0_ABCD, MTU0_VEF, MTU1_AB, MTU1_VU, MTU2_AB, MTU2_VU,
28 MTU3_ABCD, MTU3_TCI3V, MTU4_ABCD, MTU4_TCI4V,
29 PWMT1, PWMT2, ADC_ADI,
30 SSIF0, SSII1, SSII2, SSII3, SSII4, SSII5,
32 IIC30, IIC31, IIC32, IIC33,
33 SCIF0_BRI, SCIF0_ERI, SCIF0_RXI, SCIF0_TXI,
34 SCIF1_BRI, SCIF1_ERI, SCIF1_RXI, SCIF1_TXI,
35 SCIF2_BRI, SCIF2_ERI, SCIF2_RXI, SCIF2_TXI,
36 SCIF3_BRI, SCIF3_ERI, SCIF3_RXI, SCIF3_TXI,
37 SCIF4_BRI, SCIF4_ERI, SCIF4_RXI, SCIF4_TXI,
38 SCIF5_BRI, SCIF5_ERI, SCIF5_RXI, SCIF5_TXI,
39 SCIF6_BRI, SCIF6_ERI, SCIF6_RXI, SCIF6_TXI,
40 SCIF7_BRI, SCIF7_ERI, SCIF7_RXI, SCIF7_TXI,
49 /* interrupt groups */
50 PINT, SCIF0, SCIF1, SCIF2, SCIF3, SCIF4, SCIF5, SCIF6, SCIF7,
53 static struct intc_vect vectors[] __initdata = {
54 INTC_IRQ(IRQ0, 64), INTC_IRQ(IRQ1, 65),
55 INTC_IRQ(IRQ2, 66), INTC_IRQ(IRQ3, 67),
56 INTC_IRQ(IRQ4, 68), INTC_IRQ(IRQ5, 69),
57 INTC_IRQ(IRQ6, 70), INTC_IRQ(IRQ7, 71),
59 INTC_IRQ(PINT0, 80), INTC_IRQ(PINT1, 81),
60 INTC_IRQ(PINT2, 82), INTC_IRQ(PINT3, 83),
61 INTC_IRQ(PINT4, 84), INTC_IRQ(PINT5, 85),
62 INTC_IRQ(PINT6, 86), INTC_IRQ(PINT7, 87),
64 INTC_IRQ(DMAC0, 108), INTC_IRQ(DMAC0, 109),
65 INTC_IRQ(DMAC1, 112), INTC_IRQ(DMAC1, 113),
66 INTC_IRQ(DMAC2, 116), INTC_IRQ(DMAC2, 117),
67 INTC_IRQ(DMAC3, 120), INTC_IRQ(DMAC3, 121),
68 INTC_IRQ(DMAC4, 124), INTC_IRQ(DMAC4, 125),
69 INTC_IRQ(DMAC5, 128), INTC_IRQ(DMAC5, 129),
70 INTC_IRQ(DMAC6, 132), INTC_IRQ(DMAC6, 133),
71 INTC_IRQ(DMAC7, 136), INTC_IRQ(DMAC7, 137),
72 INTC_IRQ(DMAC8, 140), INTC_IRQ(DMAC8, 141),
73 INTC_IRQ(DMAC9, 144), INTC_IRQ(DMAC9, 145),
74 INTC_IRQ(DMAC10, 148), INTC_IRQ(DMAC10, 149),
75 INTC_IRQ(DMAC11, 152), INTC_IRQ(DMAC11, 153),
76 INTC_IRQ(DMAC12, 156), INTC_IRQ(DMAC12, 157),
77 INTC_IRQ(DMAC13, 160), INTC_IRQ(DMAC13, 161),
78 INTC_IRQ(DMAC14, 164), INTC_IRQ(DMAC14, 165),
79 INTC_IRQ(DMAC15, 168), INTC_IRQ(DMAC15, 169),
83 INTC_IRQ(VDC4, 171), INTC_IRQ(VDC4, 172),
84 INTC_IRQ(VDC4, 173), INTC_IRQ(VDC4, 174),
85 INTC_IRQ(VDC4, 175), INTC_IRQ(VDC4, 176),
86 INTC_IRQ(VDC4, 177), INTC_IRQ(VDC4, 177),
88 INTC_IRQ(CMT0, 188), INTC_IRQ(CMT1, 189),
90 INTC_IRQ(BSC, 190), INTC_IRQ(WDT, 191),
92 INTC_IRQ(MTU0_ABCD, 192), INTC_IRQ(MTU0_ABCD, 193),
93 INTC_IRQ(MTU0_ABCD, 194), INTC_IRQ(MTU0_ABCD, 195),
94 INTC_IRQ(MTU0_VEF, 196), INTC_IRQ(MTU0_VEF, 197),
95 INTC_IRQ(MTU0_VEF, 198),
96 INTC_IRQ(MTU1_AB, 199), INTC_IRQ(MTU1_AB, 200),
97 INTC_IRQ(MTU1_VU, 201), INTC_IRQ(MTU1_VU, 202),
98 INTC_IRQ(MTU2_AB, 203), INTC_IRQ(MTU2_AB, 204),
99 INTC_IRQ(MTU2_VU, 205), INTC_IRQ(MTU2_VU, 206),
100 INTC_IRQ(MTU3_ABCD, 207), INTC_IRQ(MTU3_ABCD, 208),
101 INTC_IRQ(MTU3_ABCD, 209), INTC_IRQ(MTU3_ABCD, 210),
102 INTC_IRQ(MTU3_TCI3V, 211),
103 INTC_IRQ(MTU4_ABCD, 212), INTC_IRQ(MTU4_ABCD, 213),
104 INTC_IRQ(MTU4_ABCD, 214), INTC_IRQ(MTU4_ABCD, 215),
105 INTC_IRQ(MTU4_TCI4V, 216),
107 INTC_IRQ(PWMT1, 217), INTC_IRQ(PWMT2, 218),
109 INTC_IRQ(ADC_ADI, 223),
111 INTC_IRQ(SSIF0, 224), INTC_IRQ(SSIF0, 225),
112 INTC_IRQ(SSIF0, 226),
113 INTC_IRQ(SSII1, 227), INTC_IRQ(SSII1, 228),
114 INTC_IRQ(SSII2, 229), INTC_IRQ(SSII2, 230),
115 INTC_IRQ(SSII3, 231), INTC_IRQ(SSII3, 232),
116 INTC_IRQ(SSII4, 233), INTC_IRQ(SSII4, 234),
117 INTC_IRQ(SSII5, 235), INTC_IRQ(SSII5, 236),
119 INTC_IRQ(RSPDIF, 237),
121 INTC_IRQ(IIC30, 238), INTC_IRQ(IIC30, 239),
122 INTC_IRQ(IIC30, 240), INTC_IRQ(IIC30, 241),
123 INTC_IRQ(IIC30, 242),
124 INTC_IRQ(IIC31, 243), INTC_IRQ(IIC31, 244),
125 INTC_IRQ(IIC31, 245), INTC_IRQ(IIC31, 246),
126 INTC_IRQ(IIC31, 247),
127 INTC_IRQ(IIC32, 248), INTC_IRQ(IIC32, 249),
128 INTC_IRQ(IIC32, 250), INTC_IRQ(IIC32, 251),
129 INTC_IRQ(IIC32, 252),
130 INTC_IRQ(IIC33, 253), INTC_IRQ(IIC33, 254),
131 INTC_IRQ(IIC33, 255), INTC_IRQ(IIC33, 256),
132 INTC_IRQ(IIC33, 257),
134 INTC_IRQ(SCIF0_BRI, 258), INTC_IRQ(SCIF0_ERI, 259),
135 INTC_IRQ(SCIF0_RXI, 260), INTC_IRQ(SCIF0_TXI, 261),
136 INTC_IRQ(SCIF1_BRI, 262), INTC_IRQ(SCIF1_ERI, 263),
137 INTC_IRQ(SCIF1_RXI, 264), INTC_IRQ(SCIF1_TXI, 265),
138 INTC_IRQ(SCIF2_BRI, 266), INTC_IRQ(SCIF2_ERI, 267),
139 INTC_IRQ(SCIF2_RXI, 268), INTC_IRQ(SCIF2_TXI, 269),
140 INTC_IRQ(SCIF3_BRI, 270), INTC_IRQ(SCIF3_ERI, 271),
141 INTC_IRQ(SCIF3_RXI, 272), INTC_IRQ(SCIF3_TXI, 273),
142 INTC_IRQ(SCIF4_BRI, 274), INTC_IRQ(SCIF4_ERI, 275),
143 INTC_IRQ(SCIF4_RXI, 276), INTC_IRQ(SCIF4_TXI, 277),
144 INTC_IRQ(SCIF5_BRI, 278), INTC_IRQ(SCIF5_ERI, 279),
145 INTC_IRQ(SCIF5_RXI, 280), INTC_IRQ(SCIF5_TXI, 281),
146 INTC_IRQ(SCIF6_BRI, 282), INTC_IRQ(SCIF6_ERI, 283),
147 INTC_IRQ(SCIF6_RXI, 284), INTC_IRQ(SCIF6_TXI, 285),
148 INTC_IRQ(SCIF7_BRI, 286), INTC_IRQ(SCIF7_ERI, 287),
149 INTC_IRQ(SCIF7_RXI, 288), INTC_IRQ(SCIF7_TXI, 289),
151 INTC_IRQ(RCAN0, 291), INTC_IRQ(RCAN0, 292),
152 INTC_IRQ(RCAN0, 293), INTC_IRQ(RCAN0, 294),
153 INTC_IRQ(RCAN0, 295),
154 INTC_IRQ(RCAN1, 296), INTC_IRQ(RCAN1, 297),
155 INTC_IRQ(RCAN1, 298), INTC_IRQ(RCAN1, 299),
156 INTC_IRQ(RCAN1, 300),
157 INTC_IRQ(RCAN2, 301), INTC_IRQ(RCAN2, 302),
158 INTC_IRQ(RCAN2, 303), INTC_IRQ(RCAN2, 304),
159 INTC_IRQ(RCAN2, 305),
161 INTC_IRQ(RSPIC0, 306), INTC_IRQ(RSPIC0, 307),
162 INTC_IRQ(RSPIC0, 308),
163 INTC_IRQ(RSPIC1, 309), INTC_IRQ(RSPIC1, 310),
164 INTC_IRQ(RSPIC1, 311),
168 INTC_IRQ(CD_ROMD, 319), INTC_IRQ(CD_ROMD, 320),
169 INTC_IRQ(CD_ROMD, 321), INTC_IRQ(CD_ROMD, 322),
170 INTC_IRQ(CD_ROMD, 323), INTC_IRQ(CD_ROMD, 324),
172 INTC_IRQ(NFMC, 325), INTC_IRQ(NFMC, 326),
173 INTC_IRQ(NFMC, 327), INTC_IRQ(NFMC, 328),
175 INTC_IRQ(SDHI0, 332), INTC_IRQ(SDHI0, 333),
176 INTC_IRQ(SDHI0, 334),
177 INTC_IRQ(SDHI1, 335), INTC_IRQ(SDHI1, 336),
178 INTC_IRQ(SDHI1, 337),
180 INTC_IRQ(RTC, 338), INTC_IRQ(RTC, 339),
183 INTC_IRQ(SRCC0, 341), INTC_IRQ(SRCC0, 342),
184 INTC_IRQ(SRCC0, 343), INTC_IRQ(SRCC0, 344),
185 INTC_IRQ(SRCC0, 345),
186 INTC_IRQ(SRCC1, 346), INTC_IRQ(SRCC1, 347),
187 INTC_IRQ(SRCC1, 348), INTC_IRQ(SRCC1, 349),
188 INTC_IRQ(SRCC1, 350),
189 INTC_IRQ(SRCC2, 351), INTC_IRQ(SRCC2, 352),
190 INTC_IRQ(SRCC2, 353), INTC_IRQ(SRCC2, 354),
191 INTC_IRQ(SRCC2, 355),
194 static struct intc_group groups[] __initdata = {
195 INTC_GROUP(PINT, PINT0, PINT1, PINT2, PINT3,
196 PINT4, PINT5, PINT6, PINT7),
197 INTC_GROUP(SCIF0, SCIF0_BRI, SCIF0_ERI, SCIF0_RXI, SCIF0_TXI),
198 INTC_GROUP(SCIF1, SCIF1_BRI, SCIF1_ERI, SCIF1_RXI, SCIF1_TXI),
199 INTC_GROUP(SCIF2, SCIF2_BRI, SCIF2_ERI, SCIF2_RXI, SCIF2_TXI),
200 INTC_GROUP(SCIF3, SCIF3_BRI, SCIF3_ERI, SCIF3_RXI, SCIF3_TXI),
201 INTC_GROUP(SCIF4, SCIF4_BRI, SCIF4_ERI, SCIF4_RXI, SCIF4_TXI),
202 INTC_GROUP(SCIF5, SCIF5_BRI, SCIF5_ERI, SCIF5_RXI, SCIF5_TXI),
203 INTC_GROUP(SCIF6, SCIF6_BRI, SCIF6_ERI, SCIF6_RXI, SCIF6_TXI),
204 INTC_GROUP(SCIF7, SCIF7_BRI, SCIF7_ERI, SCIF7_RXI, SCIF7_TXI),
207 static struct intc_prio_reg prio_registers[] __initdata = {
208 { 0xfffe0818, 0, 16, 4, /* IPR01 */ { IRQ0, IRQ1, IRQ2, IRQ3 } },
209 { 0xfffe081a, 0, 16, 4, /* IPR02 */ { IRQ4, IRQ5, IRQ6, IRQ7 } },
210 { 0xfffe0820, 0, 16, 4, /* IPR05 */ { PINT, 0, 0, 0 } },
211 { 0xfffe0c00, 0, 16, 4, /* IPR06 */ { DMAC0, DMAC1, DMAC2, DMAC3 } },
212 { 0xfffe0c02, 0, 16, 4, /* IPR07 */ { DMAC4, DMAC5, DMAC6, DMAC7 } },
213 { 0xfffe0c04, 0, 16, 4, /* IPR08 */ { DMAC8, DMAC9,
215 { 0xfffe0c06, 0, 16, 4, /* IPR09 */ { DMAC12, DMAC13,
217 { 0xfffe0c08, 0, 16, 4, /* IPR10 */ { USB, VDC4, VDC4, VDC4 } },
218 { 0xfffe0c0a, 0, 16, 4, /* IPR11 */ { 0, 0, 0, 0 } },
219 { 0xfffe0c0c, 0, 16, 4, /* IPR12 */ { CMT0, CMT1, BSC, WDT } },
220 { 0xfffe0c0e, 0, 16, 4, /* IPR13 */ { MTU0_ABCD, MTU0_VEF,
221 MTU1_AB, MTU1_VU } },
222 { 0xfffe0c10, 0, 16, 4, /* IPR14 */ { MTU2_AB, MTU2_VU,
223 MTU3_ABCD, MTU3_TCI3V } },
224 { 0xfffe0c12, 0, 16, 4, /* IPR15 */ { MTU4_ABCD, MTU4_TCI4V,
226 { 0xfffe0c14, 0, 16, 4, /* IPR16 */ { 0, 0, 0, 0 } },
227 { 0xfffe0c16, 0, 16, 4, /* IPR17 */ { ADC_ADI, SSIF0, SSII1, SSII2 } },
228 { 0xfffe0c18, 0, 16, 4, /* IPR18 */ { SSII3, SSII4, SSII5, RSPDIF} },
229 { 0xfffe0c1a, 0, 16, 4, /* IPR19 */ { IIC30, IIC31, IIC32, IIC33 } },
230 { 0xfffe0c1c, 0, 16, 4, /* IPR20 */ { SCIF0, SCIF1, SCIF2, SCIF3 } },
231 { 0xfffe0c1e, 0, 16, 4, /* IPR21 */ { SCIF4, SCIF5, SCIF6, SCIF7 } },
232 { 0xfffe0c20, 0, 16, 4, /* IPR22 */ { 0, RCAN0, RCAN1, RCAN2 } },
233 { 0xfffe0c22, 0, 16, 4, /* IPR23 */ { RSPIC0, RSPIC1, 0, 0 } },
234 { 0xfffe0c24, 0, 16, 4, /* IPR24 */ { IEBC, CD_ROMD, NFMC, 0 } },
235 { 0xfffe0c26, 0, 16, 4, /* IPR25 */ { SDHI0, SDHI1, RTC, 0 } },
236 { 0xfffe0c28, 0, 16, 4, /* IPR26 */ { SRCC0, SRCC1, SRCC2, 0 } },
239 static struct intc_mask_reg mask_registers[] __initdata = {
240 { 0xfffe0808, 0, 16, /* PINTER */
241 { 0, 0, 0, 0, 0, 0, 0, 0,
242 PINT7, PINT6, PINT5, PINT4, PINT3, PINT2, PINT1, PINT0 } },
245 static DECLARE_INTC_DESC(intc_desc, "sh7269", vectors, groups,
246 mask_registers, prio_registers, NULL);
248 static struct plat_sci_port scif0_platform_data = {
251 .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
254 static struct resource scif0_resources[] = {
255 DEFINE_RES_MEM(0xe8007000, 0x100),
262 static struct platform_device scif0_device = {
265 .resource = scif0_resources,
266 .num_resources = ARRAY_SIZE(scif0_resources),
268 .platform_data = &scif0_platform_data,
272 static struct plat_sci_port scif1_platform_data = {
275 .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
278 static struct resource scif1_resources[] = {
279 DEFINE_RES_MEM(0xe8007800, 0x100),
286 static struct platform_device scif1_device = {
289 .resource = scif1_resources,
290 .num_resources = ARRAY_SIZE(scif1_resources),
292 .platform_data = &scif1_platform_data,
296 static struct plat_sci_port scif2_platform_data = {
299 .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
302 static struct resource scif2_resources[] = {
303 DEFINE_RES_MEM(0xe8008000, 0x100),
310 static struct platform_device scif2_device = {
313 .resource = scif2_resources,
314 .num_resources = ARRAY_SIZE(scif2_resources),
316 .platform_data = &scif2_platform_data,
320 static struct plat_sci_port scif3_platform_data = {
323 .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
326 static struct resource scif3_resources[] = {
327 DEFINE_RES_MEM(0xe8008800, 0x100),
334 static struct platform_device scif3_device = {
337 .resource = scif3_resources,
338 .num_resources = ARRAY_SIZE(scif3_resources),
340 .platform_data = &scif3_platform_data,
344 static struct plat_sci_port scif4_platform_data = {
347 .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
350 static struct resource scif4_resources[] = {
351 DEFINE_RES_MEM(0xe8009000, 0x100),
358 static struct platform_device scif4_device = {
361 .resource = scif4_resources,
362 .num_resources = ARRAY_SIZE(scif4_resources),
364 .platform_data = &scif4_platform_data,
368 static struct plat_sci_port scif5_platform_data = {
371 .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
374 static struct resource scif5_resources[] = {
375 DEFINE_RES_MEM(0xe8009800, 0x100),
382 static struct platform_device scif5_device = {
385 .resource = scif5_resources,
386 .num_resources = ARRAY_SIZE(scif5_resources),
388 .platform_data = &scif5_platform_data,
392 static struct plat_sci_port scif6_platform_data = {
395 .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
398 static struct resource scif6_resources[] = {
399 DEFINE_RES_MEM(0xe800a000, 0x100),
406 static struct platform_device scif6_device = {
409 .resource = scif6_resources,
410 .num_resources = ARRAY_SIZE(scif6_resources),
412 .platform_data = &scif6_platform_data,
416 static struct plat_sci_port scif7_platform_data = {
419 .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
422 static struct resource scif7_resources[] = {
423 DEFINE_RES_MEM(0xe800a800, 0x100),
430 static struct platform_device scif7_device = {
433 .resource = scif7_resources,
434 .num_resources = ARRAY_SIZE(scif7_resources),
436 .platform_data = &scif7_platform_data,
440 static struct sh_timer_config cmt_platform_data = {
444 static struct resource cmt_resources[] = {
445 DEFINE_RES_MEM(0xfffec000, 0x10),
450 static struct platform_device cmt_device = {
454 .platform_data = &cmt_platform_data,
456 .resource = cmt_resources,
457 .num_resources = ARRAY_SIZE(cmt_resources),
460 static struct resource mtu2_resources[] = {
461 DEFINE_RES_MEM(0xfffe4000, 0x400),
462 DEFINE_RES_IRQ_NAMED(192, "tgi0a"),
463 DEFINE_RES_IRQ_NAMED(203, "tgi1a"),
466 static struct platform_device mtu2_device = {
469 .resource = mtu2_resources,
470 .num_resources = ARRAY_SIZE(mtu2_resources),
473 static struct resource rtc_resources[] = {
476 .end = 0xfffe6000 + 0x30 - 1,
477 .flags = IORESOURCE_IO,
480 /* Shared Period/Carry/Alarm IRQ */
482 .flags = IORESOURCE_IRQ,
486 static struct platform_device rtc_device = {
489 .num_resources = ARRAY_SIZE(rtc_resources),
490 .resource = rtc_resources,
494 static struct r8a66597_platdata r8a66597_data = {
499 static struct resource r8a66597_usb_host_resources[] = {
503 .flags = IORESOURCE_MEM,
508 .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
512 static struct platform_device r8a66597_usb_host_device = {
513 .name = "r8a66597_hcd",
516 .dma_mask = NULL, /* not use dma */
517 .coherent_dma_mask = 0xffffffff,
518 .platform_data = &r8a66597_data,
520 .num_resources = ARRAY_SIZE(r8a66597_usb_host_resources),
521 .resource = r8a66597_usb_host_resources,
524 static struct platform_device *sh7269_devices[] __initdata = {
536 &r8a66597_usb_host_device,
539 static int __init sh7269_devices_setup(void)
541 return platform_add_devices(sh7269_devices,
542 ARRAY_SIZE(sh7269_devices));
544 arch_initcall(sh7269_devices_setup);
546 void __init plat_irq_setup(void)
548 register_intc_controller(&intc_desc);
551 static struct platform_device *sh7269_early_devices[] __initdata = {
564 void __init plat_early_device_setup(void)
566 sh_early_platform_add_devices(sh7269_early_devices,
567 ARRAY_SIZE(sh7269_early_devices));