1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * Support for indirect PCI bridges.
5 * Copyright (C) 1998 Gabriel Paubert.
8 #include <linux/kernel.h>
10 #include <linux/delay.h>
11 #include <linux/string.h>
12 #include <linux/init.h>
15 #include <asm/pci-bridge.h>
16 #include <asm/machdep.h>
18 int __indirect_read_config(struct pci_controller *hose,
19 unsigned char bus_number, unsigned int devfn,
20 int offset, int len, u32 *val)
22 volatile void __iomem *cfg_data;
26 if (hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK) {
27 if (bus_number != hose->first_busno)
28 return PCIBIOS_DEVICE_NOT_FOUND;
30 return PCIBIOS_DEVICE_NOT_FOUND;
33 if (ppc_md.pci_exclude_device)
34 if (ppc_md.pci_exclude_device(hose, bus_number, devfn))
35 return PCIBIOS_DEVICE_NOT_FOUND;
37 if (hose->indirect_type & PPC_INDIRECT_TYPE_SET_CFG_TYPE)
38 if (bus_number != hose->first_busno)
41 bus_no = (bus_number == hose->first_busno) ?
42 hose->self_busno : bus_number;
44 if (hose->indirect_type & PPC_INDIRECT_TYPE_EXT_REG)
45 reg = ((offset & 0xf00) << 16) | (offset & 0xfc);
49 if (hose->indirect_type & PPC_INDIRECT_TYPE_BIG_ENDIAN)
50 out_be32(hose->cfg_addr, (0x80000000 | (bus_no << 16) |
51 (devfn << 8) | reg | cfg_type));
53 out_le32(hose->cfg_addr, (0x80000000 | (bus_no << 16) |
54 (devfn << 8) | reg | cfg_type));
57 * Note: the caller has already checked that offset is
58 * suitably aligned and that len is 1, 2 or 4.
60 cfg_data = hose->cfg_data + (offset & 3);
63 *val = in_8(cfg_data);
66 *val = in_le16(cfg_data);
69 *val = in_le32(cfg_data);
72 return PCIBIOS_SUCCESSFUL;
75 int indirect_read_config(struct pci_bus *bus, unsigned int devfn,
76 int offset, int len, u32 *val)
78 struct pci_controller *hose = pci_bus_to_host(bus);
80 return __indirect_read_config(hose, bus->number, devfn, offset, len,
84 int indirect_write_config(struct pci_bus *bus, unsigned int devfn,
85 int offset, int len, u32 val)
87 struct pci_controller *hose = pci_bus_to_host(bus);
88 volatile void __iomem *cfg_data;
92 if (hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK) {
93 if (bus->number != hose->first_busno)
94 return PCIBIOS_DEVICE_NOT_FOUND;
96 return PCIBIOS_DEVICE_NOT_FOUND;
99 if (ppc_md.pci_exclude_device)
100 if (ppc_md.pci_exclude_device(hose, bus->number, devfn))
101 return PCIBIOS_DEVICE_NOT_FOUND;
103 if (hose->indirect_type & PPC_INDIRECT_TYPE_SET_CFG_TYPE)
104 if (bus->number != hose->first_busno)
107 bus_no = (bus->number == hose->first_busno) ?
108 hose->self_busno : bus->number;
110 if (hose->indirect_type & PPC_INDIRECT_TYPE_EXT_REG)
111 reg = ((offset & 0xf00) << 16) | (offset & 0xfc);
115 if (hose->indirect_type & PPC_INDIRECT_TYPE_BIG_ENDIAN)
116 out_be32(hose->cfg_addr, (0x80000000 | (bus_no << 16) |
117 (devfn << 8) | reg | cfg_type));
119 out_le32(hose->cfg_addr, (0x80000000 | (bus_no << 16) |
120 (devfn << 8) | reg | cfg_type));
122 /* suppress setting of PCI_PRIMARY_BUS */
123 if (hose->indirect_type & PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS)
124 if ((offset == PCI_PRIMARY_BUS) &&
125 (bus->number == hose->first_busno))
128 /* Workaround for PCI_28 Errata in 440EPx/GRx */
129 if ((hose->indirect_type & PPC_INDIRECT_TYPE_BROKEN_MRM) &&
130 offset == PCI_CACHE_LINE_SIZE) {
135 * Note: the caller has already checked that offset is
136 * suitably aligned and that len is 1, 2 or 4.
138 cfg_data = hose->cfg_data + (offset & 3);
141 out_8(cfg_data, val);
144 out_le16(cfg_data, val);
147 out_le32(cfg_data, val);
150 return PCIBIOS_SUCCESSFUL;
153 static struct pci_ops indirect_pci_ops =
155 .read = indirect_read_config,
156 .write = indirect_write_config,
159 void setup_indirect_pci(struct pci_controller *hose, resource_size_t cfg_addr,
160 resource_size_t cfg_data, u32 flags)
162 resource_size_t base = cfg_addr & PAGE_MASK;
165 mbase = ioremap(base, PAGE_SIZE);
166 hose->cfg_addr = mbase + (cfg_addr & ~PAGE_MASK);
167 if ((cfg_data & PAGE_MASK) != base)
168 mbase = ioremap(cfg_data & PAGE_MASK, PAGE_SIZE);
169 hose->cfg_data = mbase + (cfg_data & ~PAGE_MASK);
170 hose->ops = &indirect_pci_ops;
171 hose->indirect_type = flags;