1 #ifndef _ASM_POWERPC_MMU_H_
2 #define _ASM_POWERPC_MMU_H_
5 #include <linux/types.h>
7 #include <asm/asm-compat.h>
8 #include <asm/feature-fixups.h>
11 * MMU features bit definitions
15 * First half is MMU families
17 #define MMU_FTR_HPTE_TABLE ASM_CONST(0x00000001)
18 #define MMU_FTR_TYPE_8xx ASM_CONST(0x00000002)
19 #define MMU_FTR_TYPE_40x ASM_CONST(0x00000004)
20 #define MMU_FTR_TYPE_44x ASM_CONST(0x00000008)
21 #define MMU_FTR_TYPE_FSL_E ASM_CONST(0x00000010)
22 #define MMU_FTR_TYPE_47x ASM_CONST(0x00000020)
25 * This is individual features
28 /* Enable use of high BAT registers */
29 #define MMU_FTR_USE_HIGH_BATS ASM_CONST(0x00010000)
31 /* Enable >32-bit physical addresses on 32-bit processor, only used
32 * by CONFIG_6xx currently as BookE supports that from day 1
34 #define MMU_FTR_BIG_PHYS ASM_CONST(0x00020000)
36 /* Enable use of broadcast TLB invalidations. We don't always set it
37 * on processors that support it due to other constraints with the
38 * use of such invalidations
40 #define MMU_FTR_USE_TLBIVAX_BCAST ASM_CONST(0x00040000)
42 /* Enable use of tlbilx invalidate instructions.
44 #define MMU_FTR_USE_TLBILX ASM_CONST(0x00080000)
46 /* This indicates that the processor cannot handle multiple outstanding
47 * broadcast tlbivax or tlbsync. This makes the code use a spinlock
48 * around such invalidate forms.
50 #define MMU_FTR_LOCK_BCAST_INVAL ASM_CONST(0x00100000)
52 /* This indicates that the processor doesn't handle way selection
53 * properly and needs SW to track and update the LRU state. This
54 * is specific to an errata on e300c2/c3/c4 class parts
56 #define MMU_FTR_NEED_DTLB_SW_LRU ASM_CONST(0x00200000)
58 /* Enable use of TLB reservation. Processor should support tlbsrx.
59 * instruction and MAS0[WQ].
61 #define MMU_FTR_USE_TLBRSRV ASM_CONST(0x00800000)
63 /* Use paired MAS registers (MAS7||MAS3, etc.)
65 #define MMU_FTR_USE_PAIRED_MAS ASM_CONST(0x01000000)
67 /* Doesn't support the B bit (1T segment) in SLBIE
69 #define MMU_FTR_NO_SLBIE_B ASM_CONST(0x02000000)
71 /* Support 16M large pages
73 #define MMU_FTR_16M_PAGE ASM_CONST(0x04000000)
75 /* Supports TLBIEL variant
77 #define MMU_FTR_TLBIEL ASM_CONST(0x08000000)
79 /* Supports tlbies w/o locking
81 #define MMU_FTR_LOCKLESS_TLBIE ASM_CONST(0x10000000)
83 /* Large pages can be marked CI
85 #define MMU_FTR_CI_LARGE_PAGE ASM_CONST(0x20000000)
87 /* 1T segments available
89 #define MMU_FTR_1T_SEGMENT ASM_CONST(0x40000000)
91 /* MMU feature bit sets for various CPUs */
92 #define MMU_FTRS_DEFAULT_HPTE_ARCH_V2 \
93 MMU_FTR_HPTE_TABLE | MMU_FTR_PPCAS_ARCH_V2
94 #define MMU_FTRS_POWER4 MMU_FTRS_DEFAULT_HPTE_ARCH_V2
95 #define MMU_FTRS_PPC970 MMU_FTRS_POWER4
96 #define MMU_FTRS_POWER5 MMU_FTRS_POWER4 | MMU_FTR_LOCKLESS_TLBIE
97 #define MMU_FTRS_POWER6 MMU_FTRS_POWER4 | MMU_FTR_LOCKLESS_TLBIE
98 #define MMU_FTRS_POWER7 MMU_FTRS_POWER4 | MMU_FTR_LOCKLESS_TLBIE
99 #define MMU_FTRS_POWER8 MMU_FTRS_POWER4 | MMU_FTR_LOCKLESS_TLBIE
100 #define MMU_FTRS_CELL MMU_FTRS_DEFAULT_HPTE_ARCH_V2 | \
101 MMU_FTR_CI_LARGE_PAGE
102 #define MMU_FTRS_PA6T MMU_FTRS_DEFAULT_HPTE_ARCH_V2 | \
103 MMU_FTR_CI_LARGE_PAGE | MMU_FTR_NO_SLBIE_B
105 #include <asm/cputable.h>
107 #ifdef CONFIG_PPC_FSL_BOOK3E
108 #include <asm/percpu.h>
109 DECLARE_PER_CPU(int, next_tlbcam_idx);
112 static inline int mmu_has_feature(unsigned long feature)
114 return (cur_cpu_spec->mmu_features & feature);
117 static inline void mmu_clear_feature(unsigned long feature)
119 cur_cpu_spec->mmu_features &= ~feature;
122 extern unsigned int __start___mmu_ftr_fixup, __stop___mmu_ftr_fixup;
124 /* MMU initialization */
125 extern void early_init_mmu(void);
126 extern void early_init_mmu_secondary(void);
128 extern void setup_initial_memory_limit(phys_addr_t first_memblock_base,
129 phys_addr_t first_memblock_size);
132 /* This is our real memory area size on ppc64 server, on embedded, we
133 * make it match the size our of bolted TLB area
135 extern u64 ppc64_rma_size;
136 #endif /* CONFIG_PPC64 */
139 #ifdef CONFIG_DEBUG_VM
140 extern void assert_pte_locked(struct mm_struct *mm, unsigned long addr);
141 #else /* CONFIG_DEBUG_VM */
142 static inline void assert_pte_locked(struct mm_struct *mm, unsigned long addr)
145 #endif /* !CONFIG_DEBUG_VM */
147 #endif /* !__ASSEMBLY__ */
149 /* The kernel use the constants below to index in the page sizes array.
150 * The use of fixed constants for this purpose is better for performances
151 * of the low level hash refill handlers.
153 * A non supported page size has a "shift" field set to 0
155 * Any new page size being implemented can get a new entry in here. Whether
156 * the kernel will use it or not is a different matter though. The actual page
157 * size used by hugetlbfs is not defined here and may be made variable
159 * Note: This array ended up being a false good idea as it's growing to the
160 * point where I wonder if we should replace it with something different,
161 * to think about, feedback welcome. --BenH.
164 /* These are #defines as they have to be used in assembly */
165 #define MMU_PAGE_4K 0
166 #define MMU_PAGE_16K 1
167 #define MMU_PAGE_64K 2
168 #define MMU_PAGE_64K_AP 3 /* "Admixed pages" (hash64 only) */
169 #define MMU_PAGE_256K 4
170 #define MMU_PAGE_1M 5
171 #define MMU_PAGE_2M 6
172 #define MMU_PAGE_4M 7
173 #define MMU_PAGE_8M 8
174 #define MMU_PAGE_16M 9
175 #define MMU_PAGE_64M 10
176 #define MMU_PAGE_256M 11
177 #define MMU_PAGE_1G 12
178 #define MMU_PAGE_16G 13
179 #define MMU_PAGE_64G 14
181 #define MMU_PAGE_COUNT 15
183 #if defined(CONFIG_PPC_STD_MMU_64)
184 /* 64-bit classic hash table MMU */
185 # include <asm/mmu-hash64.h>
186 #elif defined(CONFIG_PPC_STD_MMU_32)
187 /* 32-bit classic hash table MMU */
188 # include <asm/mmu-hash32.h>
189 #elif defined(CONFIG_40x)
190 /* 40x-style software loaded TLB */
191 # include <asm/mmu-40x.h>
192 #elif defined(CONFIG_44x)
193 /* 44x-style software loaded TLB */
194 # include <asm/mmu-44x.h>
195 #elif defined(CONFIG_PPC_BOOK3E_MMU)
196 /* Freescale Book-E software loaded TLB or Book-3e (ISA 2.06+) MMU */
197 # include <asm/mmu-book3e.h>
198 #elif defined (CONFIG_PPC_8xx)
199 /* Motorola/Freescale 8xx software loaded TLB */
200 # include <asm/mmu-8xx.h>
204 #endif /* __KERNEL__ */
205 #endif /* _ASM_POWERPC_MMU_H_ */