GNU Linux-libre 4.9.332-gnu1
[releases.git] / arch / mips / include / asm / io.h
1 /*
2  * This file is subject to the terms and conditions of the GNU General Public
3  * License.  See the file "COPYING" in the main directory of this archive
4  * for more details.
5  *
6  * Copyright (C) 1994, 1995 Waldorf GmbH
7  * Copyright (C) 1994 - 2000, 06 Ralf Baechle
8  * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
9  * Copyright (C) 2004, 2005  MIPS Technologies, Inc.  All rights reserved.
10  *      Author: Maciej W. Rozycki <macro@mips.com>
11  */
12 #ifndef _ASM_IO_H
13 #define _ASM_IO_H
14
15 #include <linux/compiler.h>
16 #include <linux/kernel.h>
17 #include <linux/types.h>
18 #include <linux/irqflags.h>
19
20 #include <asm/addrspace.h>
21 #include <asm/bug.h>
22 #include <asm/byteorder.h>
23 #include <asm/cpu.h>
24 #include <asm/cpu-features.h>
25 #include <asm-generic/iomap.h>
26 #include <asm/page.h>
27 #include <asm/pgtable-bits.h>
28 #include <asm/processor.h>
29 #include <asm/string.h>
30
31 #include <ioremap.h>
32 #include <mangle-port.h>
33
34 /*
35  * Slowdown I/O port space accesses for antique hardware.
36  */
37 #undef CONF_SLOWDOWN_IO
38
39 /*
40  * Raw operations are never swapped in software.  OTOH values that raw
41  * operations are working on may or may not have been swapped by the bus
42  * hardware.  An example use would be for flash memory that's used for
43  * execute in place.
44  */
45 # define __raw_ioswabb(a, x)    (x)
46 # define __raw_ioswabw(a, x)    (x)
47 # define __raw_ioswabl(a, x)    (x)
48 # define __raw_ioswabq(a, x)    (x)
49 # define ____raw_ioswabq(a, x)  (x)
50
51 /* ioswab[bwlq], __mem_ioswab[bwlq] are defined in mangle-port.h */
52
53 #define IO_SPACE_LIMIT 0xffff
54
55 /*
56  * On MIPS I/O ports are memory mapped, so we access them using normal
57  * load/store instructions. mips_io_port_base is the virtual address to
58  * which all ports are being mapped.  For sake of efficiency some code
59  * assumes that this is an address that can be loaded with a single lui
60  * instruction, so the lower 16 bits must be zero.  Should be true on
61  * on any sane architecture; generic code does not use this assumption.
62  */
63 extern unsigned long mips_io_port_base;
64
65 static inline void set_io_port_base(unsigned long base)
66 {
67         mips_io_port_base = base;
68 }
69
70 /*
71  * Thanks to James van Artsdalen for a better timing-fix than
72  * the two short jumps: using outb's to a nonexistent port seems
73  * to guarantee better timings even on fast machines.
74  *
75  * On the other hand, I'd like to be sure of a non-existent port:
76  * I feel a bit unsafe about using 0x80 (should be safe, though)
77  *
78  *              Linus
79  *
80  */
81
82 #define __SLOW_DOWN_IO \
83         __asm__ __volatile__( \
84                 "sb\t$0,0x80(%0)" \
85                 : : "r" (mips_io_port_base));
86
87 #ifdef CONF_SLOWDOWN_IO
88 #ifdef REALLY_SLOW_IO
89 #define SLOW_DOWN_IO { __SLOW_DOWN_IO; __SLOW_DOWN_IO; __SLOW_DOWN_IO; __SLOW_DOWN_IO; }
90 #else
91 #define SLOW_DOWN_IO __SLOW_DOWN_IO
92 #endif
93 #else
94 #define SLOW_DOWN_IO
95 #endif
96
97 /*
98  *     virt_to_phys    -       map virtual addresses to physical
99  *     @address: address to remap
100  *
101  *     The returned physical address is the physical (CPU) mapping for
102  *     the memory address given. It is only valid to use this function on
103  *     addresses directly mapped or allocated via kmalloc.
104  *
105  *     This function does not give bus mappings for DMA transfers. In
106  *     almost all conceivable cases a device driver should not be using
107  *     this function
108  */
109 static inline unsigned long virt_to_phys(volatile const void *address)
110 {
111         return __pa(address);
112 }
113
114 /*
115  *     phys_to_virt    -       map physical address to virtual
116  *     @address: address to remap
117  *
118  *     The returned virtual address is a current CPU mapping for
119  *     the memory address given. It is only valid to use this function on
120  *     addresses that have a kernel mapping
121  *
122  *     This function does not handle bus mappings for DMA transfers. In
123  *     almost all conceivable cases a device driver should not be using
124  *     this function
125  */
126 static inline void * phys_to_virt(unsigned long address)
127 {
128         return (void *)(address + PAGE_OFFSET - PHYS_OFFSET);
129 }
130
131 /*
132  * ISA I/O bus memory addresses are 1:1 with the physical address.
133  */
134 static inline unsigned long isa_virt_to_bus(volatile void *address)
135 {
136         return virt_to_phys(address);
137 }
138
139 static inline void *isa_bus_to_virt(unsigned long address)
140 {
141         return phys_to_virt(address);
142 }
143
144 #define isa_page_to_bus page_to_phys
145
146 /*
147  * However PCI ones are not necessarily 1:1 and therefore these interfaces
148  * are forbidden in portable PCI drivers.
149  *
150  * Allow them for x86 for legacy drivers, though.
151  */
152 #define virt_to_bus virt_to_phys
153 #define bus_to_virt phys_to_virt
154
155 /*
156  * Change "struct page" to physical address.
157  */
158 #define page_to_phys(page)      ((dma_addr_t)page_to_pfn(page) << PAGE_SHIFT)
159
160 extern void __iomem * __ioremap(phys_addr_t offset, phys_addr_t size, unsigned long flags);
161 extern void __iounmap(const volatile void __iomem *addr);
162
163 #ifndef CONFIG_PCI
164 struct pci_dev;
165 static inline void pci_iounmap(struct pci_dev *dev, void __iomem *addr) {}
166 #endif
167
168 static inline void __iomem * __ioremap_mode(phys_addr_t offset, unsigned long size,
169         unsigned long flags)
170 {
171         void __iomem *addr = plat_ioremap(offset, size, flags);
172
173         if (addr)
174                 return addr;
175
176 #define __IS_LOW512(addr) (!((phys_addr_t)(addr) & (phys_addr_t) ~0x1fffffffULL))
177
178         if (cpu_has_64bit_addresses) {
179                 u64 base = UNCAC_BASE;
180
181                 /*
182                  * R10000 supports a 2 bit uncached attribute therefore
183                  * UNCAC_BASE may not equal IO_BASE.
184                  */
185                 if (flags == _CACHE_UNCACHED)
186                         base = (u64) IO_BASE;
187                 return (void __iomem *) (unsigned long) (base + offset);
188         } else if (__builtin_constant_p(offset) &&
189                    __builtin_constant_p(size) && __builtin_constant_p(flags)) {
190                 phys_addr_t phys_addr, last_addr;
191
192                 phys_addr = fixup_bigphys_addr(offset, size);
193
194                 /* Don't allow wraparound or zero size. */
195                 last_addr = phys_addr + size - 1;
196                 if (!size || last_addr < phys_addr)
197                         return NULL;
198
199                 /*
200                  * Map uncached objects in the low 512MB of address
201                  * space using KSEG1.
202                  */
203                 if (__IS_LOW512(phys_addr) && __IS_LOW512(last_addr) &&
204                     flags == _CACHE_UNCACHED)
205                         return (void __iomem *)
206                                 (unsigned long)CKSEG1ADDR(phys_addr);
207         }
208
209         return __ioremap(offset, size, flags);
210
211 #undef __IS_LOW512
212 }
213
214 /*
215  * ioremap     -   map bus memory into CPU space
216  * @offset:    bus address of the memory
217  * @size:      size of the resource to map
218  *
219  * ioremap performs a platform specific sequence of operations to
220  * make bus memory CPU accessible via the readb/readw/readl/writeb/
221  * writew/writel functions and the other mmio helpers. The returned
222  * address is not guaranteed to be usable directly as a virtual
223  * address.
224  */
225 #define ioremap(offset, size)                                           \
226         __ioremap_mode((offset), (size), _CACHE_UNCACHED)
227
228 /*
229  * ioremap_nocache     -   map bus memory into CPU space
230  * @offset:    bus address of the memory
231  * @size:      size of the resource to map
232  *
233  * ioremap_nocache performs a platform specific sequence of operations to
234  * make bus memory CPU accessible via the readb/readw/readl/writeb/
235  * writew/writel functions and the other mmio helpers. The returned
236  * address is not guaranteed to be usable directly as a virtual
237  * address.
238  *
239  * This version of ioremap ensures that the memory is marked uncachable
240  * on the CPU as well as honouring existing caching rules from things like
241  * the PCI bus. Note that there are other caches and buffers on many
242  * busses. In particular driver authors should read up on PCI writes
243  *
244  * It's useful if some control registers are in such an area and
245  * write combining or read caching is not desirable:
246  */
247 #define ioremap_nocache(offset, size)                                   \
248         __ioremap_mode((offset), (size), _CACHE_UNCACHED)
249 #define ioremap_uc ioremap_nocache
250
251 /*
252  * ioremap_cachable -   map bus memory into CPU space
253  * @offset:         bus address of the memory
254  * @size:           size of the resource to map
255  *
256  * ioremap_nocache performs a platform specific sequence of operations to
257  * make bus memory CPU accessible via the readb/readw/readl/writeb/
258  * writew/writel functions and the other mmio helpers. The returned
259  * address is not guaranteed to be usable directly as a virtual
260  * address.
261  *
262  * This version of ioremap ensures that the memory is marked cachable by
263  * the CPU.  Also enables full write-combining.  Useful for some
264  * memory-like regions on I/O busses.
265  */
266 #define ioremap_cachable(offset, size)                                  \
267         __ioremap_mode((offset), (size), _page_cachable_default)
268 #define ioremap_cache ioremap_cachable
269
270 /*
271  * These two are MIPS specific ioremap variant.  ioremap_cacheable_cow
272  * requests a cachable mapping, ioremap_uncached_accelerated requests a
273  * mapping using the uncached accelerated mode which isn't supported on
274  * all processors.
275  */
276 #define ioremap_cacheable_cow(offset, size)                             \
277         __ioremap_mode((offset), (size), _CACHE_CACHABLE_COW)
278 #define ioremap_uncached_accelerated(offset, size)                      \
279         __ioremap_mode((offset), (size), _CACHE_UNCACHED_ACCELERATED)
280
281 static inline void iounmap(const volatile void __iomem *addr)
282 {
283         if (plat_iounmap(addr))
284                 return;
285
286 #define __IS_KSEG1(addr) (((unsigned long)(addr) & ~0x1fffffffUL) == CKSEG1)
287
288         if (cpu_has_64bit_addresses ||
289             (__builtin_constant_p(addr) && __IS_KSEG1(addr)))
290                 return;
291
292         __iounmap(addr);
293
294 #undef __IS_KSEG1
295 }
296
297 #if defined(CONFIG_CPU_CAVIUM_OCTEON) || defined(CONFIG_LOONGSON3_ENHANCEMENT)
298 #define war_io_reorder_wmb()            wmb()
299 #else
300 #define war_io_reorder_wmb()            do { } while (0)
301 #endif
302
303 #define __BUILD_MEMORY_SINGLE(pfx, bwlq, type, irq)                     \
304                                                                         \
305 static inline void pfx##write##bwlq(type val,                           \
306                                     volatile void __iomem *mem)         \
307 {                                                                       \
308         volatile type *__mem;                                           \
309         type __val;                                                     \
310                                                                         \
311         war_io_reorder_wmb();                                   \
312                                                                         \
313         __mem = (void *)__swizzle_addr_##bwlq((unsigned long)(mem));    \
314                                                                         \
315         __val = pfx##ioswab##bwlq(__mem, val);                          \
316                                                                         \
317         if (sizeof(type) != sizeof(u64) || sizeof(u64) == sizeof(long)) \
318                 *__mem = __val;                                         \
319         else if (cpu_has_64bits) {                                      \
320                 unsigned long __flags;                                  \
321                 type __tmp;                                             \
322                                                                         \
323                 if (irq)                                                \
324                         local_irq_save(__flags);                        \
325                 __asm__ __volatile__(                                   \
326                         ".set   arch=r4000"     "\t\t# __writeq""\n\t"  \
327                         "dsll32 %L0, %L0, 0"                    "\n\t"  \
328                         "dsrl32 %L0, %L0, 0"                    "\n\t"  \
329                         "dsll32 %M0, %M0, 0"                    "\n\t"  \
330                         "or     %L0, %L0, %M0"                  "\n\t"  \
331                         "sd     %L0, %2"                        "\n\t"  \
332                         ".set   mips0"                          "\n"    \
333                         : "=r" (__tmp)                                  \
334                         : "0" (__val), "m" (*__mem));                   \
335                 if (irq)                                                \
336                         local_irq_restore(__flags);                     \
337         } else                                                          \
338                 BUG();                                                  \
339 }                                                                       \
340                                                                         \
341 static inline type pfx##read##bwlq(const volatile void __iomem *mem)    \
342 {                                                                       \
343         volatile type *__mem;                                           \
344         type __val;                                                     \
345                                                                         \
346         __mem = (void *)__swizzle_addr_##bwlq((unsigned long)(mem));    \
347                                                                         \
348         if (sizeof(type) != sizeof(u64) || sizeof(u64) == sizeof(long)) \
349                 __val = *__mem;                                         \
350         else if (cpu_has_64bits) {                                      \
351                 unsigned long __flags;                                  \
352                                                                         \
353                 if (irq)                                                \
354                         local_irq_save(__flags);                        \
355                 __asm__ __volatile__(                                   \
356                         ".set   arch=r4000"     "\t\t# __readq" "\n\t"  \
357                         "ld     %L0, %1"                        "\n\t"  \
358                         "dsra32 %M0, %L0, 0"                    "\n\t"  \
359                         "sll    %L0, %L0, 0"                    "\n\t"  \
360                         ".set   mips0"                          "\n"    \
361                         : "=r" (__val)                                  \
362                         : "m" (*__mem));                                \
363                 if (irq)                                                \
364                         local_irq_restore(__flags);                     \
365         } else {                                                        \
366                 __val = 0;                                              \
367                 BUG();                                                  \
368         }                                                               \
369                                                                         \
370         return pfx##ioswab##bwlq(__mem, __val);                         \
371 }
372
373 #define __BUILD_IOPORT_SINGLE(pfx, bwlq, type, p, slow)                 \
374                                                                         \
375 static inline void pfx##out##bwlq##p(type val, unsigned long port)      \
376 {                                                                       \
377         volatile type *__addr;                                          \
378         type __val;                                                     \
379                                                                         \
380         war_io_reorder_wmb();                                   \
381                                                                         \
382         __addr = (void *)__swizzle_addr_##bwlq(mips_io_port_base + port); \
383                                                                         \
384         __val = pfx##ioswab##bwlq(__addr, val);                         \
385                                                                         \
386         /* Really, we want this to be atomic */                         \
387         BUILD_BUG_ON(sizeof(type) > sizeof(unsigned long));             \
388                                                                         \
389         *__addr = __val;                                                \
390         slow;                                                           \
391 }                                                                       \
392                                                                         \
393 static inline type pfx##in##bwlq##p(unsigned long port)                 \
394 {                                                                       \
395         volatile type *__addr;                                          \
396         type __val;                                                     \
397                                                                         \
398         __addr = (void *)__swizzle_addr_##bwlq(mips_io_port_base + port); \
399                                                                         \
400         BUILD_BUG_ON(sizeof(type) > sizeof(unsigned long));             \
401                                                                         \
402         __val = *__addr;                                                \
403         slow;                                                           \
404                                                                         \
405         /* prevent prefetching of coherent DMA data prematurely */      \
406         rmb();                                                          \
407         return pfx##ioswab##bwlq(__addr, __val);                        \
408 }
409
410 #define __BUILD_MEMORY_PFX(bus, bwlq, type)                             \
411                                                                         \
412 __BUILD_MEMORY_SINGLE(bus, bwlq, type, 1)
413
414 #define BUILDIO_MEM(bwlq, type)                                         \
415                                                                         \
416 __BUILD_MEMORY_PFX(__raw_, bwlq, type)                                  \
417 __BUILD_MEMORY_PFX(, bwlq, type)                                        \
418 __BUILD_MEMORY_PFX(__mem_, bwlq, type)                                  \
419
420 BUILDIO_MEM(b, u8)
421 BUILDIO_MEM(w, u16)
422 BUILDIO_MEM(l, u32)
423 BUILDIO_MEM(q, u64)
424
425 #define __BUILD_IOPORT_PFX(bus, bwlq, type)                             \
426         __BUILD_IOPORT_SINGLE(bus, bwlq, type, ,)                       \
427         __BUILD_IOPORT_SINGLE(bus, bwlq, type, _p, SLOW_DOWN_IO)
428
429 #define BUILDIO_IOPORT(bwlq, type)                                      \
430         __BUILD_IOPORT_PFX(, bwlq, type)                                \
431         __BUILD_IOPORT_PFX(__mem_, bwlq, type)
432
433 BUILDIO_IOPORT(b, u8)
434 BUILDIO_IOPORT(w, u16)
435 BUILDIO_IOPORT(l, u32)
436 #ifdef CONFIG_64BIT
437 BUILDIO_IOPORT(q, u64)
438 #endif
439
440 #define __BUILDIO(bwlq, type)                                           \
441                                                                         \
442 __BUILD_MEMORY_SINGLE(____raw_, bwlq, type, 0)
443
444 __BUILDIO(q, u64)
445
446 #define readb_relaxed                   readb
447 #define readw_relaxed                   readw
448 #define readl_relaxed                   readl
449 #define readq_relaxed                   readq
450
451 #define writeb_relaxed                  writeb
452 #define writew_relaxed                  writew
453 #define writel_relaxed                  writel
454 #define writeq_relaxed                  writeq
455
456 #define readb_be(addr)                                                  \
457         __raw_readb((__force unsigned *)(addr))
458 #define readw_be(addr)                                                  \
459         be16_to_cpu(__raw_readw((__force unsigned *)(addr)))
460 #define readl_be(addr)                                                  \
461         be32_to_cpu(__raw_readl((__force unsigned *)(addr)))
462 #define readq_be(addr)                                                  \
463         be64_to_cpu(__raw_readq((__force unsigned *)(addr)))
464
465 #define writeb_be(val, addr)                                            \
466         __raw_writeb((val), (__force unsigned *)(addr))
467 #define writew_be(val, addr)                                            \
468         __raw_writew(cpu_to_be16((val)), (__force unsigned *)(addr))
469 #define writel_be(val, addr)                                            \
470         __raw_writel(cpu_to_be32((val)), (__force unsigned *)(addr))
471 #define writeq_be(val, addr)                                            \
472         __raw_writeq(cpu_to_be64((val)), (__force unsigned *)(addr))
473
474 /*
475  * Some code tests for these symbols
476  */
477 #define readq                           readq
478 #define writeq                          writeq
479
480 #define __BUILD_MEMORY_STRING(bwlq, type)                               \
481                                                                         \
482 static inline void writes##bwlq(volatile void __iomem *mem,             \
483                                 const void *addr, unsigned int count)   \
484 {                                                                       \
485         const volatile type *__addr = addr;                             \
486                                                                         \
487         while (count--) {                                               \
488                 __mem_write##bwlq(*__addr, mem);                        \
489                 __addr++;                                               \
490         }                                                               \
491 }                                                                       \
492                                                                         \
493 static inline void reads##bwlq(volatile void __iomem *mem, void *addr,  \
494                                unsigned int count)                      \
495 {                                                                       \
496         volatile type *__addr = addr;                                   \
497                                                                         \
498         while (count--) {                                               \
499                 *__addr = __mem_read##bwlq(mem);                        \
500                 __addr++;                                               \
501         }                                                               \
502 }
503
504 #define __BUILD_IOPORT_STRING(bwlq, type)                               \
505                                                                         \
506 static inline void outs##bwlq(unsigned long port, const void *addr,     \
507                               unsigned int count)                       \
508 {                                                                       \
509         const volatile type *__addr = addr;                             \
510                                                                         \
511         while (count--) {                                               \
512                 __mem_out##bwlq(*__addr, port);                         \
513                 __addr++;                                               \
514         }                                                               \
515 }                                                                       \
516                                                                         \
517 static inline void ins##bwlq(unsigned long port, void *addr,            \
518                              unsigned int count)                        \
519 {                                                                       \
520         volatile type *__addr = addr;                                   \
521                                                                         \
522         while (count--) {                                               \
523                 *__addr = __mem_in##bwlq(port);                         \
524                 __addr++;                                               \
525         }                                                               \
526 }
527
528 #define BUILDSTRING(bwlq, type)                                         \
529                                                                         \
530 __BUILD_MEMORY_STRING(bwlq, type)                                       \
531 __BUILD_IOPORT_STRING(bwlq, type)
532
533 BUILDSTRING(b, u8)
534 BUILDSTRING(w, u16)
535 BUILDSTRING(l, u32)
536 #ifdef CONFIG_64BIT
537 BUILDSTRING(q, u64)
538 #endif
539
540
541 #ifdef CONFIG_CPU_CAVIUM_OCTEON
542 #define mmiowb() wmb()
543 #else
544 /* Depends on MIPS II instruction set */
545 #define mmiowb() asm volatile ("sync" ::: "memory")
546 #endif
547
548 static inline void memset_io(volatile void __iomem *addr, unsigned char val, int count)
549 {
550         memset((void __force *) addr, val, count);
551 }
552 static inline void memcpy_fromio(void *dst, const volatile void __iomem *src, int count)
553 {
554         memcpy(dst, (void __force *) src, count);
555 }
556 static inline void memcpy_toio(volatile void __iomem *dst, const void *src, int count)
557 {
558         memcpy((void __force *) dst, src, count);
559 }
560
561 /*
562  * The caches on some architectures aren't dma-coherent and have need to
563  * handle this in software.  There are three types of operations that
564  * can be applied to dma buffers.
565  *
566  *  - dma_cache_wback_inv(start, size) makes caches and coherent by
567  *    writing the content of the caches back to memory, if necessary.
568  *    The function also invalidates the affected part of the caches as
569  *    necessary before DMA transfers from outside to memory.
570  *  - dma_cache_wback(start, size) makes caches and coherent by
571  *    writing the content of the caches back to memory, if necessary.
572  *    The function also invalidates the affected part of the caches as
573  *    necessary before DMA transfers from outside to memory.
574  *  - dma_cache_inv(start, size) invalidates the affected parts of the
575  *    caches.  Dirty lines of the caches may be written back or simply
576  *    be discarded.  This operation is necessary before dma operations
577  *    to the memory.
578  *
579  * This API used to be exported; it now is for arch code internal use only.
580  */
581 #if defined(CONFIG_DMA_NONCOHERENT) || defined(CONFIG_DMA_MAYBE_COHERENT)
582
583 extern void (*_dma_cache_wback_inv)(unsigned long start, unsigned long size);
584 extern void (*_dma_cache_wback)(unsigned long start, unsigned long size);
585 extern void (*_dma_cache_inv)(unsigned long start, unsigned long size);
586
587 #define dma_cache_wback_inv(start, size)        _dma_cache_wback_inv(start, size)
588 #define dma_cache_wback(start, size)            _dma_cache_wback(start, size)
589 #define dma_cache_inv(start, size)              _dma_cache_inv(start, size)
590
591 #else /* Sane hardware */
592
593 #define dma_cache_wback_inv(start,size) \
594         do { (void) (start); (void) (size); } while (0)
595 #define dma_cache_wback(start,size)     \
596         do { (void) (start); (void) (size); } while (0)
597 #define dma_cache_inv(start,size)       \
598         do { (void) (start); (void) (size); } while (0)
599
600 #endif /* CONFIG_DMA_NONCOHERENT || CONFIG_DMA_MAYBE_COHERENT */
601
602 /*
603  * Read a 32-bit register that requires a 64-bit read cycle on the bus.
604  * Avoid interrupt mucking, just adjust the address for 4-byte access.
605  * Assume the addresses are 8-byte aligned.
606  */
607 #ifdef __MIPSEB__
608 #define __CSR_32_ADJUST 4
609 #else
610 #define __CSR_32_ADJUST 0
611 #endif
612
613 #define csr_out32(v, a) (*(volatile u32 *)((unsigned long)(a) + __CSR_32_ADJUST) = (v))
614 #define csr_in32(a)    (*(volatile u32 *)((unsigned long)(a) + __CSR_32_ADJUST))
615
616 /*
617  * Convert a physical pointer to a virtual kernel pointer for /dev/mem
618  * access
619  */
620 #define xlate_dev_mem_ptr(p)    __va(p)
621
622 /*
623  * Convert a virtual cached pointer to an uncached pointer
624  */
625 #define xlate_dev_kmem_ptr(p)   p
626
627 #endif /* _ASM_IO_H */