2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 2003, 06, 07 by Ralf Baechle (ralf@linux-mips.org)
8 #ifndef __ASM_CMPXCHG_H
9 #define __ASM_CMPXCHG_H
11 #include <linux/bug.h>
12 #include <linux/irqflags.h>
13 #include <asm/compiler.h>
17 * Using a branch-likely instruction to check the result of an sc instruction
18 * works around a bug present in R10000 CPUs prior to revision 3.0 that could
19 * cause ll-sc sequences to execute non-atomically.
22 # define __scbeqz "beqzl"
24 # define __scbeqz "beqz"
28 * These functions doesn't exist, so if they are called you'll either:
30 * - Get an error at compile-time due to __compiletime_error, if supported by
35 * - Get an error at link-time due to the call to the missing function.
37 extern unsigned long __cmpxchg_called_with_bad_pointer(void)
38 __compiletime_error("Bad argument size for cmpxchg");
39 extern unsigned long __cmpxchg64_unsupported(void)
40 __compiletime_error("cmpxchg64 not available; cpu_has_64bits may be false");
41 extern unsigned long __xchg_called_with_bad_pointer(void)
42 __compiletime_error("Bad argument size for xchg");
44 #define __xchg_asm(ld, st, m, val) \
46 __typeof(*(m)) __ret; \
48 if (kernel_uses_llsc) { \
50 __asm__ __volatile__( \
54 " .set " MIPS_ISA_ARCH_LEVEL " \n" \
55 "1: " ld " %0, %2 # __xchg_asm \n" \
58 " .set " MIPS_ISA_ARCH_LEVEL " \n" \
60 "\t" __scbeqz " $1, 1b \n" \
62 : "=&r" (__ret), "=" GCC_OFF_SMALL_ASM() (*m) \
63 : GCC_OFF_SMALL_ASM() (*m), "Jr" (val) \
66 unsigned long __flags; \
68 raw_local_irq_save(__flags); \
71 raw_local_irq_restore(__flags); \
77 extern unsigned long __xchg_small(volatile void *ptr, unsigned long val,
80 static __always_inline
81 unsigned long __xchg(volatile void *ptr, unsigned long x, int size)
86 return __xchg_small(ptr, x, size);
89 return __xchg_asm("ll", "sc", (volatile u32 *)ptr, x);
92 if (!IS_ENABLED(CONFIG_64BIT))
93 return __xchg_called_with_bad_pointer();
95 return __xchg_asm("lld", "scd", (volatile u64 *)ptr, x);
98 return __xchg_called_with_bad_pointer();
102 #define xchg(ptr, x) \
104 __typeof__(*(ptr)) __res; \
106 smp_mb__before_llsc(); \
108 __res = (__typeof__(*(ptr))) \
109 __xchg((ptr), (unsigned long)(x), sizeof(*(ptr))); \
116 #define __cmpxchg_asm(ld, st, m, old, new) \
118 __typeof(*(m)) __ret; \
120 if (kernel_uses_llsc) { \
121 loongson_llsc_mb(); \
122 __asm__ __volatile__( \
126 " .set "MIPS_ISA_ARCH_LEVEL" \n" \
127 "1: " ld " %0, %2 # __cmpxchg_asm \n" \
128 " bne %0, %z3, 2f \n" \
131 " .set "MIPS_ISA_ARCH_LEVEL" \n" \
132 " " st " $1, %1 \n" \
133 "\t" __scbeqz " $1, 1b \n" \
136 : "=&r" (__ret), "=" GCC_OFF_SMALL_ASM() (*m) \
137 : GCC_OFF_SMALL_ASM() (*m), "Jr" (old), "Jr" (new) \
139 loongson_llsc_mb(); \
141 unsigned long __flags; \
143 raw_local_irq_save(__flags); \
147 raw_local_irq_restore(__flags); \
153 extern unsigned long __cmpxchg_small(volatile void *ptr, unsigned long old,
154 unsigned long new, unsigned int size);
156 static __always_inline
157 unsigned long __cmpxchg(volatile void *ptr, unsigned long old,
158 unsigned long new, unsigned int size)
163 return __cmpxchg_small(ptr, old, new, size);
166 return __cmpxchg_asm("ll", "sc", (volatile u32 *)ptr,
170 /* lld/scd are only available for MIPS64 */
171 if (!IS_ENABLED(CONFIG_64BIT))
172 return __cmpxchg_called_with_bad_pointer();
174 return __cmpxchg_asm("lld", "scd", (volatile u64 *)ptr,
178 return __cmpxchg_called_with_bad_pointer();
182 #define cmpxchg_local(ptr, old, new) \
183 ((__typeof__(*(ptr))) \
185 (unsigned long)(__typeof__(*(ptr)))(old), \
186 (unsigned long)(__typeof__(*(ptr)))(new), \
189 #define cmpxchg(ptr, old, new) \
191 __typeof__(*(ptr)) __res; \
193 smp_mb__before_llsc(); \
194 __res = cmpxchg_local((ptr), (old), (new)); \
201 #define cmpxchg64_local(ptr, o, n) \
203 BUILD_BUG_ON(sizeof(*(ptr)) != 8); \
204 cmpxchg_local((ptr), (o), (n)); \
207 #define cmpxchg64(ptr, o, n) \
209 BUILD_BUG_ON(sizeof(*(ptr)) != 8); \
210 cmpxchg((ptr), (o), (n)); \
214 # include <asm-generic/cmpxchg-local.h>
215 # define cmpxchg64_local(ptr, o, n) __cmpxchg64_local_generic((ptr), (o), (n))
219 static inline unsigned long __cmpxchg64(volatile void *ptr,
220 unsigned long long old,
221 unsigned long long new)
223 unsigned long long tmp, ret;
227 * The assembly below has to combine 32 bit values into a 64 bit
228 * register, and split 64 bit values from one register into two. If we
229 * were to take an interrupt in the middle of this we'd only save the
230 * least significant 32 bits of each register & probably clobber the
231 * most significant 32 bits of the 64 bit values we're using. In order
232 * to avoid this we must disable interrupts.
234 local_irq_save(flags);
239 " .set " MIPS_ISA_ARCH_LEVEL " \n"
240 /* Load 64 bits from ptr */
241 "1: lld %L0, %3 # __cmpxchg64 \n"
244 * Split the 64 bit value we loaded into the 2 registers that hold the
247 " dsra %M0, %L0, 32 \n"
248 " sll %L0, %L0, 0 \n"
250 * Compare ret against old, breaking out of the loop if they don't
253 " bne %M0, %M4, 2f \n"
254 " bne %L0, %L4, 2f \n"
256 * Combine the 32 bit halves from the 2 registers that hold the new
257 * variable into a single 64 bit register.
259 # if MIPS_ISA_REV >= 2
261 " dins %L1, %M5, 32, 32 \n"
263 " dsll %L1, %L5, 32 \n"
264 " dsrl %L1, %L1, 32 \n"
266 " dsll $at, %M5, 32 \n"
267 " or %L1, %L1, $at \n"
271 " .set " MIPS_ISA_ARCH_LEVEL " \n"
272 /* Attempt to store new at ptr */
274 /* If we failed, loop! */
275 "\t" __scbeqz " %L1, 1b \n"
280 "=" GCC_OFF_SMALL_ASM() (*(unsigned long long *)ptr)
281 : GCC_OFF_SMALL_ASM() (*(unsigned long long *)ptr),
287 local_irq_restore(flags);
291 # define cmpxchg64(ptr, o, n) ({ \
292 unsigned long long __old = (__typeof__(*(ptr)))(o); \
293 unsigned long long __new = (__typeof__(*(ptr)))(n); \
294 __typeof__(*(ptr)) __res; \
297 * We can only use cmpxchg64 if we know that the CPU supports \
298 * 64-bits, ie. lld & scd. Our call to __cmpxchg64_unsupported \
299 * will cause a build error unless cpu_has_64bits is a \
300 * compile-time constant 1. \
302 if (cpu_has_64bits && kernel_uses_llsc) { \
303 smp_mb__before_llsc(); \
304 __res = __cmpxchg64((ptr), __old, __new); \
307 __res = __cmpxchg64_unsupported(); \
313 # else /* !CONFIG_SMP */
314 # define cmpxchg64(ptr, o, n) cmpxchg64_local((ptr), (o), (n))
315 # endif /* !CONFIG_SMP */
316 #endif /* !CONFIG_64BIT */
320 #endif /* __ASM_CMPXCHG_H */