1 // SPDX-License-Identifier: GPL-2.0
3 #include "dt-bindings/clock/bcm63268-clock.h"
4 #include "dt-bindings/reset/bcm63268-reset.h"
5 #include "dt-bindings/soc/bcm63268-pm.h"
10 compatible = "brcm,bcm63268";
16 mips-hpt-frequency = <200000000>;
19 compatible = "brcm,bmips4350";
25 compatible = "brcm,bmips4350";
32 periph_osc: periph-osc {
33 compatible = "fixed-clock";
35 clock-frequency = <50000000>;
36 clock-output-names = "periph";
39 hsspi_osc: hsspi-osc {
40 compatible = "fixed-clock";
44 clock-frequency = <400000000>;
45 clock-output-names = "hsspi_osc";
57 cpu_intc: interrupt-controller {
59 compatible = "mti,cpu-interrupt-controller";
62 #interrupt-cells = <1>;
69 compatible = "simple-bus";
72 periph_clk: clock-controller@10000004 {
73 compatible = "brcm,bcm63268-clocks";
74 reg = <0x10000004 0x4>;
78 pll_cntl: syscon@10000008 {
79 compatible = "syscon";
80 reg = <0x10000008 0x4>;
84 compatible = "syscon-reboot";
90 periph_rst: reset-controller@10000010 {
91 compatible = "brcm,bcm6345-reset";
92 reg = <0x10000010 0x4>;
96 periph_intc: interrupt-controller@10000020 {
97 compatible = "brcm,bcm6345-l1-intc";
98 reg = <0x10000020 0x20>,
101 interrupt-controller;
102 #interrupt-cells = <1>;
104 interrupt-parent = <&cpu_intc>;
105 interrupts = <2>, <3>;
109 compatible = "brcm,bcm7038-twd", "simple-mfd", "syscon";
110 reg = <0x10000080 0x30>;
111 ranges = <0x0 0x10000080 0x30>;
112 #address-cells = <1>;
116 compatible = "brcm,bcm6345-timer";
121 compatible = "brcm,bcm7038-wdt";
124 clocks = <&periph_osc>;
125 clock-names = "refclk";
131 uart0: serial@10000180 {
132 compatible = "brcm,bcm6345-uart";
133 reg = <0x10000180 0x18>;
135 interrupt-parent = <&periph_intc>;
138 clocks = <&periph_osc>;
139 clock-names = "refclk";
144 nflash: nand@10000200 {
145 #address-cells = <1>;
147 compatible = "brcm,nand-bcm6368",
148 "brcm,brcmnand-v4.0",
150 reg = <0x10000200 0x180>,
157 interrupt-parent = <&periph_intc>;
160 clocks = <&periph_clk BCM63268_CLK_NAND>;
161 clock-names = "nand";
166 uart1: serial@100001a0 {
167 compatible = "brcm,bcm6345-uart";
168 reg = <0x100001a0 0x18>;
170 interrupt-parent = <&periph_intc>;
173 clocks = <&periph_osc>;
174 clock-names = "refclk";
179 lsspi: spi@10000800 {
180 #address-cells = <1>;
182 compatible = "brcm,bcm6358-spi";
183 reg = <0x10000800 0x70c>;
185 interrupt-parent = <&periph_intc>;
188 clocks = <&periph_clk BCM63268_CLK_SPI>;
191 resets = <&periph_rst BCM63268_RST_SPI>;
196 hsspi: spi@10001000 {
197 #address-cells = <1>;
199 compatible = "brcm,bcm6328-hsspi";
200 reg = <0x10001000 0x600>;
202 interrupt-parent = <&periph_intc>;
205 clocks = <&periph_clk BCM63268_CLK_HSSPI>,
207 clock-names = "hsspi",
210 resets = <&periph_rst BCM63268_RST_SPI>;
215 periph_pwr: power-controller@1000184c {
216 compatible = "brcm,bcm6328-power-controller";
217 reg = <0x1000184c 0x4>;
218 #power-domain-cells = <1>;
221 leds0: led-controller@10001900 {
222 #address-cells = <1>;
224 compatible = "brcm,bcm6328-leds";
225 reg = <0x10001900 0x24>;
231 compatible = "brcm,bcm63268-ehci", "generic-ehci";
232 reg = <0x10002500 0x100>;
235 interrupt-parent = <&periph_intc>;
245 compatible = "brcm,bcm63268-ohci", "generic-ohci";
246 reg = <0x10002600 0x100>;
250 interrupt-parent = <&periph_intc>;
259 usbh: usb-phy@10002700 {
260 compatible = "brcm,bcm63268-usbh-phy";
261 reg = <0x10002700 0x38>;
264 clocks = <&periph_clk BCM63268_CLK_USBH>;
265 clock-names = "usbh";
267 power-domains = <&periph_pwr BCM63268_POWER_DOMAIN_USBH>;
269 resets = <&periph_rst BCM63268_RST_USBH>;
270 reset-names = "usbh";