1 // SPDX-License-Identifier: GPL-2.0
3 * Copyright (C) 2020 PHYTEC Messtechnik GmbH
4 * Author: Teresa Remmet <t.remmet@phytec.de>
7 #include <dt-bindings/net/ti-dp83867.h>
11 model = "PHYTEC phyCORE-i.MX8MP";
12 compatible = "phytec,imx8mp-phycore-som", "fsl,imx8mp";
20 device_type = "memory";
21 reg = <0x0 0x40000000 0 0x80000000>;
26 cpu-supply = <&buck2>;
30 cpu-supply = <&buck2>;
34 cpu-supply = <&buck2>;
38 cpu-supply = <&buck2>;
43 pinctrl-names = "default";
44 pinctrl-0 = <&pinctrl_fec>;
45 phy-handle = <ðphy1>;
46 phy-mode = "rgmii-id";
54 ethphy1: ethernet-phy@0 {
55 compatible = "ethernet-phy-ieee802.3-c22";
57 enet-phy-lane-no-swap;
58 ti,clk-output-sel = <DP83867_CLK_O_SEL_OFF>;
59 ti,fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_4_B_NIB>;
60 ti,min-output-impedance;
61 ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_00_NS>;
62 ti,tx-internal-delay = <DP83867_RGMIIDCTL_2_00_NS>;
68 pinctrl-names = "default";
69 pinctrl-0 = <&pinctrl_flexspi0>;
73 compatible = "jedec,spi-nor";
75 spi-max-frequency = <80000000>;
76 spi-rx-bus-width = <4>;
77 spi-tx-bus-width = <1>;
82 clock-frequency = <400000>;
83 pinctrl-names = "default", "gpio";
84 pinctrl-0 = <&pinctrl_i2c1>;
85 pinctrl-1 = <&pinctrl_i2c1_gpio>;
86 scl-gpios = <&gpio5 14 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
87 sda-gpios = <&gpio5 15 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
91 compatible = "nxp,pca9450c";
93 interrupts = <18 IRQ_TYPE_LEVEL_LOW>;
94 interrupt-parent = <&gpio4>;
95 pinctrl-names = "default";
96 pinctrl-0 = <&pinctrl_pmic>;
102 regulator-max-microvolt = <1000000>;
103 regulator-min-microvolt = <805000>;
104 regulator-name = "VDD_SOC (BUCK1)";
105 regulator-ramp-delay = <3125>;
109 nxp,dvs-run-voltage = <950000>;
110 nxp,dvs-standby-voltage = <850000>;
113 regulator-max-microvolt = <1050000>;
114 regulator-min-microvolt = <805000>;
115 regulator-name = "VDD_ARM (BUCK2)";
116 regulator-ramp-delay = <3125>;
122 regulator-max-microvolt = <3300000>;
123 regulator-min-microvolt = <3300000>;
124 regulator-name = "VDD_3V3 (BUCK4)";
130 regulator-max-microvolt = <1800000>;
131 regulator-min-microvolt = <1800000>;
132 regulator-name = "VDD_1V8 (BUCK5)";
138 regulator-max-microvolt = <1155000>;
139 regulator-min-microvolt = <1045000>;
140 regulator-name = "NVCC_DRAM_1V1 (BUCK6)";
146 regulator-max-microvolt = <1950000>;
147 regulator-min-microvolt = <1710000>;
148 regulator-name = "NVCC_SNVS_1V8 (LDO1)";
154 regulator-max-microvolt = <1800000>;
155 regulator-min-microvolt = <1800000>;
156 regulator-name = "VDDA_1V8 (LDO3)";
162 regulator-max-microvolt = <3300000>;
163 regulator-min-microvolt = <1800000>;
164 regulator-name = "NVCC_SD2 (LDO5)";
170 compatible = "atmel,24c32";
176 compatible = "microcrystal,rv3028";
178 trickle-resistor-ohms = <3000>;
184 assigned-clocks = <&clk IMX8MP_CLK_USDHC3_ROOT>;
185 assigned-clock-rates = <400000000>;
186 pinctrl-names = "default", "state_100mhz", "state_200mhz";
187 pinctrl-0 = <&pinctrl_usdhc3>;
188 pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
189 pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
196 pinctrl-names = "default";
197 pinctrl-0 = <&pinctrl_wdog>;
198 fsl,ext-reset-output;
203 gpio-line-names = "", "", "X_PMIC_WDOG_B", "",
204 "", "", "", "", "", "",
205 "", "", "", "", "", "X_nETHPHY_INT";
209 gpio-line-names = "", "", "", "",
210 "", "", "", "", "", "",
211 "", "", "", "", "", "",
212 "", "", "X_PMIC_IRQ_B";
216 pinctrl_fec: fecgrp {
218 MX8MP_IOMUXC_SAI1_RXD2__ENET1_MDC 0x2
219 MX8MP_IOMUXC_SAI1_RXD3__ENET1_MDIO 0x2
220 MX8MP_IOMUXC_SAI1_RXD4__ENET1_RGMII_RD0 0x90
221 MX8MP_IOMUXC_SAI1_RXD5__ENET1_RGMII_RD1 0x90
222 MX8MP_IOMUXC_SAI1_RXD6__ENET1_RGMII_RD2 0x90
223 MX8MP_IOMUXC_SAI1_RXD7__ENET1_RGMII_RD3 0x90
224 MX8MP_IOMUXC_SAI1_TXC__ENET1_RGMII_RXC 0x90
225 MX8MP_IOMUXC_SAI1_TXD0__ENET1_RGMII_TD0 0x12
226 MX8MP_IOMUXC_SAI1_TXD1__ENET1_RGMII_TD1 0x12
227 MX8MP_IOMUXC_SAI1_TXD2__ENET1_RGMII_TD2 0x14
228 MX8MP_IOMUXC_SAI1_TXD3__ENET1_RGMII_TD3 0x14
229 MX8MP_IOMUXC_SAI1_TXD4__ENET1_RGMII_TX_CTL 0x14
230 MX8MP_IOMUXC_SAI1_TXD5__ENET1_RGMII_TXC 0x14
231 MX8MP_IOMUXC_SAI1_TXFS__ENET1_RGMII_RX_CTL 0x90
235 pinctrl_flexspi0: flexspi0grp {
237 MX8MP_IOMUXC_NAND_ALE__FLEXSPI_A_SCLK 0x1c2
238 MX8MP_IOMUXC_NAND_CE0_B__FLEXSPI_A_SS0_B 0x82
239 MX8MP_IOMUXC_NAND_DATA00__FLEXSPI_A_DATA00 0x82
240 MX8MP_IOMUXC_NAND_DATA01__FLEXSPI_A_DATA01 0x82
241 MX8MP_IOMUXC_NAND_DATA02__FLEXSPI_A_DATA02 0x82
242 MX8MP_IOMUXC_NAND_DATA03__FLEXSPI_A_DATA03 0x82
246 pinctrl_i2c1: i2c1grp {
248 MX8MP_IOMUXC_I2C1_SDA__I2C1_SDA 0x400001c2
249 MX8MP_IOMUXC_I2C1_SCL__I2C1_SCL 0x400001c2
253 pinctrl_i2c1_gpio: i2c1gpiogrp {
255 MX8MP_IOMUXC_I2C1_SCL__GPIO5_IO14 0x1e2
256 MX8MP_IOMUXC_I2C1_SDA__GPIO5_IO15 0x1e2
260 pinctrl_pmic: pmicirqgrp {
262 MX8MP_IOMUXC_SAI1_TXD6__GPIO4_IO18 0x140
266 pinctrl_usdhc3: usdhc3grp {
268 MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x190
269 MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d0
270 MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d0
271 MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d0
272 MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d0
273 MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d0
274 MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d0
275 MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d0
276 MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d0
277 MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x190
278 MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d0
282 pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp {
284 MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x194
285 MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d4
286 MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d4
287 MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d4
288 MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d4
289 MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d4
290 MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d4
291 MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d4
292 MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d4
293 MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x194
294 MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d4
298 pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp {
300 MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x196
301 MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d2
302 MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d2
303 MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d2
304 MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d2
305 MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d2
306 MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d2
307 MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d2
308 MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d2
309 MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x196
310 MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d6
314 pinctrl_wdog: wdoggrp {
316 MX8MP_IOMUXC_GPIO1_IO02__WDOG1_WDOG_B 0xe6