1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
3 * Copyright 2023 LogicPD, Inc. dba Beacon EmbeddedWorks
13 device_type = "memory";
14 reg = <0x0 0x40000000 0 0xc0000000>,
15 <0x1 0x00000000 0 0xc0000000>;
18 reg_wl_bt: regulator-wifi-bt {
19 compatible = "regulator-fixed";
20 pinctrl-names = "default";
21 pinctrl-0 = <&pinctrl_reg_wl_bt>;
22 regulator-name = "wl-bt-pow-dwn";
23 regulator-min-microvolt = <3300000>;
24 regulator-max-microvolt = <3300000>;
25 gpio = <&gpio2 6 GPIO_ACTIVE_LOW>;
26 startup-delay-us = <70000>;
32 cpu-supply = <&buck2>;
36 cpu-supply = <&buck2>;
40 cpu-supply = <&buck2>;
44 cpu-supply = <&buck2>;
48 pinctrl-names = "default";
49 pinctrl-0 = <&pinctrl_eqos>;
50 phy-mode = "rgmii-id";
51 phy-handle = <ðphy0>;
52 snps,force_thresh_dma_mode;
56 compatible = "snps,dwmac-mdio";
60 ethphy0: ethernet-phy@3 {
61 compatible = "ethernet-phy-id0022.1640",
62 "ethernet-phy-ieee802.3-c22";
64 reset-gpios = <&gpio4 10 GPIO_ACTIVE_LOW>;
65 interrupt-parent = <&gpio1>;
66 interrupts = <10 IRQ_TYPE_LEVEL_LOW>;
72 pinctrl-names = "default";
73 pinctrl-0 = <&pinctrl_flexspi0>;
77 compatible = "jedec,spi-nor";
79 spi-max-frequency = <80000000>;
80 spi-tx-bus-width = <1>;
81 spi-rx-bus-width = <4>;
86 pinctrl-names = "default";
87 pinctrl-0 = <&pinctrl_i2c1>;
88 clock-frequency = <384000>;
92 compatible = "nxp,pca9450c";
94 pinctrl-names = "default";
95 pinctrl-0 = <&pinctrl_pmic>;
96 interrupt-parent = <&gpio1>;
97 interrupts = <3 IRQ_TYPE_LEVEL_LOW>;
101 regulator-name = "BUCK1";
102 regulator-min-microvolt = <600000>;
103 regulator-max-microvolt = <2187500>;
106 regulator-ramp-delay = <3125>;
110 regulator-name = "BUCK2";
111 regulator-min-microvolt = <600000>;
112 regulator-max-microvolt = <2187500>;
115 regulator-ramp-delay = <3125>;
116 nxp,dvs-run-voltage = <950000>;
117 nxp,dvs-standby-voltage = <850000>;
121 regulator-name = "BUCK4";
122 regulator-min-microvolt = <3300000>;
123 regulator-max-microvolt = <3300000>;
129 regulator-name = "BUCK5";
130 regulator-min-microvolt = <1800000>;
131 regulator-max-microvolt = <1800000>;
137 regulator-name = "BUCK6";
138 regulator-min-microvolt = <600000>;
139 regulator-max-microvolt = <3400000>;
145 regulator-name = "LDO1";
146 regulator-min-microvolt = <1600000>;
147 regulator-max-microvolt = <1800000>;
153 regulator-name = "LDO3";
154 regulator-min-microvolt = <800000>;
155 regulator-max-microvolt = <1800000>;
161 regulator-name = "LDO4";
162 regulator-min-microvolt = <800000>;
163 regulator-max-microvolt = <3300000>;
169 regulator-name = "LDO5";
170 regulator-min-microvolt = <1800000>;
171 regulator-max-microvolt = <3300000>;
180 pinctrl-names = "default";
181 pinctrl-0 = <&pinctrl_i2c3>;
182 clock-frequency = <384000>;
186 compatible = "atmel,24c64";
189 read-only; /* Manufacturing EEPROM programmed at factory */
193 compatible = "nxp,pcf85263";
203 pinctrl-names = "default";
204 pinctrl-0 = <&pinctrl_uart1>;
205 assigned-clocks = <&clk IMX8MP_CLK_UART1>;
206 assigned-clock-parents = <&clk IMX8MP_SYS_PLL1_80M>;
212 pinctrl-names = "default", "state_100mhz", "state_200mhz";
213 pinctrl-0 = <&pinctrl_usdhc1>;
214 pinctrl-1 = <&pinctrl_usdhc1_100mhz>;
215 pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
217 vmmc-supply = <®_wl_bt>;
221 keep-power-in-suspend;
225 #address-cells = <1>;
230 compatible = "marvell,sd8997";
232 pinctrl-names = "default";
233 pinctrl-0 = <&pinctrl_wlan>;
234 interrupt-parent = <&gpio2>;
235 interrupts = <9 IRQ_TYPE_LEVEL_LOW>;
240 pinctrl-names = "default", "state_100mhz", "state_200mhz";
241 pinctrl-0 = <&pinctrl_usdhc3>;
242 pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
243 pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
250 pinctrl-names = "default";
251 pinctrl-0 = <&pinctrl_wdog>;
252 fsl,ext-reset-output;
257 pinctrl_eqos: eqosgrp {
259 MX8MP_IOMUXC_ENET_MDC__ENET_QOS_MDC 0x2
260 MX8MP_IOMUXC_ENET_MDIO__ENET_QOS_MDIO 0x2
261 MX8MP_IOMUXC_ENET_RD0__ENET_QOS_RGMII_RD0 0x90
262 MX8MP_IOMUXC_ENET_RD1__ENET_QOS_RGMII_RD1 0x90
263 MX8MP_IOMUXC_ENET_RD2__ENET_QOS_RGMII_RD2 0x90
264 MX8MP_IOMUXC_ENET_RD3__ENET_QOS_RGMII_RD3 0x90
265 MX8MP_IOMUXC_ENET_RXC__CCM_ENET_QOS_CLOCK_GENERATE_RX_CLK 0x90
266 MX8MP_IOMUXC_ENET_RX_CTL__ENET_QOS_RGMII_RX_CTL 0x90
267 MX8MP_IOMUXC_ENET_TD0__ENET_QOS_RGMII_TD0 0x16
268 MX8MP_IOMUXC_ENET_TD1__ENET_QOS_RGMII_TD1 0x16
269 MX8MP_IOMUXC_ENET_TD2__ENET_QOS_RGMII_TD2 0x16
270 MX8MP_IOMUXC_ENET_TD3__ENET_QOS_RGMII_TD3 0x16
271 MX8MP_IOMUXC_ENET_TX_CTL__ENET_QOS_RGMII_TX_CTL 0x16
272 MX8MP_IOMUXC_ENET_TXC__CCM_ENET_QOS_CLOCK_GENERATE_TX_CLK 0x16
273 MX8MP_IOMUXC_SAI2_RXC__GPIO4_IO22 0x10
274 MX8MP_IOMUXC_GPIO1_IO10__GPIO1_IO10 0x10
278 pinctrl_flexspi0: flexspi0grp {
280 MX8MP_IOMUXC_NAND_ALE__FLEXSPI_A_SCLK 0x1c2
281 MX8MP_IOMUXC_NAND_CE0_B__FLEXSPI_A_SS0_B 0x82
282 MX8MP_IOMUXC_NAND_DATA00__FLEXSPI_A_DATA00 0x82
283 MX8MP_IOMUXC_NAND_DATA01__FLEXSPI_A_DATA01 0x82
284 MX8MP_IOMUXC_NAND_DATA02__FLEXSPI_A_DATA02 0x82
285 MX8MP_IOMUXC_NAND_DATA03__FLEXSPI_A_DATA03 0x82
289 pinctrl_i2c1: i2c1grp {
291 MX8MP_IOMUXC_I2C1_SCL__I2C1_SCL 0x400001c2
292 MX8MP_IOMUXC_I2C1_SDA__I2C1_SDA 0x400001c2
296 pinctrl_i2c3: i2c3grp {
298 MX8MP_IOMUXC_I2C3_SCL__I2C3_SCL 0x400001c2
299 MX8MP_IOMUXC_I2C3_SDA__I2C3_SDA 0x400001c2
303 pinctrl_pmic: pmicgrp {
305 MX8MP_IOMUXC_GPIO1_IO03__GPIO1_IO03 0x1c0
309 pinctrl_reg_wl_bt: reg-wl-btgrp {
311 MX8MP_IOMUXC_SD1_DATA4__GPIO2_IO06 0x40
315 pinctrl_uart1: uart1grp {
317 MX8MP_IOMUXC_UART1_RXD__UART1_DCE_RX 0x140
318 MX8MP_IOMUXC_UART1_TXD__UART1_DCE_TX 0x140
319 MX8MP_IOMUXC_UART3_RXD__UART1_DCE_CTS 0x140
320 MX8MP_IOMUXC_UART3_TXD__UART1_DCE_RTS 0x140
324 pinctrl_usdhc1: usdhc1grp {
326 MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK 0x190
327 MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD 0x1d0
328 MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0 0x1d0
329 MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1 0x1d0
330 MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2 0x1d0
331 MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3 0x1d0
335 pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp {
337 MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK 0x194
338 MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD 0x1d4
339 MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0 0x1d4
340 MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1 0x1d4
341 MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2 0x1d4
342 MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3 0x1d4
346 pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp {
348 MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK 0x196
349 MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD 0x1d6
350 MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0 0x1d6
351 MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1 0x1d6
352 MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2 0x1d6
353 MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3 0x1d6
357 pinctrl_usdhc3: usdhc3grp {
359 MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x190
360 MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d0
361 MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d0
362 MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d0
363 MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d0
364 MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d0
365 MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d0
366 MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d0
367 MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d0
368 MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d0
369 MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x190
373 pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp {
375 MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x194
376 MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d4
377 MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d4
378 MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d4
379 MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d4
380 MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d4
381 MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d4
382 MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d4
383 MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d4
384 MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d4
385 MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x194
389 pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp {
391 MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x196
392 MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d6
393 MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d6
394 MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d6
395 MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d6
396 MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d6
397 MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d6
398 MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d6
399 MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d6
400 MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d6
401 MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x196
405 pinctrl_wdog: wdoggrp {
407 MX8MP_IOMUXC_GPIO1_IO02__WDOG1_WDOG_B 0x166
411 pinctrl_wlan: wlangrp {
413 MX8MP_IOMUXC_SD1_DATA7__GPIO2_IO09 0x140