1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
3 * Copyright 2021 Gateworks Corporation
8 #include <dt-bindings/gpio/gpio.h>
9 #include <dt-bindings/input/linux-event-codes.h>
10 #include <dt-bindings/leds/common.h>
11 #include <dt-bindings/net/ti-dp83867.h>
13 #include "imx8mn.dtsi"
16 model = "Gateworks Venice GW7902 i.MX8MN board";
17 compatible = "gw,imx8mn-gw7902", "fsl,imx8mn";
28 device_type = "memory";
29 reg = <0x0 0x40000000 0 0x80000000>;
33 compatible = "fixed-clock";
35 clock-frequency = <20000000>;
36 clock-output-names = "can20m";
40 compatible = "gpio-keys";
44 gpios = <&gpio 2 GPIO_ACTIVE_LOW>;
51 interrupt-parent = <&gsc>;
58 interrupt-parent = <&gsc>;
65 interrupt-parent = <&gsc>;
72 interrupt-parent = <&gsc>;
77 label = "switch_hold";
79 interrupt-parent = <&gsc>;
85 compatible = "gpio-leds";
86 pinctrl-names = "default";
87 pinctrl-0 = <&pinctrl_gpio_leds>;
90 function = LED_FUNCTION_STATUS;
91 color = <LED_COLOR_ID_GREEN>;
93 gpios = <&gpio3 21 GPIO_ACTIVE_LOW>;
94 default-state = "off";
98 function = LED_FUNCTION_STATUS;
99 color = <LED_COLOR_ID_GREEN>;
101 gpios = <&gpio3 23 GPIO_ACTIVE_LOW>;
102 default-state = "off";
106 function = LED_FUNCTION_STATUS;
107 color = <LED_COLOR_ID_GREEN>;
109 gpios = <&gpio3 22 GPIO_ACTIVE_LOW>;
110 default-state = "off";
114 function = LED_FUNCTION_STATUS;
115 color = <LED_COLOR_ID_GREEN>;
117 gpios = <&gpio3 20 GPIO_ACTIVE_LOW>;
118 default-state = "off";
122 function = LED_FUNCTION_STATUS;
123 color = <LED_COLOR_ID_GREEN>;
125 gpios = <&gpio3 25 GPIO_ACTIVE_LOW>;
126 default-state = "off";
131 compatible = "pps-gpio";
132 pinctrl-names = "default";
133 pinctrl-0 = <&pinctrl_pps>;
134 gpios = <&gpio3 24 GPIO_ACTIVE_HIGH>;
138 reg_3p3v: regulator-3p3v {
139 compatible = "regulator-fixed";
140 regulator-name = "3P3V";
141 regulator-min-microvolt = <3300000>;
142 regulator-max-microvolt = <3300000>;
146 reg_usb1_vbus: regulator-usb1 {
147 compatible = "regulator-fixed";
148 pinctrl-names = "default";
149 pinctrl-0 = <&pinctrl_reg_usb1>;
150 regulator-name = "usb_usb1_vbus";
151 gpio = <&gpio2 7 GPIO_ACTIVE_HIGH>;
153 regulator-min-microvolt = <5000000>;
154 regulator-max-microvolt = <5000000>;
157 reg_wifi: regulator-wifi {
158 compatible = "regulator-fixed";
159 pinctrl-names = "default";
160 pinctrl-0 = <&pinctrl_reg_wl>;
161 regulator-name = "wifi";
162 gpio = <&gpio2 19 GPIO_ACTIVE_HIGH>;
164 startup-delay-us = <100>;
165 regulator-min-microvolt = <3300000>;
166 regulator-max-microvolt = <3300000>;
171 cpu-supply = <&buck2>;
175 cpu-supply = <&buck2>;
179 cpu-supply = <&buck2>;
183 cpu-supply = <&buck2>;
187 operating-points-v2 = <&ddrc_opp_table>;
189 ddrc_opp_table: opp-table {
190 compatible = "operating-points-v2";
193 opp-hz = /bits/ 64 <25000000>;
197 opp-hz = /bits/ 64 <100000000>;
201 opp-hz = /bits/ 64 <750000000>;
207 pinctrl-names = "default";
208 pinctrl-0 = <&pinctrl_spi1>;
209 cs-gpios = <&gpio5 9 GPIO_ACTIVE_LOW>;
213 compatible = "microchip,mcp2515";
216 interrupt-parent = <&gpio2>;
217 interrupts = <3 IRQ_TYPE_LEVEL_LOW>;
218 spi-max-frequency = <10000000>;
226 /* off-board header */
228 pinctrl-names = "default";
229 pinctrl-0 = <&pinctrl_spi2>;
230 cs-gpios = <&gpio5 13 GPIO_ACTIVE_LOW>;
235 pinctrl-names = "default";
236 pinctrl-0 = <&pinctrl_fec1>;
237 phy-mode = "rgmii-id";
238 phy-handle = <ðphy0>;
239 local-mac-address = [00 00 00 00 00 00];
243 #address-cells = <1>;
246 ethphy0: ethernet-phy@0 {
247 compatible = "ethernet-phy-ieee802.3-c22";
249 ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_00_NS>;
250 ti,tx-internal-delay = <DP83867_RGMIIDCTL_2_00_NS>;
251 tx-fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_4_B_NIB>;
252 rx-fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_4_B_NIB>;
258 gpio-line-names = "", "", "", "", "", "", "", "",
259 "", "", "", "", "", "m2_reset", "", "m2_wdis#",
260 "", "", "", "", "", "", "", "",
261 "", "", "", "", "", "", "", "";
265 gpio-line-names = "", "", "", "", "", "", "", "",
266 "uart2_en#", "", "", "", "", "", "", "",
267 "", "", "", "", "", "", "", "",
268 "", "", "", "", "", "", "", "";
272 gpio-line-names = "", "m2_gdis#", "", "", "", "", "", "m2_off#",
273 "", "", "", "", "", "", "", "",
274 "", "", "", "", "", "", "", "",
275 "", "", "", "", "", "", "", "";
279 gpio-line-names = "", "", "", "", "", "", "", "",
280 "", "", "", "", "", "", "", "",
281 "", "", "", "", "", "app_gpio1", "", "uart1_rs485",
282 "", "uart1_term", "uart1_half", "app_gpio2",
283 "mipi_gpio1", "", "", "";
287 gpio-line-names = "", "", "", "mipi_gpio4",
288 "mipi_gpio3", "mipi_gpio2", "", "",
289 "", "", "", "", "", "", "", "",
290 "", "", "", "", "", "", "", "",
291 "", "", "", "", "", "", "", "";
299 clock-frequency = <100000>;
300 pinctrl-names = "default";
301 pinctrl-0 = <&pinctrl_i2c1>;
305 compatible = "gw,gsc";
307 pinctrl-0 = <&pinctrl_gsc>;
308 interrupt-parent = <&gpio2>;
309 interrupts = <6 IRQ_TYPE_EDGE_FALLING>;
310 interrupt-controller;
311 #interrupt-cells = <1>;
314 compatible = "gw,gsc-adc";
315 #address-cells = <1>;
334 gw,voltage-divider-ohms = <22100 1000>;
335 gw,voltage-offset-microvolt = <700000>;
342 gw,voltage-divider-ohms = <10000 10000>;
349 gw,voltage-divider-ohms = <10000 10000>;
392 gw,voltage-divider-ohms = <10000 10000>;
399 gw,voltage-divider-ohms = <10000 10000>;
406 gw,voltage-divider-ohms = <10000 10000>;
412 compatible = "nxp,pca9555";
416 interrupt-parent = <&gsc>;
421 compatible = "rohm,bd71847";
423 pinctrl-names = "default";
424 pinctrl-0 = <&pinctrl_pmic>;
425 interrupt-parent = <&gpio3>;
426 interrupts = <8 IRQ_TYPE_LEVEL_LOW>;
427 rohm,reset-snvs-powered;
429 clocks = <&osc_32k 0>;
430 clock-output-names = "clk-32k-out";
433 /* vdd_soc: 0.805-0.900V (typ=0.8V) */
435 regulator-name = "buck1";
436 regulator-min-microvolt = <700000>;
437 regulator-max-microvolt = <1300000>;
440 regulator-ramp-delay = <1250>;
443 /* vdd_arm: 0.805-1.0V (typ=0.9V) */
445 regulator-name = "buck2";
446 regulator-min-microvolt = <700000>;
447 regulator-max-microvolt = <1300000>;
450 regulator-ramp-delay = <1250>;
451 rohm,dvs-run-voltage = <1000000>;
452 rohm,dvs-idle-voltage = <900000>;
455 /* vdd_0p9: 0.805-1.0V (typ=0.9V) */
457 regulator-name = "buck3";
458 regulator-min-microvolt = <700000>;
459 regulator-max-microvolt = <1350000>;
466 regulator-name = "buck4";
467 regulator-min-microvolt = <3000000>;
468 regulator-max-microvolt = <3300000>;
475 regulator-name = "buck5";
476 regulator-min-microvolt = <1605000>;
477 regulator-max-microvolt = <1995000>;
484 regulator-name = "buck6";
485 regulator-min-microvolt = <800000>;
486 regulator-max-microvolt = <1400000>;
493 regulator-name = "ldo1";
494 regulator-min-microvolt = <1600000>;
495 regulator-max-microvolt = <1900000>;
502 regulator-name = "ldo2";
503 regulator-min-microvolt = <800000>;
504 regulator-max-microvolt = <900000>;
511 regulator-name = "ldo3";
512 regulator-min-microvolt = <1800000>;
513 regulator-max-microvolt = <3300000>;
519 regulator-name = "ldo4";
520 regulator-min-microvolt = <900000>;
521 regulator-max-microvolt = <1800000>;
527 regulator-name = "ldo6";
528 regulator-min-microvolt = <900000>;
529 regulator-max-microvolt = <1800000>;
537 compatible = "atmel,24c02";
543 compatible = "atmel,24c02";
549 compatible = "atmel,24c02";
555 compatible = "atmel,24c02";
561 compatible = "dallas,ds1672";
567 clock-frequency = <400000>;
568 pinctrl-names = "default";
569 pinctrl-0 = <&pinctrl_i2c2>;
573 compatible = "st,lis2de12";
574 pinctrl-names = "default";
575 pinctrl-0 = <&pinctrl_accel>;
577 st,drdy-int-pin = <1>;
578 interrupt-parent = <&gpio1>;
579 interrupts = <12 IRQ_TYPE_LEVEL_LOW>;
580 interrupt-names = "INT1";
584 /* off-board header */
586 clock-frequency = <400000>;
587 pinctrl-names = "default";
588 pinctrl-0 = <&pinctrl_i2c3>;
592 /* off-board header */
594 clock-frequency = <400000>;
595 pinctrl-names = "default";
596 pinctrl-0 = <&pinctrl_i2c4>;
604 /* off-board header */
606 pinctrl-names = "default";
607 pinctrl-0 = <&pinctrl_sai3>;
608 assigned-clocks = <&clk IMX8MN_CLK_SAI3>;
609 assigned-clock-parents = <&clk IMX8MN_AUDIO_PLL1_OUT>;
610 assigned-clock-rates = <24576000>;
614 /* RS232/RS485/RS422 selectable */
616 pinctrl-names = "default";
617 pinctrl-0 = <&pinctrl_uart1>, <&pinctrl_uart1_gpio>;
623 pinctrl-names = "default";
624 pinctrl-0 = <&pinctrl_uart2>;
630 pinctrl-names = "default";
631 pinctrl-0 = <&pinctrl_uart3>, <&pinctrl_uart3_gpio>;
632 rts-gpios = <&gpio2 1 GPIO_ACTIVE_LOW>;
633 cts-gpios = <&gpio2 0 GPIO_ACTIVE_LOW>;
637 compatible = "brcm,bcm4330-bt";
638 shutdown-gpios = <&gpio2 12 GPIO_ACTIVE_HIGH>;
642 /* LTE Cat M1/NB1/EGPRS modem or GPS (loading option) */
644 pinctrl-names = "default";
645 pinctrl-0 = <&pinctrl_uart4>;
651 vbus-supply = <®_usb1_vbus>;
652 disable-over-current;
658 pinctrl-names = "default";
659 pinctrl-0 = <&pinctrl_usdhc2>;
662 vmmc-supply = <®_wifi>;
668 pinctrl-names = "default", "state_100mhz", "state_200mhz";
669 pinctrl-0 = <&pinctrl_usdhc3>;
670 pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
671 pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
678 pinctrl-names = "default";
679 pinctrl-0 = <&pinctrl_wdog>;
680 fsl,ext-reset-output;
685 pinctrl-names = "default";
686 pinctrl-0 = <&pinctrl_hog>;
688 pinctrl_hog: hoggrp {
690 MX8MN_IOMUXC_NAND_CE0_B_GPIO3_IO1 0x40000159 /* M2_GDIS# */
691 MX8MN_IOMUXC_GPIO1_IO13_GPIO1_IO13 0x40000041 /* M2_RESET */
692 MX8MN_IOMUXC_NAND_DATA01_GPIO3_IO7 0x40000119 /* M2_OFF# */
693 MX8MN_IOMUXC_GPIO1_IO15_GPIO1_IO15 0x40000159 /* M2_WDIS# */
694 MX8MN_IOMUXC_SAI2_RXFS_GPIO4_IO21 0x40000041 /* APP GPIO1 */
695 MX8MN_IOMUXC_SAI2_MCLK_GPIO4_IO27 0x40000041 /* APP GPIO2 */
696 MX8MN_IOMUXC_SD1_DATA6_GPIO2_IO8 0x40000041 /* UART2_EN# */
697 MX8MN_IOMUXC_SAI3_RXFS_GPIO4_IO28 0x40000041 /* MIPI_GPIO1 */
698 MX8MN_IOMUXC_SPDIF_EXT_CLK_GPIO5_IO5 0x40000041 /* MIPI_GPIO2 */
699 MX8MN_IOMUXC_SPDIF_RX_GPIO5_IO4 0x40000041 /* MIPI_GPIO3/PWM2 */
700 MX8MN_IOMUXC_SPDIF_TX_GPIO5_IO3 0x40000041 /* MIPI_GPIO4/PWM3 */
704 pinctrl_accel: accelgrp {
706 MX8MN_IOMUXC_GPIO1_IO12_GPIO1_IO12 0x159
710 pinctrl_fec1: fec1grp {
712 MX8MN_IOMUXC_ENET_MDC_ENET1_MDC 0x3
713 MX8MN_IOMUXC_ENET_MDIO_ENET1_MDIO 0x3
714 MX8MN_IOMUXC_ENET_TD3_ENET1_RGMII_TD3 0x1f
715 MX8MN_IOMUXC_ENET_TD2_ENET1_RGMII_TD2 0x1f
716 MX8MN_IOMUXC_ENET_TD1_ENET1_RGMII_TD1 0x1f
717 MX8MN_IOMUXC_ENET_TD0_ENET1_RGMII_TD0 0x1f
718 MX8MN_IOMUXC_ENET_RD3_ENET1_RGMII_RD3 0x91
719 MX8MN_IOMUXC_ENET_RD2_ENET1_RGMII_RD2 0x91
720 MX8MN_IOMUXC_ENET_RD1_ENET1_RGMII_RD1 0x91
721 MX8MN_IOMUXC_ENET_RD0_ENET1_RGMII_RD0 0x91
722 MX8MN_IOMUXC_ENET_TXC_ENET1_RGMII_TXC 0x1f
723 MX8MN_IOMUXC_ENET_RXC_ENET1_RGMII_RXC 0x91
724 MX8MN_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL 0x91
725 MX8MN_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL 0x1f
726 MX8MN_IOMUXC_GPIO1_IO10_GPIO1_IO10 0x19 /* RST# */
727 MX8MN_IOMUXC_GPIO1_IO11_GPIO1_IO11 0x19 /* IRQ# */
728 MX8MN_IOMUXC_GPIO1_IO08_ENET1_1588_EVENT0_IN 0x141
729 MX8MN_IOMUXC_GPIO1_IO09_ENET1_1588_EVENT0_OUT 0x141
733 pinctrl_gsc: gscgrp {
735 MX8MN_IOMUXC_SD1_DATA4_GPIO2_IO6 0x40
739 pinctrl_i2c1: i2c1grp {
741 MX8MN_IOMUXC_I2C1_SCL_I2C1_SCL 0x400001c3
742 MX8MN_IOMUXC_I2C1_SDA_I2C1_SDA 0x400001c3
746 pinctrl_i2c2: i2c2grp {
748 MX8MN_IOMUXC_I2C2_SCL_I2C2_SCL 0x400001c3
749 MX8MN_IOMUXC_I2C2_SDA_I2C2_SDA 0x400001c3
753 pinctrl_i2c3: i2c3grp {
755 MX8MN_IOMUXC_I2C3_SCL_I2C3_SCL 0x400001c3
756 MX8MN_IOMUXC_I2C3_SDA_I2C3_SDA 0x400001c3
760 pinctrl_i2c4: i2c4grp {
762 MX8MN_IOMUXC_I2C4_SCL_I2C4_SCL 0x400001c3
763 MX8MN_IOMUXC_I2C4_SDA_I2C4_SDA 0x400001c3
767 pinctrl_gpio_leds: gpioledgrp {
769 MX8MN_IOMUXC_SAI5_RXD0_GPIO3_IO21 0x19
770 MX8MN_IOMUXC_SAI5_RXD2_GPIO3_IO23 0x19
771 MX8MN_IOMUXC_SAI5_RXD1_GPIO3_IO22 0x19
772 MX8MN_IOMUXC_SAI5_RXC_GPIO3_IO20 0x19
773 MX8MN_IOMUXC_SAI5_MCLK_GPIO3_IO25 0x19
777 pinctrl_pmic: pmicgrp {
779 MX8MN_IOMUXC_NAND_DATA02_GPIO3_IO8 0x41
783 pinctrl_pps: ppsgrp {
785 MX8MN_IOMUXC_SAI5_RXD3_GPIO3_IO24 0x141 /* PPS */
789 pinctrl_reg_wl: regwlgrp {
791 MX8MN_IOMUXC_SD2_RESET_B_GPIO2_IO19 0x41 /* WLAN_WLON */
795 pinctrl_reg_usb1: regusb1grp {
797 MX8MN_IOMUXC_SD1_DATA5_GPIO2_IO7 0x41
801 pinctrl_sai3: sai3grp {
803 MX8MN_IOMUXC_SAI3_MCLK_SAI3_MCLK 0xd6
804 MX8MN_IOMUXC_SAI3_RXD_SAI3_RX_DATA0 0xd6
805 MX8MN_IOMUXC_SAI3_TXC_SAI3_TX_BCLK 0xd6
806 MX8MN_IOMUXC_SAI3_TXD_SAI3_TX_DATA0 0xd6
807 MX8MN_IOMUXC_SAI3_TXFS_SAI3_TX_SYNC 0xd6
811 pinctrl_spi1: spi1grp {
813 MX8MN_IOMUXC_ECSPI1_SCLK_ECSPI1_SCLK 0x82
814 MX8MN_IOMUXC_ECSPI1_MOSI_ECSPI1_MOSI 0x82
815 MX8MN_IOMUXC_ECSPI1_MISO_ECSPI1_MISO 0x82
816 MX8MN_IOMUXC_ECSPI1_SS0_GPIO5_IO9 0x40
817 MX8MN_IOMUXC_SD1_DATA1_GPIO2_IO3 0x140 /* CAN_IRQ# */
821 pinctrl_spi2: spi2grp {
823 MX8MN_IOMUXC_ECSPI2_SCLK_ECSPI2_SCLK 0x82
824 MX8MN_IOMUXC_ECSPI2_MOSI_ECSPI2_MOSI 0x82
825 MX8MN_IOMUXC_ECSPI2_MISO_ECSPI2_MISO 0x82
826 MX8MN_IOMUXC_ECSPI2_SS0_GPIO5_IO13 0x40 /* SS0 */
830 pinctrl_uart1: uart1grp {
832 MX8MN_IOMUXC_UART1_RXD_UART1_DCE_RX 0x140
833 MX8MN_IOMUXC_UART1_TXD_UART1_DCE_TX 0x140
837 pinctrl_uart1_gpio: uart1gpiogrp {
839 MX8MN_IOMUXC_SAI2_TXD0_GPIO4_IO26 0x40000110 /* HALF */
840 MX8MN_IOMUXC_SAI2_TXC_GPIO4_IO25 0x40000110 /* TERM */
841 MX8MN_IOMUXC_SAI2_RXD0_GPIO4_IO23 0x40000110 /* RS485 */
845 pinctrl_uart2: uart2grp {
847 MX8MN_IOMUXC_UART2_RXD_UART2_DCE_RX 0x140
848 MX8MN_IOMUXC_UART2_TXD_UART2_DCE_TX 0x140
852 pinctrl_uart3_gpio: uart3_gpiogrp {
854 MX8MN_IOMUXC_SD2_CD_B_GPIO2_IO12 0x41 /* BT_EN# */
858 pinctrl_uart3: uart3grp {
860 MX8MN_IOMUXC_UART3_RXD_UART3_DCE_RX 0x140
861 MX8MN_IOMUXC_UART3_TXD_UART3_DCE_TX 0x140
862 MX8MN_IOMUXC_SD1_CLK_GPIO2_IO0 0x140 /* CTS */
863 MX8MN_IOMUXC_SD1_CMD_GPIO2_IO1 0x140 /* RTS */
867 pinctrl_uart4: uart4grp {
869 MX8MN_IOMUXC_UART4_RXD_UART4_DCE_RX 0x140
870 MX8MN_IOMUXC_UART4_TXD_UART4_DCE_TX 0x140
871 MX8MN_IOMUXC_GPIO1_IO06_GPIO1_IO6 0x141 /* GNSS_GASP */
875 pinctrl_usdhc2: usdhc2grp {
877 MX8MN_IOMUXC_SD2_CLK_USDHC2_CLK 0x190
878 MX8MN_IOMUXC_SD2_CMD_USDHC2_CMD 0x1d0
879 MX8MN_IOMUXC_SD2_DATA0_USDHC2_DATA0 0x1d0
880 MX8MN_IOMUXC_SD2_DATA1_USDHC2_DATA1 0x1d0
881 MX8MN_IOMUXC_SD2_DATA2_USDHC2_DATA2 0x1d0
882 MX8MN_IOMUXC_SD2_DATA3_USDHC2_DATA3 0x1d0
886 pinctrl_usdhc3: usdhc3grp {
888 MX8MN_IOMUXC_NAND_WE_B_USDHC3_CLK 0x190
889 MX8MN_IOMUXC_NAND_WP_B_USDHC3_CMD 0x1d0
890 MX8MN_IOMUXC_NAND_DATA04_USDHC3_DATA0 0x1d0
891 MX8MN_IOMUXC_NAND_DATA05_USDHC3_DATA1 0x1d0
892 MX8MN_IOMUXC_NAND_DATA06_USDHC3_DATA2 0x1d0
893 MX8MN_IOMUXC_NAND_DATA07_USDHC3_DATA3 0x1d0
894 MX8MN_IOMUXC_NAND_RE_B_USDHC3_DATA4 0x1d0
895 MX8MN_IOMUXC_NAND_CE2_B_USDHC3_DATA5 0x1d0
896 MX8MN_IOMUXC_NAND_CE3_B_USDHC3_DATA6 0x1d0
897 MX8MN_IOMUXC_NAND_CLE_USDHC3_DATA7 0x1d0
898 MX8MN_IOMUXC_NAND_CE1_B_USDHC3_STROBE 0x190
902 pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp {
904 MX8MN_IOMUXC_NAND_WE_B_USDHC3_CLK 0x194
905 MX8MN_IOMUXC_NAND_WP_B_USDHC3_CMD 0x1d4
906 MX8MN_IOMUXC_NAND_DATA04_USDHC3_DATA0 0x1d4
907 MX8MN_IOMUXC_NAND_DATA05_USDHC3_DATA1 0x1d4
908 MX8MN_IOMUXC_NAND_DATA06_USDHC3_DATA2 0x1d4
909 MX8MN_IOMUXC_NAND_DATA07_USDHC3_DATA3 0x1d4
910 MX8MN_IOMUXC_NAND_RE_B_USDHC3_DATA4 0x1d4
911 MX8MN_IOMUXC_NAND_CE2_B_USDHC3_DATA5 0x1d4
912 MX8MN_IOMUXC_NAND_CE3_B_USDHC3_DATA6 0x1d4
913 MX8MN_IOMUXC_NAND_CLE_USDHC3_DATA7 0x1d4
914 MX8MN_IOMUXC_NAND_CE1_B_USDHC3_STROBE 0x194
918 pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp {
920 MX8MN_IOMUXC_NAND_WE_B_USDHC3_CLK 0x196
921 MX8MN_IOMUXC_NAND_WP_B_USDHC3_CMD 0x1d6
922 MX8MN_IOMUXC_NAND_DATA04_USDHC3_DATA0 0x1d6
923 MX8MN_IOMUXC_NAND_DATA05_USDHC3_DATA1 0x1d6
924 MX8MN_IOMUXC_NAND_DATA06_USDHC3_DATA2 0x1d6
925 MX8MN_IOMUXC_NAND_DATA07_USDHC3_DATA3 0x1d6
926 MX8MN_IOMUXC_NAND_RE_B_USDHC3_DATA4 0x1d6
927 MX8MN_IOMUXC_NAND_CE2_B_USDHC3_DATA5 0x1d6
928 MX8MN_IOMUXC_NAND_CE3_B_USDHC3_DATA6 0x1d6
929 MX8MN_IOMUXC_NAND_CLE_USDHC3_DATA7 0x1d6
930 MX8MN_IOMUXC_NAND_CE1_B_USDHC3_STROBE 0x196
934 pinctrl_wdog: wdoggrp {
936 MX8MN_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B 0xc6